pci.c 154 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PCI Bus Services, see include/linux/pci.h for further explanation.
  4. *
  5. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  6. * David Mosberger-Tang
  7. *
  8. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  9. */
  10. #include <linux/acpi.h>
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/dmi.h>
  14. #include <linux/init.h>
  15. #include <linux/of.h>
  16. #include <linux/of_pci.h>
  17. #include <linux/pci.h>
  18. #include <linux/pm.h>
  19. #include <linux/slab.h>
  20. #include <linux/module.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/string.h>
  23. #include <linux/log2.h>
  24. #include <linux/logic_pio.h>
  25. #include <linux/pm_wakeup.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/device.h>
  28. #include <linux/pm_runtime.h>
  29. #include <linux/pci_hotplug.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/pci-ats.h>
  32. #include <asm/setup.h>
  33. #include <asm/dma.h>
  34. #include <linux/aer.h>
  35. #include "pci.h"
  36. const char *pci_power_names[] = {
  37. "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
  38. };
  39. EXPORT_SYMBOL_GPL(pci_power_names);
  40. int isa_dma_bridge_buggy;
  41. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  42. int pci_pci_problems;
  43. EXPORT_SYMBOL(pci_pci_problems);
  44. unsigned int pci_pm_d3_delay;
  45. static void pci_pme_list_scan(struct work_struct *work);
  46. static LIST_HEAD(pci_pme_list);
  47. static DEFINE_MUTEX(pci_pme_list_mutex);
  48. static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
  49. struct pci_pme_device {
  50. struct list_head list;
  51. struct pci_dev *dev;
  52. };
  53. #define PME_TIMEOUT 1000 /* How long between PME checks */
  54. static void pci_dev_d3_sleep(struct pci_dev *dev)
  55. {
  56. unsigned int delay = dev->d3_delay;
  57. if (delay < pci_pm_d3_delay)
  58. delay = pci_pm_d3_delay;
  59. if (delay)
  60. msleep(delay);
  61. }
  62. #ifdef CONFIG_PCI_DOMAINS
  63. int pci_domains_supported = 1;
  64. #endif
  65. #define DEFAULT_CARDBUS_IO_SIZE (256)
  66. #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
  67. /* pci=cbmemsize=nnM,cbiosize=nn can override this */
  68. unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
  69. unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
  70. #define DEFAULT_HOTPLUG_IO_SIZE (256)
  71. #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
  72. /* pci=hpmemsize=nnM,hpiosize=nn can override this */
  73. unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
  74. unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
  75. #define DEFAULT_HOTPLUG_BUS_SIZE 1
  76. unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  77. enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
  78. /*
  79. * The default CLS is used if arch didn't set CLS explicitly and not
  80. * all pci devices agree on the same value. Arch can override either
  81. * the dfl or actual value as it sees fit. Don't forget this is
  82. * measured in 32-bit words, not bytes.
  83. */
  84. u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
  85. u8 pci_cache_line_size;
  86. /*
  87. * If we set up a device for bus mastering, we need to check the latency
  88. * timer as certain BIOSes forget to set it properly.
  89. */
  90. unsigned int pcibios_max_latency = 255;
  91. /* If set, the PCIe ARI capability will not be used. */
  92. static bool pcie_ari_disabled;
  93. /* If set, the PCIe ATS capability will not be used. */
  94. static bool pcie_ats_disabled;
  95. bool pci_ats_disabled(void)
  96. {
  97. return pcie_ats_disabled;
  98. }
  99. /* Disable bridge_d3 for all PCIe ports */
  100. static bool pci_bridge_d3_disable;
  101. /* Force bridge_d3 for all PCIe ports */
  102. static bool pci_bridge_d3_force;
  103. static int __init pcie_port_pm_setup(char *str)
  104. {
  105. if (!strcmp(str, "off"))
  106. pci_bridge_d3_disable = true;
  107. else if (!strcmp(str, "force"))
  108. pci_bridge_d3_force = true;
  109. return 1;
  110. }
  111. __setup("pcie_port_pm=", pcie_port_pm_setup);
  112. /* Time to wait after a reset for device to become responsive */
  113. #define PCIE_RESET_READY_POLL_MS 60000
  114. /**
  115. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  116. * @bus: pointer to PCI bus structure to search
  117. *
  118. * Given a PCI bus, returns the highest PCI bus number present in the set
  119. * including the given PCI bus and its list of child PCI buses.
  120. */
  121. unsigned char pci_bus_max_busnr(struct pci_bus *bus)
  122. {
  123. struct pci_bus *tmp;
  124. unsigned char max, n;
  125. max = bus->busn_res.end;
  126. list_for_each_entry(tmp, &bus->children, node) {
  127. n = pci_bus_max_busnr(tmp);
  128. if (n > max)
  129. max = n;
  130. }
  131. return max;
  132. }
  133. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  134. #ifdef CONFIG_HAS_IOMEM
  135. void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
  136. {
  137. struct resource *res = &pdev->resource[bar];
  138. /*
  139. * Make sure the BAR is actually a memory resource, not an IO resource
  140. */
  141. if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
  142. pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
  143. return NULL;
  144. }
  145. return ioremap_nocache(res->start, resource_size(res));
  146. }
  147. EXPORT_SYMBOL_GPL(pci_ioremap_bar);
  148. void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
  149. {
  150. /*
  151. * Make sure the BAR is actually a memory resource, not an IO resource
  152. */
  153. if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
  154. WARN_ON(1);
  155. return NULL;
  156. }
  157. return ioremap_wc(pci_resource_start(pdev, bar),
  158. pci_resource_len(pdev, bar));
  159. }
  160. EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
  161. #endif
  162. static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
  163. u8 pos, int cap, int *ttl)
  164. {
  165. u8 id;
  166. u16 ent;
  167. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  168. while ((*ttl)--) {
  169. if (pos < 0x40)
  170. break;
  171. pos &= ~3;
  172. pci_bus_read_config_word(bus, devfn, pos, &ent);
  173. id = ent & 0xff;
  174. if (id == 0xff)
  175. break;
  176. if (id == cap)
  177. return pos;
  178. pos = (ent >> 8);
  179. }
  180. return 0;
  181. }
  182. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
  183. u8 pos, int cap)
  184. {
  185. int ttl = PCI_FIND_CAP_TTL;
  186. return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
  187. }
  188. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  189. {
  190. return __pci_find_next_cap(dev->bus, dev->devfn,
  191. pos + PCI_CAP_LIST_NEXT, cap);
  192. }
  193. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  194. static int __pci_bus_find_cap_start(struct pci_bus *bus,
  195. unsigned int devfn, u8 hdr_type)
  196. {
  197. u16 status;
  198. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  199. if (!(status & PCI_STATUS_CAP_LIST))
  200. return 0;
  201. switch (hdr_type) {
  202. case PCI_HEADER_TYPE_NORMAL:
  203. case PCI_HEADER_TYPE_BRIDGE:
  204. return PCI_CAPABILITY_LIST;
  205. case PCI_HEADER_TYPE_CARDBUS:
  206. return PCI_CB_CAPABILITY_LIST;
  207. }
  208. return 0;
  209. }
  210. /**
  211. * pci_find_capability - query for devices' capabilities
  212. * @dev: PCI device to query
  213. * @cap: capability code
  214. *
  215. * Tell if a device supports a given PCI capability.
  216. * Returns the address of the requested capability structure within the
  217. * device's PCI configuration space or 0 in case the device does not
  218. * support it. Possible values for @cap:
  219. *
  220. * %PCI_CAP_ID_PM Power Management
  221. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  222. * %PCI_CAP_ID_VPD Vital Product Data
  223. * %PCI_CAP_ID_SLOTID Slot Identification
  224. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  225. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  226. * %PCI_CAP_ID_PCIX PCI-X
  227. * %PCI_CAP_ID_EXP PCI Express
  228. */
  229. int pci_find_capability(struct pci_dev *dev, int cap)
  230. {
  231. int pos;
  232. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  233. if (pos)
  234. pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
  235. return pos;
  236. }
  237. EXPORT_SYMBOL(pci_find_capability);
  238. /**
  239. * pci_bus_find_capability - query for devices' capabilities
  240. * @bus: the PCI bus to query
  241. * @devfn: PCI device to query
  242. * @cap: capability code
  243. *
  244. * Like pci_find_capability() but works for pci devices that do not have a
  245. * pci_dev structure set up yet.
  246. *
  247. * Returns the address of the requested capability structure within the
  248. * device's PCI configuration space or 0 in case the device does not
  249. * support it.
  250. */
  251. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  252. {
  253. int pos;
  254. u8 hdr_type;
  255. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  256. pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
  257. if (pos)
  258. pos = __pci_find_next_cap(bus, devfn, pos, cap);
  259. return pos;
  260. }
  261. EXPORT_SYMBOL(pci_bus_find_capability);
  262. /**
  263. * pci_find_next_ext_capability - Find an extended capability
  264. * @dev: PCI device to query
  265. * @start: address at which to start looking (0 to start at beginning of list)
  266. * @cap: capability code
  267. *
  268. * Returns the address of the next matching extended capability structure
  269. * within the device's PCI configuration space or 0 if the device does
  270. * not support it. Some capabilities can occur several times, e.g., the
  271. * vendor-specific capability, and this provides a way to find them all.
  272. */
  273. int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
  274. {
  275. u32 header;
  276. int ttl;
  277. int pos = PCI_CFG_SPACE_SIZE;
  278. /* minimum 8 bytes per capability */
  279. ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
  280. if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
  281. return 0;
  282. if (start)
  283. pos = start;
  284. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  285. return 0;
  286. /*
  287. * If we have no capabilities, this is indicated by cap ID,
  288. * cap version and next pointer all being 0.
  289. */
  290. if (header == 0)
  291. return 0;
  292. while (ttl-- > 0) {
  293. if (PCI_EXT_CAP_ID(header) == cap && pos != start)
  294. return pos;
  295. pos = PCI_EXT_CAP_NEXT(header);
  296. if (pos < PCI_CFG_SPACE_SIZE)
  297. break;
  298. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  299. break;
  300. }
  301. return 0;
  302. }
  303. EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
  304. /**
  305. * pci_find_ext_capability - Find an extended capability
  306. * @dev: PCI device to query
  307. * @cap: capability code
  308. *
  309. * Returns the address of the requested extended capability structure
  310. * within the device's PCI configuration space or 0 if the device does
  311. * not support it. Possible values for @cap:
  312. *
  313. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  314. * %PCI_EXT_CAP_ID_VC Virtual Channel
  315. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  316. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  317. */
  318. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  319. {
  320. return pci_find_next_ext_capability(dev, 0, cap);
  321. }
  322. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  323. static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
  324. {
  325. int rc, ttl = PCI_FIND_CAP_TTL;
  326. u8 cap, mask;
  327. if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
  328. mask = HT_3BIT_CAP_MASK;
  329. else
  330. mask = HT_5BIT_CAP_MASK;
  331. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
  332. PCI_CAP_ID_HT, &ttl);
  333. while (pos) {
  334. rc = pci_read_config_byte(dev, pos + 3, &cap);
  335. if (rc != PCIBIOS_SUCCESSFUL)
  336. return 0;
  337. if ((cap & mask) == ht_cap)
  338. return pos;
  339. pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
  340. pos + PCI_CAP_LIST_NEXT,
  341. PCI_CAP_ID_HT, &ttl);
  342. }
  343. return 0;
  344. }
  345. /**
  346. * pci_find_next_ht_capability - query a device's Hypertransport capabilities
  347. * @dev: PCI device to query
  348. * @pos: Position from which to continue searching
  349. * @ht_cap: Hypertransport capability code
  350. *
  351. * To be used in conjunction with pci_find_ht_capability() to search for
  352. * all capabilities matching @ht_cap. @pos should always be a value returned
  353. * from pci_find_ht_capability().
  354. *
  355. * NB. To be 100% safe against broken PCI devices, the caller should take
  356. * steps to avoid an infinite loop.
  357. */
  358. int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
  359. {
  360. return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
  361. }
  362. EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
  363. /**
  364. * pci_find_ht_capability - query a device's Hypertransport capabilities
  365. * @dev: PCI device to query
  366. * @ht_cap: Hypertransport capability code
  367. *
  368. * Tell if a device supports a given Hypertransport capability.
  369. * Returns an address within the device's PCI configuration space
  370. * or 0 in case the device does not support the request capability.
  371. * The address points to the PCI capability, of type PCI_CAP_ID_HT,
  372. * which has a Hypertransport capability matching @ht_cap.
  373. */
  374. int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
  375. {
  376. int pos;
  377. pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
  378. if (pos)
  379. pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
  380. return pos;
  381. }
  382. EXPORT_SYMBOL_GPL(pci_find_ht_capability);
  383. /**
  384. * pci_find_parent_resource - return resource region of parent bus of given region
  385. * @dev: PCI device structure contains resources to be searched
  386. * @res: child resource record for which parent is sought
  387. *
  388. * For given resource region of given device, return the resource
  389. * region of parent bus the given region is contained in.
  390. */
  391. struct resource *pci_find_parent_resource(const struct pci_dev *dev,
  392. struct resource *res)
  393. {
  394. const struct pci_bus *bus = dev->bus;
  395. struct resource *r;
  396. int i;
  397. pci_bus_for_each_resource(bus, r, i) {
  398. if (!r)
  399. continue;
  400. if (resource_contains(r, res)) {
  401. /*
  402. * If the window is prefetchable but the BAR is
  403. * not, the allocator made a mistake.
  404. */
  405. if (r->flags & IORESOURCE_PREFETCH &&
  406. !(res->flags & IORESOURCE_PREFETCH))
  407. return NULL;
  408. /*
  409. * If we're below a transparent bridge, there may
  410. * be both a positively-decoded aperture and a
  411. * subtractively-decoded region that contain the BAR.
  412. * We want the positively-decoded one, so this depends
  413. * on pci_bus_for_each_resource() giving us those
  414. * first.
  415. */
  416. return r;
  417. }
  418. }
  419. return NULL;
  420. }
  421. EXPORT_SYMBOL(pci_find_parent_resource);
  422. /**
  423. * pci_find_resource - Return matching PCI device resource
  424. * @dev: PCI device to query
  425. * @res: Resource to look for
  426. *
  427. * Goes over standard PCI resources (BARs) and checks if the given resource
  428. * is partially or fully contained in any of them. In that case the
  429. * matching resource is returned, %NULL otherwise.
  430. */
  431. struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
  432. {
  433. int i;
  434. for (i = 0; i < PCI_ROM_RESOURCE; i++) {
  435. struct resource *r = &dev->resource[i];
  436. if (r->start && resource_contains(r, res))
  437. return r;
  438. }
  439. return NULL;
  440. }
  441. EXPORT_SYMBOL(pci_find_resource);
  442. /**
  443. * pci_find_pcie_root_port - return PCIe Root Port
  444. * @dev: PCI device to query
  445. *
  446. * Traverse up the parent chain and return the PCIe Root Port PCI Device
  447. * for a given PCI Device.
  448. */
  449. struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
  450. {
  451. struct pci_dev *bridge, *highest_pcie_bridge = dev;
  452. bridge = pci_upstream_bridge(dev);
  453. while (bridge && pci_is_pcie(bridge)) {
  454. highest_pcie_bridge = bridge;
  455. bridge = pci_upstream_bridge(bridge);
  456. }
  457. if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
  458. return NULL;
  459. return highest_pcie_bridge;
  460. }
  461. EXPORT_SYMBOL(pci_find_pcie_root_port);
  462. /**
  463. * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
  464. * @dev: the PCI device to operate on
  465. * @pos: config space offset of status word
  466. * @mask: mask of bit(s) to care about in status word
  467. *
  468. * Return 1 when mask bit(s) in status word clear, 0 otherwise.
  469. */
  470. int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
  471. {
  472. int i;
  473. /* Wait for Transaction Pending bit clean */
  474. for (i = 0; i < 4; i++) {
  475. u16 status;
  476. if (i)
  477. msleep((1 << (i - 1)) * 100);
  478. pci_read_config_word(dev, pos, &status);
  479. if (!(status & mask))
  480. return 1;
  481. }
  482. return 0;
  483. }
  484. /**
  485. * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
  486. * @dev: PCI device to have its BARs restored
  487. *
  488. * Restore the BAR values for a given device, so as to make it
  489. * accessible by its driver.
  490. */
  491. static void pci_restore_bars(struct pci_dev *dev)
  492. {
  493. int i;
  494. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
  495. pci_update_resource(dev, i);
  496. }
  497. static const struct pci_platform_pm_ops *pci_platform_pm;
  498. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
  499. {
  500. if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
  501. !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
  502. return -EINVAL;
  503. pci_platform_pm = ops;
  504. return 0;
  505. }
  506. static inline bool platform_pci_power_manageable(struct pci_dev *dev)
  507. {
  508. return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
  509. }
  510. static inline int platform_pci_set_power_state(struct pci_dev *dev,
  511. pci_power_t t)
  512. {
  513. return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
  514. }
  515. static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
  516. {
  517. return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
  518. }
  519. static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
  520. {
  521. return pci_platform_pm ?
  522. pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
  523. }
  524. static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
  525. {
  526. return pci_platform_pm ?
  527. pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
  528. }
  529. static inline bool platform_pci_need_resume(struct pci_dev *dev)
  530. {
  531. return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
  532. }
  533. /**
  534. * pci_raw_set_power_state - Use PCI PM registers to set the power state of
  535. * given PCI device
  536. * @dev: PCI device to handle.
  537. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  538. *
  539. * RETURN VALUE:
  540. * -EINVAL if the requested state is invalid.
  541. * -EIO if device does not support PCI PM or its PM capabilities register has a
  542. * wrong version, or device doesn't support the requested state.
  543. * 0 if device already is in the requested state.
  544. * 0 if device's power state has been successfully changed.
  545. */
  546. static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
  547. {
  548. u16 pmcsr;
  549. bool need_restore = false;
  550. /* Check if we're already there */
  551. if (dev->current_state == state)
  552. return 0;
  553. if (!dev->pm_cap)
  554. return -EIO;
  555. if (state < PCI_D0 || state > PCI_D3hot)
  556. return -EINVAL;
  557. /* Validate current state:
  558. * Can enter D0 from any state, but if we can only go deeper
  559. * to sleep if we're already in a low power state
  560. */
  561. if (state != PCI_D0 && dev->current_state <= PCI_D3cold
  562. && dev->current_state > state) {
  563. pci_err(dev, "invalid power transition (from state %d to %d)\n",
  564. dev->current_state, state);
  565. return -EINVAL;
  566. }
  567. /* check if this device supports the desired state */
  568. if ((state == PCI_D1 && !dev->d1_support)
  569. || (state == PCI_D2 && !dev->d2_support))
  570. return -EIO;
  571. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  572. /* If we're (effectively) in D3, force entire word to 0.
  573. * This doesn't affect PME_Status, disables PME_En, and
  574. * sets PowerState to 0.
  575. */
  576. switch (dev->current_state) {
  577. case PCI_D0:
  578. case PCI_D1:
  579. case PCI_D2:
  580. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  581. pmcsr |= state;
  582. break;
  583. case PCI_D3hot:
  584. case PCI_D3cold:
  585. case PCI_UNKNOWN: /* Boot-up */
  586. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  587. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  588. need_restore = true;
  589. /* Fall-through: force to D0 */
  590. default:
  591. pmcsr = 0;
  592. break;
  593. }
  594. /* enter specified state */
  595. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  596. /* Mandatory power management transition delays */
  597. /* see PCI PM 1.1 5.6.1 table 18 */
  598. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  599. pci_dev_d3_sleep(dev);
  600. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  601. udelay(PCI_PM_D2_DELAY);
  602. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  603. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  604. if (dev->current_state != state && printk_ratelimit())
  605. pci_info(dev, "Refused to change power state, currently in D%d\n",
  606. dev->current_state);
  607. /*
  608. * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  609. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  610. * from D3hot to D0 _may_ perform an internal reset, thereby
  611. * going to "D0 Uninitialized" rather than "D0 Initialized".
  612. * For example, at least some versions of the 3c905B and the
  613. * 3c556B exhibit this behaviour.
  614. *
  615. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  616. * devices in a D3hot state at boot. Consequently, we need to
  617. * restore at least the BARs so that the device will be
  618. * accessible to its driver.
  619. */
  620. if (need_restore)
  621. pci_restore_bars(dev);
  622. if (dev->bus->self)
  623. pcie_aspm_pm_state_change(dev->bus->self);
  624. return 0;
  625. }
  626. /**
  627. * pci_update_current_state - Read power state of given device and cache it
  628. * @dev: PCI device to handle.
  629. * @state: State to cache in case the device doesn't have the PM capability
  630. *
  631. * The power state is read from the PMCSR register, which however is
  632. * inaccessible in D3cold. The platform firmware is therefore queried first
  633. * to detect accessibility of the register. In case the platform firmware
  634. * reports an incorrect state or the device isn't power manageable by the
  635. * platform at all, we try to detect D3cold by testing accessibility of the
  636. * vendor ID in config space.
  637. */
  638. void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
  639. {
  640. if (platform_pci_get_power_state(dev) == PCI_D3cold ||
  641. !pci_device_is_present(dev)) {
  642. dev->current_state = PCI_D3cold;
  643. } else if (dev->pm_cap) {
  644. u16 pmcsr;
  645. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  646. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  647. } else {
  648. dev->current_state = state;
  649. }
  650. }
  651. /**
  652. * pci_power_up - Put the given device into D0 forcibly
  653. * @dev: PCI device to power up
  654. */
  655. void pci_power_up(struct pci_dev *dev)
  656. {
  657. if (platform_pci_power_manageable(dev))
  658. platform_pci_set_power_state(dev, PCI_D0);
  659. pci_raw_set_power_state(dev, PCI_D0);
  660. pci_update_current_state(dev, PCI_D0);
  661. }
  662. /**
  663. * pci_platform_power_transition - Use platform to change device power state
  664. * @dev: PCI device to handle.
  665. * @state: State to put the device into.
  666. */
  667. static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
  668. {
  669. int error;
  670. if (platform_pci_power_manageable(dev)) {
  671. error = platform_pci_set_power_state(dev, state);
  672. if (!error)
  673. pci_update_current_state(dev, state);
  674. } else
  675. error = -ENODEV;
  676. if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
  677. dev->current_state = PCI_D0;
  678. return error;
  679. }
  680. /**
  681. * pci_wakeup - Wake up a PCI device
  682. * @pci_dev: Device to handle.
  683. * @ign: ignored parameter
  684. */
  685. static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
  686. {
  687. pci_wakeup_event(pci_dev);
  688. pm_request_resume(&pci_dev->dev);
  689. return 0;
  690. }
  691. /**
  692. * pci_wakeup_bus - Walk given bus and wake up devices on it
  693. * @bus: Top bus of the subtree to walk.
  694. */
  695. void pci_wakeup_bus(struct pci_bus *bus)
  696. {
  697. if (bus)
  698. pci_walk_bus(bus, pci_wakeup, NULL);
  699. }
  700. /**
  701. * __pci_start_power_transition - Start power transition of a PCI device
  702. * @dev: PCI device to handle.
  703. * @state: State to put the device into.
  704. */
  705. static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
  706. {
  707. if (state == PCI_D0) {
  708. pci_platform_power_transition(dev, PCI_D0);
  709. /*
  710. * Mandatory power management transition delays, see
  711. * PCI Express Base Specification Revision 2.0 Section
  712. * 6.6.1: Conventional Reset. Do not delay for
  713. * devices powered on/off by corresponding bridge,
  714. * because have already delayed for the bridge.
  715. */
  716. if (dev->runtime_d3cold) {
  717. if (dev->d3cold_delay)
  718. msleep(dev->d3cold_delay);
  719. /*
  720. * When powering on a bridge from D3cold, the
  721. * whole hierarchy may be powered on into
  722. * D0uninitialized state, resume them to give
  723. * them a chance to suspend again
  724. */
  725. pci_wakeup_bus(dev->subordinate);
  726. }
  727. }
  728. }
  729. /**
  730. * __pci_dev_set_current_state - Set current state of a PCI device
  731. * @dev: Device to handle
  732. * @data: pointer to state to be set
  733. */
  734. static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
  735. {
  736. pci_power_t state = *(pci_power_t *)data;
  737. dev->current_state = state;
  738. return 0;
  739. }
  740. /**
  741. * pci_bus_set_current_state - Walk given bus and set current state of devices
  742. * @bus: Top bus of the subtree to walk.
  743. * @state: state to be set
  744. */
  745. void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
  746. {
  747. if (bus)
  748. pci_walk_bus(bus, __pci_dev_set_current_state, &state);
  749. }
  750. /**
  751. * __pci_complete_power_transition - Complete power transition of a PCI device
  752. * @dev: PCI device to handle.
  753. * @state: State to put the device into.
  754. *
  755. * This function should not be called directly by device drivers.
  756. */
  757. int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
  758. {
  759. int ret;
  760. if (state <= PCI_D0)
  761. return -EINVAL;
  762. ret = pci_platform_power_transition(dev, state);
  763. /* Power off the bridge may power off the whole hierarchy */
  764. if (!ret && state == PCI_D3cold)
  765. pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
  766. return ret;
  767. }
  768. EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
  769. /**
  770. * pci_set_power_state - Set the power state of a PCI device
  771. * @dev: PCI device to handle.
  772. * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
  773. *
  774. * Transition a device to a new power state, using the platform firmware and/or
  775. * the device's PCI PM registers.
  776. *
  777. * RETURN VALUE:
  778. * -EINVAL if the requested state is invalid.
  779. * -EIO if device does not support PCI PM or its PM capabilities register has a
  780. * wrong version, or device doesn't support the requested state.
  781. * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
  782. * 0 if device already is in the requested state.
  783. * 0 if the transition is to D3 but D3 is not supported.
  784. * 0 if device's power state has been successfully changed.
  785. */
  786. int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  787. {
  788. int error;
  789. /* bound the state we're entering */
  790. if (state > PCI_D3cold)
  791. state = PCI_D3cold;
  792. else if (state < PCI_D0)
  793. state = PCI_D0;
  794. else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
  795. /*
  796. * If the device or the parent bridge do not support PCI PM,
  797. * ignore the request if we're doing anything other than putting
  798. * it into D0 (which would only happen on boot).
  799. */
  800. return 0;
  801. /* Check if we're already there */
  802. if (dev->current_state == state)
  803. return 0;
  804. __pci_start_power_transition(dev, state);
  805. /* This device is quirked not to be put into D3, so
  806. don't put it in D3 */
  807. if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
  808. return 0;
  809. /*
  810. * To put device in D3cold, we put device into D3hot in native
  811. * way, then put device into D3cold with platform ops
  812. */
  813. error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
  814. PCI_D3hot : state);
  815. if (!__pci_complete_power_transition(dev, state))
  816. error = 0;
  817. return error;
  818. }
  819. EXPORT_SYMBOL(pci_set_power_state);
  820. /**
  821. * pci_choose_state - Choose the power state of a PCI device
  822. * @dev: PCI device to be suspended
  823. * @state: target sleep state for the whole system. This is the value
  824. * that is passed to suspend() function.
  825. *
  826. * Returns PCI power state suitable for given device and given system
  827. * message.
  828. */
  829. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  830. {
  831. pci_power_t ret;
  832. if (!dev->pm_cap)
  833. return PCI_D0;
  834. ret = platform_pci_choose_state(dev);
  835. if (ret != PCI_POWER_ERROR)
  836. return ret;
  837. switch (state.event) {
  838. case PM_EVENT_ON:
  839. return PCI_D0;
  840. case PM_EVENT_FREEZE:
  841. case PM_EVENT_PRETHAW:
  842. /* REVISIT both freeze and pre-thaw "should" use D0 */
  843. case PM_EVENT_SUSPEND:
  844. case PM_EVENT_HIBERNATE:
  845. return PCI_D3hot;
  846. default:
  847. pci_info(dev, "unrecognized suspend event %d\n",
  848. state.event);
  849. BUG();
  850. }
  851. return PCI_D0;
  852. }
  853. EXPORT_SYMBOL(pci_choose_state);
  854. #define PCI_EXP_SAVE_REGS 7
  855. static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
  856. u16 cap, bool extended)
  857. {
  858. struct pci_cap_saved_state *tmp;
  859. hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
  860. if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
  861. return tmp;
  862. }
  863. return NULL;
  864. }
  865. struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
  866. {
  867. return _pci_find_saved_cap(dev, cap, false);
  868. }
  869. struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
  870. {
  871. return _pci_find_saved_cap(dev, cap, true);
  872. }
  873. static int pci_save_pcie_state(struct pci_dev *dev)
  874. {
  875. int i = 0;
  876. struct pci_cap_saved_state *save_state;
  877. u16 *cap;
  878. if (!pci_is_pcie(dev))
  879. return 0;
  880. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  881. if (!save_state) {
  882. pci_err(dev, "buffer not found in %s\n", __func__);
  883. return -ENOMEM;
  884. }
  885. cap = (u16 *)&save_state->cap.data[0];
  886. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
  887. pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
  888. pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
  889. pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
  890. pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
  891. pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
  892. pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
  893. return 0;
  894. }
  895. static void pci_restore_pcie_state(struct pci_dev *dev)
  896. {
  897. int i = 0;
  898. struct pci_cap_saved_state *save_state;
  899. u16 *cap;
  900. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
  901. if (!save_state)
  902. return;
  903. cap = (u16 *)&save_state->cap.data[0];
  904. pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
  905. pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
  906. pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
  907. pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
  908. pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
  909. pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
  910. pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
  911. }
  912. static int pci_save_pcix_state(struct pci_dev *dev)
  913. {
  914. int pos;
  915. struct pci_cap_saved_state *save_state;
  916. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  917. if (!pos)
  918. return 0;
  919. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  920. if (!save_state) {
  921. pci_err(dev, "buffer not found in %s\n", __func__);
  922. return -ENOMEM;
  923. }
  924. pci_read_config_word(dev, pos + PCI_X_CMD,
  925. (u16 *)save_state->cap.data);
  926. return 0;
  927. }
  928. static void pci_restore_pcix_state(struct pci_dev *dev)
  929. {
  930. int i = 0, pos;
  931. struct pci_cap_saved_state *save_state;
  932. u16 *cap;
  933. save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
  934. pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  935. if (!save_state || !pos)
  936. return;
  937. cap = (u16 *)&save_state->cap.data[0];
  938. pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
  939. }
  940. /**
  941. * pci_save_state - save the PCI configuration space of a device before suspending
  942. * @dev: - PCI device that we're dealing with
  943. */
  944. int pci_save_state(struct pci_dev *dev)
  945. {
  946. int i;
  947. /* XXX: 100% dword access ok here? */
  948. for (i = 0; i < 16; i++)
  949. pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
  950. dev->state_saved = true;
  951. i = pci_save_pcie_state(dev);
  952. if (i != 0)
  953. return i;
  954. i = pci_save_pcix_state(dev);
  955. if (i != 0)
  956. return i;
  957. return pci_save_vc_state(dev);
  958. }
  959. EXPORT_SYMBOL(pci_save_state);
  960. static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
  961. u32 saved_val, int retry)
  962. {
  963. u32 val;
  964. pci_read_config_dword(pdev, offset, &val);
  965. if (val == saved_val)
  966. return;
  967. for (;;) {
  968. pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
  969. offset, val, saved_val);
  970. pci_write_config_dword(pdev, offset, saved_val);
  971. if (retry-- <= 0)
  972. return;
  973. pci_read_config_dword(pdev, offset, &val);
  974. if (val == saved_val)
  975. return;
  976. mdelay(1);
  977. }
  978. }
  979. static void pci_restore_config_space_range(struct pci_dev *pdev,
  980. int start, int end, int retry)
  981. {
  982. int index;
  983. for (index = end; index >= start; index--)
  984. pci_restore_config_dword(pdev, 4 * index,
  985. pdev->saved_config_space[index],
  986. retry);
  987. }
  988. static void pci_restore_config_space(struct pci_dev *pdev)
  989. {
  990. if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
  991. pci_restore_config_space_range(pdev, 10, 15, 0);
  992. /* Restore BARs before the command register. */
  993. pci_restore_config_space_range(pdev, 4, 9, 10);
  994. pci_restore_config_space_range(pdev, 0, 3, 0);
  995. } else {
  996. pci_restore_config_space_range(pdev, 0, 15, 0);
  997. }
  998. }
  999. /**
  1000. * pci_restore_state - Restore the saved state of a PCI device
  1001. * @dev: - PCI device that we're dealing with
  1002. */
  1003. void pci_restore_state(struct pci_dev *dev)
  1004. {
  1005. if (!dev->state_saved)
  1006. return;
  1007. /* PCI Express register must be restored first */
  1008. pci_restore_pcie_state(dev);
  1009. pci_restore_pasid_state(dev);
  1010. pci_restore_pri_state(dev);
  1011. pci_restore_ats_state(dev);
  1012. pci_restore_vc_state(dev);
  1013. pci_cleanup_aer_error_status_regs(dev);
  1014. pci_restore_config_space(dev);
  1015. pci_restore_pcix_state(dev);
  1016. pci_restore_msi_state(dev);
  1017. /* Restore ACS and IOV configuration state */
  1018. pci_enable_acs(dev);
  1019. pci_restore_iov_state(dev);
  1020. dev->state_saved = false;
  1021. }
  1022. EXPORT_SYMBOL(pci_restore_state);
  1023. struct pci_saved_state {
  1024. u32 config_space[16];
  1025. struct pci_cap_saved_data cap[0];
  1026. };
  1027. /**
  1028. * pci_store_saved_state - Allocate and return an opaque struct containing
  1029. * the device saved state.
  1030. * @dev: PCI device that we're dealing with
  1031. *
  1032. * Return NULL if no state or error.
  1033. */
  1034. struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
  1035. {
  1036. struct pci_saved_state *state;
  1037. struct pci_cap_saved_state *tmp;
  1038. struct pci_cap_saved_data *cap;
  1039. size_t size;
  1040. if (!dev->state_saved)
  1041. return NULL;
  1042. size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
  1043. hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
  1044. size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1045. state = kzalloc(size, GFP_KERNEL);
  1046. if (!state)
  1047. return NULL;
  1048. memcpy(state->config_space, dev->saved_config_space,
  1049. sizeof(state->config_space));
  1050. cap = state->cap;
  1051. hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
  1052. size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
  1053. memcpy(cap, &tmp->cap, len);
  1054. cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
  1055. }
  1056. /* Empty cap_save terminates list */
  1057. return state;
  1058. }
  1059. EXPORT_SYMBOL_GPL(pci_store_saved_state);
  1060. /**
  1061. * pci_load_saved_state - Reload the provided save state into struct pci_dev.
  1062. * @dev: PCI device that we're dealing with
  1063. * @state: Saved state returned from pci_store_saved_state()
  1064. */
  1065. int pci_load_saved_state(struct pci_dev *dev,
  1066. struct pci_saved_state *state)
  1067. {
  1068. struct pci_cap_saved_data *cap;
  1069. dev->state_saved = false;
  1070. if (!state)
  1071. return 0;
  1072. memcpy(dev->saved_config_space, state->config_space,
  1073. sizeof(state->config_space));
  1074. cap = state->cap;
  1075. while (cap->size) {
  1076. struct pci_cap_saved_state *tmp;
  1077. tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
  1078. if (!tmp || tmp->cap.size != cap->size)
  1079. return -EINVAL;
  1080. memcpy(tmp->cap.data, cap->data, tmp->cap.size);
  1081. cap = (struct pci_cap_saved_data *)((u8 *)cap +
  1082. sizeof(struct pci_cap_saved_data) + cap->size);
  1083. }
  1084. dev->state_saved = true;
  1085. return 0;
  1086. }
  1087. EXPORT_SYMBOL_GPL(pci_load_saved_state);
  1088. /**
  1089. * pci_load_and_free_saved_state - Reload the save state pointed to by state,
  1090. * and free the memory allocated for it.
  1091. * @dev: PCI device that we're dealing with
  1092. * @state: Pointer to saved state returned from pci_store_saved_state()
  1093. */
  1094. int pci_load_and_free_saved_state(struct pci_dev *dev,
  1095. struct pci_saved_state **state)
  1096. {
  1097. int ret = pci_load_saved_state(dev, *state);
  1098. kfree(*state);
  1099. *state = NULL;
  1100. return ret;
  1101. }
  1102. EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
  1103. int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
  1104. {
  1105. return pci_enable_resources(dev, bars);
  1106. }
  1107. static int do_pci_enable_device(struct pci_dev *dev, int bars)
  1108. {
  1109. int err;
  1110. struct pci_dev *bridge;
  1111. u16 cmd;
  1112. u8 pin;
  1113. err = pci_set_power_state(dev, PCI_D0);
  1114. if (err < 0 && err != -EIO)
  1115. return err;
  1116. bridge = pci_upstream_bridge(dev);
  1117. if (bridge)
  1118. pcie_aspm_powersave_config_link(bridge);
  1119. err = pcibios_enable_device(dev, bars);
  1120. if (err < 0)
  1121. return err;
  1122. pci_fixup_device(pci_fixup_enable, dev);
  1123. if (dev->msi_enabled || dev->msix_enabled)
  1124. return 0;
  1125. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  1126. if (pin) {
  1127. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1128. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1129. pci_write_config_word(dev, PCI_COMMAND,
  1130. cmd & ~PCI_COMMAND_INTX_DISABLE);
  1131. }
  1132. return 0;
  1133. }
  1134. /**
  1135. * pci_reenable_device - Resume abandoned device
  1136. * @dev: PCI device to be resumed
  1137. *
  1138. * Note this function is a backend of pci_default_resume and is not supposed
  1139. * to be called by normal code, write proper resume handler and use it instead.
  1140. */
  1141. int pci_reenable_device(struct pci_dev *dev)
  1142. {
  1143. if (pci_is_enabled(dev))
  1144. return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
  1145. return 0;
  1146. }
  1147. EXPORT_SYMBOL(pci_reenable_device);
  1148. static void pci_enable_bridge(struct pci_dev *dev)
  1149. {
  1150. struct pci_dev *bridge;
  1151. int retval;
  1152. bridge = pci_upstream_bridge(dev);
  1153. if (bridge)
  1154. pci_enable_bridge(bridge);
  1155. if (pci_is_enabled(dev)) {
  1156. if (!dev->is_busmaster)
  1157. pci_set_master(dev);
  1158. return;
  1159. }
  1160. retval = pci_enable_device(dev);
  1161. if (retval)
  1162. pci_err(dev, "Error enabling bridge (%d), continuing\n",
  1163. retval);
  1164. pci_set_master(dev);
  1165. }
  1166. static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
  1167. {
  1168. struct pci_dev *bridge;
  1169. int err;
  1170. int i, bars = 0;
  1171. /*
  1172. * Power state could be unknown at this point, either due to a fresh
  1173. * boot or a device removal call. So get the current power state
  1174. * so that things like MSI message writing will behave as expected
  1175. * (e.g. if the device really is in D0 at enable time).
  1176. */
  1177. if (dev->pm_cap) {
  1178. u16 pmcsr;
  1179. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1180. dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
  1181. }
  1182. if (atomic_inc_return(&dev->enable_cnt) > 1)
  1183. return 0; /* already enabled */
  1184. bridge = pci_upstream_bridge(dev);
  1185. if (bridge)
  1186. pci_enable_bridge(bridge);
  1187. /* only skip sriov related */
  1188. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  1189. if (dev->resource[i].flags & flags)
  1190. bars |= (1 << i);
  1191. for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
  1192. if (dev->resource[i].flags & flags)
  1193. bars |= (1 << i);
  1194. err = do_pci_enable_device(dev, bars);
  1195. if (err < 0)
  1196. atomic_dec(&dev->enable_cnt);
  1197. return err;
  1198. }
  1199. /**
  1200. * pci_enable_device_io - Initialize a device for use with IO space
  1201. * @dev: PCI device to be initialized
  1202. *
  1203. * Initialize device before it's used by a driver. Ask low-level code
  1204. * to enable I/O resources. Wake up the device if it was suspended.
  1205. * Beware, this function can fail.
  1206. */
  1207. int pci_enable_device_io(struct pci_dev *dev)
  1208. {
  1209. return pci_enable_device_flags(dev, IORESOURCE_IO);
  1210. }
  1211. EXPORT_SYMBOL(pci_enable_device_io);
  1212. /**
  1213. * pci_enable_device_mem - Initialize a device for use with Memory space
  1214. * @dev: PCI device to be initialized
  1215. *
  1216. * Initialize device before it's used by a driver. Ask low-level code
  1217. * to enable Memory resources. Wake up the device if it was suspended.
  1218. * Beware, this function can fail.
  1219. */
  1220. int pci_enable_device_mem(struct pci_dev *dev)
  1221. {
  1222. return pci_enable_device_flags(dev, IORESOURCE_MEM);
  1223. }
  1224. EXPORT_SYMBOL(pci_enable_device_mem);
  1225. /**
  1226. * pci_enable_device - Initialize device before it's used by a driver.
  1227. * @dev: PCI device to be initialized
  1228. *
  1229. * Initialize device before it's used by a driver. Ask low-level code
  1230. * to enable I/O and memory. Wake up the device if it was suspended.
  1231. * Beware, this function can fail.
  1232. *
  1233. * Note we don't actually enable the device many times if we call
  1234. * this function repeatedly (we just increment the count).
  1235. */
  1236. int pci_enable_device(struct pci_dev *dev)
  1237. {
  1238. return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
  1239. }
  1240. EXPORT_SYMBOL(pci_enable_device);
  1241. /*
  1242. * Managed PCI resources. This manages device on/off, intx/msi/msix
  1243. * on/off and BAR regions. pci_dev itself records msi/msix status, so
  1244. * there's no need to track it separately. pci_devres is initialized
  1245. * when a device is enabled using managed PCI device enable interface.
  1246. */
  1247. struct pci_devres {
  1248. unsigned int enabled:1;
  1249. unsigned int pinned:1;
  1250. unsigned int orig_intx:1;
  1251. unsigned int restore_intx:1;
  1252. unsigned int mwi:1;
  1253. u32 region_mask;
  1254. };
  1255. static void pcim_release(struct device *gendev, void *res)
  1256. {
  1257. struct pci_dev *dev = to_pci_dev(gendev);
  1258. struct pci_devres *this = res;
  1259. int i;
  1260. if (dev->msi_enabled)
  1261. pci_disable_msi(dev);
  1262. if (dev->msix_enabled)
  1263. pci_disable_msix(dev);
  1264. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
  1265. if (this->region_mask & (1 << i))
  1266. pci_release_region(dev, i);
  1267. if (this->mwi)
  1268. pci_clear_mwi(dev);
  1269. if (this->restore_intx)
  1270. pci_intx(dev, this->orig_intx);
  1271. if (this->enabled && !this->pinned)
  1272. pci_disable_device(dev);
  1273. }
  1274. static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
  1275. {
  1276. struct pci_devres *dr, *new_dr;
  1277. dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1278. if (dr)
  1279. return dr;
  1280. new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
  1281. if (!new_dr)
  1282. return NULL;
  1283. return devres_get(&pdev->dev, new_dr, NULL, NULL);
  1284. }
  1285. static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
  1286. {
  1287. if (pci_is_managed(pdev))
  1288. return devres_find(&pdev->dev, pcim_release, NULL, NULL);
  1289. return NULL;
  1290. }
  1291. /**
  1292. * pcim_enable_device - Managed pci_enable_device()
  1293. * @pdev: PCI device to be initialized
  1294. *
  1295. * Managed pci_enable_device().
  1296. */
  1297. int pcim_enable_device(struct pci_dev *pdev)
  1298. {
  1299. struct pci_devres *dr;
  1300. int rc;
  1301. dr = get_pci_dr(pdev);
  1302. if (unlikely(!dr))
  1303. return -ENOMEM;
  1304. if (dr->enabled)
  1305. return 0;
  1306. rc = pci_enable_device(pdev);
  1307. if (!rc) {
  1308. pdev->is_managed = 1;
  1309. dr->enabled = 1;
  1310. }
  1311. return rc;
  1312. }
  1313. EXPORT_SYMBOL(pcim_enable_device);
  1314. /**
  1315. * pcim_pin_device - Pin managed PCI device
  1316. * @pdev: PCI device to pin
  1317. *
  1318. * Pin managed PCI device @pdev. Pinned device won't be disabled on
  1319. * driver detach. @pdev must have been enabled with
  1320. * pcim_enable_device().
  1321. */
  1322. void pcim_pin_device(struct pci_dev *pdev)
  1323. {
  1324. struct pci_devres *dr;
  1325. dr = find_pci_dr(pdev);
  1326. WARN_ON(!dr || !dr->enabled);
  1327. if (dr)
  1328. dr->pinned = 1;
  1329. }
  1330. EXPORT_SYMBOL(pcim_pin_device);
  1331. /*
  1332. * pcibios_add_device - provide arch specific hooks when adding device dev
  1333. * @dev: the PCI device being added
  1334. *
  1335. * Permits the platform to provide architecture specific functionality when
  1336. * devices are added. This is the default implementation. Architecture
  1337. * implementations can override this.
  1338. */
  1339. int __weak pcibios_add_device(struct pci_dev *dev)
  1340. {
  1341. return 0;
  1342. }
  1343. /**
  1344. * pcibios_release_device - provide arch specific hooks when releasing device dev
  1345. * @dev: the PCI device being released
  1346. *
  1347. * Permits the platform to provide architecture specific functionality when
  1348. * devices are released. This is the default implementation. Architecture
  1349. * implementations can override this.
  1350. */
  1351. void __weak pcibios_release_device(struct pci_dev *dev) {}
  1352. /**
  1353. * pcibios_disable_device - disable arch specific PCI resources for device dev
  1354. * @dev: the PCI device to disable
  1355. *
  1356. * Disables architecture specific PCI resources for the device. This
  1357. * is the default implementation. Architecture implementations can
  1358. * override this.
  1359. */
  1360. void __weak pcibios_disable_device(struct pci_dev *dev) {}
  1361. /**
  1362. * pcibios_penalize_isa_irq - penalize an ISA IRQ
  1363. * @irq: ISA IRQ to penalize
  1364. * @active: IRQ active or not
  1365. *
  1366. * Permits the platform to provide architecture-specific functionality when
  1367. * penalizing ISA IRQs. This is the default implementation. Architecture
  1368. * implementations can override this.
  1369. */
  1370. void __weak pcibios_penalize_isa_irq(int irq, int active) {}
  1371. static void do_pci_disable_device(struct pci_dev *dev)
  1372. {
  1373. u16 pci_command;
  1374. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  1375. if (pci_command & PCI_COMMAND_MASTER) {
  1376. pci_command &= ~PCI_COMMAND_MASTER;
  1377. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  1378. }
  1379. pcibios_disable_device(dev);
  1380. }
  1381. /**
  1382. * pci_disable_enabled_device - Disable device without updating enable_cnt
  1383. * @dev: PCI device to disable
  1384. *
  1385. * NOTE: This function is a backend of PCI power management routines and is
  1386. * not supposed to be called drivers.
  1387. */
  1388. void pci_disable_enabled_device(struct pci_dev *dev)
  1389. {
  1390. if (pci_is_enabled(dev))
  1391. do_pci_disable_device(dev);
  1392. }
  1393. /**
  1394. * pci_disable_device - Disable PCI device after use
  1395. * @dev: PCI device to be disabled
  1396. *
  1397. * Signal to the system that the PCI device is not in use by the system
  1398. * anymore. This only involves disabling PCI bus-mastering, if active.
  1399. *
  1400. * Note we don't actually disable the device until all callers of
  1401. * pci_enable_device() have called pci_disable_device().
  1402. */
  1403. void pci_disable_device(struct pci_dev *dev)
  1404. {
  1405. struct pci_devres *dr;
  1406. dr = find_pci_dr(dev);
  1407. if (dr)
  1408. dr->enabled = 0;
  1409. dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
  1410. "disabling already-disabled device");
  1411. if (atomic_dec_return(&dev->enable_cnt) != 0)
  1412. return;
  1413. do_pci_disable_device(dev);
  1414. dev->is_busmaster = 0;
  1415. }
  1416. EXPORT_SYMBOL(pci_disable_device);
  1417. /**
  1418. * pcibios_set_pcie_reset_state - set reset state for device dev
  1419. * @dev: the PCIe device reset
  1420. * @state: Reset state to enter into
  1421. *
  1422. *
  1423. * Sets the PCIe reset state for the device. This is the default
  1424. * implementation. Architecture implementations can override this.
  1425. */
  1426. int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
  1427. enum pcie_reset_state state)
  1428. {
  1429. return -EINVAL;
  1430. }
  1431. /**
  1432. * pci_set_pcie_reset_state - set reset state for device dev
  1433. * @dev: the PCIe device reset
  1434. * @state: Reset state to enter into
  1435. *
  1436. *
  1437. * Sets the PCI reset state for the device.
  1438. */
  1439. int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  1440. {
  1441. return pcibios_set_pcie_reset_state(dev, state);
  1442. }
  1443. EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
  1444. /**
  1445. * pcie_clear_root_pme_status - Clear root port PME interrupt status.
  1446. * @dev: PCIe root port or event collector.
  1447. */
  1448. void pcie_clear_root_pme_status(struct pci_dev *dev)
  1449. {
  1450. pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
  1451. }
  1452. /**
  1453. * pci_check_pme_status - Check if given device has generated PME.
  1454. * @dev: Device to check.
  1455. *
  1456. * Check the PME status of the device and if set, clear it and clear PME enable
  1457. * (if set). Return 'true' if PME status and PME enable were both set or
  1458. * 'false' otherwise.
  1459. */
  1460. bool pci_check_pme_status(struct pci_dev *dev)
  1461. {
  1462. int pmcsr_pos;
  1463. u16 pmcsr;
  1464. bool ret = false;
  1465. if (!dev->pm_cap)
  1466. return false;
  1467. pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
  1468. pci_read_config_word(dev, pmcsr_pos, &pmcsr);
  1469. if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
  1470. return false;
  1471. /* Clear PME status. */
  1472. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1473. if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
  1474. /* Disable PME to avoid interrupt flood. */
  1475. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1476. ret = true;
  1477. }
  1478. pci_write_config_word(dev, pmcsr_pos, pmcsr);
  1479. return ret;
  1480. }
  1481. /**
  1482. * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
  1483. * @dev: Device to handle.
  1484. * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
  1485. *
  1486. * Check if @dev has generated PME and queue a resume request for it in that
  1487. * case.
  1488. */
  1489. static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
  1490. {
  1491. if (pme_poll_reset && dev->pme_poll)
  1492. dev->pme_poll = false;
  1493. if (pci_check_pme_status(dev)) {
  1494. pci_wakeup_event(dev);
  1495. pm_request_resume(&dev->dev);
  1496. }
  1497. return 0;
  1498. }
  1499. /**
  1500. * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
  1501. * @bus: Top bus of the subtree to walk.
  1502. */
  1503. void pci_pme_wakeup_bus(struct pci_bus *bus)
  1504. {
  1505. if (bus)
  1506. pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
  1507. }
  1508. /**
  1509. * pci_pme_capable - check the capability of PCI device to generate PME#
  1510. * @dev: PCI device to handle.
  1511. * @state: PCI state from which device will issue PME#.
  1512. */
  1513. bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
  1514. {
  1515. if (!dev->pm_cap)
  1516. return false;
  1517. return !!(dev->pme_support & (1 << state));
  1518. }
  1519. EXPORT_SYMBOL(pci_pme_capable);
  1520. static void pci_pme_list_scan(struct work_struct *work)
  1521. {
  1522. struct pci_pme_device *pme_dev, *n;
  1523. mutex_lock(&pci_pme_list_mutex);
  1524. list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
  1525. if (pme_dev->dev->pme_poll) {
  1526. struct pci_dev *bridge;
  1527. bridge = pme_dev->dev->bus->self;
  1528. /*
  1529. * If bridge is in low power state, the
  1530. * configuration space of subordinate devices
  1531. * may be not accessible
  1532. */
  1533. if (bridge && bridge->current_state != PCI_D0)
  1534. continue;
  1535. pci_pme_wakeup(pme_dev->dev, NULL);
  1536. } else {
  1537. list_del(&pme_dev->list);
  1538. kfree(pme_dev);
  1539. }
  1540. }
  1541. if (!list_empty(&pci_pme_list))
  1542. queue_delayed_work(system_freezable_wq, &pci_pme_work,
  1543. msecs_to_jiffies(PME_TIMEOUT));
  1544. mutex_unlock(&pci_pme_list_mutex);
  1545. }
  1546. static void __pci_pme_active(struct pci_dev *dev, bool enable)
  1547. {
  1548. u16 pmcsr;
  1549. if (!dev->pme_support)
  1550. return;
  1551. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1552. /* Clear PME_Status by writing 1 to it and enable PME# */
  1553. pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  1554. if (!enable)
  1555. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1556. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1557. }
  1558. /**
  1559. * pci_pme_restore - Restore PME configuration after config space restore.
  1560. * @dev: PCI device to update.
  1561. */
  1562. void pci_pme_restore(struct pci_dev *dev)
  1563. {
  1564. u16 pmcsr;
  1565. if (!dev->pme_support)
  1566. return;
  1567. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1568. if (dev->wakeup_prepared) {
  1569. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  1570. pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
  1571. } else {
  1572. pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
  1573. pmcsr |= PCI_PM_CTRL_PME_STATUS;
  1574. }
  1575. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
  1576. }
  1577. /**
  1578. * pci_pme_active - enable or disable PCI device's PME# function
  1579. * @dev: PCI device to handle.
  1580. * @enable: 'true' to enable PME# generation; 'false' to disable it.
  1581. *
  1582. * The caller must verify that the device is capable of generating PME# before
  1583. * calling this function with @enable equal to 'true'.
  1584. */
  1585. void pci_pme_active(struct pci_dev *dev, bool enable)
  1586. {
  1587. __pci_pme_active(dev, enable);
  1588. /*
  1589. * PCI (as opposed to PCIe) PME requires that the device have
  1590. * its PME# line hooked up correctly. Not all hardware vendors
  1591. * do this, so the PME never gets delivered and the device
  1592. * remains asleep. The easiest way around this is to
  1593. * periodically walk the list of suspended devices and check
  1594. * whether any have their PME flag set. The assumption is that
  1595. * we'll wake up often enough anyway that this won't be a huge
  1596. * hit, and the power savings from the devices will still be a
  1597. * win.
  1598. *
  1599. * Although PCIe uses in-band PME message instead of PME# line
  1600. * to report PME, PME does not work for some PCIe devices in
  1601. * reality. For example, there are devices that set their PME
  1602. * status bits, but don't really bother to send a PME message;
  1603. * there are PCI Express Root Ports that don't bother to
  1604. * trigger interrupts when they receive PME messages from the
  1605. * devices below. So PME poll is used for PCIe devices too.
  1606. */
  1607. if (dev->pme_poll) {
  1608. struct pci_pme_device *pme_dev;
  1609. if (enable) {
  1610. pme_dev = kmalloc(sizeof(struct pci_pme_device),
  1611. GFP_KERNEL);
  1612. if (!pme_dev) {
  1613. pci_warn(dev, "can't enable PME#\n");
  1614. return;
  1615. }
  1616. pme_dev->dev = dev;
  1617. mutex_lock(&pci_pme_list_mutex);
  1618. list_add(&pme_dev->list, &pci_pme_list);
  1619. if (list_is_singular(&pci_pme_list))
  1620. queue_delayed_work(system_freezable_wq,
  1621. &pci_pme_work,
  1622. msecs_to_jiffies(PME_TIMEOUT));
  1623. mutex_unlock(&pci_pme_list_mutex);
  1624. } else {
  1625. mutex_lock(&pci_pme_list_mutex);
  1626. list_for_each_entry(pme_dev, &pci_pme_list, list) {
  1627. if (pme_dev->dev == dev) {
  1628. list_del(&pme_dev->list);
  1629. kfree(pme_dev);
  1630. break;
  1631. }
  1632. }
  1633. mutex_unlock(&pci_pme_list_mutex);
  1634. }
  1635. }
  1636. pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
  1637. }
  1638. EXPORT_SYMBOL(pci_pme_active);
  1639. /**
  1640. * __pci_enable_wake - enable PCI device as wakeup event source
  1641. * @dev: PCI device affected
  1642. * @state: PCI state from which device will issue wakeup events
  1643. * @enable: True to enable event generation; false to disable
  1644. *
  1645. * This enables the device as a wakeup event source, or disables it.
  1646. * When such events involves platform-specific hooks, those hooks are
  1647. * called automatically by this routine.
  1648. *
  1649. * Devices with legacy power management (no standard PCI PM capabilities)
  1650. * always require such platform hooks.
  1651. *
  1652. * RETURN VALUE:
  1653. * 0 is returned on success
  1654. * -EINVAL is returned if device is not supposed to wake up the system
  1655. * Error code depending on the platform is returned if both the platform and
  1656. * the native mechanism fail to enable the generation of wake-up events
  1657. */
  1658. static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
  1659. {
  1660. int ret = 0;
  1661. /*
  1662. * Bridges can only signal wakeup on behalf of subordinate devices,
  1663. * but that is set up elsewhere, so skip them.
  1664. */
  1665. if (pci_has_subordinate(dev))
  1666. return 0;
  1667. /* Don't do the same thing twice in a row for one device. */
  1668. if (!!enable == !!dev->wakeup_prepared)
  1669. return 0;
  1670. /*
  1671. * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
  1672. * Anderson we should be doing PME# wake enable followed by ACPI wake
  1673. * enable. To disable wake-up we call the platform first, for symmetry.
  1674. */
  1675. if (enable) {
  1676. int error;
  1677. if (pci_pme_capable(dev, state))
  1678. pci_pme_active(dev, true);
  1679. else
  1680. ret = 1;
  1681. error = platform_pci_set_wakeup(dev, true);
  1682. if (ret)
  1683. ret = error;
  1684. if (!ret)
  1685. dev->wakeup_prepared = true;
  1686. } else {
  1687. platform_pci_set_wakeup(dev, false);
  1688. pci_pme_active(dev, false);
  1689. dev->wakeup_prepared = false;
  1690. }
  1691. return ret;
  1692. }
  1693. /**
  1694. * pci_enable_wake - change wakeup settings for a PCI device
  1695. * @pci_dev: Target device
  1696. * @state: PCI state from which device will issue wakeup events
  1697. * @enable: Whether or not to enable event generation
  1698. *
  1699. * If @enable is set, check device_may_wakeup() for the device before calling
  1700. * __pci_enable_wake() for it.
  1701. */
  1702. int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
  1703. {
  1704. if (enable && !device_may_wakeup(&pci_dev->dev))
  1705. return -EINVAL;
  1706. return __pci_enable_wake(pci_dev, state, enable);
  1707. }
  1708. EXPORT_SYMBOL(pci_enable_wake);
  1709. /**
  1710. * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
  1711. * @dev: PCI device to prepare
  1712. * @enable: True to enable wake-up event generation; false to disable
  1713. *
  1714. * Many drivers want the device to wake up the system from D3_hot or D3_cold
  1715. * and this function allows them to set that up cleanly - pci_enable_wake()
  1716. * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
  1717. * ordering constraints.
  1718. *
  1719. * This function only returns error code if the device is not allowed to wake
  1720. * up the system from sleep or it is not capable of generating PME# from both
  1721. * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
  1722. */
  1723. int pci_wake_from_d3(struct pci_dev *dev, bool enable)
  1724. {
  1725. return pci_pme_capable(dev, PCI_D3cold) ?
  1726. pci_enable_wake(dev, PCI_D3cold, enable) :
  1727. pci_enable_wake(dev, PCI_D3hot, enable);
  1728. }
  1729. EXPORT_SYMBOL(pci_wake_from_d3);
  1730. /**
  1731. * pci_target_state - find an appropriate low power state for a given PCI dev
  1732. * @dev: PCI device
  1733. * @wakeup: Whether or not wakeup functionality will be enabled for the device.
  1734. *
  1735. * Use underlying platform code to find a supported low power state for @dev.
  1736. * If the platform can't manage @dev, return the deepest state from which it
  1737. * can generate wake events, based on any available PME info.
  1738. */
  1739. static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
  1740. {
  1741. pci_power_t target_state = PCI_D3hot;
  1742. if (platform_pci_power_manageable(dev)) {
  1743. /*
  1744. * Call the platform to find the target state for the device.
  1745. */
  1746. pci_power_t state = platform_pci_choose_state(dev);
  1747. switch (state) {
  1748. case PCI_POWER_ERROR:
  1749. case PCI_UNKNOWN:
  1750. break;
  1751. case PCI_D1:
  1752. case PCI_D2:
  1753. if (pci_no_d1d2(dev))
  1754. break;
  1755. default:
  1756. target_state = state;
  1757. }
  1758. return target_state;
  1759. }
  1760. if (!dev->pm_cap)
  1761. target_state = PCI_D0;
  1762. /*
  1763. * If the device is in D3cold even though it's not power-manageable by
  1764. * the platform, it may have been powered down by non-standard means.
  1765. * Best to let it slumber.
  1766. */
  1767. if (dev->current_state == PCI_D3cold)
  1768. target_state = PCI_D3cold;
  1769. if (wakeup) {
  1770. /*
  1771. * Find the deepest state from which the device can generate
  1772. * PME#.
  1773. */
  1774. if (dev->pme_support) {
  1775. while (target_state
  1776. && !(dev->pme_support & (1 << target_state)))
  1777. target_state--;
  1778. }
  1779. }
  1780. return target_state;
  1781. }
  1782. /**
  1783. * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
  1784. * @dev: Device to handle.
  1785. *
  1786. * Choose the power state appropriate for the device depending on whether
  1787. * it can wake up the system and/or is power manageable by the platform
  1788. * (PCI_D3hot is the default) and put the device into that state.
  1789. */
  1790. int pci_prepare_to_sleep(struct pci_dev *dev)
  1791. {
  1792. bool wakeup = device_may_wakeup(&dev->dev);
  1793. pci_power_t target_state = pci_target_state(dev, wakeup);
  1794. int error;
  1795. if (target_state == PCI_POWER_ERROR)
  1796. return -EIO;
  1797. pci_enable_wake(dev, target_state, wakeup);
  1798. error = pci_set_power_state(dev, target_state);
  1799. if (error)
  1800. pci_enable_wake(dev, target_state, false);
  1801. return error;
  1802. }
  1803. EXPORT_SYMBOL(pci_prepare_to_sleep);
  1804. /**
  1805. * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
  1806. * @dev: Device to handle.
  1807. *
  1808. * Disable device's system wake-up capability and put it into D0.
  1809. */
  1810. int pci_back_from_sleep(struct pci_dev *dev)
  1811. {
  1812. pci_enable_wake(dev, PCI_D0, false);
  1813. return pci_set_power_state(dev, PCI_D0);
  1814. }
  1815. EXPORT_SYMBOL(pci_back_from_sleep);
  1816. /**
  1817. * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
  1818. * @dev: PCI device being suspended.
  1819. *
  1820. * Prepare @dev to generate wake-up events at run time and put it into a low
  1821. * power state.
  1822. */
  1823. int pci_finish_runtime_suspend(struct pci_dev *dev)
  1824. {
  1825. pci_power_t target_state;
  1826. int error;
  1827. target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
  1828. if (target_state == PCI_POWER_ERROR)
  1829. return -EIO;
  1830. dev->runtime_d3cold = target_state == PCI_D3cold;
  1831. __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
  1832. error = pci_set_power_state(dev, target_state);
  1833. if (error) {
  1834. pci_enable_wake(dev, target_state, false);
  1835. dev->runtime_d3cold = false;
  1836. }
  1837. return error;
  1838. }
  1839. /**
  1840. * pci_dev_run_wake - Check if device can generate run-time wake-up events.
  1841. * @dev: Device to check.
  1842. *
  1843. * Return true if the device itself is capable of generating wake-up events
  1844. * (through the platform or using the native PCIe PME) or if the device supports
  1845. * PME and one of its upstream bridges can generate wake-up events.
  1846. */
  1847. bool pci_dev_run_wake(struct pci_dev *dev)
  1848. {
  1849. struct pci_bus *bus = dev->bus;
  1850. if (!dev->pme_support)
  1851. return false;
  1852. /* PME-capable in principle, but not from the target power state */
  1853. if (!pci_pme_capable(dev, pci_target_state(dev, true)))
  1854. return false;
  1855. if (device_can_wakeup(&dev->dev))
  1856. return true;
  1857. while (bus->parent) {
  1858. struct pci_dev *bridge = bus->self;
  1859. if (device_can_wakeup(&bridge->dev))
  1860. return true;
  1861. bus = bus->parent;
  1862. }
  1863. /* We have reached the root bus. */
  1864. if (bus->bridge)
  1865. return device_can_wakeup(bus->bridge);
  1866. return false;
  1867. }
  1868. EXPORT_SYMBOL_GPL(pci_dev_run_wake);
  1869. /**
  1870. * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
  1871. * @pci_dev: Device to check.
  1872. *
  1873. * Return 'true' if the device is runtime-suspended, it doesn't have to be
  1874. * reconfigured due to wakeup settings difference between system and runtime
  1875. * suspend and the current power state of it is suitable for the upcoming
  1876. * (system) transition.
  1877. *
  1878. * If the device is not configured for system wakeup, disable PME for it before
  1879. * returning 'true' to prevent it from waking up the system unnecessarily.
  1880. */
  1881. bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
  1882. {
  1883. struct device *dev = &pci_dev->dev;
  1884. bool wakeup = device_may_wakeup(dev);
  1885. if (!pm_runtime_suspended(dev)
  1886. || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
  1887. || platform_pci_need_resume(pci_dev))
  1888. return false;
  1889. /*
  1890. * At this point the device is good to go unless it's been configured
  1891. * to generate PME at the runtime suspend time, but it is not supposed
  1892. * to wake up the system. In that case, simply disable PME for it
  1893. * (it will have to be re-enabled on exit from system resume).
  1894. *
  1895. * If the device's power state is D3cold and the platform check above
  1896. * hasn't triggered, the device's configuration is suitable and we don't
  1897. * need to manipulate it at all.
  1898. */
  1899. spin_lock_irq(&dev->power.lock);
  1900. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
  1901. !wakeup)
  1902. __pci_pme_active(pci_dev, false);
  1903. spin_unlock_irq(&dev->power.lock);
  1904. return true;
  1905. }
  1906. /**
  1907. * pci_dev_complete_resume - Finalize resume from system sleep for a device.
  1908. * @pci_dev: Device to handle.
  1909. *
  1910. * If the device is runtime suspended and wakeup-capable, enable PME for it as
  1911. * it might have been disabled during the prepare phase of system suspend if
  1912. * the device was not configured for system wakeup.
  1913. */
  1914. void pci_dev_complete_resume(struct pci_dev *pci_dev)
  1915. {
  1916. struct device *dev = &pci_dev->dev;
  1917. if (!pci_dev_run_wake(pci_dev))
  1918. return;
  1919. spin_lock_irq(&dev->power.lock);
  1920. if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
  1921. __pci_pme_active(pci_dev, true);
  1922. spin_unlock_irq(&dev->power.lock);
  1923. }
  1924. void pci_config_pm_runtime_get(struct pci_dev *pdev)
  1925. {
  1926. struct device *dev = &pdev->dev;
  1927. struct device *parent = dev->parent;
  1928. if (parent)
  1929. pm_runtime_get_sync(parent);
  1930. pm_runtime_get_noresume(dev);
  1931. /*
  1932. * pdev->current_state is set to PCI_D3cold during suspending,
  1933. * so wait until suspending completes
  1934. */
  1935. pm_runtime_barrier(dev);
  1936. /*
  1937. * Only need to resume devices in D3cold, because config
  1938. * registers are still accessible for devices suspended but
  1939. * not in D3cold.
  1940. */
  1941. if (pdev->current_state == PCI_D3cold)
  1942. pm_runtime_resume(dev);
  1943. }
  1944. void pci_config_pm_runtime_put(struct pci_dev *pdev)
  1945. {
  1946. struct device *dev = &pdev->dev;
  1947. struct device *parent = dev->parent;
  1948. pm_runtime_put(dev);
  1949. if (parent)
  1950. pm_runtime_put_sync(parent);
  1951. }
  1952. /**
  1953. * pci_bridge_d3_possible - Is it possible to put the bridge into D3
  1954. * @bridge: Bridge to check
  1955. *
  1956. * This function checks if it is possible to move the bridge to D3.
  1957. * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
  1958. */
  1959. bool pci_bridge_d3_possible(struct pci_dev *bridge)
  1960. {
  1961. if (!pci_is_pcie(bridge))
  1962. return false;
  1963. switch (pci_pcie_type(bridge)) {
  1964. case PCI_EXP_TYPE_ROOT_PORT:
  1965. case PCI_EXP_TYPE_UPSTREAM:
  1966. case PCI_EXP_TYPE_DOWNSTREAM:
  1967. if (pci_bridge_d3_disable)
  1968. return false;
  1969. /*
  1970. * Hotplug ports handled by firmware in System Management Mode
  1971. * may not be put into D3 by the OS (Thunderbolt on non-Macs).
  1972. */
  1973. if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
  1974. return false;
  1975. if (pci_bridge_d3_force)
  1976. return true;
  1977. /* Even the oldest 2010 Thunderbolt controller supports D3. */
  1978. if (bridge->is_thunderbolt)
  1979. return true;
  1980. /*
  1981. * Hotplug ports handled natively by the OS were not validated
  1982. * by vendors for runtime D3 at least until 2018 because there
  1983. * was no OS support.
  1984. */
  1985. if (bridge->is_hotplug_bridge)
  1986. return false;
  1987. /*
  1988. * It should be safe to put PCIe ports from 2015 or newer
  1989. * to D3.
  1990. */
  1991. if (dmi_get_bios_year() >= 2015)
  1992. return true;
  1993. break;
  1994. }
  1995. return false;
  1996. }
  1997. static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
  1998. {
  1999. bool *d3cold_ok = data;
  2000. if (/* The device needs to be allowed to go D3cold ... */
  2001. dev->no_d3cold || !dev->d3cold_allowed ||
  2002. /* ... and if it is wakeup capable to do so from D3cold. */
  2003. (device_may_wakeup(&dev->dev) &&
  2004. !pci_pme_capable(dev, PCI_D3cold)) ||
  2005. /* If it is a bridge it must be allowed to go to D3. */
  2006. !pci_power_manageable(dev))
  2007. *d3cold_ok = false;
  2008. return !*d3cold_ok;
  2009. }
  2010. /*
  2011. * pci_bridge_d3_update - Update bridge D3 capabilities
  2012. * @dev: PCI device which is changed
  2013. *
  2014. * Update upstream bridge PM capabilities accordingly depending on if the
  2015. * device PM configuration was changed or the device is being removed. The
  2016. * change is also propagated upstream.
  2017. */
  2018. void pci_bridge_d3_update(struct pci_dev *dev)
  2019. {
  2020. bool remove = !device_is_registered(&dev->dev);
  2021. struct pci_dev *bridge;
  2022. bool d3cold_ok = true;
  2023. bridge = pci_upstream_bridge(dev);
  2024. if (!bridge || !pci_bridge_d3_possible(bridge))
  2025. return;
  2026. /*
  2027. * If D3 is currently allowed for the bridge, removing one of its
  2028. * children won't change that.
  2029. */
  2030. if (remove && bridge->bridge_d3)
  2031. return;
  2032. /*
  2033. * If D3 is currently allowed for the bridge and a child is added or
  2034. * changed, disallowance of D3 can only be caused by that child, so
  2035. * we only need to check that single device, not any of its siblings.
  2036. *
  2037. * If D3 is currently not allowed for the bridge, checking the device
  2038. * first may allow us to skip checking its siblings.
  2039. */
  2040. if (!remove)
  2041. pci_dev_check_d3cold(dev, &d3cold_ok);
  2042. /*
  2043. * If D3 is currently not allowed for the bridge, this may be caused
  2044. * either by the device being changed/removed or any of its siblings,
  2045. * so we need to go through all children to find out if one of them
  2046. * continues to block D3.
  2047. */
  2048. if (d3cold_ok && !bridge->bridge_d3)
  2049. pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
  2050. &d3cold_ok);
  2051. if (bridge->bridge_d3 != d3cold_ok) {
  2052. bridge->bridge_d3 = d3cold_ok;
  2053. /* Propagate change to upstream bridges */
  2054. pci_bridge_d3_update(bridge);
  2055. }
  2056. }
  2057. /**
  2058. * pci_d3cold_enable - Enable D3cold for device
  2059. * @dev: PCI device to handle
  2060. *
  2061. * This function can be used in drivers to enable D3cold from the device
  2062. * they handle. It also updates upstream PCI bridge PM capabilities
  2063. * accordingly.
  2064. */
  2065. void pci_d3cold_enable(struct pci_dev *dev)
  2066. {
  2067. if (dev->no_d3cold) {
  2068. dev->no_d3cold = false;
  2069. pci_bridge_d3_update(dev);
  2070. }
  2071. }
  2072. EXPORT_SYMBOL_GPL(pci_d3cold_enable);
  2073. /**
  2074. * pci_d3cold_disable - Disable D3cold for device
  2075. * @dev: PCI device to handle
  2076. *
  2077. * This function can be used in drivers to disable D3cold from the device
  2078. * they handle. It also updates upstream PCI bridge PM capabilities
  2079. * accordingly.
  2080. */
  2081. void pci_d3cold_disable(struct pci_dev *dev)
  2082. {
  2083. if (!dev->no_d3cold) {
  2084. dev->no_d3cold = true;
  2085. pci_bridge_d3_update(dev);
  2086. }
  2087. }
  2088. EXPORT_SYMBOL_GPL(pci_d3cold_disable);
  2089. /**
  2090. * pci_pm_init - Initialize PM functions of given PCI device
  2091. * @dev: PCI device to handle.
  2092. */
  2093. void pci_pm_init(struct pci_dev *dev)
  2094. {
  2095. int pm;
  2096. u16 pmc;
  2097. pm_runtime_forbid(&dev->dev);
  2098. pm_runtime_set_active(&dev->dev);
  2099. pm_runtime_enable(&dev->dev);
  2100. device_enable_async_suspend(&dev->dev);
  2101. dev->wakeup_prepared = false;
  2102. dev->pm_cap = 0;
  2103. dev->pme_support = 0;
  2104. /* find PCI PM capability in list */
  2105. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2106. if (!pm)
  2107. return;
  2108. /* Check device's ability to generate PME# */
  2109. pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
  2110. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  2111. pci_err(dev, "unsupported PM cap regs version (%u)\n",
  2112. pmc & PCI_PM_CAP_VER_MASK);
  2113. return;
  2114. }
  2115. dev->pm_cap = pm;
  2116. dev->d3_delay = PCI_PM_D3_WAIT;
  2117. dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
  2118. dev->bridge_d3 = pci_bridge_d3_possible(dev);
  2119. dev->d3cold_allowed = true;
  2120. dev->d1_support = false;
  2121. dev->d2_support = false;
  2122. if (!pci_no_d1d2(dev)) {
  2123. if (pmc & PCI_PM_CAP_D1)
  2124. dev->d1_support = true;
  2125. if (pmc & PCI_PM_CAP_D2)
  2126. dev->d2_support = true;
  2127. if (dev->d1_support || dev->d2_support)
  2128. pci_printk(KERN_DEBUG, dev, "supports%s%s\n",
  2129. dev->d1_support ? " D1" : "",
  2130. dev->d2_support ? " D2" : "");
  2131. }
  2132. pmc &= PCI_PM_CAP_PME_MASK;
  2133. if (pmc) {
  2134. pci_printk(KERN_DEBUG, dev, "PME# supported from%s%s%s%s%s\n",
  2135. (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
  2136. (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
  2137. (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
  2138. (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
  2139. (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
  2140. dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
  2141. dev->pme_poll = true;
  2142. /*
  2143. * Make device's PM flags reflect the wake-up capability, but
  2144. * let the user space enable it to wake up the system as needed.
  2145. */
  2146. device_set_wakeup_capable(&dev->dev, true);
  2147. /* Disable the PME# generation functionality */
  2148. pci_pme_active(dev, false);
  2149. }
  2150. }
  2151. static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
  2152. {
  2153. unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
  2154. switch (prop) {
  2155. case PCI_EA_P_MEM:
  2156. case PCI_EA_P_VF_MEM:
  2157. flags |= IORESOURCE_MEM;
  2158. break;
  2159. case PCI_EA_P_MEM_PREFETCH:
  2160. case PCI_EA_P_VF_MEM_PREFETCH:
  2161. flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  2162. break;
  2163. case PCI_EA_P_IO:
  2164. flags |= IORESOURCE_IO;
  2165. break;
  2166. default:
  2167. return 0;
  2168. }
  2169. return flags;
  2170. }
  2171. static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
  2172. u8 prop)
  2173. {
  2174. if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
  2175. return &dev->resource[bei];
  2176. #ifdef CONFIG_PCI_IOV
  2177. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
  2178. (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
  2179. return &dev->resource[PCI_IOV_RESOURCES +
  2180. bei - PCI_EA_BEI_VF_BAR0];
  2181. #endif
  2182. else if (bei == PCI_EA_BEI_ROM)
  2183. return &dev->resource[PCI_ROM_RESOURCE];
  2184. else
  2185. return NULL;
  2186. }
  2187. /* Read an Enhanced Allocation (EA) entry */
  2188. static int pci_ea_read(struct pci_dev *dev, int offset)
  2189. {
  2190. struct resource *res;
  2191. int ent_size, ent_offset = offset;
  2192. resource_size_t start, end;
  2193. unsigned long flags;
  2194. u32 dw0, bei, base, max_offset;
  2195. u8 prop;
  2196. bool support_64 = (sizeof(resource_size_t) >= 8);
  2197. pci_read_config_dword(dev, ent_offset, &dw0);
  2198. ent_offset += 4;
  2199. /* Entry size field indicates DWORDs after 1st */
  2200. ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
  2201. if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
  2202. goto out;
  2203. bei = (dw0 & PCI_EA_BEI) >> 4;
  2204. prop = (dw0 & PCI_EA_PP) >> 8;
  2205. /*
  2206. * If the Property is in the reserved range, try the Secondary
  2207. * Property instead.
  2208. */
  2209. if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
  2210. prop = (dw0 & PCI_EA_SP) >> 16;
  2211. if (prop > PCI_EA_P_BRIDGE_IO)
  2212. goto out;
  2213. res = pci_ea_get_resource(dev, bei, prop);
  2214. if (!res) {
  2215. pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
  2216. goto out;
  2217. }
  2218. flags = pci_ea_flags(dev, prop);
  2219. if (!flags) {
  2220. pci_err(dev, "Unsupported EA properties: %#x\n", prop);
  2221. goto out;
  2222. }
  2223. /* Read Base */
  2224. pci_read_config_dword(dev, ent_offset, &base);
  2225. start = (base & PCI_EA_FIELD_MASK);
  2226. ent_offset += 4;
  2227. /* Read MaxOffset */
  2228. pci_read_config_dword(dev, ent_offset, &max_offset);
  2229. ent_offset += 4;
  2230. /* Read Base MSBs (if 64-bit entry) */
  2231. if (base & PCI_EA_IS_64) {
  2232. u32 base_upper;
  2233. pci_read_config_dword(dev, ent_offset, &base_upper);
  2234. ent_offset += 4;
  2235. flags |= IORESOURCE_MEM_64;
  2236. /* entry starts above 32-bit boundary, can't use */
  2237. if (!support_64 && base_upper)
  2238. goto out;
  2239. if (support_64)
  2240. start |= ((u64)base_upper << 32);
  2241. }
  2242. end = start + (max_offset | 0x03);
  2243. /* Read MaxOffset MSBs (if 64-bit entry) */
  2244. if (max_offset & PCI_EA_IS_64) {
  2245. u32 max_offset_upper;
  2246. pci_read_config_dword(dev, ent_offset, &max_offset_upper);
  2247. ent_offset += 4;
  2248. flags |= IORESOURCE_MEM_64;
  2249. /* entry too big, can't use */
  2250. if (!support_64 && max_offset_upper)
  2251. goto out;
  2252. if (support_64)
  2253. end += ((u64)max_offset_upper << 32);
  2254. }
  2255. if (end < start) {
  2256. pci_err(dev, "EA Entry crosses address boundary\n");
  2257. goto out;
  2258. }
  2259. if (ent_size != ent_offset - offset) {
  2260. pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
  2261. ent_size, ent_offset - offset);
  2262. goto out;
  2263. }
  2264. res->name = pci_name(dev);
  2265. res->start = start;
  2266. res->end = end;
  2267. res->flags = flags;
  2268. if (bei <= PCI_EA_BEI_BAR5)
  2269. pci_printk(KERN_DEBUG, dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2270. bei, res, prop);
  2271. else if (bei == PCI_EA_BEI_ROM)
  2272. pci_printk(KERN_DEBUG, dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
  2273. res, prop);
  2274. else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
  2275. pci_printk(KERN_DEBUG, dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
  2276. bei - PCI_EA_BEI_VF_BAR0, res, prop);
  2277. else
  2278. pci_printk(KERN_DEBUG, dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
  2279. bei, res, prop);
  2280. out:
  2281. return offset + ent_size;
  2282. }
  2283. /* Enhanced Allocation Initialization */
  2284. void pci_ea_init(struct pci_dev *dev)
  2285. {
  2286. int ea;
  2287. u8 num_ent;
  2288. int offset;
  2289. int i;
  2290. /* find PCI EA capability in list */
  2291. ea = pci_find_capability(dev, PCI_CAP_ID_EA);
  2292. if (!ea)
  2293. return;
  2294. /* determine the number of entries */
  2295. pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
  2296. &num_ent);
  2297. num_ent &= PCI_EA_NUM_ENT_MASK;
  2298. offset = ea + PCI_EA_FIRST_ENT;
  2299. /* Skip DWORD 2 for type 1 functions */
  2300. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2301. offset += 4;
  2302. /* parse each EA entry */
  2303. for (i = 0; i < num_ent; ++i)
  2304. offset = pci_ea_read(dev, offset);
  2305. }
  2306. static void pci_add_saved_cap(struct pci_dev *pci_dev,
  2307. struct pci_cap_saved_state *new_cap)
  2308. {
  2309. hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
  2310. }
  2311. /**
  2312. * _pci_add_cap_save_buffer - allocate buffer for saving given
  2313. * capability registers
  2314. * @dev: the PCI device
  2315. * @cap: the capability to allocate the buffer for
  2316. * @extended: Standard or Extended capability ID
  2317. * @size: requested size of the buffer
  2318. */
  2319. static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
  2320. bool extended, unsigned int size)
  2321. {
  2322. int pos;
  2323. struct pci_cap_saved_state *save_state;
  2324. if (extended)
  2325. pos = pci_find_ext_capability(dev, cap);
  2326. else
  2327. pos = pci_find_capability(dev, cap);
  2328. if (!pos)
  2329. return 0;
  2330. save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
  2331. if (!save_state)
  2332. return -ENOMEM;
  2333. save_state->cap.cap_nr = cap;
  2334. save_state->cap.cap_extended = extended;
  2335. save_state->cap.size = size;
  2336. pci_add_saved_cap(dev, save_state);
  2337. return 0;
  2338. }
  2339. int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
  2340. {
  2341. return _pci_add_cap_save_buffer(dev, cap, false, size);
  2342. }
  2343. int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
  2344. {
  2345. return _pci_add_cap_save_buffer(dev, cap, true, size);
  2346. }
  2347. /**
  2348. * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
  2349. * @dev: the PCI device
  2350. */
  2351. void pci_allocate_cap_save_buffers(struct pci_dev *dev)
  2352. {
  2353. int error;
  2354. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
  2355. PCI_EXP_SAVE_REGS * sizeof(u16));
  2356. if (error)
  2357. pci_err(dev, "unable to preallocate PCI Express save buffer\n");
  2358. error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
  2359. if (error)
  2360. pci_err(dev, "unable to preallocate PCI-X save buffer\n");
  2361. pci_allocate_vc_save_buffers(dev);
  2362. }
  2363. void pci_free_cap_save_buffers(struct pci_dev *dev)
  2364. {
  2365. struct pci_cap_saved_state *tmp;
  2366. struct hlist_node *n;
  2367. hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
  2368. kfree(tmp);
  2369. }
  2370. /**
  2371. * pci_configure_ari - enable or disable ARI forwarding
  2372. * @dev: the PCI device
  2373. *
  2374. * If @dev and its upstream bridge both support ARI, enable ARI in the
  2375. * bridge. Otherwise, disable ARI in the bridge.
  2376. */
  2377. void pci_configure_ari(struct pci_dev *dev)
  2378. {
  2379. u32 cap;
  2380. struct pci_dev *bridge;
  2381. if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
  2382. return;
  2383. bridge = dev->bus->self;
  2384. if (!bridge)
  2385. return;
  2386. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2387. if (!(cap & PCI_EXP_DEVCAP2_ARI))
  2388. return;
  2389. if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
  2390. pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
  2391. PCI_EXP_DEVCTL2_ARI);
  2392. bridge->ari_enabled = 1;
  2393. } else {
  2394. pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
  2395. PCI_EXP_DEVCTL2_ARI);
  2396. bridge->ari_enabled = 0;
  2397. }
  2398. }
  2399. static int pci_acs_enable;
  2400. /**
  2401. * pci_request_acs - ask for ACS to be enabled if supported
  2402. */
  2403. void pci_request_acs(void)
  2404. {
  2405. pci_acs_enable = 1;
  2406. }
  2407. /**
  2408. * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
  2409. * @dev: the PCI device
  2410. */
  2411. static void pci_std_enable_acs(struct pci_dev *dev)
  2412. {
  2413. int pos;
  2414. u16 cap;
  2415. u16 ctrl;
  2416. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  2417. if (!pos)
  2418. return;
  2419. pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
  2420. pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
  2421. /* Source Validation */
  2422. ctrl |= (cap & PCI_ACS_SV);
  2423. /* P2P Request Redirect */
  2424. ctrl |= (cap & PCI_ACS_RR);
  2425. /* P2P Completion Redirect */
  2426. ctrl |= (cap & PCI_ACS_CR);
  2427. /* Upstream Forwarding */
  2428. ctrl |= (cap & PCI_ACS_UF);
  2429. pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
  2430. }
  2431. /**
  2432. * pci_enable_acs - enable ACS if hardware support it
  2433. * @dev: the PCI device
  2434. */
  2435. void pci_enable_acs(struct pci_dev *dev)
  2436. {
  2437. if (!pci_acs_enable)
  2438. return;
  2439. if (!pci_dev_specific_enable_acs(dev))
  2440. return;
  2441. pci_std_enable_acs(dev);
  2442. }
  2443. static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
  2444. {
  2445. int pos;
  2446. u16 cap, ctrl;
  2447. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
  2448. if (!pos)
  2449. return false;
  2450. /*
  2451. * Except for egress control, capabilities are either required
  2452. * or only required if controllable. Features missing from the
  2453. * capability field can therefore be assumed as hard-wired enabled.
  2454. */
  2455. pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
  2456. acs_flags &= (cap | PCI_ACS_EC);
  2457. pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
  2458. return (ctrl & acs_flags) == acs_flags;
  2459. }
  2460. /**
  2461. * pci_acs_enabled - test ACS against required flags for a given device
  2462. * @pdev: device to test
  2463. * @acs_flags: required PCI ACS flags
  2464. *
  2465. * Return true if the device supports the provided flags. Automatically
  2466. * filters out flags that are not implemented on multifunction devices.
  2467. *
  2468. * Note that this interface checks the effective ACS capabilities of the
  2469. * device rather than the actual capabilities. For instance, most single
  2470. * function endpoints are not required to support ACS because they have no
  2471. * opportunity for peer-to-peer access. We therefore return 'true'
  2472. * regardless of whether the device exposes an ACS capability. This makes
  2473. * it much easier for callers of this function to ignore the actual type
  2474. * or topology of the device when testing ACS support.
  2475. */
  2476. bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
  2477. {
  2478. int ret;
  2479. ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
  2480. if (ret >= 0)
  2481. return ret > 0;
  2482. /*
  2483. * Conventional PCI and PCI-X devices never support ACS, either
  2484. * effectively or actually. The shared bus topology implies that
  2485. * any device on the bus can receive or snoop DMA.
  2486. */
  2487. if (!pci_is_pcie(pdev))
  2488. return false;
  2489. switch (pci_pcie_type(pdev)) {
  2490. /*
  2491. * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
  2492. * but since their primary interface is PCI/X, we conservatively
  2493. * handle them as we would a non-PCIe device.
  2494. */
  2495. case PCI_EXP_TYPE_PCIE_BRIDGE:
  2496. /*
  2497. * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
  2498. * applicable... must never implement an ACS Extended Capability...".
  2499. * This seems arbitrary, but we take a conservative interpretation
  2500. * of this statement.
  2501. */
  2502. case PCI_EXP_TYPE_PCI_BRIDGE:
  2503. case PCI_EXP_TYPE_RC_EC:
  2504. return false;
  2505. /*
  2506. * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
  2507. * implement ACS in order to indicate their peer-to-peer capabilities,
  2508. * regardless of whether they are single- or multi-function devices.
  2509. */
  2510. case PCI_EXP_TYPE_DOWNSTREAM:
  2511. case PCI_EXP_TYPE_ROOT_PORT:
  2512. return pci_acs_flags_enabled(pdev, acs_flags);
  2513. /*
  2514. * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
  2515. * implemented by the remaining PCIe types to indicate peer-to-peer
  2516. * capabilities, but only when they are part of a multifunction
  2517. * device. The footnote for section 6.12 indicates the specific
  2518. * PCIe types included here.
  2519. */
  2520. case PCI_EXP_TYPE_ENDPOINT:
  2521. case PCI_EXP_TYPE_UPSTREAM:
  2522. case PCI_EXP_TYPE_LEG_END:
  2523. case PCI_EXP_TYPE_RC_END:
  2524. if (!pdev->multifunction)
  2525. break;
  2526. return pci_acs_flags_enabled(pdev, acs_flags);
  2527. }
  2528. /*
  2529. * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
  2530. * to single function devices with the exception of downstream ports.
  2531. */
  2532. return true;
  2533. }
  2534. /**
  2535. * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
  2536. * @start: starting downstream device
  2537. * @end: ending upstream device or NULL to search to the root bus
  2538. * @acs_flags: required flags
  2539. *
  2540. * Walk up a device tree from start to end testing PCI ACS support. If
  2541. * any step along the way does not support the required flags, return false.
  2542. */
  2543. bool pci_acs_path_enabled(struct pci_dev *start,
  2544. struct pci_dev *end, u16 acs_flags)
  2545. {
  2546. struct pci_dev *pdev, *parent = start;
  2547. do {
  2548. pdev = parent;
  2549. if (!pci_acs_enabled(pdev, acs_flags))
  2550. return false;
  2551. if (pci_is_root_bus(pdev->bus))
  2552. return (end == NULL);
  2553. parent = pdev->bus->self;
  2554. } while (pdev != end);
  2555. return true;
  2556. }
  2557. /**
  2558. * pci_rebar_find_pos - find position of resize ctrl reg for BAR
  2559. * @pdev: PCI device
  2560. * @bar: BAR to find
  2561. *
  2562. * Helper to find the position of the ctrl register for a BAR.
  2563. * Returns -ENOTSUPP if resizable BARs are not supported at all.
  2564. * Returns -ENOENT if no ctrl register for the BAR could be found.
  2565. */
  2566. static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
  2567. {
  2568. unsigned int pos, nbars, i;
  2569. u32 ctrl;
  2570. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
  2571. if (!pos)
  2572. return -ENOTSUPP;
  2573. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2574. nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
  2575. PCI_REBAR_CTRL_NBAR_SHIFT;
  2576. for (i = 0; i < nbars; i++, pos += 8) {
  2577. int bar_idx;
  2578. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2579. bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
  2580. if (bar_idx == bar)
  2581. return pos;
  2582. }
  2583. return -ENOENT;
  2584. }
  2585. /**
  2586. * pci_rebar_get_possible_sizes - get possible sizes for BAR
  2587. * @pdev: PCI device
  2588. * @bar: BAR to query
  2589. *
  2590. * Get the possible sizes of a resizable BAR as bitmask defined in the spec
  2591. * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
  2592. */
  2593. u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
  2594. {
  2595. int pos;
  2596. u32 cap;
  2597. pos = pci_rebar_find_pos(pdev, bar);
  2598. if (pos < 0)
  2599. return 0;
  2600. pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
  2601. return (cap & PCI_REBAR_CAP_SIZES) >> 4;
  2602. }
  2603. /**
  2604. * pci_rebar_get_current_size - get the current size of a BAR
  2605. * @pdev: PCI device
  2606. * @bar: BAR to set size to
  2607. *
  2608. * Read the size of a BAR from the resizable BAR config.
  2609. * Returns size if found or negative error code.
  2610. */
  2611. int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
  2612. {
  2613. int pos;
  2614. u32 ctrl;
  2615. pos = pci_rebar_find_pos(pdev, bar);
  2616. if (pos < 0)
  2617. return pos;
  2618. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2619. return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> 8;
  2620. }
  2621. /**
  2622. * pci_rebar_set_size - set a new size for a BAR
  2623. * @pdev: PCI device
  2624. * @bar: BAR to set size to
  2625. * @size: new size as defined in the spec (0=1MB, 19=512GB)
  2626. *
  2627. * Set the new size of a BAR as defined in the spec.
  2628. * Returns zero if resizing was successful, error code otherwise.
  2629. */
  2630. int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
  2631. {
  2632. int pos;
  2633. u32 ctrl;
  2634. pos = pci_rebar_find_pos(pdev, bar);
  2635. if (pos < 0)
  2636. return pos;
  2637. pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
  2638. ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
  2639. ctrl |= size << 8;
  2640. pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
  2641. return 0;
  2642. }
  2643. /**
  2644. * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
  2645. * @dev: the PCI device
  2646. * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
  2647. * PCI_EXP_DEVCAP2_ATOMIC_COMP32
  2648. * PCI_EXP_DEVCAP2_ATOMIC_COMP64
  2649. * PCI_EXP_DEVCAP2_ATOMIC_COMP128
  2650. *
  2651. * Return 0 if all upstream bridges support AtomicOp routing, egress
  2652. * blocking is disabled on all upstream ports, and the root port supports
  2653. * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
  2654. * AtomicOp completion), or negative otherwise.
  2655. */
  2656. int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
  2657. {
  2658. struct pci_bus *bus = dev->bus;
  2659. struct pci_dev *bridge;
  2660. u32 cap, ctl2;
  2661. if (!pci_is_pcie(dev))
  2662. return -EINVAL;
  2663. /*
  2664. * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
  2665. * AtomicOp requesters. For now, we only support endpoints as
  2666. * requesters and root ports as completers. No endpoints as
  2667. * completers, and no peer-to-peer.
  2668. */
  2669. switch (pci_pcie_type(dev)) {
  2670. case PCI_EXP_TYPE_ENDPOINT:
  2671. case PCI_EXP_TYPE_LEG_END:
  2672. case PCI_EXP_TYPE_RC_END:
  2673. break;
  2674. default:
  2675. return -EINVAL;
  2676. }
  2677. while (bus->parent) {
  2678. bridge = bus->self;
  2679. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
  2680. switch (pci_pcie_type(bridge)) {
  2681. /* Ensure switch ports support AtomicOp routing */
  2682. case PCI_EXP_TYPE_UPSTREAM:
  2683. case PCI_EXP_TYPE_DOWNSTREAM:
  2684. if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
  2685. return -EINVAL;
  2686. break;
  2687. /* Ensure root port supports all the sizes we care about */
  2688. case PCI_EXP_TYPE_ROOT_PORT:
  2689. if ((cap & cap_mask) != cap_mask)
  2690. return -EINVAL;
  2691. break;
  2692. }
  2693. /* Ensure upstream ports don't block AtomicOps on egress */
  2694. if (!bridge->has_secondary_link) {
  2695. pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
  2696. &ctl2);
  2697. if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
  2698. return -EINVAL;
  2699. }
  2700. bus = bus->parent;
  2701. }
  2702. pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
  2703. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  2704. return 0;
  2705. }
  2706. EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
  2707. /**
  2708. * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
  2709. * @dev: the PCI device
  2710. * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
  2711. *
  2712. * Perform INTx swizzling for a device behind one level of bridge. This is
  2713. * required by section 9.1 of the PCI-to-PCI bridge specification for devices
  2714. * behind bridges on add-in cards. For devices with ARI enabled, the slot
  2715. * number is always 0 (see the Implementation Note in section 2.2.8.1 of
  2716. * the PCI Express Base Specification, Revision 2.1)
  2717. */
  2718. u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
  2719. {
  2720. int slot;
  2721. if (pci_ari_enabled(dev->bus))
  2722. slot = 0;
  2723. else
  2724. slot = PCI_SLOT(dev->devfn);
  2725. return (((pin - 1) + slot) % 4) + 1;
  2726. }
  2727. int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  2728. {
  2729. u8 pin;
  2730. pin = dev->pin;
  2731. if (!pin)
  2732. return -1;
  2733. while (!pci_is_root_bus(dev->bus)) {
  2734. pin = pci_swizzle_interrupt_pin(dev, pin);
  2735. dev = dev->bus->self;
  2736. }
  2737. *bridge = dev;
  2738. return pin;
  2739. }
  2740. /**
  2741. * pci_common_swizzle - swizzle INTx all the way to root bridge
  2742. * @dev: the PCI device
  2743. * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
  2744. *
  2745. * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
  2746. * bridges all the way up to a PCI root bus.
  2747. */
  2748. u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
  2749. {
  2750. u8 pin = *pinp;
  2751. while (!pci_is_root_bus(dev->bus)) {
  2752. pin = pci_swizzle_interrupt_pin(dev, pin);
  2753. dev = dev->bus->self;
  2754. }
  2755. *pinp = pin;
  2756. return PCI_SLOT(dev->devfn);
  2757. }
  2758. EXPORT_SYMBOL_GPL(pci_common_swizzle);
  2759. /**
  2760. * pci_release_region - Release a PCI bar
  2761. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  2762. * @bar: BAR to release
  2763. *
  2764. * Releases the PCI I/O and memory resources previously reserved by a
  2765. * successful call to pci_request_region. Call this function only
  2766. * after all use of the PCI regions has ceased.
  2767. */
  2768. void pci_release_region(struct pci_dev *pdev, int bar)
  2769. {
  2770. struct pci_devres *dr;
  2771. if (pci_resource_len(pdev, bar) == 0)
  2772. return;
  2773. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  2774. release_region(pci_resource_start(pdev, bar),
  2775. pci_resource_len(pdev, bar));
  2776. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  2777. release_mem_region(pci_resource_start(pdev, bar),
  2778. pci_resource_len(pdev, bar));
  2779. dr = find_pci_dr(pdev);
  2780. if (dr)
  2781. dr->region_mask &= ~(1 << bar);
  2782. }
  2783. EXPORT_SYMBOL(pci_release_region);
  2784. /**
  2785. * __pci_request_region - Reserved PCI I/O and memory resource
  2786. * @pdev: PCI device whose resources are to be reserved
  2787. * @bar: BAR to be reserved
  2788. * @res_name: Name to be associated with resource.
  2789. * @exclusive: whether the region access is exclusive or not
  2790. *
  2791. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2792. * being reserved by owner @res_name. Do not access any
  2793. * address inside the PCI regions unless this call returns
  2794. * successfully.
  2795. *
  2796. * If @exclusive is set, then the region is marked so that userspace
  2797. * is explicitly not allowed to map the resource via /dev/mem or
  2798. * sysfs MMIO access.
  2799. *
  2800. * Returns 0 on success, or %EBUSY on error. A warning
  2801. * message is also printed on failure.
  2802. */
  2803. static int __pci_request_region(struct pci_dev *pdev, int bar,
  2804. const char *res_name, int exclusive)
  2805. {
  2806. struct pci_devres *dr;
  2807. if (pci_resource_len(pdev, bar) == 0)
  2808. return 0;
  2809. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  2810. if (!request_region(pci_resource_start(pdev, bar),
  2811. pci_resource_len(pdev, bar), res_name))
  2812. goto err_out;
  2813. } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  2814. if (!__request_mem_region(pci_resource_start(pdev, bar),
  2815. pci_resource_len(pdev, bar), res_name,
  2816. exclusive))
  2817. goto err_out;
  2818. }
  2819. dr = find_pci_dr(pdev);
  2820. if (dr)
  2821. dr->region_mask |= 1 << bar;
  2822. return 0;
  2823. err_out:
  2824. pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
  2825. &pdev->resource[bar]);
  2826. return -EBUSY;
  2827. }
  2828. /**
  2829. * pci_request_region - Reserve PCI I/O and memory resource
  2830. * @pdev: PCI device whose resources are to be reserved
  2831. * @bar: BAR to be reserved
  2832. * @res_name: Name to be associated with resource
  2833. *
  2834. * Mark the PCI region associated with PCI device @pdev BAR @bar as
  2835. * being reserved by owner @res_name. Do not access any
  2836. * address inside the PCI regions unless this call returns
  2837. * successfully.
  2838. *
  2839. * Returns 0 on success, or %EBUSY on error. A warning
  2840. * message is also printed on failure.
  2841. */
  2842. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  2843. {
  2844. return __pci_request_region(pdev, bar, res_name, 0);
  2845. }
  2846. EXPORT_SYMBOL(pci_request_region);
  2847. /**
  2848. * pci_request_region_exclusive - Reserved PCI I/O and memory resource
  2849. * @pdev: PCI device whose resources are to be reserved
  2850. * @bar: BAR to be reserved
  2851. * @res_name: Name to be associated with resource.
  2852. *
  2853. * Mark the PCI region associated with PCI device @pdev BR @bar as
  2854. * being reserved by owner @res_name. Do not access any
  2855. * address inside the PCI regions unless this call returns
  2856. * successfully.
  2857. *
  2858. * Returns 0 on success, or %EBUSY on error. A warning
  2859. * message is also printed on failure.
  2860. *
  2861. * The key difference that _exclusive makes it that userspace is
  2862. * explicitly not allowed to map the resource via /dev/mem or
  2863. * sysfs.
  2864. */
  2865. int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
  2866. const char *res_name)
  2867. {
  2868. return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
  2869. }
  2870. EXPORT_SYMBOL(pci_request_region_exclusive);
  2871. /**
  2872. * pci_release_selected_regions - Release selected PCI I/O and memory resources
  2873. * @pdev: PCI device whose resources were previously reserved
  2874. * @bars: Bitmask of BARs to be released
  2875. *
  2876. * Release selected PCI I/O and memory resources previously reserved.
  2877. * Call this function only after all use of the PCI regions has ceased.
  2878. */
  2879. void pci_release_selected_regions(struct pci_dev *pdev, int bars)
  2880. {
  2881. int i;
  2882. for (i = 0; i < 6; i++)
  2883. if (bars & (1 << i))
  2884. pci_release_region(pdev, i);
  2885. }
  2886. EXPORT_SYMBOL(pci_release_selected_regions);
  2887. static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2888. const char *res_name, int excl)
  2889. {
  2890. int i;
  2891. for (i = 0; i < 6; i++)
  2892. if (bars & (1 << i))
  2893. if (__pci_request_region(pdev, i, res_name, excl))
  2894. goto err_out;
  2895. return 0;
  2896. err_out:
  2897. while (--i >= 0)
  2898. if (bars & (1 << i))
  2899. pci_release_region(pdev, i);
  2900. return -EBUSY;
  2901. }
  2902. /**
  2903. * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
  2904. * @pdev: PCI device whose resources are to be reserved
  2905. * @bars: Bitmask of BARs to be requested
  2906. * @res_name: Name to be associated with resource
  2907. */
  2908. int pci_request_selected_regions(struct pci_dev *pdev, int bars,
  2909. const char *res_name)
  2910. {
  2911. return __pci_request_selected_regions(pdev, bars, res_name, 0);
  2912. }
  2913. EXPORT_SYMBOL(pci_request_selected_regions);
  2914. int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
  2915. const char *res_name)
  2916. {
  2917. return __pci_request_selected_regions(pdev, bars, res_name,
  2918. IORESOURCE_EXCLUSIVE);
  2919. }
  2920. EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
  2921. /**
  2922. * pci_release_regions - Release reserved PCI I/O and memory resources
  2923. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  2924. *
  2925. * Releases all PCI I/O and memory resources previously reserved by a
  2926. * successful call to pci_request_regions. Call this function only
  2927. * after all use of the PCI regions has ceased.
  2928. */
  2929. void pci_release_regions(struct pci_dev *pdev)
  2930. {
  2931. pci_release_selected_regions(pdev, (1 << 6) - 1);
  2932. }
  2933. EXPORT_SYMBOL(pci_release_regions);
  2934. /**
  2935. * pci_request_regions - Reserved PCI I/O and memory resources
  2936. * @pdev: PCI device whose resources are to be reserved
  2937. * @res_name: Name to be associated with resource.
  2938. *
  2939. * Mark all PCI regions associated with PCI device @pdev as
  2940. * being reserved by owner @res_name. Do not access any
  2941. * address inside the PCI regions unless this call returns
  2942. * successfully.
  2943. *
  2944. * Returns 0 on success, or %EBUSY on error. A warning
  2945. * message is also printed on failure.
  2946. */
  2947. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  2948. {
  2949. return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
  2950. }
  2951. EXPORT_SYMBOL(pci_request_regions);
  2952. /**
  2953. * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
  2954. * @pdev: PCI device whose resources are to be reserved
  2955. * @res_name: Name to be associated with resource.
  2956. *
  2957. * Mark all PCI regions associated with PCI device @pdev as
  2958. * being reserved by owner @res_name. Do not access any
  2959. * address inside the PCI regions unless this call returns
  2960. * successfully.
  2961. *
  2962. * pci_request_regions_exclusive() will mark the region so that
  2963. * /dev/mem and the sysfs MMIO access will not be allowed.
  2964. *
  2965. * Returns 0 on success, or %EBUSY on error. A warning
  2966. * message is also printed on failure.
  2967. */
  2968. int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
  2969. {
  2970. return pci_request_selected_regions_exclusive(pdev,
  2971. ((1 << 6) - 1), res_name);
  2972. }
  2973. EXPORT_SYMBOL(pci_request_regions_exclusive);
  2974. /*
  2975. * Record the PCI IO range (expressed as CPU physical address + size).
  2976. * Return a negative value if an error has occured, zero otherwise
  2977. */
  2978. int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
  2979. resource_size_t size)
  2980. {
  2981. int ret = 0;
  2982. #ifdef PCI_IOBASE
  2983. struct logic_pio_hwaddr *range;
  2984. if (!size || addr + size < addr)
  2985. return -EINVAL;
  2986. range = kzalloc(sizeof(*range), GFP_ATOMIC);
  2987. if (!range)
  2988. return -ENOMEM;
  2989. range->fwnode = fwnode;
  2990. range->size = size;
  2991. range->hw_start = addr;
  2992. range->flags = LOGIC_PIO_CPU_MMIO;
  2993. ret = logic_pio_register_range(range);
  2994. if (ret)
  2995. kfree(range);
  2996. #endif
  2997. return ret;
  2998. }
  2999. phys_addr_t pci_pio_to_address(unsigned long pio)
  3000. {
  3001. phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
  3002. #ifdef PCI_IOBASE
  3003. if (pio >= MMIO_UPPER_LIMIT)
  3004. return address;
  3005. address = logic_pio_to_hwaddr(pio);
  3006. #endif
  3007. return address;
  3008. }
  3009. unsigned long __weak pci_address_to_pio(phys_addr_t address)
  3010. {
  3011. #ifdef PCI_IOBASE
  3012. return logic_pio_trans_cpuaddr(address);
  3013. #else
  3014. if (address > IO_SPACE_LIMIT)
  3015. return (unsigned long)-1;
  3016. return (unsigned long) address;
  3017. #endif
  3018. }
  3019. /**
  3020. * pci_remap_iospace - Remap the memory mapped I/O space
  3021. * @res: Resource describing the I/O space
  3022. * @phys_addr: physical address of range to be mapped
  3023. *
  3024. * Remap the memory mapped I/O space described by the @res
  3025. * and the CPU physical address @phys_addr into virtual address space.
  3026. * Only architectures that have memory mapped IO functions defined
  3027. * (and the PCI_IOBASE value defined) should call this function.
  3028. */
  3029. int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
  3030. {
  3031. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  3032. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  3033. if (!(res->flags & IORESOURCE_IO))
  3034. return -EINVAL;
  3035. if (res->end > IO_SPACE_LIMIT)
  3036. return -EINVAL;
  3037. return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
  3038. pgprot_device(PAGE_KERNEL));
  3039. #else
  3040. /* this architecture does not have memory mapped I/O space,
  3041. so this function should never be called */
  3042. WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
  3043. return -ENODEV;
  3044. #endif
  3045. }
  3046. EXPORT_SYMBOL(pci_remap_iospace);
  3047. /**
  3048. * pci_unmap_iospace - Unmap the memory mapped I/O space
  3049. * @res: resource to be unmapped
  3050. *
  3051. * Unmap the CPU virtual address @res from virtual address space.
  3052. * Only architectures that have memory mapped IO functions defined
  3053. * (and the PCI_IOBASE value defined) should call this function.
  3054. */
  3055. void pci_unmap_iospace(struct resource *res)
  3056. {
  3057. #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
  3058. unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
  3059. unmap_kernel_range(vaddr, resource_size(res));
  3060. #endif
  3061. }
  3062. EXPORT_SYMBOL(pci_unmap_iospace);
  3063. static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
  3064. {
  3065. struct resource **res = ptr;
  3066. pci_unmap_iospace(*res);
  3067. }
  3068. /**
  3069. * devm_pci_remap_iospace - Managed pci_remap_iospace()
  3070. * @dev: Generic device to remap IO address for
  3071. * @res: Resource describing the I/O space
  3072. * @phys_addr: physical address of range to be mapped
  3073. *
  3074. * Managed pci_remap_iospace(). Map is automatically unmapped on driver
  3075. * detach.
  3076. */
  3077. int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
  3078. phys_addr_t phys_addr)
  3079. {
  3080. const struct resource **ptr;
  3081. int error;
  3082. ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
  3083. if (!ptr)
  3084. return -ENOMEM;
  3085. error = pci_remap_iospace(res, phys_addr);
  3086. if (error) {
  3087. devres_free(ptr);
  3088. } else {
  3089. *ptr = res;
  3090. devres_add(dev, ptr);
  3091. }
  3092. return error;
  3093. }
  3094. EXPORT_SYMBOL(devm_pci_remap_iospace);
  3095. /**
  3096. * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
  3097. * @dev: Generic device to remap IO address for
  3098. * @offset: Resource address to map
  3099. * @size: Size of map
  3100. *
  3101. * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
  3102. * detach.
  3103. */
  3104. void __iomem *devm_pci_remap_cfgspace(struct device *dev,
  3105. resource_size_t offset,
  3106. resource_size_t size)
  3107. {
  3108. void __iomem **ptr, *addr;
  3109. ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
  3110. if (!ptr)
  3111. return NULL;
  3112. addr = pci_remap_cfgspace(offset, size);
  3113. if (addr) {
  3114. *ptr = addr;
  3115. devres_add(dev, ptr);
  3116. } else
  3117. devres_free(ptr);
  3118. return addr;
  3119. }
  3120. EXPORT_SYMBOL(devm_pci_remap_cfgspace);
  3121. /**
  3122. * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
  3123. * @dev: generic device to handle the resource for
  3124. * @res: configuration space resource to be handled
  3125. *
  3126. * Checks that a resource is a valid memory region, requests the memory
  3127. * region and ioremaps with pci_remap_cfgspace() API that ensures the
  3128. * proper PCI configuration space memory attributes are guaranteed.
  3129. *
  3130. * All operations are managed and will be undone on driver detach.
  3131. *
  3132. * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
  3133. * on failure. Usage example::
  3134. *
  3135. * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  3136. * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
  3137. * if (IS_ERR(base))
  3138. * return PTR_ERR(base);
  3139. */
  3140. void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
  3141. struct resource *res)
  3142. {
  3143. resource_size_t size;
  3144. const char *name;
  3145. void __iomem *dest_ptr;
  3146. BUG_ON(!dev);
  3147. if (!res || resource_type(res) != IORESOURCE_MEM) {
  3148. dev_err(dev, "invalid resource\n");
  3149. return IOMEM_ERR_PTR(-EINVAL);
  3150. }
  3151. size = resource_size(res);
  3152. name = res->name ?: dev_name(dev);
  3153. if (!devm_request_mem_region(dev, res->start, size, name)) {
  3154. dev_err(dev, "can't request region for resource %pR\n", res);
  3155. return IOMEM_ERR_PTR(-EBUSY);
  3156. }
  3157. dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
  3158. if (!dest_ptr) {
  3159. dev_err(dev, "ioremap failed for resource %pR\n", res);
  3160. devm_release_mem_region(dev, res->start, size);
  3161. dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
  3162. }
  3163. return dest_ptr;
  3164. }
  3165. EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
  3166. static void __pci_set_master(struct pci_dev *dev, bool enable)
  3167. {
  3168. u16 old_cmd, cmd;
  3169. pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
  3170. if (enable)
  3171. cmd = old_cmd | PCI_COMMAND_MASTER;
  3172. else
  3173. cmd = old_cmd & ~PCI_COMMAND_MASTER;
  3174. if (cmd != old_cmd) {
  3175. pci_dbg(dev, "%s bus mastering\n",
  3176. enable ? "enabling" : "disabling");
  3177. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3178. }
  3179. dev->is_busmaster = enable;
  3180. }
  3181. /**
  3182. * pcibios_setup - process "pci=" kernel boot arguments
  3183. * @str: string used to pass in "pci=" kernel boot arguments
  3184. *
  3185. * Process kernel boot arguments. This is the default implementation.
  3186. * Architecture specific implementations can override this as necessary.
  3187. */
  3188. char * __weak __init pcibios_setup(char *str)
  3189. {
  3190. return str;
  3191. }
  3192. /**
  3193. * pcibios_set_master - enable PCI bus-mastering for device dev
  3194. * @dev: the PCI device to enable
  3195. *
  3196. * Enables PCI bus-mastering for the device. This is the default
  3197. * implementation. Architecture specific implementations can override
  3198. * this if necessary.
  3199. */
  3200. void __weak pcibios_set_master(struct pci_dev *dev)
  3201. {
  3202. u8 lat;
  3203. /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
  3204. if (pci_is_pcie(dev))
  3205. return;
  3206. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  3207. if (lat < 16)
  3208. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  3209. else if (lat > pcibios_max_latency)
  3210. lat = pcibios_max_latency;
  3211. else
  3212. return;
  3213. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  3214. }
  3215. /**
  3216. * pci_set_master - enables bus-mastering for device dev
  3217. * @dev: the PCI device to enable
  3218. *
  3219. * Enables bus-mastering on the device and calls pcibios_set_master()
  3220. * to do the needed arch specific settings.
  3221. */
  3222. void pci_set_master(struct pci_dev *dev)
  3223. {
  3224. __pci_set_master(dev, true);
  3225. pcibios_set_master(dev);
  3226. }
  3227. EXPORT_SYMBOL(pci_set_master);
  3228. /**
  3229. * pci_clear_master - disables bus-mastering for device dev
  3230. * @dev: the PCI device to disable
  3231. */
  3232. void pci_clear_master(struct pci_dev *dev)
  3233. {
  3234. __pci_set_master(dev, false);
  3235. }
  3236. EXPORT_SYMBOL(pci_clear_master);
  3237. /**
  3238. * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
  3239. * @dev: the PCI device for which MWI is to be enabled
  3240. *
  3241. * Helper function for pci_set_mwi.
  3242. * Originally copied from drivers/net/acenic.c.
  3243. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  3244. *
  3245. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3246. */
  3247. int pci_set_cacheline_size(struct pci_dev *dev)
  3248. {
  3249. u8 cacheline_size;
  3250. if (!pci_cache_line_size)
  3251. return -EINVAL;
  3252. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  3253. equal to or multiple of the right value. */
  3254. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3255. if (cacheline_size >= pci_cache_line_size &&
  3256. (cacheline_size % pci_cache_line_size) == 0)
  3257. return 0;
  3258. /* Write the correct value. */
  3259. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  3260. /* Read it back. */
  3261. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  3262. if (cacheline_size == pci_cache_line_size)
  3263. return 0;
  3264. pci_printk(KERN_DEBUG, dev, "cache line size of %d is not supported\n",
  3265. pci_cache_line_size << 2);
  3266. return -EINVAL;
  3267. }
  3268. EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
  3269. /**
  3270. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  3271. * @dev: the PCI device for which MWI is enabled
  3272. *
  3273. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3274. *
  3275. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3276. */
  3277. int pci_set_mwi(struct pci_dev *dev)
  3278. {
  3279. #ifdef PCI_DISABLE_MWI
  3280. return 0;
  3281. #else
  3282. int rc;
  3283. u16 cmd;
  3284. rc = pci_set_cacheline_size(dev);
  3285. if (rc)
  3286. return rc;
  3287. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3288. if (!(cmd & PCI_COMMAND_INVALIDATE)) {
  3289. pci_dbg(dev, "enabling Mem-Wr-Inval\n");
  3290. cmd |= PCI_COMMAND_INVALIDATE;
  3291. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3292. }
  3293. return 0;
  3294. #endif
  3295. }
  3296. EXPORT_SYMBOL(pci_set_mwi);
  3297. /**
  3298. * pcim_set_mwi - a device-managed pci_set_mwi()
  3299. * @dev: the PCI device for which MWI is enabled
  3300. *
  3301. * Managed pci_set_mwi().
  3302. *
  3303. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3304. */
  3305. int pcim_set_mwi(struct pci_dev *dev)
  3306. {
  3307. struct pci_devres *dr;
  3308. dr = find_pci_dr(dev);
  3309. if (!dr)
  3310. return -ENOMEM;
  3311. dr->mwi = 1;
  3312. return pci_set_mwi(dev);
  3313. }
  3314. EXPORT_SYMBOL(pcim_set_mwi);
  3315. /**
  3316. * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
  3317. * @dev: the PCI device for which MWI is enabled
  3318. *
  3319. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
  3320. * Callers are not required to check the return value.
  3321. *
  3322. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  3323. */
  3324. int pci_try_set_mwi(struct pci_dev *dev)
  3325. {
  3326. #ifdef PCI_DISABLE_MWI
  3327. return 0;
  3328. #else
  3329. return pci_set_mwi(dev);
  3330. #endif
  3331. }
  3332. EXPORT_SYMBOL(pci_try_set_mwi);
  3333. /**
  3334. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  3335. * @dev: the PCI device to disable
  3336. *
  3337. * Disables PCI Memory-Write-Invalidate transaction on the device
  3338. */
  3339. void pci_clear_mwi(struct pci_dev *dev)
  3340. {
  3341. #ifndef PCI_DISABLE_MWI
  3342. u16 cmd;
  3343. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3344. if (cmd & PCI_COMMAND_INVALIDATE) {
  3345. cmd &= ~PCI_COMMAND_INVALIDATE;
  3346. pci_write_config_word(dev, PCI_COMMAND, cmd);
  3347. }
  3348. #endif
  3349. }
  3350. EXPORT_SYMBOL(pci_clear_mwi);
  3351. /**
  3352. * pci_intx - enables/disables PCI INTx for device dev
  3353. * @pdev: the PCI device to operate on
  3354. * @enable: boolean: whether to enable or disable PCI INTx
  3355. *
  3356. * Enables/disables PCI INTx for device dev
  3357. */
  3358. void pci_intx(struct pci_dev *pdev, int enable)
  3359. {
  3360. u16 pci_command, new;
  3361. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  3362. if (enable)
  3363. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  3364. else
  3365. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  3366. if (new != pci_command) {
  3367. struct pci_devres *dr;
  3368. pci_write_config_word(pdev, PCI_COMMAND, new);
  3369. dr = find_pci_dr(pdev);
  3370. if (dr && !dr->restore_intx) {
  3371. dr->restore_intx = 1;
  3372. dr->orig_intx = !enable;
  3373. }
  3374. }
  3375. }
  3376. EXPORT_SYMBOL_GPL(pci_intx);
  3377. static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
  3378. {
  3379. struct pci_bus *bus = dev->bus;
  3380. bool mask_updated = true;
  3381. u32 cmd_status_dword;
  3382. u16 origcmd, newcmd;
  3383. unsigned long flags;
  3384. bool irq_pending;
  3385. /*
  3386. * We do a single dword read to retrieve both command and status.
  3387. * Document assumptions that make this possible.
  3388. */
  3389. BUILD_BUG_ON(PCI_COMMAND % 4);
  3390. BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
  3391. raw_spin_lock_irqsave(&pci_lock, flags);
  3392. bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
  3393. irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
  3394. /*
  3395. * Check interrupt status register to see whether our device
  3396. * triggered the interrupt (when masking) or the next IRQ is
  3397. * already pending (when unmasking).
  3398. */
  3399. if (mask != irq_pending) {
  3400. mask_updated = false;
  3401. goto done;
  3402. }
  3403. origcmd = cmd_status_dword;
  3404. newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
  3405. if (mask)
  3406. newcmd |= PCI_COMMAND_INTX_DISABLE;
  3407. if (newcmd != origcmd)
  3408. bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
  3409. done:
  3410. raw_spin_unlock_irqrestore(&pci_lock, flags);
  3411. return mask_updated;
  3412. }
  3413. /**
  3414. * pci_check_and_mask_intx - mask INTx on pending interrupt
  3415. * @dev: the PCI device to operate on
  3416. *
  3417. * Check if the device dev has its INTx line asserted, mask it and
  3418. * return true in that case. False is returned if no interrupt was
  3419. * pending.
  3420. */
  3421. bool pci_check_and_mask_intx(struct pci_dev *dev)
  3422. {
  3423. return pci_check_and_set_intx_mask(dev, true);
  3424. }
  3425. EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
  3426. /**
  3427. * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
  3428. * @dev: the PCI device to operate on
  3429. *
  3430. * Check if the device dev has its INTx line asserted, unmask it if not
  3431. * and return true. False is returned and the mask remains active if
  3432. * there was still an interrupt pending.
  3433. */
  3434. bool pci_check_and_unmask_intx(struct pci_dev *dev)
  3435. {
  3436. return pci_check_and_set_intx_mask(dev, false);
  3437. }
  3438. EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
  3439. /**
  3440. * pci_wait_for_pending_transaction - waits for pending transaction
  3441. * @dev: the PCI device to operate on
  3442. *
  3443. * Return 0 if transaction is pending 1 otherwise.
  3444. */
  3445. int pci_wait_for_pending_transaction(struct pci_dev *dev)
  3446. {
  3447. if (!pci_is_pcie(dev))
  3448. return 1;
  3449. return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
  3450. PCI_EXP_DEVSTA_TRPND);
  3451. }
  3452. EXPORT_SYMBOL(pci_wait_for_pending_transaction);
  3453. static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
  3454. {
  3455. int delay = 1;
  3456. u32 id;
  3457. /*
  3458. * After reset, the device should not silently discard config
  3459. * requests, but it may still indicate that it needs more time by
  3460. * responding to them with CRS completions. The Root Port will
  3461. * generally synthesize ~0 data to complete the read (except when
  3462. * CRS SV is enabled and the read was for the Vendor ID; in that
  3463. * case it synthesizes 0x0001 data).
  3464. *
  3465. * Wait for the device to return a non-CRS completion. Read the
  3466. * Command register instead of Vendor ID so we don't have to
  3467. * contend with the CRS SV value.
  3468. */
  3469. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3470. while (id == ~0) {
  3471. if (delay > timeout) {
  3472. pci_warn(dev, "not ready %dms after %s; giving up\n",
  3473. delay - 1, reset_type);
  3474. return -ENOTTY;
  3475. }
  3476. if (delay > 1000)
  3477. pci_info(dev, "not ready %dms after %s; waiting\n",
  3478. delay - 1, reset_type);
  3479. msleep(delay);
  3480. delay *= 2;
  3481. pci_read_config_dword(dev, PCI_COMMAND, &id);
  3482. }
  3483. if (delay > 1000)
  3484. pci_info(dev, "ready %dms after %s\n", delay - 1,
  3485. reset_type);
  3486. return 0;
  3487. }
  3488. /**
  3489. * pcie_has_flr - check if a device supports function level resets
  3490. * @dev: device to check
  3491. *
  3492. * Returns true if the device advertises support for PCIe function level
  3493. * resets.
  3494. */
  3495. static bool pcie_has_flr(struct pci_dev *dev)
  3496. {
  3497. u32 cap;
  3498. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3499. return false;
  3500. pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
  3501. return cap & PCI_EXP_DEVCAP_FLR;
  3502. }
  3503. /**
  3504. * pcie_flr - initiate a PCIe function level reset
  3505. * @dev: device to reset
  3506. *
  3507. * Initiate a function level reset on @dev. The caller should ensure the
  3508. * device supports FLR before calling this function, e.g. by using the
  3509. * pcie_has_flr() helper.
  3510. */
  3511. int pcie_flr(struct pci_dev *dev)
  3512. {
  3513. if (!pci_wait_for_pending_transaction(dev))
  3514. pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
  3515. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3516. /*
  3517. * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
  3518. * 100ms, but may silently discard requests while the FLR is in
  3519. * progress. Wait 100ms before trying to access the device.
  3520. */
  3521. msleep(100);
  3522. return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
  3523. }
  3524. EXPORT_SYMBOL_GPL(pcie_flr);
  3525. static int pci_af_flr(struct pci_dev *dev, int probe)
  3526. {
  3527. int pos;
  3528. u8 cap;
  3529. pos = pci_find_capability(dev, PCI_CAP_ID_AF);
  3530. if (!pos)
  3531. return -ENOTTY;
  3532. if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
  3533. return -ENOTTY;
  3534. pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
  3535. if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
  3536. return -ENOTTY;
  3537. if (probe)
  3538. return 0;
  3539. /*
  3540. * Wait for Transaction Pending bit to clear. A word-aligned test
  3541. * is used, so we use the conrol offset rather than status and shift
  3542. * the test bit to match.
  3543. */
  3544. if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
  3545. PCI_AF_STATUS_TP << 8))
  3546. pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
  3547. pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
  3548. /*
  3549. * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
  3550. * updated 27 July 2006; a device must complete an FLR within
  3551. * 100ms, but may silently discard requests while the FLR is in
  3552. * progress. Wait 100ms before trying to access the device.
  3553. */
  3554. msleep(100);
  3555. return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
  3556. }
  3557. /**
  3558. * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
  3559. * @dev: Device to reset.
  3560. * @probe: If set, only check if the device can be reset this way.
  3561. *
  3562. * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
  3563. * unset, it will be reinitialized internally when going from PCI_D3hot to
  3564. * PCI_D0. If that's the case and the device is not in a low-power state
  3565. * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
  3566. *
  3567. * NOTE: This causes the caller to sleep for twice the device power transition
  3568. * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
  3569. * by default (i.e. unless the @dev's d3_delay field has a different value).
  3570. * Moreover, only devices in D0 can be reset by this function.
  3571. */
  3572. static int pci_pm_reset(struct pci_dev *dev, int probe)
  3573. {
  3574. u16 csr;
  3575. if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
  3576. return -ENOTTY;
  3577. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
  3578. if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
  3579. return -ENOTTY;
  3580. if (probe)
  3581. return 0;
  3582. if (dev->current_state != PCI_D0)
  3583. return -EINVAL;
  3584. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3585. csr |= PCI_D3hot;
  3586. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3587. pci_dev_d3_sleep(dev);
  3588. csr &= ~PCI_PM_CTRL_STATE_MASK;
  3589. csr |= PCI_D0;
  3590. pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
  3591. pci_dev_d3_sleep(dev);
  3592. return pci_dev_wait(dev, "PM D3->D0", PCIE_RESET_READY_POLL_MS);
  3593. }
  3594. /**
  3595. * pcie_wait_for_link - Wait until link is active or inactive
  3596. * @pdev: Bridge device
  3597. * @active: waiting for active or inactive?
  3598. *
  3599. * Use this to wait till link becomes active or inactive.
  3600. */
  3601. bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
  3602. {
  3603. int timeout = 1000;
  3604. bool ret;
  3605. u16 lnk_status;
  3606. for (;;) {
  3607. pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
  3608. ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
  3609. if (ret == active)
  3610. return true;
  3611. if (timeout <= 0)
  3612. break;
  3613. msleep(10);
  3614. timeout -= 10;
  3615. }
  3616. pci_info(pdev, "Data Link Layer Link Active not %s in 1000 msec\n",
  3617. active ? "set" : "cleared");
  3618. return false;
  3619. }
  3620. void pci_reset_secondary_bus(struct pci_dev *dev)
  3621. {
  3622. u16 ctrl;
  3623. pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
  3624. ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
  3625. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3626. /*
  3627. * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
  3628. * this to 2ms to ensure that we meet the minimum requirement.
  3629. */
  3630. msleep(2);
  3631. ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
  3632. pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
  3633. /*
  3634. * Trhfa for conventional PCI is 2^25 clock cycles.
  3635. * Assuming a minimum 33MHz clock this results in a 1s
  3636. * delay before we can consider subordinate devices to
  3637. * be re-initialized. PCIe has some ways to shorten this,
  3638. * but we don't make use of them yet.
  3639. */
  3640. ssleep(1);
  3641. }
  3642. void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
  3643. {
  3644. pci_reset_secondary_bus(dev);
  3645. }
  3646. /**
  3647. * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
  3648. * @dev: Bridge device
  3649. *
  3650. * Use the bridge control register to assert reset on the secondary bus.
  3651. * Devices on the secondary bus are left in power-on state.
  3652. */
  3653. int pci_reset_bridge_secondary_bus(struct pci_dev *dev)
  3654. {
  3655. pcibios_reset_secondary_bus(dev);
  3656. return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
  3657. }
  3658. EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
  3659. static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
  3660. {
  3661. struct pci_dev *pdev;
  3662. if (pci_is_root_bus(dev->bus) || dev->subordinate ||
  3663. !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3664. return -ENOTTY;
  3665. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3666. if (pdev != dev)
  3667. return -ENOTTY;
  3668. if (probe)
  3669. return 0;
  3670. pci_reset_bridge_secondary_bus(dev->bus->self);
  3671. return 0;
  3672. }
  3673. static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
  3674. {
  3675. int rc = -ENOTTY;
  3676. if (!hotplug || !try_module_get(hotplug->ops->owner))
  3677. return rc;
  3678. if (hotplug->ops->reset_slot)
  3679. rc = hotplug->ops->reset_slot(hotplug, probe);
  3680. module_put(hotplug->ops->owner);
  3681. return rc;
  3682. }
  3683. static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
  3684. {
  3685. struct pci_dev *pdev;
  3686. if (dev->subordinate || !dev->slot ||
  3687. dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
  3688. return -ENOTTY;
  3689. list_for_each_entry(pdev, &dev->bus->devices, bus_list)
  3690. if (pdev != dev && pdev->slot == dev->slot)
  3691. return -ENOTTY;
  3692. return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
  3693. }
  3694. static void pci_dev_lock(struct pci_dev *dev)
  3695. {
  3696. pci_cfg_access_lock(dev);
  3697. /* block PM suspend, driver probe, etc. */
  3698. device_lock(&dev->dev);
  3699. }
  3700. /* Return 1 on successful lock, 0 on contention */
  3701. static int pci_dev_trylock(struct pci_dev *dev)
  3702. {
  3703. if (pci_cfg_access_trylock(dev)) {
  3704. if (device_trylock(&dev->dev))
  3705. return 1;
  3706. pci_cfg_access_unlock(dev);
  3707. }
  3708. return 0;
  3709. }
  3710. static void pci_dev_unlock(struct pci_dev *dev)
  3711. {
  3712. device_unlock(&dev->dev);
  3713. pci_cfg_access_unlock(dev);
  3714. }
  3715. static void pci_dev_save_and_disable(struct pci_dev *dev)
  3716. {
  3717. const struct pci_error_handlers *err_handler =
  3718. dev->driver ? dev->driver->err_handler : NULL;
  3719. /*
  3720. * dev->driver->err_handler->reset_prepare() is protected against
  3721. * races with ->remove() by the device lock, which must be held by
  3722. * the caller.
  3723. */
  3724. if (err_handler && err_handler->reset_prepare)
  3725. err_handler->reset_prepare(dev);
  3726. /*
  3727. * Wake-up device prior to save. PM registers default to D0 after
  3728. * reset and a simple register restore doesn't reliably return
  3729. * to a non-D0 state anyway.
  3730. */
  3731. pci_set_power_state(dev, PCI_D0);
  3732. pci_save_state(dev);
  3733. /*
  3734. * Disable the device by clearing the Command register, except for
  3735. * INTx-disable which is set. This not only disables MMIO and I/O port
  3736. * BARs, but also prevents the device from being Bus Master, preventing
  3737. * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
  3738. * compliant devices, INTx-disable prevents legacy interrupts.
  3739. */
  3740. pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
  3741. }
  3742. static void pci_dev_restore(struct pci_dev *dev)
  3743. {
  3744. const struct pci_error_handlers *err_handler =
  3745. dev->driver ? dev->driver->err_handler : NULL;
  3746. pci_restore_state(dev);
  3747. /*
  3748. * dev->driver->err_handler->reset_done() is protected against
  3749. * races with ->remove() by the device lock, which must be held by
  3750. * the caller.
  3751. */
  3752. if (err_handler && err_handler->reset_done)
  3753. err_handler->reset_done(dev);
  3754. }
  3755. /**
  3756. * __pci_reset_function_locked - reset a PCI device function while holding
  3757. * the @dev mutex lock.
  3758. * @dev: PCI device to reset
  3759. *
  3760. * Some devices allow an individual function to be reset without affecting
  3761. * other functions in the same device. The PCI device must be responsive
  3762. * to PCI config space in order to use this function.
  3763. *
  3764. * The device function is presumed to be unused and the caller is holding
  3765. * the device mutex lock when this function is called.
  3766. * Resetting the device will make the contents of PCI configuration space
  3767. * random, so any caller of this must be prepared to reinitialise the
  3768. * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
  3769. * etc.
  3770. *
  3771. * Returns 0 if the device function was successfully reset or negative if the
  3772. * device doesn't support resetting a single function.
  3773. */
  3774. int __pci_reset_function_locked(struct pci_dev *dev)
  3775. {
  3776. int rc;
  3777. might_sleep();
  3778. /*
  3779. * A reset method returns -ENOTTY if it doesn't support this device
  3780. * and we should try the next method.
  3781. *
  3782. * If it returns 0 (success), we're finished. If it returns any
  3783. * other error, we're also finished: this indicates that further
  3784. * reset mechanisms might be broken on the device.
  3785. */
  3786. rc = pci_dev_specific_reset(dev, 0);
  3787. if (rc != -ENOTTY)
  3788. return rc;
  3789. if (pcie_has_flr(dev)) {
  3790. rc = pcie_flr(dev);
  3791. if (rc != -ENOTTY)
  3792. return rc;
  3793. }
  3794. rc = pci_af_flr(dev, 0);
  3795. if (rc != -ENOTTY)
  3796. return rc;
  3797. rc = pci_pm_reset(dev, 0);
  3798. if (rc != -ENOTTY)
  3799. return rc;
  3800. rc = pci_dev_reset_slot_function(dev, 0);
  3801. if (rc != -ENOTTY)
  3802. return rc;
  3803. return pci_parent_bus_reset(dev, 0);
  3804. }
  3805. EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
  3806. /**
  3807. * pci_probe_reset_function - check whether the device can be safely reset
  3808. * @dev: PCI device to reset
  3809. *
  3810. * Some devices allow an individual function to be reset without affecting
  3811. * other functions in the same device. The PCI device must be responsive
  3812. * to PCI config space in order to use this function.
  3813. *
  3814. * Returns 0 if the device function can be reset or negative if the
  3815. * device doesn't support resetting a single function.
  3816. */
  3817. int pci_probe_reset_function(struct pci_dev *dev)
  3818. {
  3819. int rc;
  3820. might_sleep();
  3821. rc = pci_dev_specific_reset(dev, 1);
  3822. if (rc != -ENOTTY)
  3823. return rc;
  3824. if (pcie_has_flr(dev))
  3825. return 0;
  3826. rc = pci_af_flr(dev, 1);
  3827. if (rc != -ENOTTY)
  3828. return rc;
  3829. rc = pci_pm_reset(dev, 1);
  3830. if (rc != -ENOTTY)
  3831. return rc;
  3832. rc = pci_dev_reset_slot_function(dev, 1);
  3833. if (rc != -ENOTTY)
  3834. return rc;
  3835. return pci_parent_bus_reset(dev, 1);
  3836. }
  3837. /**
  3838. * pci_reset_function - quiesce and reset a PCI device function
  3839. * @dev: PCI device to reset
  3840. *
  3841. * Some devices allow an individual function to be reset without affecting
  3842. * other functions in the same device. The PCI device must be responsive
  3843. * to PCI config space in order to use this function.
  3844. *
  3845. * This function does not just reset the PCI portion of a device, but
  3846. * clears all the state associated with the device. This function differs
  3847. * from __pci_reset_function_locked() in that it saves and restores device state
  3848. * over the reset and takes the PCI device lock.
  3849. *
  3850. * Returns 0 if the device function was successfully reset or negative if the
  3851. * device doesn't support resetting a single function.
  3852. */
  3853. int pci_reset_function(struct pci_dev *dev)
  3854. {
  3855. int rc;
  3856. if (!dev->reset_fn)
  3857. return -ENOTTY;
  3858. pci_dev_lock(dev);
  3859. pci_dev_save_and_disable(dev);
  3860. rc = __pci_reset_function_locked(dev);
  3861. pci_dev_restore(dev);
  3862. pci_dev_unlock(dev);
  3863. return rc;
  3864. }
  3865. EXPORT_SYMBOL_GPL(pci_reset_function);
  3866. /**
  3867. * pci_reset_function_locked - quiesce and reset a PCI device function
  3868. * @dev: PCI device to reset
  3869. *
  3870. * Some devices allow an individual function to be reset without affecting
  3871. * other functions in the same device. The PCI device must be responsive
  3872. * to PCI config space in order to use this function.
  3873. *
  3874. * This function does not just reset the PCI portion of a device, but
  3875. * clears all the state associated with the device. This function differs
  3876. * from __pci_reset_function_locked() in that it saves and restores device state
  3877. * over the reset. It also differs from pci_reset_function() in that it
  3878. * requires the PCI device lock to be held.
  3879. *
  3880. * Returns 0 if the device function was successfully reset or negative if the
  3881. * device doesn't support resetting a single function.
  3882. */
  3883. int pci_reset_function_locked(struct pci_dev *dev)
  3884. {
  3885. int rc;
  3886. if (!dev->reset_fn)
  3887. return -ENOTTY;
  3888. pci_dev_save_and_disable(dev);
  3889. rc = __pci_reset_function_locked(dev);
  3890. pci_dev_restore(dev);
  3891. return rc;
  3892. }
  3893. EXPORT_SYMBOL_GPL(pci_reset_function_locked);
  3894. /**
  3895. * pci_try_reset_function - quiesce and reset a PCI device function
  3896. * @dev: PCI device to reset
  3897. *
  3898. * Same as above, except return -EAGAIN if unable to lock device.
  3899. */
  3900. int pci_try_reset_function(struct pci_dev *dev)
  3901. {
  3902. int rc;
  3903. if (!dev->reset_fn)
  3904. return -ENOTTY;
  3905. if (!pci_dev_trylock(dev))
  3906. return -EAGAIN;
  3907. pci_dev_save_and_disable(dev);
  3908. rc = __pci_reset_function_locked(dev);
  3909. pci_dev_restore(dev);
  3910. pci_dev_unlock(dev);
  3911. return rc;
  3912. }
  3913. EXPORT_SYMBOL_GPL(pci_try_reset_function);
  3914. /* Do any devices on or below this bus prevent a bus reset? */
  3915. static bool pci_bus_resetable(struct pci_bus *bus)
  3916. {
  3917. struct pci_dev *dev;
  3918. if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
  3919. return false;
  3920. list_for_each_entry(dev, &bus->devices, bus_list) {
  3921. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3922. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3923. return false;
  3924. }
  3925. return true;
  3926. }
  3927. /* Lock devices from the top of the tree down */
  3928. static void pci_bus_lock(struct pci_bus *bus)
  3929. {
  3930. struct pci_dev *dev;
  3931. list_for_each_entry(dev, &bus->devices, bus_list) {
  3932. pci_dev_lock(dev);
  3933. if (dev->subordinate)
  3934. pci_bus_lock(dev->subordinate);
  3935. }
  3936. }
  3937. /* Unlock devices from the bottom of the tree up */
  3938. static void pci_bus_unlock(struct pci_bus *bus)
  3939. {
  3940. struct pci_dev *dev;
  3941. list_for_each_entry(dev, &bus->devices, bus_list) {
  3942. if (dev->subordinate)
  3943. pci_bus_unlock(dev->subordinate);
  3944. pci_dev_unlock(dev);
  3945. }
  3946. }
  3947. /* Return 1 on successful lock, 0 on contention */
  3948. static int pci_bus_trylock(struct pci_bus *bus)
  3949. {
  3950. struct pci_dev *dev;
  3951. list_for_each_entry(dev, &bus->devices, bus_list) {
  3952. if (!pci_dev_trylock(dev))
  3953. goto unlock;
  3954. if (dev->subordinate) {
  3955. if (!pci_bus_trylock(dev->subordinate)) {
  3956. pci_dev_unlock(dev);
  3957. goto unlock;
  3958. }
  3959. }
  3960. }
  3961. return 1;
  3962. unlock:
  3963. list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
  3964. if (dev->subordinate)
  3965. pci_bus_unlock(dev->subordinate);
  3966. pci_dev_unlock(dev);
  3967. }
  3968. return 0;
  3969. }
  3970. /* Do any devices on or below this slot prevent a bus reset? */
  3971. static bool pci_slot_resetable(struct pci_slot *slot)
  3972. {
  3973. struct pci_dev *dev;
  3974. if (slot->bus->self &&
  3975. (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
  3976. return false;
  3977. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3978. if (!dev->slot || dev->slot != slot)
  3979. continue;
  3980. if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
  3981. (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
  3982. return false;
  3983. }
  3984. return true;
  3985. }
  3986. /* Lock devices from the top of the tree down */
  3987. static void pci_slot_lock(struct pci_slot *slot)
  3988. {
  3989. struct pci_dev *dev;
  3990. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  3991. if (!dev->slot || dev->slot != slot)
  3992. continue;
  3993. pci_dev_lock(dev);
  3994. if (dev->subordinate)
  3995. pci_bus_lock(dev->subordinate);
  3996. }
  3997. }
  3998. /* Unlock devices from the bottom of the tree up */
  3999. static void pci_slot_unlock(struct pci_slot *slot)
  4000. {
  4001. struct pci_dev *dev;
  4002. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4003. if (!dev->slot || dev->slot != slot)
  4004. continue;
  4005. if (dev->subordinate)
  4006. pci_bus_unlock(dev->subordinate);
  4007. pci_dev_unlock(dev);
  4008. }
  4009. }
  4010. /* Return 1 on successful lock, 0 on contention */
  4011. static int pci_slot_trylock(struct pci_slot *slot)
  4012. {
  4013. struct pci_dev *dev;
  4014. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4015. if (!dev->slot || dev->slot != slot)
  4016. continue;
  4017. if (!pci_dev_trylock(dev))
  4018. goto unlock;
  4019. if (dev->subordinate) {
  4020. if (!pci_bus_trylock(dev->subordinate)) {
  4021. pci_dev_unlock(dev);
  4022. goto unlock;
  4023. }
  4024. }
  4025. }
  4026. return 1;
  4027. unlock:
  4028. list_for_each_entry_continue_reverse(dev,
  4029. &slot->bus->devices, bus_list) {
  4030. if (!dev->slot || dev->slot != slot)
  4031. continue;
  4032. if (dev->subordinate)
  4033. pci_bus_unlock(dev->subordinate);
  4034. pci_dev_unlock(dev);
  4035. }
  4036. return 0;
  4037. }
  4038. /* Save and disable devices from the top of the tree down */
  4039. static void pci_bus_save_and_disable(struct pci_bus *bus)
  4040. {
  4041. struct pci_dev *dev;
  4042. list_for_each_entry(dev, &bus->devices, bus_list) {
  4043. pci_dev_lock(dev);
  4044. pci_dev_save_and_disable(dev);
  4045. pci_dev_unlock(dev);
  4046. if (dev->subordinate)
  4047. pci_bus_save_and_disable(dev->subordinate);
  4048. }
  4049. }
  4050. /*
  4051. * Restore devices from top of the tree down - parent bridges need to be
  4052. * restored before we can get to subordinate devices.
  4053. */
  4054. static void pci_bus_restore(struct pci_bus *bus)
  4055. {
  4056. struct pci_dev *dev;
  4057. list_for_each_entry(dev, &bus->devices, bus_list) {
  4058. pci_dev_lock(dev);
  4059. pci_dev_restore(dev);
  4060. pci_dev_unlock(dev);
  4061. if (dev->subordinate)
  4062. pci_bus_restore(dev->subordinate);
  4063. }
  4064. }
  4065. /* Save and disable devices from the top of the tree down */
  4066. static void pci_slot_save_and_disable(struct pci_slot *slot)
  4067. {
  4068. struct pci_dev *dev;
  4069. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4070. if (!dev->slot || dev->slot != slot)
  4071. continue;
  4072. pci_dev_save_and_disable(dev);
  4073. if (dev->subordinate)
  4074. pci_bus_save_and_disable(dev->subordinate);
  4075. }
  4076. }
  4077. /*
  4078. * Restore devices from top of the tree down - parent bridges need to be
  4079. * restored before we can get to subordinate devices.
  4080. */
  4081. static void pci_slot_restore(struct pci_slot *slot)
  4082. {
  4083. struct pci_dev *dev;
  4084. list_for_each_entry(dev, &slot->bus->devices, bus_list) {
  4085. if (!dev->slot || dev->slot != slot)
  4086. continue;
  4087. pci_dev_lock(dev);
  4088. pci_dev_restore(dev);
  4089. pci_dev_unlock(dev);
  4090. if (dev->subordinate)
  4091. pci_bus_restore(dev->subordinate);
  4092. }
  4093. }
  4094. static int pci_slot_reset(struct pci_slot *slot, int probe)
  4095. {
  4096. int rc;
  4097. if (!slot || !pci_slot_resetable(slot))
  4098. return -ENOTTY;
  4099. if (!probe)
  4100. pci_slot_lock(slot);
  4101. might_sleep();
  4102. rc = pci_reset_hotplug_slot(slot->hotplug, probe);
  4103. if (!probe)
  4104. pci_slot_unlock(slot);
  4105. return rc;
  4106. }
  4107. /**
  4108. * pci_probe_reset_slot - probe whether a PCI slot can be reset
  4109. * @slot: PCI slot to probe
  4110. *
  4111. * Return 0 if slot can be reset, negative if a slot reset is not supported.
  4112. */
  4113. int pci_probe_reset_slot(struct pci_slot *slot)
  4114. {
  4115. return pci_slot_reset(slot, 1);
  4116. }
  4117. EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
  4118. /**
  4119. * pci_reset_slot - reset a PCI slot
  4120. * @slot: PCI slot to reset
  4121. *
  4122. * A PCI bus may host multiple slots, each slot may support a reset mechanism
  4123. * independent of other slots. For instance, some slots may support slot power
  4124. * control. In the case of a 1:1 bus to slot architecture, this function may
  4125. * wrap the bus reset to avoid spurious slot related events such as hotplug.
  4126. * Generally a slot reset should be attempted before a bus reset. All of the
  4127. * function of the slot and any subordinate buses behind the slot are reset
  4128. * through this function. PCI config space of all devices in the slot and
  4129. * behind the slot is saved before and restored after reset.
  4130. *
  4131. * Return 0 on success, non-zero on error.
  4132. */
  4133. int pci_reset_slot(struct pci_slot *slot)
  4134. {
  4135. int rc;
  4136. rc = pci_slot_reset(slot, 1);
  4137. if (rc)
  4138. return rc;
  4139. pci_slot_save_and_disable(slot);
  4140. rc = pci_slot_reset(slot, 0);
  4141. pci_slot_restore(slot);
  4142. return rc;
  4143. }
  4144. EXPORT_SYMBOL_GPL(pci_reset_slot);
  4145. /**
  4146. * pci_try_reset_slot - Try to reset a PCI slot
  4147. * @slot: PCI slot to reset
  4148. *
  4149. * Same as above except return -EAGAIN if the slot cannot be locked
  4150. */
  4151. int pci_try_reset_slot(struct pci_slot *slot)
  4152. {
  4153. int rc;
  4154. rc = pci_slot_reset(slot, 1);
  4155. if (rc)
  4156. return rc;
  4157. pci_slot_save_and_disable(slot);
  4158. if (pci_slot_trylock(slot)) {
  4159. might_sleep();
  4160. rc = pci_reset_hotplug_slot(slot->hotplug, 0);
  4161. pci_slot_unlock(slot);
  4162. } else
  4163. rc = -EAGAIN;
  4164. pci_slot_restore(slot);
  4165. return rc;
  4166. }
  4167. EXPORT_SYMBOL_GPL(pci_try_reset_slot);
  4168. static int pci_bus_reset(struct pci_bus *bus, int probe)
  4169. {
  4170. if (!bus->self || !pci_bus_resetable(bus))
  4171. return -ENOTTY;
  4172. if (probe)
  4173. return 0;
  4174. pci_bus_lock(bus);
  4175. might_sleep();
  4176. pci_reset_bridge_secondary_bus(bus->self);
  4177. pci_bus_unlock(bus);
  4178. return 0;
  4179. }
  4180. /**
  4181. * pci_probe_reset_bus - probe whether a PCI bus can be reset
  4182. * @bus: PCI bus to probe
  4183. *
  4184. * Return 0 if bus can be reset, negative if a bus reset is not supported.
  4185. */
  4186. int pci_probe_reset_bus(struct pci_bus *bus)
  4187. {
  4188. return pci_bus_reset(bus, 1);
  4189. }
  4190. EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
  4191. /**
  4192. * pci_reset_bus - reset a PCI bus
  4193. * @bus: top level PCI bus to reset
  4194. *
  4195. * Do a bus reset on the given bus and any subordinate buses, saving
  4196. * and restoring state of all devices.
  4197. *
  4198. * Return 0 on success, non-zero on error.
  4199. */
  4200. int pci_reset_bus(struct pci_bus *bus)
  4201. {
  4202. int rc;
  4203. rc = pci_bus_reset(bus, 1);
  4204. if (rc)
  4205. return rc;
  4206. pci_bus_save_and_disable(bus);
  4207. rc = pci_bus_reset(bus, 0);
  4208. pci_bus_restore(bus);
  4209. return rc;
  4210. }
  4211. EXPORT_SYMBOL_GPL(pci_reset_bus);
  4212. /**
  4213. * pci_try_reset_bus - Try to reset a PCI bus
  4214. * @bus: top level PCI bus to reset
  4215. *
  4216. * Same as above except return -EAGAIN if the bus cannot be locked
  4217. */
  4218. int pci_try_reset_bus(struct pci_bus *bus)
  4219. {
  4220. int rc;
  4221. rc = pci_bus_reset(bus, 1);
  4222. if (rc)
  4223. return rc;
  4224. pci_bus_save_and_disable(bus);
  4225. if (pci_bus_trylock(bus)) {
  4226. might_sleep();
  4227. pci_reset_bridge_secondary_bus(bus->self);
  4228. pci_bus_unlock(bus);
  4229. } else
  4230. rc = -EAGAIN;
  4231. pci_bus_restore(bus);
  4232. return rc;
  4233. }
  4234. EXPORT_SYMBOL_GPL(pci_try_reset_bus);
  4235. /**
  4236. * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
  4237. * @dev: PCI device to query
  4238. *
  4239. * Returns mmrbc: maximum designed memory read count in bytes
  4240. * or appropriate error value.
  4241. */
  4242. int pcix_get_max_mmrbc(struct pci_dev *dev)
  4243. {
  4244. int cap;
  4245. u32 stat;
  4246. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4247. if (!cap)
  4248. return -EINVAL;
  4249. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4250. return -EINVAL;
  4251. return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
  4252. }
  4253. EXPORT_SYMBOL(pcix_get_max_mmrbc);
  4254. /**
  4255. * pcix_get_mmrbc - get PCI-X maximum memory read byte count
  4256. * @dev: PCI device to query
  4257. *
  4258. * Returns mmrbc: maximum memory read count in bytes
  4259. * or appropriate error value.
  4260. */
  4261. int pcix_get_mmrbc(struct pci_dev *dev)
  4262. {
  4263. int cap;
  4264. u16 cmd;
  4265. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4266. if (!cap)
  4267. return -EINVAL;
  4268. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4269. return -EINVAL;
  4270. return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
  4271. }
  4272. EXPORT_SYMBOL(pcix_get_mmrbc);
  4273. /**
  4274. * pcix_set_mmrbc - set PCI-X maximum memory read byte count
  4275. * @dev: PCI device to query
  4276. * @mmrbc: maximum memory read count in bytes
  4277. * valid values are 512, 1024, 2048, 4096
  4278. *
  4279. * If possible sets maximum memory read byte count, some bridges have erratas
  4280. * that prevent this.
  4281. */
  4282. int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
  4283. {
  4284. int cap;
  4285. u32 stat, v, o;
  4286. u16 cmd;
  4287. if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
  4288. return -EINVAL;
  4289. v = ffs(mmrbc) - 10;
  4290. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  4291. if (!cap)
  4292. return -EINVAL;
  4293. if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
  4294. return -EINVAL;
  4295. if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
  4296. return -E2BIG;
  4297. if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
  4298. return -EINVAL;
  4299. o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
  4300. if (o != v) {
  4301. if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
  4302. return -EIO;
  4303. cmd &= ~PCI_X_CMD_MAX_READ;
  4304. cmd |= v << 2;
  4305. if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
  4306. return -EIO;
  4307. }
  4308. return 0;
  4309. }
  4310. EXPORT_SYMBOL(pcix_set_mmrbc);
  4311. /**
  4312. * pcie_get_readrq - get PCI Express read request size
  4313. * @dev: PCI device to query
  4314. *
  4315. * Returns maximum memory read request in bytes
  4316. * or appropriate error value.
  4317. */
  4318. int pcie_get_readrq(struct pci_dev *dev)
  4319. {
  4320. u16 ctl;
  4321. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4322. return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  4323. }
  4324. EXPORT_SYMBOL(pcie_get_readrq);
  4325. /**
  4326. * pcie_set_readrq - set PCI Express maximum memory read request
  4327. * @dev: PCI device to query
  4328. * @rq: maximum memory read count in bytes
  4329. * valid values are 128, 256, 512, 1024, 2048, 4096
  4330. *
  4331. * If possible sets maximum memory read request in bytes
  4332. */
  4333. int pcie_set_readrq(struct pci_dev *dev, int rq)
  4334. {
  4335. u16 v;
  4336. if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
  4337. return -EINVAL;
  4338. /*
  4339. * If using the "performance" PCIe config, we clamp the
  4340. * read rq size to the max packet size to prevent the
  4341. * host bridge generating requests larger than we can
  4342. * cope with
  4343. */
  4344. if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
  4345. int mps = pcie_get_mps(dev);
  4346. if (mps < rq)
  4347. rq = mps;
  4348. }
  4349. v = (ffs(rq) - 8) << 12;
  4350. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4351. PCI_EXP_DEVCTL_READRQ, v);
  4352. }
  4353. EXPORT_SYMBOL(pcie_set_readrq);
  4354. /**
  4355. * pcie_get_mps - get PCI Express maximum payload size
  4356. * @dev: PCI device to query
  4357. *
  4358. * Returns maximum payload size in bytes
  4359. */
  4360. int pcie_get_mps(struct pci_dev *dev)
  4361. {
  4362. u16 ctl;
  4363. pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
  4364. return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  4365. }
  4366. EXPORT_SYMBOL(pcie_get_mps);
  4367. /**
  4368. * pcie_set_mps - set PCI Express maximum payload size
  4369. * @dev: PCI device to query
  4370. * @mps: maximum payload size in bytes
  4371. * valid values are 128, 256, 512, 1024, 2048, 4096
  4372. *
  4373. * If possible sets maximum payload size
  4374. */
  4375. int pcie_set_mps(struct pci_dev *dev, int mps)
  4376. {
  4377. u16 v;
  4378. if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
  4379. return -EINVAL;
  4380. v = ffs(mps) - 8;
  4381. if (v > dev->pcie_mpss)
  4382. return -EINVAL;
  4383. v <<= 5;
  4384. return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
  4385. PCI_EXP_DEVCTL_PAYLOAD, v);
  4386. }
  4387. EXPORT_SYMBOL(pcie_set_mps);
  4388. /**
  4389. * pcie_bandwidth_available - determine minimum link settings of a PCIe
  4390. * device and its bandwidth limitation
  4391. * @dev: PCI device to query
  4392. * @limiting_dev: storage for device causing the bandwidth limitation
  4393. * @speed: storage for speed of limiting device
  4394. * @width: storage for width of limiting device
  4395. *
  4396. * Walk up the PCI device chain and find the point where the minimum
  4397. * bandwidth is available. Return the bandwidth available there and (if
  4398. * limiting_dev, speed, and width pointers are supplied) information about
  4399. * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
  4400. * raw bandwidth.
  4401. */
  4402. u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
  4403. enum pci_bus_speed *speed,
  4404. enum pcie_link_width *width)
  4405. {
  4406. u16 lnksta;
  4407. enum pci_bus_speed next_speed;
  4408. enum pcie_link_width next_width;
  4409. u32 bw, next_bw;
  4410. if (speed)
  4411. *speed = PCI_SPEED_UNKNOWN;
  4412. if (width)
  4413. *width = PCIE_LNK_WIDTH_UNKNOWN;
  4414. bw = 0;
  4415. while (dev) {
  4416. pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
  4417. next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
  4418. next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
  4419. PCI_EXP_LNKSTA_NLW_SHIFT;
  4420. next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
  4421. /* Check if current device limits the total bandwidth */
  4422. if (!bw || next_bw <= bw) {
  4423. bw = next_bw;
  4424. if (limiting_dev)
  4425. *limiting_dev = dev;
  4426. if (speed)
  4427. *speed = next_speed;
  4428. if (width)
  4429. *width = next_width;
  4430. }
  4431. dev = pci_upstream_bridge(dev);
  4432. }
  4433. return bw;
  4434. }
  4435. EXPORT_SYMBOL(pcie_bandwidth_available);
  4436. /**
  4437. * pcie_get_speed_cap - query for the PCI device's link speed capability
  4438. * @dev: PCI device to query
  4439. *
  4440. * Query the PCI device speed capability. Return the maximum link speed
  4441. * supported by the device.
  4442. */
  4443. enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
  4444. {
  4445. u32 lnkcap2, lnkcap;
  4446. /*
  4447. * PCIe r4.0 sec 7.5.3.18 recommends using the Supported Link
  4448. * Speeds Vector in Link Capabilities 2 when supported, falling
  4449. * back to Max Link Speed in Link Capabilities otherwise.
  4450. */
  4451. pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
  4452. if (lnkcap2) { /* PCIe r3.0-compliant */
  4453. if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_16_0GB)
  4454. return PCIE_SPEED_16_0GT;
  4455. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
  4456. return PCIE_SPEED_8_0GT;
  4457. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
  4458. return PCIE_SPEED_5_0GT;
  4459. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
  4460. return PCIE_SPEED_2_5GT;
  4461. return PCI_SPEED_UNKNOWN;
  4462. }
  4463. pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
  4464. if (lnkcap) {
  4465. if (lnkcap & PCI_EXP_LNKCAP_SLS_16_0GB)
  4466. return PCIE_SPEED_16_0GT;
  4467. else if (lnkcap & PCI_EXP_LNKCAP_SLS_8_0GB)
  4468. return PCIE_SPEED_8_0GT;
  4469. else if (lnkcap & PCI_EXP_LNKCAP_SLS_5_0GB)
  4470. return PCIE_SPEED_5_0GT;
  4471. else if (lnkcap & PCI_EXP_LNKCAP_SLS_2_5GB)
  4472. return PCIE_SPEED_2_5GT;
  4473. }
  4474. return PCI_SPEED_UNKNOWN;
  4475. }
  4476. /**
  4477. * pcie_get_width_cap - query for the PCI device's link width capability
  4478. * @dev: PCI device to query
  4479. *
  4480. * Query the PCI device width capability. Return the maximum link width
  4481. * supported by the device.
  4482. */
  4483. enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
  4484. {
  4485. u32 lnkcap;
  4486. pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
  4487. if (lnkcap)
  4488. return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
  4489. return PCIE_LNK_WIDTH_UNKNOWN;
  4490. }
  4491. /**
  4492. * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
  4493. * @dev: PCI device
  4494. * @speed: storage for link speed
  4495. * @width: storage for link width
  4496. *
  4497. * Calculate a PCI device's link bandwidth by querying for its link speed
  4498. * and width, multiplying them, and applying encoding overhead. The result
  4499. * is in Mb/s, i.e., megabits/second of raw bandwidth.
  4500. */
  4501. u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
  4502. enum pcie_link_width *width)
  4503. {
  4504. *speed = pcie_get_speed_cap(dev);
  4505. *width = pcie_get_width_cap(dev);
  4506. if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
  4507. return 0;
  4508. return *width * PCIE_SPEED2MBS_ENC(*speed);
  4509. }
  4510. /**
  4511. * __pcie_print_link_status - Report the PCI device's link speed and width
  4512. * @dev: PCI device to query
  4513. * @verbose: Print info even when enough bandwidth is available
  4514. *
  4515. * If the available bandwidth at the device is less than the device is
  4516. * capable of, report the device's maximum possible bandwidth and the
  4517. * upstream link that limits its performance. If @verbose, always print
  4518. * the available bandwidth, even if the device isn't constrained.
  4519. */
  4520. void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
  4521. {
  4522. enum pcie_link_width width, width_cap;
  4523. enum pci_bus_speed speed, speed_cap;
  4524. struct pci_dev *limiting_dev = NULL;
  4525. u32 bw_avail, bw_cap;
  4526. bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
  4527. bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
  4528. if (bw_avail >= bw_cap && verbose)
  4529. pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
  4530. bw_cap / 1000, bw_cap % 1000,
  4531. PCIE_SPEED2STR(speed_cap), width_cap);
  4532. else if (bw_avail < bw_cap)
  4533. pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
  4534. bw_avail / 1000, bw_avail % 1000,
  4535. PCIE_SPEED2STR(speed), width,
  4536. limiting_dev ? pci_name(limiting_dev) : "<unknown>",
  4537. bw_cap / 1000, bw_cap % 1000,
  4538. PCIE_SPEED2STR(speed_cap), width_cap);
  4539. }
  4540. /**
  4541. * pcie_print_link_status - Report the PCI device's link speed and width
  4542. * @dev: PCI device to query
  4543. *
  4544. * Report the available bandwidth at the device.
  4545. */
  4546. void pcie_print_link_status(struct pci_dev *dev)
  4547. {
  4548. __pcie_print_link_status(dev, true);
  4549. }
  4550. EXPORT_SYMBOL(pcie_print_link_status);
  4551. /**
  4552. * pci_select_bars - Make BAR mask from the type of resource
  4553. * @dev: the PCI device for which BAR mask is made
  4554. * @flags: resource type mask to be selected
  4555. *
  4556. * This helper routine makes bar mask from the type of resource.
  4557. */
  4558. int pci_select_bars(struct pci_dev *dev, unsigned long flags)
  4559. {
  4560. int i, bars = 0;
  4561. for (i = 0; i < PCI_NUM_RESOURCES; i++)
  4562. if (pci_resource_flags(dev, i) & flags)
  4563. bars |= (1 << i);
  4564. return bars;
  4565. }
  4566. EXPORT_SYMBOL(pci_select_bars);
  4567. /* Some architectures require additional programming to enable VGA */
  4568. static arch_set_vga_state_t arch_set_vga_state;
  4569. void __init pci_register_set_vga_state(arch_set_vga_state_t func)
  4570. {
  4571. arch_set_vga_state = func; /* NULL disables */
  4572. }
  4573. static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
  4574. unsigned int command_bits, u32 flags)
  4575. {
  4576. if (arch_set_vga_state)
  4577. return arch_set_vga_state(dev, decode, command_bits,
  4578. flags);
  4579. return 0;
  4580. }
  4581. /**
  4582. * pci_set_vga_state - set VGA decode state on device and parents if requested
  4583. * @dev: the PCI device
  4584. * @decode: true = enable decoding, false = disable decoding
  4585. * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
  4586. * @flags: traverse ancestors and change bridges
  4587. * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
  4588. */
  4589. int pci_set_vga_state(struct pci_dev *dev, bool decode,
  4590. unsigned int command_bits, u32 flags)
  4591. {
  4592. struct pci_bus *bus;
  4593. struct pci_dev *bridge;
  4594. u16 cmd;
  4595. int rc;
  4596. WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
  4597. /* ARCH specific VGA enables */
  4598. rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
  4599. if (rc)
  4600. return rc;
  4601. if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
  4602. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  4603. if (decode == true)
  4604. cmd |= command_bits;
  4605. else
  4606. cmd &= ~command_bits;
  4607. pci_write_config_word(dev, PCI_COMMAND, cmd);
  4608. }
  4609. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  4610. return 0;
  4611. bus = dev->bus;
  4612. while (bus) {
  4613. bridge = bus->self;
  4614. if (bridge) {
  4615. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  4616. &cmd);
  4617. if (decode == true)
  4618. cmd |= PCI_BRIDGE_CTL_VGA;
  4619. else
  4620. cmd &= ~PCI_BRIDGE_CTL_VGA;
  4621. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
  4622. cmd);
  4623. }
  4624. bus = bus->parent;
  4625. }
  4626. return 0;
  4627. }
  4628. /**
  4629. * pci_add_dma_alias - Add a DMA devfn alias for a device
  4630. * @dev: the PCI device for which alias is added
  4631. * @devfn: alias slot and function
  4632. *
  4633. * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
  4634. * It should be called early, preferably as PCI fixup header quirk.
  4635. */
  4636. void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
  4637. {
  4638. if (!dev->dma_alias_mask)
  4639. dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
  4640. sizeof(long), GFP_KERNEL);
  4641. if (!dev->dma_alias_mask) {
  4642. pci_warn(dev, "Unable to allocate DMA alias mask\n");
  4643. return;
  4644. }
  4645. set_bit(devfn, dev->dma_alias_mask);
  4646. pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
  4647. PCI_SLOT(devfn), PCI_FUNC(devfn));
  4648. }
  4649. bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
  4650. {
  4651. return (dev1->dma_alias_mask &&
  4652. test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
  4653. (dev2->dma_alias_mask &&
  4654. test_bit(dev1->devfn, dev2->dma_alias_mask));
  4655. }
  4656. bool pci_device_is_present(struct pci_dev *pdev)
  4657. {
  4658. u32 v;
  4659. if (pci_dev_is_disconnected(pdev))
  4660. return false;
  4661. return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
  4662. }
  4663. EXPORT_SYMBOL_GPL(pci_device_is_present);
  4664. void pci_ignore_hotplug(struct pci_dev *dev)
  4665. {
  4666. struct pci_dev *bridge = dev->bus->self;
  4667. dev->ignore_hotplug = 1;
  4668. /* Propagate the "ignore hotplug" setting to the parent bridge. */
  4669. if (bridge)
  4670. bridge->ignore_hotplug = 1;
  4671. }
  4672. EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
  4673. resource_size_t __weak pcibios_default_alignment(void)
  4674. {
  4675. return 0;
  4676. }
  4677. #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
  4678. static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
  4679. static DEFINE_SPINLOCK(resource_alignment_lock);
  4680. /**
  4681. * pci_specified_resource_alignment - get resource alignment specified by user.
  4682. * @dev: the PCI device to get
  4683. * @resize: whether or not to change resources' size when reassigning alignment
  4684. *
  4685. * RETURNS: Resource alignment if it is specified.
  4686. * Zero if it is not specified.
  4687. */
  4688. static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
  4689. bool *resize)
  4690. {
  4691. int seg, bus, slot, func, align_order, count;
  4692. unsigned short vendor, device, subsystem_vendor, subsystem_device;
  4693. resource_size_t align = pcibios_default_alignment();
  4694. char *p;
  4695. spin_lock(&resource_alignment_lock);
  4696. p = resource_alignment_param;
  4697. if (!*p && !align)
  4698. goto out;
  4699. if (pci_has_flag(PCI_PROBE_ONLY)) {
  4700. align = 0;
  4701. pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
  4702. goto out;
  4703. }
  4704. while (*p) {
  4705. count = 0;
  4706. if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
  4707. p[count] == '@') {
  4708. p += count + 1;
  4709. } else {
  4710. align_order = -1;
  4711. }
  4712. if (strncmp(p, "pci:", 4) == 0) {
  4713. /* PCI vendor/device (subvendor/subdevice) ids are specified */
  4714. p += 4;
  4715. if (sscanf(p, "%hx:%hx:%hx:%hx%n",
  4716. &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
  4717. if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
  4718. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
  4719. p);
  4720. break;
  4721. }
  4722. subsystem_vendor = subsystem_device = 0;
  4723. }
  4724. p += count;
  4725. if ((!vendor || (vendor == dev->vendor)) &&
  4726. (!device || (device == dev->device)) &&
  4727. (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
  4728. (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
  4729. *resize = true;
  4730. if (align_order == -1)
  4731. align = PAGE_SIZE;
  4732. else
  4733. align = 1 << align_order;
  4734. /* Found */
  4735. break;
  4736. }
  4737. }
  4738. else {
  4739. if (sscanf(p, "%x:%x:%x.%x%n",
  4740. &seg, &bus, &slot, &func, &count) != 4) {
  4741. seg = 0;
  4742. if (sscanf(p, "%x:%x.%x%n",
  4743. &bus, &slot, &func, &count) != 3) {
  4744. /* Invalid format */
  4745. printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
  4746. p);
  4747. break;
  4748. }
  4749. }
  4750. p += count;
  4751. if (seg == pci_domain_nr(dev->bus) &&
  4752. bus == dev->bus->number &&
  4753. slot == PCI_SLOT(dev->devfn) &&
  4754. func == PCI_FUNC(dev->devfn)) {
  4755. *resize = true;
  4756. if (align_order == -1)
  4757. align = PAGE_SIZE;
  4758. else
  4759. align = 1 << align_order;
  4760. /* Found */
  4761. break;
  4762. }
  4763. }
  4764. if (*p != ';' && *p != ',') {
  4765. /* End of param or invalid format */
  4766. break;
  4767. }
  4768. p++;
  4769. }
  4770. out:
  4771. spin_unlock(&resource_alignment_lock);
  4772. return align;
  4773. }
  4774. static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
  4775. resource_size_t align, bool resize)
  4776. {
  4777. struct resource *r = &dev->resource[bar];
  4778. resource_size_t size;
  4779. if (!(r->flags & IORESOURCE_MEM))
  4780. return;
  4781. if (r->flags & IORESOURCE_PCI_FIXED) {
  4782. pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
  4783. bar, r, (unsigned long long)align);
  4784. return;
  4785. }
  4786. size = resource_size(r);
  4787. if (size >= align)
  4788. return;
  4789. /*
  4790. * Increase the alignment of the resource. There are two ways we
  4791. * can do this:
  4792. *
  4793. * 1) Increase the size of the resource. BARs are aligned on their
  4794. * size, so when we reallocate space for this resource, we'll
  4795. * allocate it with the larger alignment. This also prevents
  4796. * assignment of any other BARs inside the alignment region, so
  4797. * if we're requesting page alignment, this means no other BARs
  4798. * will share the page.
  4799. *
  4800. * The disadvantage is that this makes the resource larger than
  4801. * the hardware BAR, which may break drivers that compute things
  4802. * based on the resource size, e.g., to find registers at a
  4803. * fixed offset before the end of the BAR.
  4804. *
  4805. * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
  4806. * set r->start to the desired alignment. By itself this
  4807. * doesn't prevent other BARs being put inside the alignment
  4808. * region, but if we realign *every* resource of every device in
  4809. * the system, none of them will share an alignment region.
  4810. *
  4811. * When the user has requested alignment for only some devices via
  4812. * the "pci=resource_alignment" argument, "resize" is true and we
  4813. * use the first method. Otherwise we assume we're aligning all
  4814. * devices and we use the second.
  4815. */
  4816. pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
  4817. bar, r, (unsigned long long)align);
  4818. if (resize) {
  4819. r->start = 0;
  4820. r->end = align - 1;
  4821. } else {
  4822. r->flags &= ~IORESOURCE_SIZEALIGN;
  4823. r->flags |= IORESOURCE_STARTALIGN;
  4824. r->start = align;
  4825. r->end = r->start + size - 1;
  4826. }
  4827. r->flags |= IORESOURCE_UNSET;
  4828. }
  4829. /*
  4830. * This function disables memory decoding and releases memory resources
  4831. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  4832. * It also rounds up size to specified alignment.
  4833. * Later on, the kernel will assign page-aligned memory resource back
  4834. * to the device.
  4835. */
  4836. void pci_reassigndev_resource_alignment(struct pci_dev *dev)
  4837. {
  4838. int i;
  4839. struct resource *r;
  4840. resource_size_t align;
  4841. u16 command;
  4842. bool resize = false;
  4843. /*
  4844. * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
  4845. * 3.4.1.11. Their resources are allocated from the space
  4846. * described by the VF BARx register in the PF's SR-IOV capability.
  4847. * We can't influence their alignment here.
  4848. */
  4849. if (dev->is_virtfn)
  4850. return;
  4851. /* check if specified PCI is target device to reassign */
  4852. align = pci_specified_resource_alignment(dev, &resize);
  4853. if (!align)
  4854. return;
  4855. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  4856. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  4857. pci_warn(dev, "Can't reassign resources to host bridge\n");
  4858. return;
  4859. }
  4860. pci_read_config_word(dev, PCI_COMMAND, &command);
  4861. command &= ~PCI_COMMAND_MEMORY;
  4862. pci_write_config_word(dev, PCI_COMMAND, command);
  4863. for (i = 0; i <= PCI_ROM_RESOURCE; i++)
  4864. pci_request_resource_alignment(dev, i, align, resize);
  4865. /*
  4866. * Need to disable bridge's resource window,
  4867. * to enable the kernel to reassign new resource
  4868. * window later on.
  4869. */
  4870. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  4871. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  4872. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  4873. r = &dev->resource[i];
  4874. if (!(r->flags & IORESOURCE_MEM))
  4875. continue;
  4876. r->flags |= IORESOURCE_UNSET;
  4877. r->end = resource_size(r) - 1;
  4878. r->start = 0;
  4879. }
  4880. pci_disable_bridge_window(dev);
  4881. }
  4882. }
  4883. static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
  4884. {
  4885. if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
  4886. count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
  4887. spin_lock(&resource_alignment_lock);
  4888. strncpy(resource_alignment_param, buf, count);
  4889. resource_alignment_param[count] = '\0';
  4890. spin_unlock(&resource_alignment_lock);
  4891. return count;
  4892. }
  4893. static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
  4894. {
  4895. size_t count;
  4896. spin_lock(&resource_alignment_lock);
  4897. count = snprintf(buf, size, "%s", resource_alignment_param);
  4898. spin_unlock(&resource_alignment_lock);
  4899. return count;
  4900. }
  4901. static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
  4902. {
  4903. return pci_get_resource_alignment_param(buf, PAGE_SIZE);
  4904. }
  4905. static ssize_t pci_resource_alignment_store(struct bus_type *bus,
  4906. const char *buf, size_t count)
  4907. {
  4908. return pci_set_resource_alignment_param(buf, count);
  4909. }
  4910. static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
  4911. pci_resource_alignment_store);
  4912. static int __init pci_resource_alignment_sysfs_init(void)
  4913. {
  4914. return bus_create_file(&pci_bus_type,
  4915. &bus_attr_resource_alignment);
  4916. }
  4917. late_initcall(pci_resource_alignment_sysfs_init);
  4918. static void pci_no_domains(void)
  4919. {
  4920. #ifdef CONFIG_PCI_DOMAINS
  4921. pci_domains_supported = 0;
  4922. #endif
  4923. }
  4924. #ifdef CONFIG_PCI_DOMAINS_GENERIC
  4925. static atomic_t __domain_nr = ATOMIC_INIT(-1);
  4926. static int pci_get_new_domain_nr(void)
  4927. {
  4928. return atomic_inc_return(&__domain_nr);
  4929. }
  4930. static int of_pci_bus_find_domain_nr(struct device *parent)
  4931. {
  4932. static int use_dt_domains = -1;
  4933. int domain = -1;
  4934. if (parent)
  4935. domain = of_get_pci_domain_nr(parent->of_node);
  4936. /*
  4937. * Check DT domain and use_dt_domains values.
  4938. *
  4939. * If DT domain property is valid (domain >= 0) and
  4940. * use_dt_domains != 0, the DT assignment is valid since this means
  4941. * we have not previously allocated a domain number by using
  4942. * pci_get_new_domain_nr(); we should also update use_dt_domains to
  4943. * 1, to indicate that we have just assigned a domain number from
  4944. * DT.
  4945. *
  4946. * If DT domain property value is not valid (ie domain < 0), and we
  4947. * have not previously assigned a domain number from DT
  4948. * (use_dt_domains != 1) we should assign a domain number by
  4949. * using the:
  4950. *
  4951. * pci_get_new_domain_nr()
  4952. *
  4953. * API and update the use_dt_domains value to keep track of method we
  4954. * are using to assign domain numbers (use_dt_domains = 0).
  4955. *
  4956. * All other combinations imply we have a platform that is trying
  4957. * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
  4958. * which is a recipe for domain mishandling and it is prevented by
  4959. * invalidating the domain value (domain = -1) and printing a
  4960. * corresponding error.
  4961. */
  4962. if (domain >= 0 && use_dt_domains) {
  4963. use_dt_domains = 1;
  4964. } else if (domain < 0 && use_dt_domains != 1) {
  4965. use_dt_domains = 0;
  4966. domain = pci_get_new_domain_nr();
  4967. } else {
  4968. if (parent)
  4969. pr_err("Node %pOF has ", parent->of_node);
  4970. pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
  4971. domain = -1;
  4972. }
  4973. return domain;
  4974. }
  4975. int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
  4976. {
  4977. return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
  4978. acpi_pci_bus_find_domain_nr(bus);
  4979. }
  4980. #endif
  4981. /**
  4982. * pci_ext_cfg_avail - can we access extended PCI config space?
  4983. *
  4984. * Returns 1 if we can access PCI extended config space (offsets
  4985. * greater than 0xff). This is the default implementation. Architecture
  4986. * implementations can override this.
  4987. */
  4988. int __weak pci_ext_cfg_avail(void)
  4989. {
  4990. return 1;
  4991. }
  4992. void __weak pci_fixup_cardbus(struct pci_bus *bus)
  4993. {
  4994. }
  4995. EXPORT_SYMBOL(pci_fixup_cardbus);
  4996. static int __init pci_setup(char *str)
  4997. {
  4998. while (str) {
  4999. char *k = strchr(str, ',');
  5000. if (k)
  5001. *k++ = 0;
  5002. if (*str && (str = pcibios_setup(str)) && *str) {
  5003. if (!strcmp(str, "nomsi")) {
  5004. pci_no_msi();
  5005. } else if (!strncmp(str, "noats", 5)) {
  5006. pr_info("PCIe: ATS is disabled\n");
  5007. pcie_ats_disabled = true;
  5008. } else if (!strcmp(str, "noaer")) {
  5009. pci_no_aer();
  5010. } else if (!strncmp(str, "realloc=", 8)) {
  5011. pci_realloc_get_opt(str + 8);
  5012. } else if (!strncmp(str, "realloc", 7)) {
  5013. pci_realloc_get_opt("on");
  5014. } else if (!strcmp(str, "nodomains")) {
  5015. pci_no_domains();
  5016. } else if (!strncmp(str, "noari", 5)) {
  5017. pcie_ari_disabled = true;
  5018. } else if (!strncmp(str, "cbiosize=", 9)) {
  5019. pci_cardbus_io_size = memparse(str + 9, &str);
  5020. } else if (!strncmp(str, "cbmemsize=", 10)) {
  5021. pci_cardbus_mem_size = memparse(str + 10, &str);
  5022. } else if (!strncmp(str, "resource_alignment=", 19)) {
  5023. pci_set_resource_alignment_param(str + 19,
  5024. strlen(str + 19));
  5025. } else if (!strncmp(str, "ecrc=", 5)) {
  5026. pcie_ecrc_get_policy(str + 5);
  5027. } else if (!strncmp(str, "hpiosize=", 9)) {
  5028. pci_hotplug_io_size = memparse(str + 9, &str);
  5029. } else if (!strncmp(str, "hpmemsize=", 10)) {
  5030. pci_hotplug_mem_size = memparse(str + 10, &str);
  5031. } else if (!strncmp(str, "hpbussize=", 10)) {
  5032. pci_hotplug_bus_size =
  5033. simple_strtoul(str + 10, &str, 0);
  5034. if (pci_hotplug_bus_size > 0xff)
  5035. pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
  5036. } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
  5037. pcie_bus_config = PCIE_BUS_TUNE_OFF;
  5038. } else if (!strncmp(str, "pcie_bus_safe", 13)) {
  5039. pcie_bus_config = PCIE_BUS_SAFE;
  5040. } else if (!strncmp(str, "pcie_bus_perf", 13)) {
  5041. pcie_bus_config = PCIE_BUS_PERFORMANCE;
  5042. } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
  5043. pcie_bus_config = PCIE_BUS_PEER2PEER;
  5044. } else if (!strncmp(str, "pcie_scan_all", 13)) {
  5045. pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
  5046. } else {
  5047. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  5048. str);
  5049. }
  5050. }
  5051. str = k;
  5052. }
  5053. return 0;
  5054. }
  5055. early_param("pci", pci_setup);