msr-index.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _ASM_X86_MSR_INDEX_H
  3. #define _ASM_X86_MSR_INDEX_H
  4. /*
  5. * CPU model specific register (MSR) numbers.
  6. *
  7. * Do not add new entries to this file unless the definitions are shared
  8. * between multiple compilation units.
  9. */
  10. /* x86-64 specific MSRs */
  11. #define MSR_EFER 0xc0000080 /* extended feature register */
  12. #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
  13. #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
  14. #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
  15. #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
  16. #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
  17. #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
  18. #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
  19. #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
  20. /* EFER bits: */
  21. #define _EFER_SCE 0 /* SYSCALL/SYSRET */
  22. #define _EFER_LME 8 /* Long mode enable */
  23. #define _EFER_LMA 10 /* Long mode active (read-only) */
  24. #define _EFER_NX 11 /* No execute enable */
  25. #define _EFER_SVME 12 /* Enable virtualization */
  26. #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
  27. #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
  28. #define EFER_SCE (1<<_EFER_SCE)
  29. #define EFER_LME (1<<_EFER_LME)
  30. #define EFER_LMA (1<<_EFER_LMA)
  31. #define EFER_NX (1<<_EFER_NX)
  32. #define EFER_SVME (1<<_EFER_SVME)
  33. #define EFER_LMSLE (1<<_EFER_LMSLE)
  34. #define EFER_FFXSR (1<<_EFER_FFXSR)
  35. /* Intel MSRs. Some also available on other CPUs */
  36. #define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */
  37. #define SPEC_CTRL_IBRS (1 << 0) /* Indirect Branch Restricted Speculation */
  38. #define SPEC_CTRL_STIBP (1 << 1) /* Single Thread Indirect Branch Predictors */
  39. #define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */
  40. #define SPEC_CTRL_SSBD (1 << SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */
  41. #define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */
  42. #define PRED_CMD_IBPB (1 << 0) /* Indirect Branch Prediction Barrier */
  43. #define MSR_PPIN_CTL 0x0000004e
  44. #define MSR_PPIN 0x0000004f
  45. #define MSR_IA32_PERFCTR0 0x000000c1
  46. #define MSR_IA32_PERFCTR1 0x000000c2
  47. #define MSR_FSB_FREQ 0x000000cd
  48. #define MSR_PLATFORM_INFO 0x000000ce
  49. #define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31
  50. #define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
  51. #define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2
  52. #define NHM_C3_AUTO_DEMOTE (1UL << 25)
  53. #define NHM_C1_AUTO_DEMOTE (1UL << 26)
  54. #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
  55. #define SNB_C3_AUTO_UNDEMOTE (1UL << 27)
  56. #define SNB_C1_AUTO_UNDEMOTE (1UL << 28)
  57. #define MSR_MTRRcap 0x000000fe
  58. #define MSR_IA32_ARCH_CAPABILITIES 0x0000010a
  59. #define ARCH_CAP_RDCL_NO (1 << 0) /* Not susceptible to Meltdown */
  60. #define ARCH_CAP_IBRS_ALL (1 << 1) /* Enhanced IBRS support */
  61. #define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH (1 << 3) /* Skip L1D flush on vmentry */
  62. #define ARCH_CAP_SSB_NO (1 << 4) /*
  63. * Not susceptible to Speculative Store Bypass
  64. * attack, so no Speculative Store Bypass
  65. * control required.
  66. */
  67. #define MSR_IA32_FLUSH_CMD 0x0000010b
  68. #define L1D_FLUSH (1 << 0) /*
  69. * Writeback and invalidate the
  70. * L1 data cache.
  71. */
  72. #define MSR_IA32_BBL_CR_CTL 0x00000119
  73. #define MSR_IA32_BBL_CR_CTL3 0x0000011e
  74. #define MSR_IA32_SYSENTER_CS 0x00000174
  75. #define MSR_IA32_SYSENTER_ESP 0x00000175
  76. #define MSR_IA32_SYSENTER_EIP 0x00000176
  77. #define MSR_IA32_MCG_CAP 0x00000179
  78. #define MSR_IA32_MCG_STATUS 0x0000017a
  79. #define MSR_IA32_MCG_CTL 0x0000017b
  80. #define MSR_IA32_MCG_EXT_CTL 0x000004d0
  81. #define MSR_OFFCORE_RSP_0 0x000001a6
  82. #define MSR_OFFCORE_RSP_1 0x000001a7
  83. #define MSR_TURBO_RATIO_LIMIT 0x000001ad
  84. #define MSR_TURBO_RATIO_LIMIT1 0x000001ae
  85. #define MSR_TURBO_RATIO_LIMIT2 0x000001af
  86. #define MSR_LBR_SELECT 0x000001c8
  87. #define MSR_LBR_TOS 0x000001c9
  88. #define MSR_LBR_NHM_FROM 0x00000680
  89. #define MSR_LBR_NHM_TO 0x000006c0
  90. #define MSR_LBR_CORE_FROM 0x00000040
  91. #define MSR_LBR_CORE_TO 0x00000060
  92. #define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
  93. #define LBR_INFO_MISPRED BIT_ULL(63)
  94. #define LBR_INFO_IN_TX BIT_ULL(62)
  95. #define LBR_INFO_ABORT BIT_ULL(61)
  96. #define LBR_INFO_CYCLES 0xffff
  97. #define MSR_IA32_PEBS_ENABLE 0x000003f1
  98. #define MSR_IA32_DS_AREA 0x00000600
  99. #define MSR_IA32_PERF_CAPABILITIES 0x00000345
  100. #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
  101. #define MSR_IA32_RTIT_CTL 0x00000570
  102. #define MSR_IA32_RTIT_STATUS 0x00000571
  103. #define MSR_IA32_RTIT_ADDR0_A 0x00000580
  104. #define MSR_IA32_RTIT_ADDR0_B 0x00000581
  105. #define MSR_IA32_RTIT_ADDR1_A 0x00000582
  106. #define MSR_IA32_RTIT_ADDR1_B 0x00000583
  107. #define MSR_IA32_RTIT_ADDR2_A 0x00000584
  108. #define MSR_IA32_RTIT_ADDR2_B 0x00000585
  109. #define MSR_IA32_RTIT_ADDR3_A 0x00000586
  110. #define MSR_IA32_RTIT_ADDR3_B 0x00000587
  111. #define MSR_IA32_RTIT_CR3_MATCH 0x00000572
  112. #define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
  113. #define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
  114. #define MSR_MTRRfix64K_00000 0x00000250
  115. #define MSR_MTRRfix16K_80000 0x00000258
  116. #define MSR_MTRRfix16K_A0000 0x00000259
  117. #define MSR_MTRRfix4K_C0000 0x00000268
  118. #define MSR_MTRRfix4K_C8000 0x00000269
  119. #define MSR_MTRRfix4K_D0000 0x0000026a
  120. #define MSR_MTRRfix4K_D8000 0x0000026b
  121. #define MSR_MTRRfix4K_E0000 0x0000026c
  122. #define MSR_MTRRfix4K_E8000 0x0000026d
  123. #define MSR_MTRRfix4K_F0000 0x0000026e
  124. #define MSR_MTRRfix4K_F8000 0x0000026f
  125. #define MSR_MTRRdefType 0x000002ff
  126. #define MSR_IA32_CR_PAT 0x00000277
  127. #define MSR_IA32_DEBUGCTLMSR 0x000001d9
  128. #define MSR_IA32_LASTBRANCHFROMIP 0x000001db
  129. #define MSR_IA32_LASTBRANCHTOIP 0x000001dc
  130. #define MSR_IA32_LASTINTFROMIP 0x000001dd
  131. #define MSR_IA32_LASTINTTOIP 0x000001de
  132. /* DEBUGCTLMSR bits (others vary by model): */
  133. #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
  134. #define DEBUGCTLMSR_BTF_SHIFT 1
  135. #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
  136. #define DEBUGCTLMSR_TR (1UL << 6)
  137. #define DEBUGCTLMSR_BTS (1UL << 7)
  138. #define DEBUGCTLMSR_BTINT (1UL << 8)
  139. #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
  140. #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
  141. #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
  142. #define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI (1UL << 12)
  143. #define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14
  144. #define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
  145. #define MSR_PEBS_FRONTEND 0x000003f7
  146. #define MSR_IA32_POWER_CTL 0x000001fc
  147. #define MSR_IA32_MC0_CTL 0x00000400
  148. #define MSR_IA32_MC0_STATUS 0x00000401
  149. #define MSR_IA32_MC0_ADDR 0x00000402
  150. #define MSR_IA32_MC0_MISC 0x00000403
  151. /* C-state Residency Counters */
  152. #define MSR_PKG_C3_RESIDENCY 0x000003f8
  153. #define MSR_PKG_C6_RESIDENCY 0x000003f9
  154. #define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa
  155. #define MSR_PKG_C7_RESIDENCY 0x000003fa
  156. #define MSR_CORE_C3_RESIDENCY 0x000003fc
  157. #define MSR_CORE_C6_RESIDENCY 0x000003fd
  158. #define MSR_CORE_C7_RESIDENCY 0x000003fe
  159. #define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
  160. #define MSR_PKG_C2_RESIDENCY 0x0000060d
  161. #define MSR_PKG_C8_RESIDENCY 0x00000630
  162. #define MSR_PKG_C9_RESIDENCY 0x00000631
  163. #define MSR_PKG_C10_RESIDENCY 0x00000632
  164. /* Interrupt Response Limit */
  165. #define MSR_PKGC3_IRTL 0x0000060a
  166. #define MSR_PKGC6_IRTL 0x0000060b
  167. #define MSR_PKGC7_IRTL 0x0000060c
  168. #define MSR_PKGC8_IRTL 0x00000633
  169. #define MSR_PKGC9_IRTL 0x00000634
  170. #define MSR_PKGC10_IRTL 0x00000635
  171. /* Run Time Average Power Limiting (RAPL) Interface */
  172. #define MSR_RAPL_POWER_UNIT 0x00000606
  173. #define MSR_PKG_POWER_LIMIT 0x00000610
  174. #define MSR_PKG_ENERGY_STATUS 0x00000611
  175. #define MSR_PKG_PERF_STATUS 0x00000613
  176. #define MSR_PKG_POWER_INFO 0x00000614
  177. #define MSR_DRAM_POWER_LIMIT 0x00000618
  178. #define MSR_DRAM_ENERGY_STATUS 0x00000619
  179. #define MSR_DRAM_PERF_STATUS 0x0000061b
  180. #define MSR_DRAM_POWER_INFO 0x0000061c
  181. #define MSR_PP0_POWER_LIMIT 0x00000638
  182. #define MSR_PP0_ENERGY_STATUS 0x00000639
  183. #define MSR_PP0_POLICY 0x0000063a
  184. #define MSR_PP0_PERF_STATUS 0x0000063b
  185. #define MSR_PP1_POWER_LIMIT 0x00000640
  186. #define MSR_PP1_ENERGY_STATUS 0x00000641
  187. #define MSR_PP1_POLICY 0x00000642
  188. /* Config TDP MSRs */
  189. #define MSR_CONFIG_TDP_NOMINAL 0x00000648
  190. #define MSR_CONFIG_TDP_LEVEL_1 0x00000649
  191. #define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
  192. #define MSR_CONFIG_TDP_CONTROL 0x0000064B
  193. #define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
  194. #define MSR_PLATFORM_ENERGY_STATUS 0x0000064D
  195. #define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
  196. #define MSR_PKG_ANY_CORE_C0_RES 0x00000659
  197. #define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
  198. #define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
  199. #define MSR_CORE_C1_RES 0x00000660
  200. #define MSR_MODULE_C6_RES_MS 0x00000664
  201. #define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
  202. #define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
  203. #define MSR_ATOM_CORE_RATIOS 0x0000066a
  204. #define MSR_ATOM_CORE_VIDS 0x0000066b
  205. #define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c
  206. #define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d
  207. #define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
  208. #define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
  209. #define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
  210. /* Hardware P state interface */
  211. #define MSR_PPERF 0x0000064e
  212. #define MSR_PERF_LIMIT_REASONS 0x0000064f
  213. #define MSR_PM_ENABLE 0x00000770
  214. #define MSR_HWP_CAPABILITIES 0x00000771
  215. #define MSR_HWP_REQUEST_PKG 0x00000772
  216. #define MSR_HWP_INTERRUPT 0x00000773
  217. #define MSR_HWP_REQUEST 0x00000774
  218. #define MSR_HWP_STATUS 0x00000777
  219. /* CPUID.6.EAX */
  220. #define HWP_BASE_BIT (1<<7)
  221. #define HWP_NOTIFICATIONS_BIT (1<<8)
  222. #define HWP_ACTIVITY_WINDOW_BIT (1<<9)
  223. #define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
  224. #define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
  225. /* IA32_HWP_CAPABILITIES */
  226. #define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff)
  227. #define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff)
  228. #define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff)
  229. #define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff)
  230. /* IA32_HWP_REQUEST */
  231. #define HWP_MIN_PERF(x) (x & 0xff)
  232. #define HWP_MAX_PERF(x) ((x & 0xff) << 8)
  233. #define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
  234. #define HWP_ENERGY_PERF_PREFERENCE(x) (((unsigned long long) x & 0xff) << 24)
  235. #define HWP_EPP_PERFORMANCE 0x00
  236. #define HWP_EPP_BALANCE_PERFORMANCE 0x80
  237. #define HWP_EPP_BALANCE_POWERSAVE 0xC0
  238. #define HWP_EPP_POWERSAVE 0xFF
  239. #define HWP_ACTIVITY_WINDOW(x) ((unsigned long long)(x & 0xff3) << 32)
  240. #define HWP_PACKAGE_CONTROL(x) ((unsigned long long)(x & 0x1) << 42)
  241. /* IA32_HWP_STATUS */
  242. #define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
  243. #define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
  244. /* IA32_HWP_INTERRUPT */
  245. #define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
  246. #define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
  247. #define MSR_AMD64_MC0_MASK 0xc0010044
  248. #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
  249. #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
  250. #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
  251. #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
  252. #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
  253. /* These are consecutive and not in the normal 4er MCE bank block */
  254. #define MSR_IA32_MC0_CTL2 0x00000280
  255. #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
  256. #define MSR_P6_PERFCTR0 0x000000c1
  257. #define MSR_P6_PERFCTR1 0x000000c2
  258. #define MSR_P6_EVNTSEL0 0x00000186
  259. #define MSR_P6_EVNTSEL1 0x00000187
  260. #define MSR_KNC_PERFCTR0 0x00000020
  261. #define MSR_KNC_PERFCTR1 0x00000021
  262. #define MSR_KNC_EVNTSEL0 0x00000028
  263. #define MSR_KNC_EVNTSEL1 0x00000029
  264. /* Alternative perfctr range with full access. */
  265. #define MSR_IA32_PMC0 0x000004c1
  266. /* AMD64 MSRs. Not complete. See the architecture manual for a more
  267. complete list. */
  268. #define MSR_AMD64_PATCH_LEVEL 0x0000008b
  269. #define MSR_AMD64_TSC_RATIO 0xc0000104
  270. #define MSR_AMD64_NB_CFG 0xc001001f
  271. #define MSR_AMD64_PATCH_LOADER 0xc0010020
  272. #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
  273. #define MSR_AMD64_OSVW_STATUS 0xc0010141
  274. #define MSR_AMD64_LS_CFG 0xc0011020
  275. #define MSR_AMD64_DC_CFG 0xc0011022
  276. #define MSR_AMD64_BU_CFG2 0xc001102a
  277. #define MSR_AMD64_IBSFETCHCTL 0xc0011030
  278. #define MSR_AMD64_IBSFETCHLINAD 0xc0011031
  279. #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
  280. #define MSR_AMD64_IBSFETCH_REG_COUNT 3
  281. #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
  282. #define MSR_AMD64_IBSOPCTL 0xc0011033
  283. #define MSR_AMD64_IBSOPRIP 0xc0011034
  284. #define MSR_AMD64_IBSOPDATA 0xc0011035
  285. #define MSR_AMD64_IBSOPDATA2 0xc0011036
  286. #define MSR_AMD64_IBSOPDATA3 0xc0011037
  287. #define MSR_AMD64_IBSDCLINAD 0xc0011038
  288. #define MSR_AMD64_IBSDCPHYSAD 0xc0011039
  289. #define MSR_AMD64_IBSOP_REG_COUNT 7
  290. #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
  291. #define MSR_AMD64_IBSCTL 0xc001103a
  292. #define MSR_AMD64_IBSBRTARGET 0xc001103b
  293. #define MSR_AMD64_IBSOPDATA4 0xc001103d
  294. #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
  295. #define MSR_AMD64_SEV 0xc0010131
  296. #define MSR_AMD64_SEV_ENABLED_BIT 0
  297. #define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)
  298. #define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f
  299. /* Fam 17h MSRs */
  300. #define MSR_F17H_IRPERF 0xc00000e9
  301. /* Fam 16h MSRs */
  302. #define MSR_F16H_L2I_PERF_CTL 0xc0010230
  303. #define MSR_F16H_L2I_PERF_CTR 0xc0010231
  304. #define MSR_F16H_DR1_ADDR_MASK 0xc0011019
  305. #define MSR_F16H_DR2_ADDR_MASK 0xc001101a
  306. #define MSR_F16H_DR3_ADDR_MASK 0xc001101b
  307. #define MSR_F16H_DR0_ADDR_MASK 0xc0011027
  308. /* Fam 15h MSRs */
  309. #define MSR_F15H_PERF_CTL 0xc0010200
  310. #define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL
  311. #define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2)
  312. #define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4)
  313. #define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6)
  314. #define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8)
  315. #define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10)
  316. #define MSR_F15H_PERF_CTR 0xc0010201
  317. #define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR
  318. #define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2)
  319. #define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4)
  320. #define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6)
  321. #define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8)
  322. #define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10)
  323. #define MSR_F15H_NB_PERF_CTL 0xc0010240
  324. #define MSR_F15H_NB_PERF_CTR 0xc0010241
  325. #define MSR_F15H_PTSC 0xc0010280
  326. #define MSR_F15H_IC_CFG 0xc0011021
  327. /* Fam 10h MSRs */
  328. #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
  329. #define FAM10H_MMIO_CONF_ENABLE (1<<0)
  330. #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
  331. #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
  332. #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
  333. #define FAM10H_MMIO_CONF_BASE_SHIFT 20
  334. #define MSR_FAM10H_NODE_ID 0xc001100c
  335. #define MSR_F10H_DECFG 0xc0011029
  336. #define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT 1
  337. #define MSR_F10H_DECFG_LFENCE_SERIALIZE BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT)
  338. /* K8 MSRs */
  339. #define MSR_K8_TOP_MEM1 0xc001001a
  340. #define MSR_K8_TOP_MEM2 0xc001001d
  341. #define MSR_K8_SYSCFG 0xc0010010
  342. #define MSR_K8_SYSCFG_MEM_ENCRYPT_BIT 23
  343. #define MSR_K8_SYSCFG_MEM_ENCRYPT BIT_ULL(MSR_K8_SYSCFG_MEM_ENCRYPT_BIT)
  344. #define MSR_K8_INT_PENDING_MSG 0xc0010055
  345. /* C1E active bits in int pending message */
  346. #define K8_INTP_C1E_ACTIVE_MASK 0x18000000
  347. #define MSR_K8_TSEG_ADDR 0xc0010112
  348. #define MSR_K8_TSEG_MASK 0xc0010113
  349. #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
  350. #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
  351. #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
  352. /* K7 MSRs */
  353. #define MSR_K7_EVNTSEL0 0xc0010000
  354. #define MSR_K7_PERFCTR0 0xc0010004
  355. #define MSR_K7_EVNTSEL1 0xc0010001
  356. #define MSR_K7_PERFCTR1 0xc0010005
  357. #define MSR_K7_EVNTSEL2 0xc0010002
  358. #define MSR_K7_PERFCTR2 0xc0010006
  359. #define MSR_K7_EVNTSEL3 0xc0010003
  360. #define MSR_K7_PERFCTR3 0xc0010007
  361. #define MSR_K7_CLK_CTL 0xc001001b
  362. #define MSR_K7_HWCR 0xc0010015
  363. #define MSR_K7_HWCR_SMMLOCK_BIT 0
  364. #define MSR_K7_HWCR_SMMLOCK BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT)
  365. #define MSR_K7_FID_VID_CTL 0xc0010041
  366. #define MSR_K7_FID_VID_STATUS 0xc0010042
  367. /* K6 MSRs */
  368. #define MSR_K6_WHCR 0xc0000082
  369. #define MSR_K6_UWCCR 0xc0000085
  370. #define MSR_K6_EPMR 0xc0000086
  371. #define MSR_K6_PSOR 0xc0000087
  372. #define MSR_K6_PFIR 0xc0000088
  373. /* Centaur-Hauls/IDT defined MSRs. */
  374. #define MSR_IDT_FCR1 0x00000107
  375. #define MSR_IDT_FCR2 0x00000108
  376. #define MSR_IDT_FCR3 0x00000109
  377. #define MSR_IDT_FCR4 0x0000010a
  378. #define MSR_IDT_MCR0 0x00000110
  379. #define MSR_IDT_MCR1 0x00000111
  380. #define MSR_IDT_MCR2 0x00000112
  381. #define MSR_IDT_MCR3 0x00000113
  382. #define MSR_IDT_MCR4 0x00000114
  383. #define MSR_IDT_MCR5 0x00000115
  384. #define MSR_IDT_MCR6 0x00000116
  385. #define MSR_IDT_MCR7 0x00000117
  386. #define MSR_IDT_MCR_CTRL 0x00000120
  387. /* VIA Cyrix defined MSRs*/
  388. #define MSR_VIA_FCR 0x00001107
  389. #define MSR_VIA_LONGHAUL 0x0000110a
  390. #define MSR_VIA_RNG 0x0000110b
  391. #define MSR_VIA_BCR2 0x00001147
  392. /* Transmeta defined MSRs */
  393. #define MSR_TMTA_LONGRUN_CTRL 0x80868010
  394. #define MSR_TMTA_LONGRUN_FLAGS 0x80868011
  395. #define MSR_TMTA_LRTI_READOUT 0x80868018
  396. #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
  397. /* Intel defined MSRs. */
  398. #define MSR_IA32_P5_MC_ADDR 0x00000000
  399. #define MSR_IA32_P5_MC_TYPE 0x00000001
  400. #define MSR_IA32_TSC 0x00000010
  401. #define MSR_IA32_PLATFORM_ID 0x00000017
  402. #define MSR_IA32_EBL_CR_POWERON 0x0000002a
  403. #define MSR_EBC_FREQUENCY_ID 0x0000002c
  404. #define MSR_SMI_COUNT 0x00000034
  405. #define MSR_IA32_FEATURE_CONTROL 0x0000003a
  406. #define MSR_IA32_TSC_ADJUST 0x0000003b
  407. #define MSR_IA32_BNDCFGS 0x00000d90
  408. #define MSR_IA32_BNDCFGS_RSVD 0x00000ffc
  409. #define MSR_IA32_XSS 0x00000da0
  410. #define FEATURE_CONTROL_LOCKED (1<<0)
  411. #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
  412. #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
  413. #define FEATURE_CONTROL_LMCE (1<<20)
  414. #define MSR_IA32_APICBASE 0x0000001b
  415. #define MSR_IA32_APICBASE_BSP (1<<8)
  416. #define MSR_IA32_APICBASE_ENABLE (1<<11)
  417. #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
  418. #define MSR_IA32_TSCDEADLINE 0x000006e0
  419. #define MSR_IA32_UCODE_WRITE 0x00000079
  420. #define MSR_IA32_UCODE_REV 0x0000008b
  421. #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
  422. #define MSR_IA32_SMBASE 0x0000009e
  423. #define MSR_IA32_PERF_STATUS 0x00000198
  424. #define MSR_IA32_PERF_CTL 0x00000199
  425. #define INTEL_PERF_CTL_MASK 0xffff
  426. #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
  427. #define MSR_AMD_PERF_STATUS 0xc0010063
  428. #define MSR_AMD_PERF_CTL 0xc0010062
  429. #define MSR_IA32_MPERF 0x000000e7
  430. #define MSR_IA32_APERF 0x000000e8
  431. #define MSR_IA32_THERM_CONTROL 0x0000019a
  432. #define MSR_IA32_THERM_INTERRUPT 0x0000019b
  433. #define THERM_INT_HIGH_ENABLE (1 << 0)
  434. #define THERM_INT_LOW_ENABLE (1 << 1)
  435. #define THERM_INT_PLN_ENABLE (1 << 24)
  436. #define MSR_IA32_THERM_STATUS 0x0000019c
  437. #define THERM_STATUS_PROCHOT (1 << 0)
  438. #define THERM_STATUS_POWER_LIMIT (1 << 10)
  439. #define MSR_THERM2_CTL 0x0000019d
  440. #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
  441. #define MSR_IA32_MISC_ENABLE 0x000001a0
  442. #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
  443. #define MSR_MISC_FEATURE_CONTROL 0x000001a4
  444. #define MSR_MISC_PWR_MGMT 0x000001aa
  445. #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
  446. #define ENERGY_PERF_BIAS_PERFORMANCE 0
  447. #define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4
  448. #define ENERGY_PERF_BIAS_NORMAL 6
  449. #define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8
  450. #define ENERGY_PERF_BIAS_POWERSAVE 15
  451. #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
  452. #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
  453. #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
  454. #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
  455. #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
  456. #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
  457. #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
  458. /* Thermal Thresholds Support */
  459. #define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
  460. #define THERM_SHIFT_THRESHOLD0 8
  461. #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
  462. #define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
  463. #define THERM_SHIFT_THRESHOLD1 16
  464. #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
  465. #define THERM_STATUS_THRESHOLD0 (1 << 6)
  466. #define THERM_LOG_THRESHOLD0 (1 << 7)
  467. #define THERM_STATUS_THRESHOLD1 (1 << 8)
  468. #define THERM_LOG_THRESHOLD1 (1 << 9)
  469. /* MISC_ENABLE bits: architectural */
  470. #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
  471. #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
  472. #define MSR_IA32_MISC_ENABLE_TCC_BIT 1
  473. #define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
  474. #define MSR_IA32_MISC_ENABLE_EMON_BIT 7
  475. #define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
  476. #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
  477. #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
  478. #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
  479. #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
  480. #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
  481. #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
  482. #define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
  483. #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
  484. #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
  485. #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
  486. #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
  487. #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
  488. #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
  489. #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
  490. /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
  491. #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
  492. #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
  493. #define MSR_IA32_MISC_ENABLE_TM1_BIT 3
  494. #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
  495. #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
  496. #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
  497. #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
  498. #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
  499. #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
  500. #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
  501. #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
  502. #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
  503. #define MSR_IA32_MISC_ENABLE_FERR_BIT 10
  504. #define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
  505. #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
  506. #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
  507. #define MSR_IA32_MISC_ENABLE_TM2_BIT 13
  508. #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
  509. #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
  510. #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
  511. #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
  512. #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
  513. #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
  514. #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
  515. #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
  516. #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
  517. #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
  518. #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
  519. #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
  520. #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
  521. /* MISC_FEATURES_ENABLES non-architectural features */
  522. #define MSR_MISC_FEATURES_ENABLES 0x00000140
  523. #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0
  524. #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
  525. #define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1
  526. #define MSR_IA32_TSC_DEADLINE 0x000006E0
  527. /* P4/Xeon+ specific */
  528. #define MSR_IA32_MCG_EAX 0x00000180
  529. #define MSR_IA32_MCG_EBX 0x00000181
  530. #define MSR_IA32_MCG_ECX 0x00000182
  531. #define MSR_IA32_MCG_EDX 0x00000183
  532. #define MSR_IA32_MCG_ESI 0x00000184
  533. #define MSR_IA32_MCG_EDI 0x00000185
  534. #define MSR_IA32_MCG_EBP 0x00000186
  535. #define MSR_IA32_MCG_ESP 0x00000187
  536. #define MSR_IA32_MCG_EFLAGS 0x00000188
  537. #define MSR_IA32_MCG_EIP 0x00000189
  538. #define MSR_IA32_MCG_RESERVED 0x0000018a
  539. /* Pentium IV performance counter MSRs */
  540. #define MSR_P4_BPU_PERFCTR0 0x00000300
  541. #define MSR_P4_BPU_PERFCTR1 0x00000301
  542. #define MSR_P4_BPU_PERFCTR2 0x00000302
  543. #define MSR_P4_BPU_PERFCTR3 0x00000303
  544. #define MSR_P4_MS_PERFCTR0 0x00000304
  545. #define MSR_P4_MS_PERFCTR1 0x00000305
  546. #define MSR_P4_MS_PERFCTR2 0x00000306
  547. #define MSR_P4_MS_PERFCTR3 0x00000307
  548. #define MSR_P4_FLAME_PERFCTR0 0x00000308
  549. #define MSR_P4_FLAME_PERFCTR1 0x00000309
  550. #define MSR_P4_FLAME_PERFCTR2 0x0000030a
  551. #define MSR_P4_FLAME_PERFCTR3 0x0000030b
  552. #define MSR_P4_IQ_PERFCTR0 0x0000030c
  553. #define MSR_P4_IQ_PERFCTR1 0x0000030d
  554. #define MSR_P4_IQ_PERFCTR2 0x0000030e
  555. #define MSR_P4_IQ_PERFCTR3 0x0000030f
  556. #define MSR_P4_IQ_PERFCTR4 0x00000310
  557. #define MSR_P4_IQ_PERFCTR5 0x00000311
  558. #define MSR_P4_BPU_CCCR0 0x00000360
  559. #define MSR_P4_BPU_CCCR1 0x00000361
  560. #define MSR_P4_BPU_CCCR2 0x00000362
  561. #define MSR_P4_BPU_CCCR3 0x00000363
  562. #define MSR_P4_MS_CCCR0 0x00000364
  563. #define MSR_P4_MS_CCCR1 0x00000365
  564. #define MSR_P4_MS_CCCR2 0x00000366
  565. #define MSR_P4_MS_CCCR3 0x00000367
  566. #define MSR_P4_FLAME_CCCR0 0x00000368
  567. #define MSR_P4_FLAME_CCCR1 0x00000369
  568. #define MSR_P4_FLAME_CCCR2 0x0000036a
  569. #define MSR_P4_FLAME_CCCR3 0x0000036b
  570. #define MSR_P4_IQ_CCCR0 0x0000036c
  571. #define MSR_P4_IQ_CCCR1 0x0000036d
  572. #define MSR_P4_IQ_CCCR2 0x0000036e
  573. #define MSR_P4_IQ_CCCR3 0x0000036f
  574. #define MSR_P4_IQ_CCCR4 0x00000370
  575. #define MSR_P4_IQ_CCCR5 0x00000371
  576. #define MSR_P4_ALF_ESCR0 0x000003ca
  577. #define MSR_P4_ALF_ESCR1 0x000003cb
  578. #define MSR_P4_BPU_ESCR0 0x000003b2
  579. #define MSR_P4_BPU_ESCR1 0x000003b3
  580. #define MSR_P4_BSU_ESCR0 0x000003a0
  581. #define MSR_P4_BSU_ESCR1 0x000003a1
  582. #define MSR_P4_CRU_ESCR0 0x000003b8
  583. #define MSR_P4_CRU_ESCR1 0x000003b9
  584. #define MSR_P4_CRU_ESCR2 0x000003cc
  585. #define MSR_P4_CRU_ESCR3 0x000003cd
  586. #define MSR_P4_CRU_ESCR4 0x000003e0
  587. #define MSR_P4_CRU_ESCR5 0x000003e1
  588. #define MSR_P4_DAC_ESCR0 0x000003a8
  589. #define MSR_P4_DAC_ESCR1 0x000003a9
  590. #define MSR_P4_FIRM_ESCR0 0x000003a4
  591. #define MSR_P4_FIRM_ESCR1 0x000003a5
  592. #define MSR_P4_FLAME_ESCR0 0x000003a6
  593. #define MSR_P4_FLAME_ESCR1 0x000003a7
  594. #define MSR_P4_FSB_ESCR0 0x000003a2
  595. #define MSR_P4_FSB_ESCR1 0x000003a3
  596. #define MSR_P4_IQ_ESCR0 0x000003ba
  597. #define MSR_P4_IQ_ESCR1 0x000003bb
  598. #define MSR_P4_IS_ESCR0 0x000003b4
  599. #define MSR_P4_IS_ESCR1 0x000003b5
  600. #define MSR_P4_ITLB_ESCR0 0x000003b6
  601. #define MSR_P4_ITLB_ESCR1 0x000003b7
  602. #define MSR_P4_IX_ESCR0 0x000003c8
  603. #define MSR_P4_IX_ESCR1 0x000003c9
  604. #define MSR_P4_MOB_ESCR0 0x000003aa
  605. #define MSR_P4_MOB_ESCR1 0x000003ab
  606. #define MSR_P4_MS_ESCR0 0x000003c0
  607. #define MSR_P4_MS_ESCR1 0x000003c1
  608. #define MSR_P4_PMH_ESCR0 0x000003ac
  609. #define MSR_P4_PMH_ESCR1 0x000003ad
  610. #define MSR_P4_RAT_ESCR0 0x000003bc
  611. #define MSR_P4_RAT_ESCR1 0x000003bd
  612. #define MSR_P4_SAAT_ESCR0 0x000003ae
  613. #define MSR_P4_SAAT_ESCR1 0x000003af
  614. #define MSR_P4_SSU_ESCR0 0x000003be
  615. #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
  616. #define MSR_P4_TBPU_ESCR0 0x000003c2
  617. #define MSR_P4_TBPU_ESCR1 0x000003c3
  618. #define MSR_P4_TC_ESCR0 0x000003c4
  619. #define MSR_P4_TC_ESCR1 0x000003c5
  620. #define MSR_P4_U2L_ESCR0 0x000003b0
  621. #define MSR_P4_U2L_ESCR1 0x000003b1
  622. #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
  623. /* Intel Core-based CPU performance counters */
  624. #define MSR_CORE_PERF_FIXED_CTR0 0x00000309
  625. #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
  626. #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
  627. #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
  628. #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
  629. #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
  630. #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
  631. /* Geode defined MSRs */
  632. #define MSR_GEODE_BUSCONT_CONF0 0x00001900
  633. /* Intel VT MSRs */
  634. #define MSR_IA32_VMX_BASIC 0x00000480
  635. #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
  636. #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
  637. #define MSR_IA32_VMX_EXIT_CTLS 0x00000483
  638. #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
  639. #define MSR_IA32_VMX_MISC 0x00000485
  640. #define MSR_IA32_VMX_CR0_FIXED0 0x00000486
  641. #define MSR_IA32_VMX_CR0_FIXED1 0x00000487
  642. #define MSR_IA32_VMX_CR4_FIXED0 0x00000488
  643. #define MSR_IA32_VMX_CR4_FIXED1 0x00000489
  644. #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
  645. #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
  646. #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
  647. #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
  648. #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
  649. #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
  650. #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
  651. #define MSR_IA32_VMX_VMFUNC 0x00000491
  652. /* VMX_BASIC bits and bitmasks */
  653. #define VMX_BASIC_VMCS_SIZE_SHIFT 32
  654. #define VMX_BASIC_TRUE_CTLS (1ULL << 55)
  655. #define VMX_BASIC_64 0x0001000000000000LLU
  656. #define VMX_BASIC_MEM_TYPE_SHIFT 50
  657. #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
  658. #define VMX_BASIC_MEM_TYPE_WB 6LLU
  659. #define VMX_BASIC_INOUT 0x0040000000000000LLU
  660. /* MSR_IA32_VMX_MISC bits */
  661. #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
  662. #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
  663. /* AMD-V MSRs */
  664. #define MSR_VM_CR 0xc0010114
  665. #define MSR_VM_IGNNE 0xc0010115
  666. #define MSR_VM_HSAVE_PA 0xc0010117
  667. #endif /* _ASM_X86_MSR_INDEX_H */