gpio-davinci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624
  1. /*
  2. * TI DaVinci GPIO Support
  3. *
  4. * Copyright (c) 2006-2007 David Brownell
  5. * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/gpio.h>
  13. #include <linux/errno.h>
  14. #include <linux/kernel.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqdomain.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/of_device.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/platform_data/gpio-davinci.h>
  25. #include <linux/irqchip/chained_irq.h>
  26. struct davinci_gpio_regs {
  27. u32 dir;
  28. u32 out_data;
  29. u32 set_data;
  30. u32 clr_data;
  31. u32 in_data;
  32. u32 set_rising;
  33. u32 clr_rising;
  34. u32 set_falling;
  35. u32 clr_falling;
  36. u32 intstat;
  37. };
  38. typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
  39. #define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
  40. static void __iomem *gpio_base;
  41. static struct davinci_gpio_regs __iomem *gpio2regs(unsigned gpio)
  42. {
  43. void __iomem *ptr;
  44. if (gpio < 32 * 1)
  45. ptr = gpio_base + 0x10;
  46. else if (gpio < 32 * 2)
  47. ptr = gpio_base + 0x38;
  48. else if (gpio < 32 * 3)
  49. ptr = gpio_base + 0x60;
  50. else if (gpio < 32 * 4)
  51. ptr = gpio_base + 0x88;
  52. else if (gpio < 32 * 5)
  53. ptr = gpio_base + 0xb0;
  54. else
  55. ptr = NULL;
  56. return ptr;
  57. }
  58. static inline struct davinci_gpio_regs __iomem *irq2regs(struct irq_data *d)
  59. {
  60. struct davinci_gpio_regs __iomem *g;
  61. g = (__force struct davinci_gpio_regs __iomem *)irq_data_get_irq_chip_data(d);
  62. return g;
  63. }
  64. static int davinci_gpio_irq_setup(struct platform_device *pdev);
  65. /*--------------------------------------------------------------------------*/
  66. /* board setup code *MUST* setup pinmux and enable the GPIO clock. */
  67. static inline int __davinci_direction(struct gpio_chip *chip,
  68. unsigned offset, bool out, int value)
  69. {
  70. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  71. struct davinci_gpio_regs __iomem *g = d->regs;
  72. unsigned long flags;
  73. u32 temp;
  74. u32 mask = 1 << offset;
  75. spin_lock_irqsave(&d->lock, flags);
  76. temp = readl_relaxed(&g->dir);
  77. if (out) {
  78. temp &= ~mask;
  79. writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
  80. } else {
  81. temp |= mask;
  82. }
  83. writel_relaxed(temp, &g->dir);
  84. spin_unlock_irqrestore(&d->lock, flags);
  85. return 0;
  86. }
  87. static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
  88. {
  89. return __davinci_direction(chip, offset, false, 0);
  90. }
  91. static int
  92. davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
  93. {
  94. return __davinci_direction(chip, offset, true, value);
  95. }
  96. /*
  97. * Read the pin's value (works even if it's set up as output);
  98. * returns zero/nonzero.
  99. *
  100. * Note that changes are synched to the GPIO clock, so reading values back
  101. * right after you've set them may give old values.
  102. */
  103. static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
  104. {
  105. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  106. struct davinci_gpio_regs __iomem *g = d->regs;
  107. return !!((1 << offset) & readl_relaxed(&g->in_data));
  108. }
  109. /*
  110. * Assuming the pin is muxed as a gpio output, set its output value.
  111. */
  112. static void
  113. davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  114. {
  115. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  116. struct davinci_gpio_regs __iomem *g = d->regs;
  117. writel_relaxed((1 << offset), value ? &g->set_data : &g->clr_data);
  118. }
  119. static struct davinci_gpio_platform_data *
  120. davinci_gpio_get_pdata(struct platform_device *pdev)
  121. {
  122. struct device_node *dn = pdev->dev.of_node;
  123. struct davinci_gpio_platform_data *pdata;
  124. int ret;
  125. u32 val;
  126. if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
  127. return dev_get_platdata(&pdev->dev);
  128. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  129. if (!pdata)
  130. return NULL;
  131. ret = of_property_read_u32(dn, "ti,ngpio", &val);
  132. if (ret)
  133. goto of_err;
  134. pdata->ngpio = val;
  135. ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
  136. if (ret)
  137. goto of_err;
  138. pdata->gpio_unbanked = val;
  139. return pdata;
  140. of_err:
  141. dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
  142. return NULL;
  143. }
  144. #ifdef CONFIG_OF_GPIO
  145. static int davinci_gpio_of_xlate(struct gpio_chip *gc,
  146. const struct of_phandle_args *gpiospec,
  147. u32 *flags)
  148. {
  149. struct davinci_gpio_controller *chips = dev_get_drvdata(gc->parent);
  150. struct davinci_gpio_platform_data *pdata = dev_get_platdata(gc->parent);
  151. if (gpiospec->args[0] > pdata->ngpio)
  152. return -EINVAL;
  153. if (gc != &chips[gpiospec->args[0] / 32].chip)
  154. return -EINVAL;
  155. if (flags)
  156. *flags = gpiospec->args[1];
  157. return gpiospec->args[0] % 32;
  158. }
  159. #endif
  160. static int davinci_gpio_probe(struct platform_device *pdev)
  161. {
  162. int i, base;
  163. unsigned ngpio, nbank;
  164. struct davinci_gpio_controller *chips;
  165. struct davinci_gpio_platform_data *pdata;
  166. struct davinci_gpio_regs __iomem *regs;
  167. struct device *dev = &pdev->dev;
  168. struct resource *res;
  169. pdata = davinci_gpio_get_pdata(pdev);
  170. if (!pdata) {
  171. dev_err(dev, "No platform data found\n");
  172. return -EINVAL;
  173. }
  174. dev->platform_data = pdata;
  175. /*
  176. * The gpio banks conceptually expose a segmented bitmap,
  177. * and "ngpio" is one more than the largest zero-based
  178. * bit index that's valid.
  179. */
  180. ngpio = pdata->ngpio;
  181. if (ngpio == 0) {
  182. dev_err(dev, "How many GPIOs?\n");
  183. return -EINVAL;
  184. }
  185. if (WARN_ON(ARCH_NR_GPIOS < ngpio))
  186. ngpio = ARCH_NR_GPIOS;
  187. nbank = DIV_ROUND_UP(ngpio, 32);
  188. chips = devm_kzalloc(dev,
  189. nbank * sizeof(struct davinci_gpio_controller),
  190. GFP_KERNEL);
  191. if (!chips)
  192. return -ENOMEM;
  193. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  194. gpio_base = devm_ioremap_resource(dev, res);
  195. if (IS_ERR(gpio_base))
  196. return PTR_ERR(gpio_base);
  197. for (i = 0, base = 0; base < ngpio; i++, base += 32) {
  198. chips[i].chip.label = "DaVinci";
  199. chips[i].chip.direction_input = davinci_direction_in;
  200. chips[i].chip.get = davinci_gpio_get;
  201. chips[i].chip.direction_output = davinci_direction_out;
  202. chips[i].chip.set = davinci_gpio_set;
  203. chips[i].chip.base = base;
  204. chips[i].chip.ngpio = ngpio - base;
  205. if (chips[i].chip.ngpio > 32)
  206. chips[i].chip.ngpio = 32;
  207. #ifdef CONFIG_OF_GPIO
  208. chips[i].chip.of_gpio_n_cells = 2;
  209. chips[i].chip.of_xlate = davinci_gpio_of_xlate;
  210. chips[i].chip.parent = dev;
  211. chips[i].chip.of_node = dev->of_node;
  212. #endif
  213. spin_lock_init(&chips[i].lock);
  214. regs = gpio2regs(base);
  215. chips[i].regs = regs;
  216. chips[i].set_data = &regs->set_data;
  217. chips[i].clr_data = &regs->clr_data;
  218. chips[i].in_data = &regs->in_data;
  219. gpiochip_add_data(&chips[i].chip, &chips[i]);
  220. }
  221. platform_set_drvdata(pdev, chips);
  222. davinci_gpio_irq_setup(pdev);
  223. return 0;
  224. }
  225. /*--------------------------------------------------------------------------*/
  226. /*
  227. * We expect irqs will normally be set up as input pins, but they can also be
  228. * used as output pins ... which is convenient for testing.
  229. *
  230. * NOTE: The first few GPIOs also have direct INTC hookups in addition
  231. * to their GPIOBNK0 irq, with a bit less overhead.
  232. *
  233. * All those INTC hookups (direct, plus several IRQ banks) can also
  234. * serve as EDMA event triggers.
  235. */
  236. static void gpio_irq_disable(struct irq_data *d)
  237. {
  238. struct davinci_gpio_regs __iomem *g = irq2regs(d);
  239. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  240. writel_relaxed(mask, &g->clr_falling);
  241. writel_relaxed(mask, &g->clr_rising);
  242. }
  243. static void gpio_irq_enable(struct irq_data *d)
  244. {
  245. struct davinci_gpio_regs __iomem *g = irq2regs(d);
  246. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  247. unsigned status = irqd_get_trigger_type(d);
  248. status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  249. if (!status)
  250. status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  251. if (status & IRQ_TYPE_EDGE_FALLING)
  252. writel_relaxed(mask, &g->set_falling);
  253. if (status & IRQ_TYPE_EDGE_RISING)
  254. writel_relaxed(mask, &g->set_rising);
  255. }
  256. static int gpio_irq_type(struct irq_data *d, unsigned trigger)
  257. {
  258. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  259. return -EINVAL;
  260. return 0;
  261. }
  262. static struct irq_chip gpio_irqchip = {
  263. .name = "GPIO",
  264. .irq_enable = gpio_irq_enable,
  265. .irq_disable = gpio_irq_disable,
  266. .irq_set_type = gpio_irq_type,
  267. .flags = IRQCHIP_SET_TYPE_MASKED,
  268. };
  269. static void gpio_irq_handler(struct irq_desc *desc)
  270. {
  271. unsigned int irq = irq_desc_get_irq(desc);
  272. struct davinci_gpio_regs __iomem *g;
  273. u32 mask = 0xffff;
  274. struct davinci_gpio_controller *d;
  275. d = (struct davinci_gpio_controller *)irq_desc_get_handler_data(desc);
  276. g = (struct davinci_gpio_regs __iomem *)d->regs;
  277. /* we only care about one bank */
  278. if (irq & 1)
  279. mask <<= 16;
  280. /* temporarily mask (level sensitive) parent IRQ */
  281. chained_irq_enter(irq_desc_get_chip(desc), desc);
  282. while (1) {
  283. u32 status;
  284. int bit;
  285. /* ack any irqs */
  286. status = readl_relaxed(&g->intstat) & mask;
  287. if (!status)
  288. break;
  289. writel_relaxed(status, &g->intstat);
  290. /* now demux them to the right lowlevel handler */
  291. while (status) {
  292. bit = __ffs(status);
  293. status &= ~BIT(bit);
  294. generic_handle_irq(
  295. irq_find_mapping(d->irq_domain,
  296. d->chip.base + bit));
  297. }
  298. }
  299. chained_irq_exit(irq_desc_get_chip(desc), desc);
  300. /* now it may re-trigger */
  301. }
  302. static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
  303. {
  304. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  305. if (d->irq_domain)
  306. return irq_create_mapping(d->irq_domain, d->chip.base + offset);
  307. else
  308. return -ENXIO;
  309. }
  310. static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
  311. {
  312. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  313. /*
  314. * NOTE: we assume for now that only irqs in the first gpio_chip
  315. * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
  316. */
  317. if (offset < d->gpio_unbanked)
  318. return d->gpio_irq + offset;
  319. else
  320. return -ENODEV;
  321. }
  322. static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
  323. {
  324. struct davinci_gpio_controller *d;
  325. struct davinci_gpio_regs __iomem *g;
  326. u32 mask;
  327. d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
  328. g = (struct davinci_gpio_regs __iomem *)d->regs;
  329. mask = __gpio_mask(data->irq - d->gpio_irq);
  330. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  331. return -EINVAL;
  332. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
  333. ? &g->set_falling : &g->clr_falling);
  334. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
  335. ? &g->set_rising : &g->clr_rising);
  336. return 0;
  337. }
  338. static int
  339. davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
  340. irq_hw_number_t hw)
  341. {
  342. struct davinci_gpio_regs __iomem *g = gpio2regs(hw);
  343. irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
  344. "davinci_gpio");
  345. irq_set_irq_type(irq, IRQ_TYPE_NONE);
  346. irq_set_chip_data(irq, (__force void *)g);
  347. irq_set_handler_data(irq, (void *)__gpio_mask(hw));
  348. return 0;
  349. }
  350. static const struct irq_domain_ops davinci_gpio_irq_ops = {
  351. .map = davinci_gpio_irq_map,
  352. .xlate = irq_domain_xlate_onetwocell,
  353. };
  354. static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
  355. {
  356. static struct irq_chip_type gpio_unbanked;
  357. gpio_unbanked = *container_of(irq_get_chip(irq),
  358. struct irq_chip_type, chip);
  359. return &gpio_unbanked.chip;
  360. };
  361. static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
  362. {
  363. static struct irq_chip gpio_unbanked;
  364. gpio_unbanked = *irq_get_chip(irq);
  365. return &gpio_unbanked;
  366. };
  367. static const struct of_device_id davinci_gpio_ids[];
  368. /*
  369. * NOTE: for suspend/resume, probably best to make a platform_device with
  370. * suspend_late/resume_resume calls hooking into results of the set_wake()
  371. * calls ... so if no gpios are wakeup events the clock can be disabled,
  372. * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
  373. * (dm6446) can be set appropriately for GPIOV33 pins.
  374. */
  375. static int davinci_gpio_irq_setup(struct platform_device *pdev)
  376. {
  377. unsigned gpio, bank;
  378. int irq;
  379. struct clk *clk;
  380. u32 binten = 0;
  381. unsigned ngpio, bank_irq;
  382. struct device *dev = &pdev->dev;
  383. struct resource *res;
  384. struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
  385. struct davinci_gpio_platform_data *pdata = dev->platform_data;
  386. struct davinci_gpio_regs __iomem *g;
  387. struct irq_domain *irq_domain = NULL;
  388. const struct of_device_id *match;
  389. struct irq_chip *irq_chip;
  390. gpio_get_irq_chip_cb_t gpio_get_irq_chip;
  391. /*
  392. * Use davinci_gpio_get_irq_chip by default to handle non DT cases
  393. */
  394. gpio_get_irq_chip = davinci_gpio_get_irq_chip;
  395. match = of_match_device(of_match_ptr(davinci_gpio_ids),
  396. dev);
  397. if (match)
  398. gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
  399. ngpio = pdata->ngpio;
  400. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  401. if (!res) {
  402. dev_err(dev, "Invalid IRQ resource\n");
  403. return -EBUSY;
  404. }
  405. bank_irq = res->start;
  406. if (!bank_irq) {
  407. dev_err(dev, "Invalid IRQ resource\n");
  408. return -ENODEV;
  409. }
  410. clk = devm_clk_get(dev, "gpio");
  411. if (IS_ERR(clk)) {
  412. printk(KERN_ERR "Error %ld getting gpio clock?\n",
  413. PTR_ERR(clk));
  414. return PTR_ERR(clk);
  415. }
  416. clk_prepare_enable(clk);
  417. if (!pdata->gpio_unbanked) {
  418. irq = irq_alloc_descs(-1, 0, ngpio, 0);
  419. if (irq < 0) {
  420. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  421. return irq;
  422. }
  423. irq_domain = irq_domain_add_legacy(dev->of_node, ngpio, irq, 0,
  424. &davinci_gpio_irq_ops,
  425. chips);
  426. if (!irq_domain) {
  427. dev_err(dev, "Couldn't register an IRQ domain\n");
  428. return -ENODEV;
  429. }
  430. }
  431. /*
  432. * Arrange gpio_to_irq() support, handling either direct IRQs or
  433. * banked IRQs. Having GPIOs in the first GPIO bank use direct
  434. * IRQs, while the others use banked IRQs, would need some setup
  435. * tweaks to recognize hardware which can do that.
  436. */
  437. for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 32) {
  438. chips[bank].chip.to_irq = gpio_to_irq_banked;
  439. chips[bank].irq_domain = irq_domain;
  440. }
  441. /*
  442. * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
  443. * controller only handling trigger modes. We currently assume no
  444. * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
  445. */
  446. if (pdata->gpio_unbanked) {
  447. /* pass "bank 0" GPIO IRQs to AINTC */
  448. chips[0].chip.to_irq = gpio_to_irq_unbanked;
  449. chips[0].gpio_irq = bank_irq;
  450. chips[0].gpio_unbanked = pdata->gpio_unbanked;
  451. binten = GENMASK(pdata->gpio_unbanked / 16, 0);
  452. /* AINTC handles mask/unmask; GPIO handles triggering */
  453. irq = bank_irq;
  454. irq_chip = gpio_get_irq_chip(irq);
  455. irq_chip->name = "GPIO-AINTC";
  456. irq_chip->irq_set_type = gpio_irq_type_unbanked;
  457. /* default trigger: both edges */
  458. g = gpio2regs(0);
  459. writel_relaxed(~0, &g->set_falling);
  460. writel_relaxed(~0, &g->set_rising);
  461. /* set the direct IRQs up to use that irqchip */
  462. for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++, irq++) {
  463. irq_set_chip(irq, irq_chip);
  464. irq_set_handler_data(irq, &chips[gpio / 32]);
  465. irq_set_status_flags(irq, IRQ_TYPE_EDGE_BOTH);
  466. }
  467. goto done;
  468. }
  469. /*
  470. * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
  471. * then chain through our own handler.
  472. */
  473. for (gpio = 0, bank = 0; gpio < ngpio; bank++, bank_irq++, gpio += 16) {
  474. /* disabled by default, enabled only as needed */
  475. g = gpio2regs(gpio);
  476. writel_relaxed(~0, &g->clr_falling);
  477. writel_relaxed(~0, &g->clr_rising);
  478. /*
  479. * Each chip handles 32 gpios, and each irq bank consists of 16
  480. * gpio irqs. Pass the irq bank's corresponding controller to
  481. * the chained irq handler.
  482. */
  483. irq_set_chained_handler_and_data(bank_irq, gpio_irq_handler,
  484. &chips[gpio / 32]);
  485. binten |= BIT(bank);
  486. }
  487. done:
  488. /*
  489. * BINTEN -- per-bank interrupt enable. genirq would also let these
  490. * bits be set/cleared dynamically.
  491. */
  492. writel_relaxed(binten, gpio_base + BINTEN);
  493. return 0;
  494. }
  495. #if IS_ENABLED(CONFIG_OF)
  496. static const struct of_device_id davinci_gpio_ids[] = {
  497. { .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
  498. { .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
  499. { /* sentinel */ },
  500. };
  501. MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
  502. #endif
  503. static struct platform_driver davinci_gpio_driver = {
  504. .probe = davinci_gpio_probe,
  505. .driver = {
  506. .name = "davinci_gpio",
  507. .of_match_table = of_match_ptr(davinci_gpio_ids),
  508. },
  509. };
  510. /**
  511. * GPIO driver registration needs to be done before machine_init functions
  512. * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
  513. */
  514. static int __init davinci_gpio_drv_reg(void)
  515. {
  516. return platform_driver_register(&davinci_gpio_driver);
  517. }
  518. postcore_initcall(davinci_gpio_drv_reg);