sstep.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020
  1. /*
  2. * Single-step support.
  3. *
  4. * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/kprobes.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/prefetch.h>
  15. #include <asm/sstep.h>
  16. #include <asm/processor.h>
  17. #include <asm/uaccess.h>
  18. #include <asm/cputable.h>
  19. extern char system_call_common[];
  20. #ifdef CONFIG_PPC64
  21. /* Bits in SRR1 that are copied from MSR */
  22. #define MSR_MASK 0xffffffff87c0ffffUL
  23. #else
  24. #define MSR_MASK 0x87c0ffff
  25. #endif
  26. /* Bits in XER */
  27. #define XER_SO 0x80000000U
  28. #define XER_OV 0x40000000U
  29. #define XER_CA 0x20000000U
  30. #ifdef CONFIG_PPC_FPU
  31. /*
  32. * Functions in ldstfp.S
  33. */
  34. extern int do_lfs(int rn, unsigned long ea);
  35. extern int do_lfd(int rn, unsigned long ea);
  36. extern int do_stfs(int rn, unsigned long ea);
  37. extern int do_stfd(int rn, unsigned long ea);
  38. extern int do_lvx(int rn, unsigned long ea);
  39. extern int do_stvx(int rn, unsigned long ea);
  40. extern int do_lxvd2x(int rn, unsigned long ea);
  41. extern int do_stxvd2x(int rn, unsigned long ea);
  42. #endif
  43. /*
  44. * Emulate the truncation of 64 bit values in 32-bit mode.
  45. */
  46. static unsigned long truncate_if_32bit(unsigned long msr, unsigned long val)
  47. {
  48. #ifdef __powerpc64__
  49. if ((msr & MSR_64BIT) == 0)
  50. val &= 0xffffffffUL;
  51. #endif
  52. return val;
  53. }
  54. /*
  55. * Determine whether a conditional branch instruction would branch.
  56. */
  57. static int __kprobes branch_taken(unsigned int instr, struct pt_regs *regs)
  58. {
  59. unsigned int bo = (instr >> 21) & 0x1f;
  60. unsigned int bi;
  61. if ((bo & 4) == 0) {
  62. /* decrement counter */
  63. --regs->ctr;
  64. if (((bo >> 1) & 1) ^ (regs->ctr == 0))
  65. return 0;
  66. }
  67. if ((bo & 0x10) == 0) {
  68. /* check bit from CR */
  69. bi = (instr >> 16) & 0x1f;
  70. if (((regs->ccr >> (31 - bi)) & 1) != ((bo >> 3) & 1))
  71. return 0;
  72. }
  73. return 1;
  74. }
  75. static long __kprobes address_ok(struct pt_regs *regs, unsigned long ea, int nb)
  76. {
  77. if (!user_mode(regs))
  78. return 1;
  79. return __access_ok(ea, nb, USER_DS);
  80. }
  81. /*
  82. * Calculate effective address for a D-form instruction
  83. */
  84. static unsigned long __kprobes dform_ea(unsigned int instr, struct pt_regs *regs)
  85. {
  86. int ra;
  87. unsigned long ea;
  88. ra = (instr >> 16) & 0x1f;
  89. ea = (signed short) instr; /* sign-extend */
  90. if (ra)
  91. ea += regs->gpr[ra];
  92. return truncate_if_32bit(regs->msr, ea);
  93. }
  94. #ifdef __powerpc64__
  95. /*
  96. * Calculate effective address for a DS-form instruction
  97. */
  98. static unsigned long __kprobes dsform_ea(unsigned int instr, struct pt_regs *regs)
  99. {
  100. int ra;
  101. unsigned long ea;
  102. ra = (instr >> 16) & 0x1f;
  103. ea = (signed short) (instr & ~3); /* sign-extend */
  104. if (ra)
  105. ea += regs->gpr[ra];
  106. return truncate_if_32bit(regs->msr, ea);
  107. }
  108. #endif /* __powerpc64 */
  109. /*
  110. * Calculate effective address for an X-form instruction
  111. */
  112. static unsigned long __kprobes xform_ea(unsigned int instr,
  113. struct pt_regs *regs)
  114. {
  115. int ra, rb;
  116. unsigned long ea;
  117. ra = (instr >> 16) & 0x1f;
  118. rb = (instr >> 11) & 0x1f;
  119. ea = regs->gpr[rb];
  120. if (ra)
  121. ea += regs->gpr[ra];
  122. return truncate_if_32bit(regs->msr, ea);
  123. }
  124. /*
  125. * Return the largest power of 2, not greater than sizeof(unsigned long),
  126. * such that x is a multiple of it.
  127. */
  128. static inline unsigned long max_align(unsigned long x)
  129. {
  130. x |= sizeof(unsigned long);
  131. return x & -x; /* isolates rightmost bit */
  132. }
  133. static inline unsigned long byterev_2(unsigned long x)
  134. {
  135. return ((x >> 8) & 0xff) | ((x & 0xff) << 8);
  136. }
  137. static inline unsigned long byterev_4(unsigned long x)
  138. {
  139. return ((x >> 24) & 0xff) | ((x >> 8) & 0xff00) |
  140. ((x & 0xff00) << 8) | ((x & 0xff) << 24);
  141. }
  142. #ifdef __powerpc64__
  143. static inline unsigned long byterev_8(unsigned long x)
  144. {
  145. return (byterev_4(x) << 32) | byterev_4(x >> 32);
  146. }
  147. #endif
  148. static int __kprobes read_mem_aligned(unsigned long *dest, unsigned long ea,
  149. int nb)
  150. {
  151. int err = 0;
  152. unsigned long x = 0;
  153. switch (nb) {
  154. case 1:
  155. err = __get_user(x, (unsigned char __user *) ea);
  156. break;
  157. case 2:
  158. err = __get_user(x, (unsigned short __user *) ea);
  159. break;
  160. case 4:
  161. err = __get_user(x, (unsigned int __user *) ea);
  162. break;
  163. #ifdef __powerpc64__
  164. case 8:
  165. err = __get_user(x, (unsigned long __user *) ea);
  166. break;
  167. #endif
  168. }
  169. if (!err)
  170. *dest = x;
  171. return err;
  172. }
  173. static int __kprobes read_mem_unaligned(unsigned long *dest, unsigned long ea,
  174. int nb, struct pt_regs *regs)
  175. {
  176. int err;
  177. unsigned long x, b, c;
  178. #ifdef __LITTLE_ENDIAN__
  179. int len = nb; /* save a copy of the length for byte reversal */
  180. #endif
  181. /* unaligned, do this in pieces */
  182. x = 0;
  183. for (; nb > 0; nb -= c) {
  184. #ifdef __LITTLE_ENDIAN__
  185. c = 1;
  186. #endif
  187. #ifdef __BIG_ENDIAN__
  188. c = max_align(ea);
  189. #endif
  190. if (c > nb)
  191. c = max_align(nb);
  192. err = read_mem_aligned(&b, ea, c);
  193. if (err)
  194. return err;
  195. x = (x << (8 * c)) + b;
  196. ea += c;
  197. }
  198. #ifdef __LITTLE_ENDIAN__
  199. switch (len) {
  200. case 2:
  201. *dest = byterev_2(x);
  202. break;
  203. case 4:
  204. *dest = byterev_4(x);
  205. break;
  206. #ifdef __powerpc64__
  207. case 8:
  208. *dest = byterev_8(x);
  209. break;
  210. #endif
  211. }
  212. #endif
  213. #ifdef __BIG_ENDIAN__
  214. *dest = x;
  215. #endif
  216. return 0;
  217. }
  218. /*
  219. * Read memory at address ea for nb bytes, return 0 for success
  220. * or -EFAULT if an error occurred.
  221. */
  222. static int __kprobes read_mem(unsigned long *dest, unsigned long ea, int nb,
  223. struct pt_regs *regs)
  224. {
  225. if (!address_ok(regs, ea, nb))
  226. return -EFAULT;
  227. if ((ea & (nb - 1)) == 0)
  228. return read_mem_aligned(dest, ea, nb);
  229. return read_mem_unaligned(dest, ea, nb, regs);
  230. }
  231. static int __kprobes write_mem_aligned(unsigned long val, unsigned long ea,
  232. int nb)
  233. {
  234. int err = 0;
  235. switch (nb) {
  236. case 1:
  237. err = __put_user(val, (unsigned char __user *) ea);
  238. break;
  239. case 2:
  240. err = __put_user(val, (unsigned short __user *) ea);
  241. break;
  242. case 4:
  243. err = __put_user(val, (unsigned int __user *) ea);
  244. break;
  245. #ifdef __powerpc64__
  246. case 8:
  247. err = __put_user(val, (unsigned long __user *) ea);
  248. break;
  249. #endif
  250. }
  251. return err;
  252. }
  253. static int __kprobes write_mem_unaligned(unsigned long val, unsigned long ea,
  254. int nb, struct pt_regs *regs)
  255. {
  256. int err;
  257. unsigned long c;
  258. #ifdef __LITTLE_ENDIAN__
  259. switch (nb) {
  260. case 2:
  261. val = byterev_2(val);
  262. break;
  263. case 4:
  264. val = byterev_4(val);
  265. break;
  266. #ifdef __powerpc64__
  267. case 8:
  268. val = byterev_8(val);
  269. break;
  270. #endif
  271. }
  272. #endif
  273. /* unaligned or little-endian, do this in pieces */
  274. for (; nb > 0; nb -= c) {
  275. #ifdef __LITTLE_ENDIAN__
  276. c = 1;
  277. #endif
  278. #ifdef __BIG_ENDIAN__
  279. c = max_align(ea);
  280. #endif
  281. if (c > nb)
  282. c = max_align(nb);
  283. err = write_mem_aligned(val >> (nb - c) * 8, ea, c);
  284. if (err)
  285. return err;
  286. ea += c;
  287. }
  288. return 0;
  289. }
  290. /*
  291. * Write memory at address ea for nb bytes, return 0 for success
  292. * or -EFAULT if an error occurred.
  293. */
  294. static int __kprobes write_mem(unsigned long val, unsigned long ea, int nb,
  295. struct pt_regs *regs)
  296. {
  297. if (!address_ok(regs, ea, nb))
  298. return -EFAULT;
  299. if ((ea & (nb - 1)) == 0)
  300. return write_mem_aligned(val, ea, nb);
  301. return write_mem_unaligned(val, ea, nb, regs);
  302. }
  303. #ifdef CONFIG_PPC_FPU
  304. /*
  305. * Check the address and alignment, and call func to do the actual
  306. * load or store.
  307. */
  308. static int __kprobes do_fp_load(int rn, int (*func)(int, unsigned long),
  309. unsigned long ea, int nb,
  310. struct pt_regs *regs)
  311. {
  312. int err;
  313. union {
  314. double dbl;
  315. unsigned long ul[2];
  316. struct {
  317. #ifdef __BIG_ENDIAN__
  318. unsigned _pad_;
  319. unsigned word;
  320. #endif
  321. #ifdef __LITTLE_ENDIAN__
  322. unsigned word;
  323. unsigned _pad_;
  324. #endif
  325. } single;
  326. } data;
  327. unsigned long ptr;
  328. if (!address_ok(regs, ea, nb))
  329. return -EFAULT;
  330. if ((ea & 3) == 0)
  331. return (*func)(rn, ea);
  332. ptr = (unsigned long) &data.ul;
  333. if (sizeof(unsigned long) == 8 || nb == 4) {
  334. err = read_mem_unaligned(&data.ul[0], ea, nb, regs);
  335. if (nb == 4)
  336. ptr = (unsigned long)&(data.single.word);
  337. } else {
  338. /* reading a double on 32-bit */
  339. err = read_mem_unaligned(&data.ul[0], ea, 4, regs);
  340. if (!err)
  341. err = read_mem_unaligned(&data.ul[1], ea + 4, 4, regs);
  342. }
  343. if (err)
  344. return err;
  345. return (*func)(rn, ptr);
  346. }
  347. static int __kprobes do_fp_store(int rn, int (*func)(int, unsigned long),
  348. unsigned long ea, int nb,
  349. struct pt_regs *regs)
  350. {
  351. int err;
  352. union {
  353. double dbl;
  354. unsigned long ul[2];
  355. struct {
  356. #ifdef __BIG_ENDIAN__
  357. unsigned _pad_;
  358. unsigned word;
  359. #endif
  360. #ifdef __LITTLE_ENDIAN__
  361. unsigned word;
  362. unsigned _pad_;
  363. #endif
  364. } single;
  365. } data;
  366. unsigned long ptr;
  367. if (!address_ok(regs, ea, nb))
  368. return -EFAULT;
  369. if ((ea & 3) == 0)
  370. return (*func)(rn, ea);
  371. ptr = (unsigned long) &data.ul[0];
  372. if (sizeof(unsigned long) == 8 || nb == 4) {
  373. if (nb == 4)
  374. ptr = (unsigned long)&(data.single.word);
  375. err = (*func)(rn, ptr);
  376. if (err)
  377. return err;
  378. err = write_mem_unaligned(data.ul[0], ea, nb, regs);
  379. } else {
  380. /* writing a double on 32-bit */
  381. err = (*func)(rn, ptr);
  382. if (err)
  383. return err;
  384. err = write_mem_unaligned(data.ul[0], ea, 4, regs);
  385. if (!err)
  386. err = write_mem_unaligned(data.ul[1], ea + 4, 4, regs);
  387. }
  388. return err;
  389. }
  390. #endif
  391. #ifdef CONFIG_ALTIVEC
  392. /* For Altivec/VMX, no need to worry about alignment */
  393. static int __kprobes do_vec_load(int rn, int (*func)(int, unsigned long),
  394. unsigned long ea, struct pt_regs *regs)
  395. {
  396. if (!address_ok(regs, ea & ~0xfUL, 16))
  397. return -EFAULT;
  398. return (*func)(rn, ea);
  399. }
  400. static int __kprobes do_vec_store(int rn, int (*func)(int, unsigned long),
  401. unsigned long ea, struct pt_regs *regs)
  402. {
  403. if (!address_ok(regs, ea & ~0xfUL, 16))
  404. return -EFAULT;
  405. return (*func)(rn, ea);
  406. }
  407. #endif /* CONFIG_ALTIVEC */
  408. #ifdef CONFIG_VSX
  409. static int __kprobes do_vsx_load(int rn, int (*func)(int, unsigned long),
  410. unsigned long ea, struct pt_regs *regs)
  411. {
  412. int err;
  413. unsigned long val[2];
  414. if (!address_ok(regs, ea, 16))
  415. return -EFAULT;
  416. if ((ea & 3) == 0)
  417. return (*func)(rn, ea);
  418. err = read_mem_unaligned(&val[0], ea, 8, regs);
  419. if (!err)
  420. err = read_mem_unaligned(&val[1], ea + 8, 8, regs);
  421. if (!err)
  422. err = (*func)(rn, (unsigned long) &val[0]);
  423. return err;
  424. }
  425. static int __kprobes do_vsx_store(int rn, int (*func)(int, unsigned long),
  426. unsigned long ea, struct pt_regs *regs)
  427. {
  428. int err;
  429. unsigned long val[2];
  430. if (!address_ok(regs, ea, 16))
  431. return -EFAULT;
  432. if ((ea & 3) == 0)
  433. return (*func)(rn, ea);
  434. err = (*func)(rn, (unsigned long) &val[0]);
  435. if (err)
  436. return err;
  437. err = write_mem_unaligned(val[0], ea, 8, regs);
  438. if (!err)
  439. err = write_mem_unaligned(val[1], ea + 8, 8, regs);
  440. return err;
  441. }
  442. #endif /* CONFIG_VSX */
  443. #define __put_user_asmx(x, addr, err, op, cr) \
  444. __asm__ __volatile__( \
  445. "1: " op " %2,0,%3\n" \
  446. " mfcr %1\n" \
  447. "2:\n" \
  448. ".section .fixup,\"ax\"\n" \
  449. "3: li %0,%4\n" \
  450. " b 2b\n" \
  451. ".previous\n" \
  452. ".section __ex_table,\"a\"\n" \
  453. PPC_LONG_ALIGN "\n" \
  454. PPC_LONG "1b,3b\n" \
  455. ".previous" \
  456. : "=r" (err), "=r" (cr) \
  457. : "r" (x), "r" (addr), "i" (-EFAULT), "0" (err))
  458. #define __get_user_asmx(x, addr, err, op) \
  459. __asm__ __volatile__( \
  460. "1: "op" %1,0,%2\n" \
  461. "2:\n" \
  462. ".section .fixup,\"ax\"\n" \
  463. "3: li %0,%3\n" \
  464. " b 2b\n" \
  465. ".previous\n" \
  466. ".section __ex_table,\"a\"\n" \
  467. PPC_LONG_ALIGN "\n" \
  468. PPC_LONG "1b,3b\n" \
  469. ".previous" \
  470. : "=r" (err), "=r" (x) \
  471. : "r" (addr), "i" (-EFAULT), "0" (err))
  472. #define __cacheop_user_asmx(addr, err, op) \
  473. __asm__ __volatile__( \
  474. "1: "op" 0,%1\n" \
  475. "2:\n" \
  476. ".section .fixup,\"ax\"\n" \
  477. "3: li %0,%3\n" \
  478. " b 2b\n" \
  479. ".previous\n" \
  480. ".section __ex_table,\"a\"\n" \
  481. PPC_LONG_ALIGN "\n" \
  482. PPC_LONG "1b,3b\n" \
  483. ".previous" \
  484. : "=r" (err) \
  485. : "r" (addr), "i" (-EFAULT), "0" (err))
  486. static void __kprobes set_cr0(struct pt_regs *regs, int rd)
  487. {
  488. long val = regs->gpr[rd];
  489. regs->ccr = (regs->ccr & 0x0fffffff) | ((regs->xer >> 3) & 0x10000000);
  490. #ifdef __powerpc64__
  491. if (!(regs->msr & MSR_64BIT))
  492. val = (int) val;
  493. #endif
  494. if (val < 0)
  495. regs->ccr |= 0x80000000;
  496. else if (val > 0)
  497. regs->ccr |= 0x40000000;
  498. else
  499. regs->ccr |= 0x20000000;
  500. }
  501. static void __kprobes add_with_carry(struct pt_regs *regs, int rd,
  502. unsigned long val1, unsigned long val2,
  503. unsigned long carry_in)
  504. {
  505. unsigned long val = val1 + val2;
  506. if (carry_in)
  507. ++val;
  508. regs->gpr[rd] = val;
  509. #ifdef __powerpc64__
  510. if (!(regs->msr & MSR_64BIT)) {
  511. val = (unsigned int) val;
  512. val1 = (unsigned int) val1;
  513. }
  514. #endif
  515. if (val < val1 || (carry_in && val == val1))
  516. regs->xer |= XER_CA;
  517. else
  518. regs->xer &= ~XER_CA;
  519. }
  520. static void __kprobes do_cmp_signed(struct pt_regs *regs, long v1, long v2,
  521. int crfld)
  522. {
  523. unsigned int crval, shift;
  524. crval = (regs->xer >> 31) & 1; /* get SO bit */
  525. if (v1 < v2)
  526. crval |= 8;
  527. else if (v1 > v2)
  528. crval |= 4;
  529. else
  530. crval |= 2;
  531. shift = (7 - crfld) * 4;
  532. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  533. }
  534. static void __kprobes do_cmp_unsigned(struct pt_regs *regs, unsigned long v1,
  535. unsigned long v2, int crfld)
  536. {
  537. unsigned int crval, shift;
  538. crval = (regs->xer >> 31) & 1; /* get SO bit */
  539. if (v1 < v2)
  540. crval |= 8;
  541. else if (v1 > v2)
  542. crval |= 4;
  543. else
  544. crval |= 2;
  545. shift = (7 - crfld) * 4;
  546. regs->ccr = (regs->ccr & ~(0xf << shift)) | (crval << shift);
  547. }
  548. static int __kprobes trap_compare(long v1, long v2)
  549. {
  550. int ret = 0;
  551. if (v1 < v2)
  552. ret |= 0x10;
  553. else if (v1 > v2)
  554. ret |= 0x08;
  555. else
  556. ret |= 0x04;
  557. if ((unsigned long)v1 < (unsigned long)v2)
  558. ret |= 0x02;
  559. else if ((unsigned long)v1 > (unsigned long)v2)
  560. ret |= 0x01;
  561. return ret;
  562. }
  563. /*
  564. * Elements of 32-bit rotate and mask instructions.
  565. */
  566. #define MASK32(mb, me) ((0xffffffffUL >> (mb)) + \
  567. ((signed long)-0x80000000L >> (me)) + ((me) >= (mb)))
  568. #ifdef __powerpc64__
  569. #define MASK64_L(mb) (~0UL >> (mb))
  570. #define MASK64_R(me) ((signed long)-0x8000000000000000L >> (me))
  571. #define MASK64(mb, me) (MASK64_L(mb) + MASK64_R(me) + ((me) >= (mb)))
  572. #define DATA32(x) (((x) & 0xffffffffUL) | (((x) & 0xffffffffUL) << 32))
  573. #else
  574. #define DATA32(x) (x)
  575. #endif
  576. #define ROTATE(x, n) ((n) ? (((x) << (n)) | ((x) >> (8 * sizeof(long) - (n)))) : (x))
  577. /*
  578. * Decode an instruction, and execute it if that can be done just by
  579. * modifying *regs (i.e. integer arithmetic and logical instructions,
  580. * branches, and barrier instructions).
  581. * Returns 1 if the instruction has been executed, or 0 if not.
  582. * Sets *op to indicate what the instruction does.
  583. */
  584. int __kprobes analyse_instr(struct instruction_op *op, struct pt_regs *regs,
  585. unsigned int instr)
  586. {
  587. unsigned int opcode, ra, rb, rd, spr, u;
  588. unsigned long int imm;
  589. unsigned long int val, val2;
  590. unsigned int mb, me, sh;
  591. long ival;
  592. op->type = COMPUTE;
  593. opcode = instr >> 26;
  594. switch (opcode) {
  595. case 16: /* bc */
  596. op->type = BRANCH;
  597. imm = (signed short)(instr & 0xfffc);
  598. if ((instr & 2) == 0)
  599. imm += regs->nip;
  600. regs->nip += 4;
  601. regs->nip = truncate_if_32bit(regs->msr, regs->nip);
  602. if (instr & 1)
  603. regs->link = regs->nip;
  604. if (branch_taken(instr, regs))
  605. regs->nip = truncate_if_32bit(regs->msr, imm);
  606. return 1;
  607. #ifdef CONFIG_PPC64
  608. case 17: /* sc */
  609. if ((instr & 0xfe2) == 2)
  610. op->type = SYSCALL;
  611. else
  612. op->type = UNKNOWN;
  613. return 0;
  614. #endif
  615. case 18: /* b */
  616. op->type = BRANCH;
  617. imm = instr & 0x03fffffc;
  618. if (imm & 0x02000000)
  619. imm -= 0x04000000;
  620. if ((instr & 2) == 0)
  621. imm += regs->nip;
  622. if (instr & 1)
  623. regs->link = truncate_if_32bit(regs->msr, regs->nip + 4);
  624. imm = truncate_if_32bit(regs->msr, imm);
  625. regs->nip = imm;
  626. return 1;
  627. case 19:
  628. switch ((instr >> 1) & 0x3ff) {
  629. case 0: /* mcrf */
  630. rd = (instr >> 21) & 0x1c;
  631. ra = (instr >> 16) & 0x1c;
  632. val = (regs->ccr >> ra) & 0xf;
  633. regs->ccr = (regs->ccr & ~(0xfUL << rd)) | (val << rd);
  634. goto instr_done;
  635. case 16: /* bclr */
  636. case 528: /* bcctr */
  637. op->type = BRANCH;
  638. imm = (instr & 0x400)? regs->ctr: regs->link;
  639. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  640. imm = truncate_if_32bit(regs->msr, imm);
  641. if (instr & 1)
  642. regs->link = regs->nip;
  643. if (branch_taken(instr, regs))
  644. regs->nip = imm;
  645. return 1;
  646. case 18: /* rfid, scary */
  647. if (regs->msr & MSR_PR)
  648. goto priv;
  649. op->type = RFI;
  650. return 0;
  651. case 150: /* isync */
  652. op->type = BARRIER;
  653. isync();
  654. goto instr_done;
  655. case 33: /* crnor */
  656. case 129: /* crandc */
  657. case 193: /* crxor */
  658. case 225: /* crnand */
  659. case 257: /* crand */
  660. case 289: /* creqv */
  661. case 417: /* crorc */
  662. case 449: /* cror */
  663. ra = (instr >> 16) & 0x1f;
  664. rb = (instr >> 11) & 0x1f;
  665. rd = (instr >> 21) & 0x1f;
  666. ra = (regs->ccr >> (31 - ra)) & 1;
  667. rb = (regs->ccr >> (31 - rb)) & 1;
  668. val = (instr >> (6 + ra * 2 + rb)) & 1;
  669. regs->ccr = (regs->ccr & ~(1UL << (31 - rd))) |
  670. (val << (31 - rd));
  671. goto instr_done;
  672. }
  673. break;
  674. case 31:
  675. switch ((instr >> 1) & 0x3ff) {
  676. case 598: /* sync */
  677. op->type = BARRIER;
  678. #ifdef __powerpc64__
  679. switch ((instr >> 21) & 3) {
  680. case 1: /* lwsync */
  681. asm volatile("lwsync" : : : "memory");
  682. goto instr_done;
  683. case 2: /* ptesync */
  684. asm volatile("ptesync" : : : "memory");
  685. goto instr_done;
  686. }
  687. #endif
  688. mb();
  689. goto instr_done;
  690. case 854: /* eieio */
  691. op->type = BARRIER;
  692. eieio();
  693. goto instr_done;
  694. }
  695. break;
  696. }
  697. /* Following cases refer to regs->gpr[], so we need all regs */
  698. if (!FULL_REGS(regs))
  699. return 0;
  700. rd = (instr >> 21) & 0x1f;
  701. ra = (instr >> 16) & 0x1f;
  702. rb = (instr >> 11) & 0x1f;
  703. switch (opcode) {
  704. #ifdef __powerpc64__
  705. case 2: /* tdi */
  706. if (rd & trap_compare(regs->gpr[ra], (short) instr))
  707. goto trap;
  708. goto instr_done;
  709. #endif
  710. case 3: /* twi */
  711. if (rd & trap_compare((int)regs->gpr[ra], (short) instr))
  712. goto trap;
  713. goto instr_done;
  714. case 7: /* mulli */
  715. regs->gpr[rd] = regs->gpr[ra] * (short) instr;
  716. goto instr_done;
  717. case 8: /* subfic */
  718. imm = (short) instr;
  719. add_with_carry(regs, rd, ~regs->gpr[ra], imm, 1);
  720. goto instr_done;
  721. case 10: /* cmpli */
  722. imm = (unsigned short) instr;
  723. val = regs->gpr[ra];
  724. #ifdef __powerpc64__
  725. if ((rd & 1) == 0)
  726. val = (unsigned int) val;
  727. #endif
  728. do_cmp_unsigned(regs, val, imm, rd >> 2);
  729. goto instr_done;
  730. case 11: /* cmpi */
  731. imm = (short) instr;
  732. val = regs->gpr[ra];
  733. #ifdef __powerpc64__
  734. if ((rd & 1) == 0)
  735. val = (int) val;
  736. #endif
  737. do_cmp_signed(regs, val, imm, rd >> 2);
  738. goto instr_done;
  739. case 12: /* addic */
  740. imm = (short) instr;
  741. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  742. goto instr_done;
  743. case 13: /* addic. */
  744. imm = (short) instr;
  745. add_with_carry(regs, rd, regs->gpr[ra], imm, 0);
  746. set_cr0(regs, rd);
  747. goto instr_done;
  748. case 14: /* addi */
  749. imm = (short) instr;
  750. if (ra)
  751. imm += regs->gpr[ra];
  752. regs->gpr[rd] = imm;
  753. goto instr_done;
  754. case 15: /* addis */
  755. imm = ((short) instr) << 16;
  756. if (ra)
  757. imm += regs->gpr[ra];
  758. regs->gpr[rd] = imm;
  759. goto instr_done;
  760. case 20: /* rlwimi */
  761. mb = (instr >> 6) & 0x1f;
  762. me = (instr >> 1) & 0x1f;
  763. val = DATA32(regs->gpr[rd]);
  764. imm = MASK32(mb, me);
  765. regs->gpr[ra] = (regs->gpr[ra] & ~imm) | (ROTATE(val, rb) & imm);
  766. goto logical_done;
  767. case 21: /* rlwinm */
  768. mb = (instr >> 6) & 0x1f;
  769. me = (instr >> 1) & 0x1f;
  770. val = DATA32(regs->gpr[rd]);
  771. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  772. goto logical_done;
  773. case 23: /* rlwnm */
  774. mb = (instr >> 6) & 0x1f;
  775. me = (instr >> 1) & 0x1f;
  776. rb = regs->gpr[rb] & 0x1f;
  777. val = DATA32(regs->gpr[rd]);
  778. regs->gpr[ra] = ROTATE(val, rb) & MASK32(mb, me);
  779. goto logical_done;
  780. case 24: /* ori */
  781. imm = (unsigned short) instr;
  782. regs->gpr[ra] = regs->gpr[rd] | imm;
  783. goto instr_done;
  784. case 25: /* oris */
  785. imm = (unsigned short) instr;
  786. regs->gpr[ra] = regs->gpr[rd] | (imm << 16);
  787. goto instr_done;
  788. case 26: /* xori */
  789. imm = (unsigned short) instr;
  790. regs->gpr[ra] = regs->gpr[rd] ^ imm;
  791. goto instr_done;
  792. case 27: /* xoris */
  793. imm = (unsigned short) instr;
  794. regs->gpr[ra] = regs->gpr[rd] ^ (imm << 16);
  795. goto instr_done;
  796. case 28: /* andi. */
  797. imm = (unsigned short) instr;
  798. regs->gpr[ra] = regs->gpr[rd] & imm;
  799. set_cr0(regs, ra);
  800. goto instr_done;
  801. case 29: /* andis. */
  802. imm = (unsigned short) instr;
  803. regs->gpr[ra] = regs->gpr[rd] & (imm << 16);
  804. set_cr0(regs, ra);
  805. goto instr_done;
  806. #ifdef __powerpc64__
  807. case 30: /* rld* */
  808. mb = ((instr >> 6) & 0x1f) | (instr & 0x20);
  809. val = regs->gpr[rd];
  810. if ((instr & 0x10) == 0) {
  811. sh = rb | ((instr & 2) << 4);
  812. val = ROTATE(val, sh);
  813. switch ((instr >> 2) & 3) {
  814. case 0: /* rldicl */
  815. regs->gpr[ra] = val & MASK64_L(mb);
  816. goto logical_done;
  817. case 1: /* rldicr */
  818. regs->gpr[ra] = val & MASK64_R(mb);
  819. goto logical_done;
  820. case 2: /* rldic */
  821. regs->gpr[ra] = val & MASK64(mb, 63 - sh);
  822. goto logical_done;
  823. case 3: /* rldimi */
  824. imm = MASK64(mb, 63 - sh);
  825. regs->gpr[ra] = (regs->gpr[ra] & ~imm) |
  826. (val & imm);
  827. goto logical_done;
  828. }
  829. } else {
  830. sh = regs->gpr[rb] & 0x3f;
  831. val = ROTATE(val, sh);
  832. switch ((instr >> 1) & 7) {
  833. case 0: /* rldcl */
  834. regs->gpr[ra] = val & MASK64_L(mb);
  835. goto logical_done;
  836. case 1: /* rldcr */
  837. regs->gpr[ra] = val & MASK64_R(mb);
  838. goto logical_done;
  839. }
  840. }
  841. #endif
  842. break; /* illegal instruction */
  843. case 31:
  844. switch ((instr >> 1) & 0x3ff) {
  845. case 4: /* tw */
  846. if (rd == 0x1f ||
  847. (rd & trap_compare((int)regs->gpr[ra],
  848. (int)regs->gpr[rb])))
  849. goto trap;
  850. goto instr_done;
  851. #ifdef __powerpc64__
  852. case 68: /* td */
  853. if (rd & trap_compare(regs->gpr[ra], regs->gpr[rb]))
  854. goto trap;
  855. goto instr_done;
  856. #endif
  857. case 83: /* mfmsr */
  858. if (regs->msr & MSR_PR)
  859. goto priv;
  860. op->type = MFMSR;
  861. op->reg = rd;
  862. return 0;
  863. case 146: /* mtmsr */
  864. if (regs->msr & MSR_PR)
  865. goto priv;
  866. op->type = MTMSR;
  867. op->reg = rd;
  868. op->val = 0xffffffff & ~(MSR_ME | MSR_LE);
  869. return 0;
  870. #ifdef CONFIG_PPC64
  871. case 178: /* mtmsrd */
  872. if (regs->msr & MSR_PR)
  873. goto priv;
  874. op->type = MTMSR;
  875. op->reg = rd;
  876. /* only MSR_EE and MSR_RI get changed if bit 15 set */
  877. /* mtmsrd doesn't change MSR_HV, MSR_ME or MSR_LE */
  878. imm = (instr & 0x10000)? 0x8002: 0xefffffffffffeffeUL;
  879. op->val = imm;
  880. return 0;
  881. #endif
  882. case 19: /* mfcr */
  883. regs->gpr[rd] = regs->ccr;
  884. regs->gpr[rd] &= 0xffffffffUL;
  885. goto instr_done;
  886. case 144: /* mtcrf */
  887. imm = 0xf0000000UL;
  888. val = regs->gpr[rd];
  889. for (sh = 0; sh < 8; ++sh) {
  890. if (instr & (0x80000 >> sh))
  891. regs->ccr = (regs->ccr & ~imm) |
  892. (val & imm);
  893. imm >>= 4;
  894. }
  895. goto instr_done;
  896. case 339: /* mfspr */
  897. spr = ((instr >> 16) & 0x1f) | ((instr >> 6) & 0x3e0);
  898. switch (spr) {
  899. case SPRN_XER: /* mfxer */
  900. regs->gpr[rd] = regs->xer;
  901. regs->gpr[rd] &= 0xffffffffUL;
  902. goto instr_done;
  903. case SPRN_LR: /* mflr */
  904. regs->gpr[rd] = regs->link;
  905. goto instr_done;
  906. case SPRN_CTR: /* mfctr */
  907. regs->gpr[rd] = regs->ctr;
  908. goto instr_done;
  909. default:
  910. op->type = MFSPR;
  911. op->reg = rd;
  912. op->spr = spr;
  913. return 0;
  914. }
  915. break;
  916. case 467: /* mtspr */
  917. spr = ((instr >> 16) & 0x1f) | ((instr >> 6) & 0x3e0);
  918. switch (spr) {
  919. case SPRN_XER: /* mtxer */
  920. regs->xer = (regs->gpr[rd] & 0xffffffffUL);
  921. goto instr_done;
  922. case SPRN_LR: /* mtlr */
  923. regs->link = regs->gpr[rd];
  924. goto instr_done;
  925. case SPRN_CTR: /* mtctr */
  926. regs->ctr = regs->gpr[rd];
  927. goto instr_done;
  928. default:
  929. op->type = MTSPR;
  930. op->val = regs->gpr[rd];
  931. op->spr = spr;
  932. return 0;
  933. }
  934. break;
  935. /*
  936. * Compare instructions
  937. */
  938. case 0: /* cmp */
  939. val = regs->gpr[ra];
  940. val2 = regs->gpr[rb];
  941. #ifdef __powerpc64__
  942. if ((rd & 1) == 0) {
  943. /* word (32-bit) compare */
  944. val = (int) val;
  945. val2 = (int) val2;
  946. }
  947. #endif
  948. do_cmp_signed(regs, val, val2, rd >> 2);
  949. goto instr_done;
  950. case 32: /* cmpl */
  951. val = regs->gpr[ra];
  952. val2 = regs->gpr[rb];
  953. #ifdef __powerpc64__
  954. if ((rd & 1) == 0) {
  955. /* word (32-bit) compare */
  956. val = (unsigned int) val;
  957. val2 = (unsigned int) val2;
  958. }
  959. #endif
  960. do_cmp_unsigned(regs, val, val2, rd >> 2);
  961. goto instr_done;
  962. /*
  963. * Arithmetic instructions
  964. */
  965. case 8: /* subfc */
  966. add_with_carry(regs, rd, ~regs->gpr[ra],
  967. regs->gpr[rb], 1);
  968. goto arith_done;
  969. #ifdef __powerpc64__
  970. case 9: /* mulhdu */
  971. asm("mulhdu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  972. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  973. goto arith_done;
  974. #endif
  975. case 10: /* addc */
  976. add_with_carry(regs, rd, regs->gpr[ra],
  977. regs->gpr[rb], 0);
  978. goto arith_done;
  979. case 11: /* mulhwu */
  980. asm("mulhwu %0,%1,%2" : "=r" (regs->gpr[rd]) :
  981. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  982. goto arith_done;
  983. case 40: /* subf */
  984. regs->gpr[rd] = regs->gpr[rb] - regs->gpr[ra];
  985. goto arith_done;
  986. #ifdef __powerpc64__
  987. case 73: /* mulhd */
  988. asm("mulhd %0,%1,%2" : "=r" (regs->gpr[rd]) :
  989. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  990. goto arith_done;
  991. #endif
  992. case 75: /* mulhw */
  993. asm("mulhw %0,%1,%2" : "=r" (regs->gpr[rd]) :
  994. "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
  995. goto arith_done;
  996. case 104: /* neg */
  997. regs->gpr[rd] = -regs->gpr[ra];
  998. goto arith_done;
  999. case 136: /* subfe */
  1000. add_with_carry(regs, rd, ~regs->gpr[ra], regs->gpr[rb],
  1001. regs->xer & XER_CA);
  1002. goto arith_done;
  1003. case 138: /* adde */
  1004. add_with_carry(regs, rd, regs->gpr[ra], regs->gpr[rb],
  1005. regs->xer & XER_CA);
  1006. goto arith_done;
  1007. case 200: /* subfze */
  1008. add_with_carry(regs, rd, ~regs->gpr[ra], 0L,
  1009. regs->xer & XER_CA);
  1010. goto arith_done;
  1011. case 202: /* addze */
  1012. add_with_carry(regs, rd, regs->gpr[ra], 0L,
  1013. regs->xer & XER_CA);
  1014. goto arith_done;
  1015. case 232: /* subfme */
  1016. add_with_carry(regs, rd, ~regs->gpr[ra], -1L,
  1017. regs->xer & XER_CA);
  1018. goto arith_done;
  1019. #ifdef __powerpc64__
  1020. case 233: /* mulld */
  1021. regs->gpr[rd] = regs->gpr[ra] * regs->gpr[rb];
  1022. goto arith_done;
  1023. #endif
  1024. case 234: /* addme */
  1025. add_with_carry(regs, rd, regs->gpr[ra], -1L,
  1026. regs->xer & XER_CA);
  1027. goto arith_done;
  1028. case 235: /* mullw */
  1029. regs->gpr[rd] = (unsigned int) regs->gpr[ra] *
  1030. (unsigned int) regs->gpr[rb];
  1031. goto arith_done;
  1032. case 266: /* add */
  1033. regs->gpr[rd] = regs->gpr[ra] + regs->gpr[rb];
  1034. goto arith_done;
  1035. #ifdef __powerpc64__
  1036. case 457: /* divdu */
  1037. regs->gpr[rd] = regs->gpr[ra] / regs->gpr[rb];
  1038. goto arith_done;
  1039. #endif
  1040. case 459: /* divwu */
  1041. regs->gpr[rd] = (unsigned int) regs->gpr[ra] /
  1042. (unsigned int) regs->gpr[rb];
  1043. goto arith_done;
  1044. #ifdef __powerpc64__
  1045. case 489: /* divd */
  1046. regs->gpr[rd] = (long int) regs->gpr[ra] /
  1047. (long int) regs->gpr[rb];
  1048. goto arith_done;
  1049. #endif
  1050. case 491: /* divw */
  1051. regs->gpr[rd] = (int) regs->gpr[ra] /
  1052. (int) regs->gpr[rb];
  1053. goto arith_done;
  1054. /*
  1055. * Logical instructions
  1056. */
  1057. case 26: /* cntlzw */
  1058. asm("cntlzw %0,%1" : "=r" (regs->gpr[ra]) :
  1059. "r" (regs->gpr[rd]));
  1060. goto logical_done;
  1061. #ifdef __powerpc64__
  1062. case 58: /* cntlzd */
  1063. asm("cntlzd %0,%1" : "=r" (regs->gpr[ra]) :
  1064. "r" (regs->gpr[rd]));
  1065. goto logical_done;
  1066. #endif
  1067. case 28: /* and */
  1068. regs->gpr[ra] = regs->gpr[rd] & regs->gpr[rb];
  1069. goto logical_done;
  1070. case 60: /* andc */
  1071. regs->gpr[ra] = regs->gpr[rd] & ~regs->gpr[rb];
  1072. goto logical_done;
  1073. case 124: /* nor */
  1074. regs->gpr[ra] = ~(regs->gpr[rd] | regs->gpr[rb]);
  1075. goto logical_done;
  1076. case 284: /* xor */
  1077. regs->gpr[ra] = ~(regs->gpr[rd] ^ regs->gpr[rb]);
  1078. goto logical_done;
  1079. case 316: /* xor */
  1080. regs->gpr[ra] = regs->gpr[rd] ^ regs->gpr[rb];
  1081. goto logical_done;
  1082. case 412: /* orc */
  1083. regs->gpr[ra] = regs->gpr[rd] | ~regs->gpr[rb];
  1084. goto logical_done;
  1085. case 444: /* or */
  1086. regs->gpr[ra] = regs->gpr[rd] | regs->gpr[rb];
  1087. goto logical_done;
  1088. case 476: /* nand */
  1089. regs->gpr[ra] = ~(regs->gpr[rd] & regs->gpr[rb]);
  1090. goto logical_done;
  1091. case 922: /* extsh */
  1092. regs->gpr[ra] = (signed short) regs->gpr[rd];
  1093. goto logical_done;
  1094. case 954: /* extsb */
  1095. regs->gpr[ra] = (signed char) regs->gpr[rd];
  1096. goto logical_done;
  1097. #ifdef __powerpc64__
  1098. case 986: /* extsw */
  1099. regs->gpr[ra] = (signed int) regs->gpr[rd];
  1100. goto logical_done;
  1101. #endif
  1102. /*
  1103. * Shift instructions
  1104. */
  1105. case 24: /* slw */
  1106. sh = regs->gpr[rb] & 0x3f;
  1107. if (sh < 32)
  1108. regs->gpr[ra] = (regs->gpr[rd] << sh) & 0xffffffffUL;
  1109. else
  1110. regs->gpr[ra] = 0;
  1111. goto logical_done;
  1112. case 536: /* srw */
  1113. sh = regs->gpr[rb] & 0x3f;
  1114. if (sh < 32)
  1115. regs->gpr[ra] = (regs->gpr[rd] & 0xffffffffUL) >> sh;
  1116. else
  1117. regs->gpr[ra] = 0;
  1118. goto logical_done;
  1119. case 792: /* sraw */
  1120. sh = regs->gpr[rb] & 0x3f;
  1121. ival = (signed int) regs->gpr[rd];
  1122. regs->gpr[ra] = ival >> (sh < 32 ? sh : 31);
  1123. if (ival < 0 && (sh >= 32 || (ival & ((1ul << sh) - 1)) != 0))
  1124. regs->xer |= XER_CA;
  1125. else
  1126. regs->xer &= ~XER_CA;
  1127. goto logical_done;
  1128. case 824: /* srawi */
  1129. sh = rb;
  1130. ival = (signed int) regs->gpr[rd];
  1131. regs->gpr[ra] = ival >> sh;
  1132. if (ival < 0 && (ival & ((1ul << sh) - 1)) != 0)
  1133. regs->xer |= XER_CA;
  1134. else
  1135. regs->xer &= ~XER_CA;
  1136. goto logical_done;
  1137. #ifdef __powerpc64__
  1138. case 27: /* sld */
  1139. sh = regs->gpr[rb] & 0x7f;
  1140. if (sh < 64)
  1141. regs->gpr[ra] = regs->gpr[rd] << sh;
  1142. else
  1143. regs->gpr[ra] = 0;
  1144. goto logical_done;
  1145. case 539: /* srd */
  1146. sh = regs->gpr[rb] & 0x7f;
  1147. if (sh < 64)
  1148. regs->gpr[ra] = regs->gpr[rd] >> sh;
  1149. else
  1150. regs->gpr[ra] = 0;
  1151. goto logical_done;
  1152. case 794: /* srad */
  1153. sh = regs->gpr[rb] & 0x7f;
  1154. ival = (signed long int) regs->gpr[rd];
  1155. regs->gpr[ra] = ival >> (sh < 64 ? sh : 63);
  1156. if (ival < 0 && (sh >= 64 || (ival & ((1ul << sh) - 1)) != 0))
  1157. regs->xer |= XER_CA;
  1158. else
  1159. regs->xer &= ~XER_CA;
  1160. goto logical_done;
  1161. case 826: /* sradi with sh_5 = 0 */
  1162. case 827: /* sradi with sh_5 = 1 */
  1163. sh = rb | ((instr & 2) << 4);
  1164. ival = (signed long int) regs->gpr[rd];
  1165. regs->gpr[ra] = ival >> sh;
  1166. if (ival < 0 && (ival & ((1ul << sh) - 1)) != 0)
  1167. regs->xer |= XER_CA;
  1168. else
  1169. regs->xer &= ~XER_CA;
  1170. goto logical_done;
  1171. #endif /* __powerpc64__ */
  1172. /*
  1173. * Cache instructions
  1174. */
  1175. case 54: /* dcbst */
  1176. op->type = MKOP(CACHEOP, DCBST, 0);
  1177. op->ea = xform_ea(instr, regs);
  1178. return 0;
  1179. case 86: /* dcbf */
  1180. op->type = MKOP(CACHEOP, DCBF, 0);
  1181. op->ea = xform_ea(instr, regs);
  1182. return 0;
  1183. case 246: /* dcbtst */
  1184. op->type = MKOP(CACHEOP, DCBTST, 0);
  1185. op->ea = xform_ea(instr, regs);
  1186. op->reg = rd;
  1187. return 0;
  1188. case 278: /* dcbt */
  1189. op->type = MKOP(CACHEOP, DCBTST, 0);
  1190. op->ea = xform_ea(instr, regs);
  1191. op->reg = rd;
  1192. return 0;
  1193. case 982: /* icbi */
  1194. op->type = MKOP(CACHEOP, ICBI, 0);
  1195. op->ea = xform_ea(instr, regs);
  1196. return 0;
  1197. }
  1198. break;
  1199. }
  1200. /*
  1201. * Loads and stores.
  1202. */
  1203. op->type = UNKNOWN;
  1204. op->update_reg = ra;
  1205. op->reg = rd;
  1206. op->val = regs->gpr[rd];
  1207. u = (instr >> 20) & UPDATE;
  1208. switch (opcode) {
  1209. case 31:
  1210. u = instr & UPDATE;
  1211. op->ea = xform_ea(instr, regs);
  1212. switch ((instr >> 1) & 0x3ff) {
  1213. case 20: /* lwarx */
  1214. op->type = MKOP(LARX, 0, 4);
  1215. break;
  1216. case 150: /* stwcx. */
  1217. op->type = MKOP(STCX, 0, 4);
  1218. break;
  1219. #ifdef __powerpc64__
  1220. case 84: /* ldarx */
  1221. op->type = MKOP(LARX, 0, 8);
  1222. break;
  1223. case 214: /* stdcx. */
  1224. op->type = MKOP(STCX, 0, 8);
  1225. break;
  1226. case 21: /* ldx */
  1227. case 53: /* ldux */
  1228. op->type = MKOP(LOAD, u, 8);
  1229. break;
  1230. #endif
  1231. case 23: /* lwzx */
  1232. case 55: /* lwzux */
  1233. op->type = MKOP(LOAD, u, 4);
  1234. break;
  1235. case 87: /* lbzx */
  1236. case 119: /* lbzux */
  1237. op->type = MKOP(LOAD, u, 1);
  1238. break;
  1239. #ifdef CONFIG_ALTIVEC
  1240. case 103: /* lvx */
  1241. case 359: /* lvxl */
  1242. if (!(regs->msr & MSR_VEC))
  1243. goto vecunavail;
  1244. op->type = MKOP(LOAD_VMX, 0, 16);
  1245. break;
  1246. case 231: /* stvx */
  1247. case 487: /* stvxl */
  1248. if (!(regs->msr & MSR_VEC))
  1249. goto vecunavail;
  1250. op->type = MKOP(STORE_VMX, 0, 16);
  1251. break;
  1252. #endif /* CONFIG_ALTIVEC */
  1253. #ifdef __powerpc64__
  1254. case 149: /* stdx */
  1255. case 181: /* stdux */
  1256. op->type = MKOP(STORE, u, 8);
  1257. break;
  1258. #endif
  1259. case 151: /* stwx */
  1260. case 183: /* stwux */
  1261. op->type = MKOP(STORE, u, 4);
  1262. break;
  1263. case 215: /* stbx */
  1264. case 247: /* stbux */
  1265. op->type = MKOP(STORE, u, 1);
  1266. break;
  1267. case 279: /* lhzx */
  1268. case 311: /* lhzux */
  1269. op->type = MKOP(LOAD, u, 2);
  1270. break;
  1271. #ifdef __powerpc64__
  1272. case 341: /* lwax */
  1273. case 373: /* lwaux */
  1274. op->type = MKOP(LOAD, SIGNEXT | u, 4);
  1275. break;
  1276. #endif
  1277. case 343: /* lhax */
  1278. case 375: /* lhaux */
  1279. op->type = MKOP(LOAD, SIGNEXT | u, 2);
  1280. break;
  1281. case 407: /* sthx */
  1282. case 439: /* sthux */
  1283. op->type = MKOP(STORE, u, 2);
  1284. break;
  1285. #ifdef __powerpc64__
  1286. case 532: /* ldbrx */
  1287. op->type = MKOP(LOAD, BYTEREV, 8);
  1288. break;
  1289. #endif
  1290. case 533: /* lswx */
  1291. op->type = MKOP(LOAD_MULTI, 0, regs->xer & 0x7f);
  1292. break;
  1293. case 534: /* lwbrx */
  1294. op->type = MKOP(LOAD, BYTEREV, 4);
  1295. break;
  1296. case 597: /* lswi */
  1297. if (rb == 0)
  1298. rb = 32; /* # bytes to load */
  1299. op->type = MKOP(LOAD_MULTI, 0, rb);
  1300. op->ea = 0;
  1301. if (ra)
  1302. op->ea = truncate_if_32bit(regs->msr,
  1303. regs->gpr[ra]);
  1304. break;
  1305. #ifdef CONFIG_PPC_FPU
  1306. case 535: /* lfsx */
  1307. case 567: /* lfsux */
  1308. if (!(regs->msr & MSR_FP))
  1309. goto fpunavail;
  1310. op->type = MKOP(LOAD_FP, u, 4);
  1311. break;
  1312. case 599: /* lfdx */
  1313. case 631: /* lfdux */
  1314. if (!(regs->msr & MSR_FP))
  1315. goto fpunavail;
  1316. op->type = MKOP(LOAD_FP, u, 8);
  1317. break;
  1318. case 663: /* stfsx */
  1319. case 695: /* stfsux */
  1320. if (!(regs->msr & MSR_FP))
  1321. goto fpunavail;
  1322. op->type = MKOP(STORE_FP, u, 4);
  1323. break;
  1324. case 727: /* stfdx */
  1325. case 759: /* stfdux */
  1326. if (!(regs->msr & MSR_FP))
  1327. goto fpunavail;
  1328. op->type = MKOP(STORE_FP, u, 8);
  1329. break;
  1330. #endif
  1331. #ifdef __powerpc64__
  1332. case 660: /* stdbrx */
  1333. op->type = MKOP(STORE, BYTEREV, 8);
  1334. op->val = byterev_8(regs->gpr[rd]);
  1335. break;
  1336. #endif
  1337. case 661: /* stswx */
  1338. op->type = MKOP(STORE_MULTI, 0, regs->xer & 0x7f);
  1339. break;
  1340. case 662: /* stwbrx */
  1341. op->type = MKOP(STORE, BYTEREV, 4);
  1342. op->val = byterev_4(regs->gpr[rd]);
  1343. break;
  1344. case 725:
  1345. if (rb == 0)
  1346. rb = 32; /* # bytes to store */
  1347. op->type = MKOP(STORE_MULTI, 0, rb);
  1348. op->ea = 0;
  1349. if (ra)
  1350. op->ea = truncate_if_32bit(regs->msr,
  1351. regs->gpr[ra]);
  1352. break;
  1353. case 790: /* lhbrx */
  1354. op->type = MKOP(LOAD, BYTEREV, 2);
  1355. break;
  1356. case 918: /* sthbrx */
  1357. op->type = MKOP(STORE, BYTEREV, 2);
  1358. op->val = byterev_2(regs->gpr[rd]);
  1359. break;
  1360. #ifdef CONFIG_VSX
  1361. case 844: /* lxvd2x */
  1362. case 876: /* lxvd2ux */
  1363. if (!(regs->msr & MSR_VSX))
  1364. goto vsxunavail;
  1365. op->reg = rd | ((instr & 1) << 5);
  1366. op->type = MKOP(LOAD_VSX, u, 16);
  1367. break;
  1368. case 972: /* stxvd2x */
  1369. case 1004: /* stxvd2ux */
  1370. if (!(regs->msr & MSR_VSX))
  1371. goto vsxunavail;
  1372. op->reg = rd | ((instr & 1) << 5);
  1373. op->type = MKOP(STORE_VSX, u, 16);
  1374. break;
  1375. #endif /* CONFIG_VSX */
  1376. }
  1377. break;
  1378. case 32: /* lwz */
  1379. case 33: /* lwzu */
  1380. op->type = MKOP(LOAD, u, 4);
  1381. op->ea = dform_ea(instr, regs);
  1382. break;
  1383. case 34: /* lbz */
  1384. case 35: /* lbzu */
  1385. op->type = MKOP(LOAD, u, 1);
  1386. op->ea = dform_ea(instr, regs);
  1387. break;
  1388. case 36: /* stw */
  1389. case 37: /* stwu */
  1390. op->type = MKOP(STORE, u, 4);
  1391. op->ea = dform_ea(instr, regs);
  1392. break;
  1393. case 38: /* stb */
  1394. case 39: /* stbu */
  1395. op->type = MKOP(STORE, u, 1);
  1396. op->ea = dform_ea(instr, regs);
  1397. break;
  1398. case 40: /* lhz */
  1399. case 41: /* lhzu */
  1400. op->type = MKOP(LOAD, u, 2);
  1401. op->ea = dform_ea(instr, regs);
  1402. break;
  1403. case 42: /* lha */
  1404. case 43: /* lhau */
  1405. op->type = MKOP(LOAD, SIGNEXT | u, 2);
  1406. op->ea = dform_ea(instr, regs);
  1407. break;
  1408. case 44: /* sth */
  1409. case 45: /* sthu */
  1410. op->type = MKOP(STORE, u, 2);
  1411. op->ea = dform_ea(instr, regs);
  1412. break;
  1413. case 46: /* lmw */
  1414. if (ra >= rd)
  1415. break; /* invalid form, ra in range to load */
  1416. op->type = MKOP(LOAD_MULTI, 0, 4 * (32 - rd));
  1417. op->ea = dform_ea(instr, regs);
  1418. break;
  1419. case 47: /* stmw */
  1420. op->type = MKOP(STORE_MULTI, 0, 4 * (32 - rd));
  1421. op->ea = dform_ea(instr, regs);
  1422. break;
  1423. #ifdef CONFIG_PPC_FPU
  1424. case 48: /* lfs */
  1425. case 49: /* lfsu */
  1426. if (!(regs->msr & MSR_FP))
  1427. goto fpunavail;
  1428. op->type = MKOP(LOAD_FP, u, 4);
  1429. op->ea = dform_ea(instr, regs);
  1430. break;
  1431. case 50: /* lfd */
  1432. case 51: /* lfdu */
  1433. if (!(regs->msr & MSR_FP))
  1434. goto fpunavail;
  1435. op->type = MKOP(LOAD_FP, u, 8);
  1436. op->ea = dform_ea(instr, regs);
  1437. break;
  1438. case 52: /* stfs */
  1439. case 53: /* stfsu */
  1440. if (!(regs->msr & MSR_FP))
  1441. goto fpunavail;
  1442. op->type = MKOP(STORE_FP, u, 4);
  1443. op->ea = dform_ea(instr, regs);
  1444. break;
  1445. case 54: /* stfd */
  1446. case 55: /* stfdu */
  1447. if (!(regs->msr & MSR_FP))
  1448. goto fpunavail;
  1449. op->type = MKOP(STORE_FP, u, 8);
  1450. op->ea = dform_ea(instr, regs);
  1451. break;
  1452. #endif
  1453. #ifdef __powerpc64__
  1454. case 58: /* ld[u], lwa */
  1455. op->ea = dsform_ea(instr, regs);
  1456. switch (instr & 3) {
  1457. case 0: /* ld */
  1458. op->type = MKOP(LOAD, 0, 8);
  1459. break;
  1460. case 1: /* ldu */
  1461. op->type = MKOP(LOAD, UPDATE, 8);
  1462. break;
  1463. case 2: /* lwa */
  1464. op->type = MKOP(LOAD, SIGNEXT, 4);
  1465. break;
  1466. }
  1467. break;
  1468. case 62: /* std[u] */
  1469. op->ea = dsform_ea(instr, regs);
  1470. switch (instr & 3) {
  1471. case 0: /* std */
  1472. op->type = MKOP(STORE, 0, 8);
  1473. break;
  1474. case 1: /* stdu */
  1475. op->type = MKOP(STORE, UPDATE, 8);
  1476. break;
  1477. }
  1478. break;
  1479. #endif /* __powerpc64__ */
  1480. }
  1481. return 0;
  1482. logical_done:
  1483. if (instr & 1)
  1484. set_cr0(regs, ra);
  1485. goto instr_done;
  1486. arith_done:
  1487. if (instr & 1)
  1488. set_cr0(regs, rd);
  1489. instr_done:
  1490. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  1491. return 1;
  1492. priv:
  1493. op->type = INTERRUPT | 0x700;
  1494. op->val = SRR1_PROGPRIV;
  1495. return 0;
  1496. trap:
  1497. op->type = INTERRUPT | 0x700;
  1498. op->val = SRR1_PROGTRAP;
  1499. return 0;
  1500. #ifdef CONFIG_PPC_FPU
  1501. fpunavail:
  1502. op->type = INTERRUPT | 0x800;
  1503. return 0;
  1504. #endif
  1505. #ifdef CONFIG_ALTIVEC
  1506. vecunavail:
  1507. op->type = INTERRUPT | 0xf20;
  1508. return 0;
  1509. #endif
  1510. #ifdef CONFIG_VSX
  1511. vsxunavail:
  1512. op->type = INTERRUPT | 0xf40;
  1513. return 0;
  1514. #endif
  1515. }
  1516. EXPORT_SYMBOL_GPL(analyse_instr);
  1517. /*
  1518. * For PPC32 we always use stwu with r1 to change the stack pointer.
  1519. * So this emulated store may corrupt the exception frame, now we
  1520. * have to provide the exception frame trampoline, which is pushed
  1521. * below the kprobed function stack. So we only update gpr[1] but
  1522. * don't emulate the real store operation. We will do real store
  1523. * operation safely in exception return code by checking this flag.
  1524. */
  1525. static __kprobes int handle_stack_update(unsigned long ea, struct pt_regs *regs)
  1526. {
  1527. #ifdef CONFIG_PPC32
  1528. /*
  1529. * Check if we will touch kernel stack overflow
  1530. */
  1531. if (ea - STACK_INT_FRAME_SIZE <= current->thread.ksp_limit) {
  1532. printk(KERN_CRIT "Can't kprobe this since kernel stack would overflow.\n");
  1533. return -EINVAL;
  1534. }
  1535. #endif /* CONFIG_PPC32 */
  1536. /*
  1537. * Check if we already set since that means we'll
  1538. * lose the previous value.
  1539. */
  1540. WARN_ON(test_thread_flag(TIF_EMULATE_STACK_STORE));
  1541. set_thread_flag(TIF_EMULATE_STACK_STORE);
  1542. return 0;
  1543. }
  1544. static __kprobes void do_signext(unsigned long *valp, int size)
  1545. {
  1546. switch (size) {
  1547. case 2:
  1548. *valp = (signed short) *valp;
  1549. break;
  1550. case 4:
  1551. *valp = (signed int) *valp;
  1552. break;
  1553. }
  1554. }
  1555. static __kprobes void do_byterev(unsigned long *valp, int size)
  1556. {
  1557. switch (size) {
  1558. case 2:
  1559. *valp = byterev_2(*valp);
  1560. break;
  1561. case 4:
  1562. *valp = byterev_4(*valp);
  1563. break;
  1564. #ifdef __powerpc64__
  1565. case 8:
  1566. *valp = byterev_8(*valp);
  1567. break;
  1568. #endif
  1569. }
  1570. }
  1571. /*
  1572. * Emulate instructions that cause a transfer of control,
  1573. * loads and stores, and a few other instructions.
  1574. * Returns 1 if the step was emulated, 0 if not,
  1575. * or -1 if the instruction is one that should not be stepped,
  1576. * such as an rfid, or a mtmsrd that would clear MSR_RI.
  1577. */
  1578. int __kprobes emulate_step(struct pt_regs *regs, unsigned int instr)
  1579. {
  1580. struct instruction_op op;
  1581. int r, err, size;
  1582. unsigned long val;
  1583. unsigned int cr;
  1584. int i, rd, nb;
  1585. r = analyse_instr(&op, regs, instr);
  1586. if (r != 0)
  1587. return r;
  1588. err = 0;
  1589. size = GETSIZE(op.type);
  1590. switch (op.type & INSTR_TYPE_MASK) {
  1591. case CACHEOP:
  1592. if (!address_ok(regs, op.ea, 8))
  1593. return 0;
  1594. switch (op.type & CACHEOP_MASK) {
  1595. case DCBST:
  1596. __cacheop_user_asmx(op.ea, err, "dcbst");
  1597. break;
  1598. case DCBF:
  1599. __cacheop_user_asmx(op.ea, err, "dcbf");
  1600. break;
  1601. case DCBTST:
  1602. if (op.reg == 0)
  1603. prefetchw((void *) op.ea);
  1604. break;
  1605. case DCBT:
  1606. if (op.reg == 0)
  1607. prefetch((void *) op.ea);
  1608. break;
  1609. case ICBI:
  1610. __cacheop_user_asmx(op.ea, err, "icbi");
  1611. break;
  1612. }
  1613. if (err)
  1614. return 0;
  1615. goto instr_done;
  1616. case LARX:
  1617. if (regs->msr & MSR_LE)
  1618. return 0;
  1619. if (op.ea & (size - 1))
  1620. break; /* can't handle misaligned */
  1621. err = -EFAULT;
  1622. if (!address_ok(regs, op.ea, size))
  1623. goto ldst_done;
  1624. err = 0;
  1625. switch (size) {
  1626. case 4:
  1627. __get_user_asmx(val, op.ea, err, "lwarx");
  1628. break;
  1629. #ifdef __powerpc64__
  1630. case 8:
  1631. __get_user_asmx(val, op.ea, err, "ldarx");
  1632. break;
  1633. #endif
  1634. default:
  1635. return 0;
  1636. }
  1637. if (!err)
  1638. regs->gpr[op.reg] = val;
  1639. goto ldst_done;
  1640. case STCX:
  1641. if (regs->msr & MSR_LE)
  1642. return 0;
  1643. if (op.ea & (size - 1))
  1644. break; /* can't handle misaligned */
  1645. err = -EFAULT;
  1646. if (!address_ok(regs, op.ea, size))
  1647. goto ldst_done;
  1648. err = 0;
  1649. switch (size) {
  1650. case 4:
  1651. __put_user_asmx(op.val, op.ea, err, "stwcx.", cr);
  1652. break;
  1653. #ifdef __powerpc64__
  1654. case 8:
  1655. __put_user_asmx(op.val, op.ea, err, "stdcx.", cr);
  1656. break;
  1657. #endif
  1658. default:
  1659. return 0;
  1660. }
  1661. if (!err)
  1662. regs->ccr = (regs->ccr & 0x0fffffff) |
  1663. (cr & 0xe0000000) |
  1664. ((regs->xer >> 3) & 0x10000000);
  1665. goto ldst_done;
  1666. case LOAD:
  1667. if (regs->msr & MSR_LE)
  1668. return 0;
  1669. err = read_mem(&regs->gpr[op.reg], op.ea, size, regs);
  1670. if (!err) {
  1671. if (op.type & SIGNEXT)
  1672. do_signext(&regs->gpr[op.reg], size);
  1673. if (op.type & BYTEREV)
  1674. do_byterev(&regs->gpr[op.reg], size);
  1675. }
  1676. goto ldst_done;
  1677. #ifdef CONFIG_PPC_FPU
  1678. case LOAD_FP:
  1679. if (regs->msr & MSR_LE)
  1680. return 0;
  1681. if (size == 4)
  1682. err = do_fp_load(op.reg, do_lfs, op.ea, size, regs);
  1683. else
  1684. err = do_fp_load(op.reg, do_lfd, op.ea, size, regs);
  1685. goto ldst_done;
  1686. #endif
  1687. #ifdef CONFIG_ALTIVEC
  1688. case LOAD_VMX:
  1689. if (regs->msr & MSR_LE)
  1690. return 0;
  1691. err = do_vec_load(op.reg, do_lvx, op.ea & ~0xfUL, regs);
  1692. goto ldst_done;
  1693. #endif
  1694. #ifdef CONFIG_VSX
  1695. case LOAD_VSX:
  1696. if (regs->msr & MSR_LE)
  1697. return 0;
  1698. err = do_vsx_load(op.reg, do_lxvd2x, op.ea, regs);
  1699. goto ldst_done;
  1700. #endif
  1701. case LOAD_MULTI:
  1702. if (regs->msr & MSR_LE)
  1703. return 0;
  1704. rd = op.reg;
  1705. for (i = 0; i < size; i += 4) {
  1706. nb = size - i;
  1707. if (nb > 4)
  1708. nb = 4;
  1709. err = read_mem(&regs->gpr[rd], op.ea, nb, regs);
  1710. if (err)
  1711. return 0;
  1712. if (nb < 4) /* left-justify last bytes */
  1713. regs->gpr[rd] <<= 32 - 8 * nb;
  1714. op.ea += 4;
  1715. ++rd;
  1716. }
  1717. goto instr_done;
  1718. case STORE:
  1719. if (regs->msr & MSR_LE)
  1720. return 0;
  1721. if ((op.type & UPDATE) && size == sizeof(long) &&
  1722. op.reg == 1 && op.update_reg == 1 &&
  1723. !(regs->msr & MSR_PR) &&
  1724. op.ea >= regs->gpr[1] - STACK_INT_FRAME_SIZE) {
  1725. err = handle_stack_update(op.ea, regs);
  1726. goto ldst_done;
  1727. }
  1728. err = write_mem(op.val, op.ea, size, regs);
  1729. goto ldst_done;
  1730. #ifdef CONFIG_PPC_FPU
  1731. case STORE_FP:
  1732. if (regs->msr & MSR_LE)
  1733. return 0;
  1734. if (size == 4)
  1735. err = do_fp_store(op.reg, do_stfs, op.ea, size, regs);
  1736. else
  1737. err = do_fp_store(op.reg, do_stfd, op.ea, size, regs);
  1738. goto ldst_done;
  1739. #endif
  1740. #ifdef CONFIG_ALTIVEC
  1741. case STORE_VMX:
  1742. if (regs->msr & MSR_LE)
  1743. return 0;
  1744. err = do_vec_store(op.reg, do_stvx, op.ea & ~0xfUL, regs);
  1745. goto ldst_done;
  1746. #endif
  1747. #ifdef CONFIG_VSX
  1748. case STORE_VSX:
  1749. if (regs->msr & MSR_LE)
  1750. return 0;
  1751. err = do_vsx_store(op.reg, do_stxvd2x, op.ea, regs);
  1752. goto ldst_done;
  1753. #endif
  1754. case STORE_MULTI:
  1755. if (regs->msr & MSR_LE)
  1756. return 0;
  1757. rd = op.reg;
  1758. for (i = 0; i < size; i += 4) {
  1759. val = regs->gpr[rd];
  1760. nb = size - i;
  1761. if (nb > 4)
  1762. nb = 4;
  1763. else
  1764. val >>= 32 - 8 * nb;
  1765. err = write_mem(val, op.ea, nb, regs);
  1766. if (err)
  1767. return 0;
  1768. op.ea += 4;
  1769. ++rd;
  1770. }
  1771. goto instr_done;
  1772. case MFMSR:
  1773. regs->gpr[op.reg] = regs->msr & MSR_MASK;
  1774. goto instr_done;
  1775. case MTMSR:
  1776. val = regs->gpr[op.reg];
  1777. if ((val & MSR_RI) == 0)
  1778. /* can't step mtmsr[d] that would clear MSR_RI */
  1779. return -1;
  1780. /* here op.val is the mask of bits to change */
  1781. regs->msr = (regs->msr & ~op.val) | (val & op.val);
  1782. goto instr_done;
  1783. #ifdef CONFIG_PPC64
  1784. case SYSCALL: /* sc */
  1785. /*
  1786. * N.B. this uses knowledge about how the syscall
  1787. * entry code works. If that is changed, this will
  1788. * need to be changed also.
  1789. */
  1790. if (regs->gpr[0] == 0x1ebe &&
  1791. cpu_has_feature(CPU_FTR_REAL_LE)) {
  1792. regs->msr ^= MSR_LE;
  1793. goto instr_done;
  1794. }
  1795. regs->gpr[9] = regs->gpr[13];
  1796. regs->gpr[10] = MSR_KERNEL;
  1797. regs->gpr[11] = regs->nip + 4;
  1798. regs->gpr[12] = regs->msr & MSR_MASK;
  1799. regs->gpr[13] = (unsigned long) get_paca();
  1800. regs->nip = (unsigned long) &system_call_common;
  1801. regs->msr = MSR_KERNEL;
  1802. return 1;
  1803. case RFI:
  1804. return -1;
  1805. #endif
  1806. }
  1807. return 0;
  1808. ldst_done:
  1809. if (err)
  1810. return 0;
  1811. if (op.type & UPDATE)
  1812. regs->gpr[op.update_reg] = op.ea;
  1813. instr_done:
  1814. regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
  1815. return 1;
  1816. }