opal-api.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896
  1. /*
  2. * OPAL API definitions.
  3. *
  4. * Copyright 2011-2015 IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef __OPAL_API_H
  12. #define __OPAL_API_H
  13. /****** OPAL APIs ******/
  14. /* Return codes */
  15. #define OPAL_SUCCESS 0
  16. #define OPAL_PARAMETER -1
  17. #define OPAL_BUSY -2
  18. #define OPAL_PARTIAL -3
  19. #define OPAL_CONSTRAINED -4
  20. #define OPAL_CLOSED -5
  21. #define OPAL_HARDWARE -6
  22. #define OPAL_UNSUPPORTED -7
  23. #define OPAL_PERMISSION -8
  24. #define OPAL_NO_MEM -9
  25. #define OPAL_RESOURCE -10
  26. #define OPAL_INTERNAL_ERROR -11
  27. #define OPAL_BUSY_EVENT -12
  28. #define OPAL_HARDWARE_FROZEN -13
  29. #define OPAL_WRONG_STATE -14
  30. #define OPAL_ASYNC_COMPLETION -15
  31. #define OPAL_EMPTY -16
  32. #define OPAL_I2C_TIMEOUT -17
  33. #define OPAL_I2C_INVALID_CMD -18
  34. #define OPAL_I2C_LBUS_PARITY -19
  35. #define OPAL_I2C_BKEND_OVERRUN -20
  36. #define OPAL_I2C_BKEND_ACCESS -21
  37. #define OPAL_I2C_ARBT_LOST -22
  38. #define OPAL_I2C_NACK_RCVD -23
  39. #define OPAL_I2C_STOP_ERR -24
  40. /* API Tokens (in r0) */
  41. #define OPAL_INVALID_CALL -1
  42. #define OPAL_TEST 0
  43. #define OPAL_CONSOLE_WRITE 1
  44. #define OPAL_CONSOLE_READ 2
  45. #define OPAL_RTC_READ 3
  46. #define OPAL_RTC_WRITE 4
  47. #define OPAL_CEC_POWER_DOWN 5
  48. #define OPAL_CEC_REBOOT 6
  49. #define OPAL_READ_NVRAM 7
  50. #define OPAL_WRITE_NVRAM 8
  51. #define OPAL_HANDLE_INTERRUPT 9
  52. #define OPAL_POLL_EVENTS 10
  53. #define OPAL_PCI_SET_HUB_TCE_MEMORY 11
  54. #define OPAL_PCI_SET_PHB_TCE_MEMORY 12
  55. #define OPAL_PCI_CONFIG_READ_BYTE 13
  56. #define OPAL_PCI_CONFIG_READ_HALF_WORD 14
  57. #define OPAL_PCI_CONFIG_READ_WORD 15
  58. #define OPAL_PCI_CONFIG_WRITE_BYTE 16
  59. #define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
  60. #define OPAL_PCI_CONFIG_WRITE_WORD 18
  61. #define OPAL_SET_XIVE 19
  62. #define OPAL_GET_XIVE 20
  63. #define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
  64. #define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
  65. #define OPAL_PCI_EEH_FREEZE_STATUS 23
  66. #define OPAL_PCI_SHPC 24
  67. #define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
  68. #define OPAL_PCI_EEH_FREEZE_CLEAR 26
  69. #define OPAL_PCI_PHB_MMIO_ENABLE 27
  70. #define OPAL_PCI_SET_PHB_MEM_WINDOW 28
  71. #define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
  72. #define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
  73. #define OPAL_PCI_SET_PE 31
  74. #define OPAL_PCI_SET_PELTV 32
  75. #define OPAL_PCI_SET_MVE 33
  76. #define OPAL_PCI_SET_MVE_ENABLE 34
  77. #define OPAL_PCI_GET_XIVE_REISSUE 35
  78. #define OPAL_PCI_SET_XIVE_REISSUE 36
  79. #define OPAL_PCI_SET_XIVE_PE 37
  80. #define OPAL_GET_XIVE_SOURCE 38
  81. #define OPAL_GET_MSI_32 39
  82. #define OPAL_GET_MSI_64 40
  83. #define OPAL_START_CPU 41
  84. #define OPAL_QUERY_CPU_STATUS 42
  85. #define OPAL_WRITE_OPPANEL 43 /* unimplemented */
  86. #define OPAL_PCI_MAP_PE_DMA_WINDOW 44
  87. #define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
  88. #define OPAL_PCI_RESET 49
  89. #define OPAL_PCI_GET_HUB_DIAG_DATA 50
  90. #define OPAL_PCI_GET_PHB_DIAG_DATA 51
  91. #define OPAL_PCI_FENCE_PHB 52
  92. #define OPAL_PCI_REINIT 53
  93. #define OPAL_PCI_MASK_PE_ERROR 54
  94. #define OPAL_SET_SLOT_LED_STATUS 55
  95. #define OPAL_GET_EPOW_STATUS 56
  96. #define OPAL_SET_SYSTEM_ATTENTION_LED 57
  97. #define OPAL_RESERVED1 58
  98. #define OPAL_RESERVED2 59
  99. #define OPAL_PCI_NEXT_ERROR 60
  100. #define OPAL_PCI_EEH_FREEZE_STATUS2 61
  101. #define OPAL_PCI_POLL 62
  102. #define OPAL_PCI_MSI_EOI 63
  103. #define OPAL_PCI_GET_PHB_DIAG_DATA2 64
  104. #define OPAL_XSCOM_READ 65
  105. #define OPAL_XSCOM_WRITE 66
  106. #define OPAL_LPC_READ 67
  107. #define OPAL_LPC_WRITE 68
  108. #define OPAL_RETURN_CPU 69
  109. #define OPAL_REINIT_CPUS 70
  110. #define OPAL_ELOG_READ 71
  111. #define OPAL_ELOG_WRITE 72
  112. #define OPAL_ELOG_ACK 73
  113. #define OPAL_ELOG_RESEND 74
  114. #define OPAL_ELOG_SIZE 75
  115. #define OPAL_FLASH_VALIDATE 76
  116. #define OPAL_FLASH_MANAGE 77
  117. #define OPAL_FLASH_UPDATE 78
  118. #define OPAL_RESYNC_TIMEBASE 79
  119. #define OPAL_CHECK_TOKEN 80
  120. #define OPAL_DUMP_INIT 81
  121. #define OPAL_DUMP_INFO 82
  122. #define OPAL_DUMP_READ 83
  123. #define OPAL_DUMP_ACK 84
  124. #define OPAL_GET_MSG 85
  125. #define OPAL_CHECK_ASYNC_COMPLETION 86
  126. #define OPAL_SYNC_HOST_REBOOT 87
  127. #define OPAL_SENSOR_READ 88
  128. #define OPAL_GET_PARAM 89
  129. #define OPAL_SET_PARAM 90
  130. #define OPAL_DUMP_RESEND 91
  131. #define OPAL_ELOG_SEND 92 /* Deprecated */
  132. #define OPAL_PCI_SET_PHB_CAPI_MODE 93
  133. #define OPAL_DUMP_INFO2 94
  134. #define OPAL_WRITE_OPPANEL_ASYNC 95
  135. #define OPAL_PCI_ERR_INJECT 96
  136. #define OPAL_PCI_EEH_FREEZE_SET 97
  137. #define OPAL_HANDLE_HMI 98
  138. #define OPAL_CONFIG_CPU_IDLE_STATE 99
  139. #define OPAL_SLW_SET_REG 100
  140. #define OPAL_REGISTER_DUMP_REGION 101
  141. #define OPAL_UNREGISTER_DUMP_REGION 102
  142. #define OPAL_WRITE_TPO 103
  143. #define OPAL_READ_TPO 104
  144. #define OPAL_GET_DPO_STATUS 105
  145. #define OPAL_OLD_I2C_REQUEST 106 /* Deprecated */
  146. #define OPAL_IPMI_SEND 107
  147. #define OPAL_IPMI_RECV 108
  148. #define OPAL_I2C_REQUEST 109
  149. #define OPAL_FLASH_READ 110
  150. #define OPAL_FLASH_WRITE 111
  151. #define OPAL_FLASH_ERASE 112
  152. #define OPAL_PRD_MSG 113
  153. #define OPAL_LEDS_GET_INDICATOR 114
  154. #define OPAL_LEDS_SET_INDICATOR 115
  155. #define OPAL_CEC_REBOOT2 116
  156. #define OPAL_CONSOLE_FLUSH 117
  157. #define OPAL_LAST 117
  158. /* Device tree flags */
  159. /* Flags set in power-mgmt nodes in device tree if
  160. * respective idle states are supported in the platform.
  161. */
  162. #define OPAL_PM_NAP_ENABLED 0x00010000
  163. #define OPAL_PM_SLEEP_ENABLED 0x00020000
  164. #define OPAL_PM_WINKLE_ENABLED 0x00040000
  165. #define OPAL_PM_SLEEP_ENABLED_ER1 0x00080000 /* with workaround */
  166. /*
  167. * OPAL_CONFIG_CPU_IDLE_STATE parameters
  168. */
  169. #define OPAL_CONFIG_IDLE_FASTSLEEP 1
  170. #define OPAL_CONFIG_IDLE_UNDO 0
  171. #define OPAL_CONFIG_IDLE_APPLY 1
  172. #ifndef __ASSEMBLY__
  173. /* Other enums */
  174. enum OpalFreezeState {
  175. OPAL_EEH_STOPPED_NOT_FROZEN = 0,
  176. OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
  177. OPAL_EEH_STOPPED_DMA_FREEZE = 2,
  178. OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
  179. OPAL_EEH_STOPPED_RESET = 4,
  180. OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
  181. OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
  182. };
  183. enum OpalEehFreezeActionToken {
  184. OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
  185. OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
  186. OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3,
  187. OPAL_EEH_ACTION_SET_FREEZE_MMIO = 1,
  188. OPAL_EEH_ACTION_SET_FREEZE_DMA = 2,
  189. OPAL_EEH_ACTION_SET_FREEZE_ALL = 3
  190. };
  191. enum OpalPciStatusToken {
  192. OPAL_EEH_NO_ERROR = 0,
  193. OPAL_EEH_IOC_ERROR = 1,
  194. OPAL_EEH_PHB_ERROR = 2,
  195. OPAL_EEH_PE_ERROR = 3,
  196. OPAL_EEH_PE_MMIO_ERROR = 4,
  197. OPAL_EEH_PE_DMA_ERROR = 5
  198. };
  199. enum OpalPciErrorSeverity {
  200. OPAL_EEH_SEV_NO_ERROR = 0,
  201. OPAL_EEH_SEV_IOC_DEAD = 1,
  202. OPAL_EEH_SEV_PHB_DEAD = 2,
  203. OPAL_EEH_SEV_PHB_FENCED = 3,
  204. OPAL_EEH_SEV_PE_ER = 4,
  205. OPAL_EEH_SEV_INF = 5
  206. };
  207. enum OpalErrinjectType {
  208. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR = 0,
  209. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR64 = 1,
  210. };
  211. enum OpalErrinjectFunc {
  212. /* IOA bus specific errors */
  213. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_ADDR = 0,
  214. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_DATA = 1,
  215. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_ADDR = 2,
  216. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_DATA = 3,
  217. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_ADDR = 4,
  218. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_DATA = 5,
  219. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_ADDR = 6,
  220. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_DATA = 7,
  221. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_ADDR = 8,
  222. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_DATA = 9,
  223. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_ADDR = 10,
  224. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_DATA = 11,
  225. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_ADDR = 12,
  226. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_DATA = 13,
  227. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_MASTER = 14,
  228. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_TARGET = 15,
  229. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_ADDR = 16,
  230. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_DATA = 17,
  231. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_MASTER = 18,
  232. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_TARGET = 19,
  233. };
  234. enum OpalMmioWindowType {
  235. OPAL_M32_WINDOW_TYPE = 1,
  236. OPAL_M64_WINDOW_TYPE = 2,
  237. OPAL_IO_WINDOW_TYPE = 3
  238. };
  239. enum OpalExceptionHandler {
  240. OPAL_MACHINE_CHECK_HANDLER = 1,
  241. OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
  242. OPAL_SOFTPATCH_HANDLER = 3
  243. };
  244. enum OpalPendingState {
  245. OPAL_EVENT_OPAL_INTERNAL = 0x1,
  246. OPAL_EVENT_NVRAM = 0x2,
  247. OPAL_EVENT_RTC = 0x4,
  248. OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
  249. OPAL_EVENT_CONSOLE_INPUT = 0x10,
  250. OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
  251. OPAL_EVENT_ERROR_LOG = 0x40,
  252. OPAL_EVENT_EPOW = 0x80,
  253. OPAL_EVENT_LED_STATUS = 0x100,
  254. OPAL_EVENT_PCI_ERROR = 0x200,
  255. OPAL_EVENT_DUMP_AVAIL = 0x400,
  256. OPAL_EVENT_MSG_PENDING = 0x800,
  257. };
  258. enum OpalThreadStatus {
  259. OPAL_THREAD_INACTIVE = 0x0,
  260. OPAL_THREAD_STARTED = 0x1,
  261. OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
  262. };
  263. enum OpalPciBusCompare {
  264. OpalPciBusAny = 0, /* Any bus number match */
  265. OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
  266. OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
  267. OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
  268. OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
  269. OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
  270. OpalPciBusAll = 7, /* Match bus number exactly */
  271. };
  272. enum OpalDeviceCompare {
  273. OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
  274. OPAL_COMPARE_RID_DEVICE_NUMBER = 1
  275. };
  276. enum OpalFuncCompare {
  277. OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
  278. OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
  279. };
  280. enum OpalPeAction {
  281. OPAL_UNMAP_PE = 0,
  282. OPAL_MAP_PE = 1
  283. };
  284. enum OpalPeltvAction {
  285. OPAL_REMOVE_PE_FROM_DOMAIN = 0,
  286. OPAL_ADD_PE_TO_DOMAIN = 1
  287. };
  288. enum OpalMveEnableAction {
  289. OPAL_DISABLE_MVE = 0,
  290. OPAL_ENABLE_MVE = 1
  291. };
  292. enum OpalM64Action {
  293. OPAL_DISABLE_M64 = 0,
  294. OPAL_ENABLE_M64_SPLIT = 1,
  295. OPAL_ENABLE_M64_NON_SPLIT = 2
  296. };
  297. enum OpalPciResetScope {
  298. OPAL_RESET_PHB_COMPLETE = 1,
  299. OPAL_RESET_PCI_LINK = 2,
  300. OPAL_RESET_PHB_ERROR = 3,
  301. OPAL_RESET_PCI_HOT = 4,
  302. OPAL_RESET_PCI_FUNDAMENTAL = 5,
  303. OPAL_RESET_PCI_IODA_TABLE = 6
  304. };
  305. enum OpalPciReinitScope {
  306. /*
  307. * Note: we chose values that do not overlap
  308. * OpalPciResetScope as OPAL v2 used the same
  309. * enum for both
  310. */
  311. OPAL_REINIT_PCI_DEV = 1000
  312. };
  313. enum OpalPciResetState {
  314. OPAL_DEASSERT_RESET = 0,
  315. OPAL_ASSERT_RESET = 1
  316. };
  317. enum OpalSlotLedType {
  318. OPAL_SLOT_LED_TYPE_ID = 0, /* IDENTIFY LED */
  319. OPAL_SLOT_LED_TYPE_FAULT = 1, /* FAULT LED */
  320. OPAL_SLOT_LED_TYPE_ATTN = 2, /* System Attention LED */
  321. OPAL_SLOT_LED_TYPE_MAX = 3
  322. };
  323. enum OpalSlotLedState {
  324. OPAL_SLOT_LED_STATE_OFF = 0, /* LED is OFF */
  325. OPAL_SLOT_LED_STATE_ON = 1 /* LED is ON */
  326. };
  327. /*
  328. * Address cycle types for LPC accesses. These also correspond
  329. * to the content of the first cell of the "reg" property for
  330. * device nodes on the LPC bus
  331. */
  332. enum OpalLPCAddressType {
  333. OPAL_LPC_MEM = 0,
  334. OPAL_LPC_IO = 1,
  335. OPAL_LPC_FW = 2,
  336. };
  337. enum opal_msg_type {
  338. OPAL_MSG_ASYNC_COMP = 0, /* params[0] = token, params[1] = rc,
  339. * additional params function-specific
  340. */
  341. OPAL_MSG_MEM_ERR = 1,
  342. OPAL_MSG_EPOW = 2,
  343. OPAL_MSG_SHUTDOWN = 3, /* params[0] = 1 reboot, 0 shutdown */
  344. OPAL_MSG_HMI_EVT = 4,
  345. OPAL_MSG_DPO = 5,
  346. OPAL_MSG_PRD = 6,
  347. OPAL_MSG_OCC = 7,
  348. OPAL_MSG_TYPE_MAX,
  349. };
  350. struct opal_msg {
  351. __be32 msg_type;
  352. __be32 reserved;
  353. __be64 params[8];
  354. };
  355. /* System parameter permission */
  356. enum OpalSysparamPerm {
  357. OPAL_SYSPARAM_READ = 0x1,
  358. OPAL_SYSPARAM_WRITE = 0x2,
  359. OPAL_SYSPARAM_RW = (OPAL_SYSPARAM_READ | OPAL_SYSPARAM_WRITE),
  360. };
  361. enum {
  362. OPAL_IPMI_MSG_FORMAT_VERSION_1 = 1,
  363. };
  364. struct opal_ipmi_msg {
  365. uint8_t version;
  366. uint8_t netfn;
  367. uint8_t cmd;
  368. uint8_t data[];
  369. };
  370. /* FSP memory errors handling */
  371. enum OpalMemErr_Version {
  372. OpalMemErr_V1 = 1,
  373. };
  374. enum OpalMemErrType {
  375. OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
  376. OPAL_MEM_ERR_TYPE_DYN_DALLOC,
  377. };
  378. /* Memory Reilience error type */
  379. enum OpalMemErr_ResilErrType {
  380. OPAL_MEM_RESILIENCE_CE = 0,
  381. OPAL_MEM_RESILIENCE_UE,
  382. OPAL_MEM_RESILIENCE_UE_SCRUB,
  383. };
  384. /* Dynamic Memory Deallocation type */
  385. enum OpalMemErr_DynErrType {
  386. OPAL_MEM_DYNAMIC_DEALLOC = 0,
  387. };
  388. struct OpalMemoryErrorData {
  389. enum OpalMemErr_Version version:8; /* 0x00 */
  390. enum OpalMemErrType type:8; /* 0x01 */
  391. __be16 flags; /* 0x02 */
  392. uint8_t reserved_1[4]; /* 0x04 */
  393. union {
  394. /* Memory Resilience corrected/uncorrected error info */
  395. struct {
  396. enum OpalMemErr_ResilErrType resil_err_type:8;
  397. uint8_t reserved_1[7];
  398. __be64 physical_address_start;
  399. __be64 physical_address_end;
  400. } resilience;
  401. /* Dynamic memory deallocation error info */
  402. struct {
  403. enum OpalMemErr_DynErrType dyn_err_type:8;
  404. uint8_t reserved_1[7];
  405. __be64 physical_address_start;
  406. __be64 physical_address_end;
  407. } dyn_dealloc;
  408. } u;
  409. };
  410. /* HMI interrupt event */
  411. enum OpalHMI_Version {
  412. OpalHMIEvt_V1 = 1,
  413. OpalHMIEvt_V2 = 2,
  414. };
  415. enum OpalHMI_Severity {
  416. OpalHMI_SEV_NO_ERROR = 0,
  417. OpalHMI_SEV_WARNING = 1,
  418. OpalHMI_SEV_ERROR_SYNC = 2,
  419. OpalHMI_SEV_FATAL = 3,
  420. };
  421. enum OpalHMI_Disposition {
  422. OpalHMI_DISPOSITION_RECOVERED = 0,
  423. OpalHMI_DISPOSITION_NOT_RECOVERED = 1,
  424. };
  425. enum OpalHMI_ErrType {
  426. OpalHMI_ERROR_MALFUNC_ALERT = 0,
  427. OpalHMI_ERROR_PROC_RECOV_DONE,
  428. OpalHMI_ERROR_PROC_RECOV_DONE_AGAIN,
  429. OpalHMI_ERROR_PROC_RECOV_MASKED,
  430. OpalHMI_ERROR_TFAC,
  431. OpalHMI_ERROR_TFMR_PARITY,
  432. OpalHMI_ERROR_HA_OVERFLOW_WARN,
  433. OpalHMI_ERROR_XSCOM_FAIL,
  434. OpalHMI_ERROR_XSCOM_DONE,
  435. OpalHMI_ERROR_SCOM_FIR,
  436. OpalHMI_ERROR_DEBUG_TRIG_FIR,
  437. OpalHMI_ERROR_HYP_RESOURCE,
  438. OpalHMI_ERROR_CAPP_RECOVERY,
  439. };
  440. enum OpalHMI_XstopType {
  441. CHECKSTOP_TYPE_UNKNOWN = 0,
  442. CHECKSTOP_TYPE_CORE = 1,
  443. CHECKSTOP_TYPE_NX = 2,
  444. };
  445. enum OpalHMI_CoreXstopReason {
  446. CORE_CHECKSTOP_IFU_REGFILE = 0x00000001,
  447. CORE_CHECKSTOP_IFU_LOGIC = 0x00000002,
  448. CORE_CHECKSTOP_PC_DURING_RECOV = 0x00000004,
  449. CORE_CHECKSTOP_ISU_REGFILE = 0x00000008,
  450. CORE_CHECKSTOP_ISU_LOGIC = 0x00000010,
  451. CORE_CHECKSTOP_FXU_LOGIC = 0x00000020,
  452. CORE_CHECKSTOP_VSU_LOGIC = 0x00000040,
  453. CORE_CHECKSTOP_PC_RECOV_IN_MAINT_MODE = 0x00000080,
  454. CORE_CHECKSTOP_LSU_REGFILE = 0x00000100,
  455. CORE_CHECKSTOP_PC_FWD_PROGRESS = 0x00000200,
  456. CORE_CHECKSTOP_LSU_LOGIC = 0x00000400,
  457. CORE_CHECKSTOP_PC_LOGIC = 0x00000800,
  458. CORE_CHECKSTOP_PC_HYP_RESOURCE = 0x00001000,
  459. CORE_CHECKSTOP_PC_HANG_RECOV_FAILED = 0x00002000,
  460. CORE_CHECKSTOP_PC_AMBI_HANG_DETECTED = 0x00004000,
  461. CORE_CHECKSTOP_PC_DEBUG_TRIG_ERR_INJ = 0x00008000,
  462. CORE_CHECKSTOP_PC_SPRD_HYP_ERR_INJ = 0x00010000,
  463. };
  464. enum OpalHMI_NestAccelXstopReason {
  465. NX_CHECKSTOP_SHM_INVAL_STATE_ERR = 0x00000001,
  466. NX_CHECKSTOP_DMA_INVAL_STATE_ERR_1 = 0x00000002,
  467. NX_CHECKSTOP_DMA_INVAL_STATE_ERR_2 = 0x00000004,
  468. NX_CHECKSTOP_DMA_CH0_INVAL_STATE_ERR = 0x00000008,
  469. NX_CHECKSTOP_DMA_CH1_INVAL_STATE_ERR = 0x00000010,
  470. NX_CHECKSTOP_DMA_CH2_INVAL_STATE_ERR = 0x00000020,
  471. NX_CHECKSTOP_DMA_CH3_INVAL_STATE_ERR = 0x00000040,
  472. NX_CHECKSTOP_DMA_CH4_INVAL_STATE_ERR = 0x00000080,
  473. NX_CHECKSTOP_DMA_CH5_INVAL_STATE_ERR = 0x00000100,
  474. NX_CHECKSTOP_DMA_CH6_INVAL_STATE_ERR = 0x00000200,
  475. NX_CHECKSTOP_DMA_CH7_INVAL_STATE_ERR = 0x00000400,
  476. NX_CHECKSTOP_DMA_CRB_UE = 0x00000800,
  477. NX_CHECKSTOP_DMA_CRB_SUE = 0x00001000,
  478. NX_CHECKSTOP_PBI_ISN_UE = 0x00002000,
  479. };
  480. struct OpalHMIEvent {
  481. uint8_t version; /* 0x00 */
  482. uint8_t severity; /* 0x01 */
  483. uint8_t type; /* 0x02 */
  484. uint8_t disposition; /* 0x03 */
  485. uint8_t reserved_1[4]; /* 0x04 */
  486. __be64 hmer;
  487. /* TFMR register. Valid only for TFAC and TFMR_PARITY error type. */
  488. __be64 tfmr;
  489. /* version 2 and later */
  490. union {
  491. /*
  492. * checkstop info (Core/NX).
  493. * Valid for OpalHMI_ERROR_MALFUNC_ALERT.
  494. */
  495. struct {
  496. uint8_t xstop_type; /* enum OpalHMI_XstopType */
  497. uint8_t reserved_1[3];
  498. __be32 xstop_reason;
  499. union {
  500. __be32 pir; /* for CHECKSTOP_TYPE_CORE */
  501. __be32 chip_id; /* for CHECKSTOP_TYPE_NX */
  502. } u;
  503. } xstop_error;
  504. } u;
  505. };
  506. enum {
  507. OPAL_P7IOC_DIAG_TYPE_NONE = 0,
  508. OPAL_P7IOC_DIAG_TYPE_RGC = 1,
  509. OPAL_P7IOC_DIAG_TYPE_BI = 2,
  510. OPAL_P7IOC_DIAG_TYPE_CI = 3,
  511. OPAL_P7IOC_DIAG_TYPE_MISC = 4,
  512. OPAL_P7IOC_DIAG_TYPE_I2C = 5,
  513. OPAL_P7IOC_DIAG_TYPE_LAST = 6
  514. };
  515. struct OpalIoP7IOCErrorData {
  516. __be16 type;
  517. /* GEM */
  518. __be64 gemXfir;
  519. __be64 gemRfir;
  520. __be64 gemRirqfir;
  521. __be64 gemMask;
  522. __be64 gemRwof;
  523. /* LEM */
  524. __be64 lemFir;
  525. __be64 lemErrMask;
  526. __be64 lemAction0;
  527. __be64 lemAction1;
  528. __be64 lemWof;
  529. union {
  530. struct OpalIoP7IOCRgcErrorData {
  531. __be64 rgcStatus; /* 3E1C10 */
  532. __be64 rgcLdcp; /* 3E1C18 */
  533. }rgc;
  534. struct OpalIoP7IOCBiErrorData {
  535. __be64 biLdcp0; /* 3C0100, 3C0118 */
  536. __be64 biLdcp1; /* 3C0108, 3C0120 */
  537. __be64 biLdcp2; /* 3C0110, 3C0128 */
  538. __be64 biFenceStatus; /* 3C0130, 3C0130 */
  539. uint8_t biDownbound; /* BI Downbound or Upbound */
  540. }bi;
  541. struct OpalIoP7IOCCiErrorData {
  542. __be64 ciPortStatus; /* 3Dn008 */
  543. __be64 ciPortLdcp; /* 3Dn010 */
  544. uint8_t ciPort; /* Index of CI port: 0/1 */
  545. }ci;
  546. };
  547. };
  548. /**
  549. * This structure defines the overlay which will be used to store PHB error
  550. * data upon request.
  551. */
  552. enum {
  553. OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
  554. };
  555. enum {
  556. OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
  557. OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
  558. };
  559. enum {
  560. OPAL_P7IOC_NUM_PEST_REGS = 128,
  561. OPAL_PHB3_NUM_PEST_REGS = 256
  562. };
  563. struct OpalIoPhbErrorCommon {
  564. __be32 version;
  565. __be32 ioType;
  566. __be32 len;
  567. };
  568. struct OpalIoP7IOCPhbErrorData {
  569. struct OpalIoPhbErrorCommon common;
  570. __be32 brdgCtl;
  571. // P7IOC utl regs
  572. __be32 portStatusReg;
  573. __be32 rootCmplxStatus;
  574. __be32 busAgentStatus;
  575. // P7IOC cfg regs
  576. __be32 deviceStatus;
  577. __be32 slotStatus;
  578. __be32 linkStatus;
  579. __be32 devCmdStatus;
  580. __be32 devSecStatus;
  581. // cfg AER regs
  582. __be32 rootErrorStatus;
  583. __be32 uncorrErrorStatus;
  584. __be32 corrErrorStatus;
  585. __be32 tlpHdr1;
  586. __be32 tlpHdr2;
  587. __be32 tlpHdr3;
  588. __be32 tlpHdr4;
  589. __be32 sourceId;
  590. __be32 rsv3;
  591. // Record data about the call to allocate a buffer.
  592. __be64 errorClass;
  593. __be64 correlator;
  594. //P7IOC MMIO Error Regs
  595. __be64 p7iocPlssr; // n120
  596. __be64 p7iocCsr; // n110
  597. __be64 lemFir; // nC00
  598. __be64 lemErrorMask; // nC18
  599. __be64 lemWOF; // nC40
  600. __be64 phbErrorStatus; // nC80
  601. __be64 phbFirstErrorStatus; // nC88
  602. __be64 phbErrorLog0; // nCC0
  603. __be64 phbErrorLog1; // nCC8
  604. __be64 mmioErrorStatus; // nD00
  605. __be64 mmioFirstErrorStatus; // nD08
  606. __be64 mmioErrorLog0; // nD40
  607. __be64 mmioErrorLog1; // nD48
  608. __be64 dma0ErrorStatus; // nD80
  609. __be64 dma0FirstErrorStatus; // nD88
  610. __be64 dma0ErrorLog0; // nDC0
  611. __be64 dma0ErrorLog1; // nDC8
  612. __be64 dma1ErrorStatus; // nE00
  613. __be64 dma1FirstErrorStatus; // nE08
  614. __be64 dma1ErrorLog0; // nE40
  615. __be64 dma1ErrorLog1; // nE48
  616. __be64 pestA[OPAL_P7IOC_NUM_PEST_REGS];
  617. __be64 pestB[OPAL_P7IOC_NUM_PEST_REGS];
  618. };
  619. struct OpalIoPhb3ErrorData {
  620. struct OpalIoPhbErrorCommon common;
  621. __be32 brdgCtl;
  622. /* PHB3 UTL regs */
  623. __be32 portStatusReg;
  624. __be32 rootCmplxStatus;
  625. __be32 busAgentStatus;
  626. /* PHB3 cfg regs */
  627. __be32 deviceStatus;
  628. __be32 slotStatus;
  629. __be32 linkStatus;
  630. __be32 devCmdStatus;
  631. __be32 devSecStatus;
  632. /* cfg AER regs */
  633. __be32 rootErrorStatus;
  634. __be32 uncorrErrorStatus;
  635. __be32 corrErrorStatus;
  636. __be32 tlpHdr1;
  637. __be32 tlpHdr2;
  638. __be32 tlpHdr3;
  639. __be32 tlpHdr4;
  640. __be32 sourceId;
  641. __be32 rsv3;
  642. /* Record data about the call to allocate a buffer */
  643. __be64 errorClass;
  644. __be64 correlator;
  645. /* PHB3 MMIO Error Regs */
  646. __be64 nFir; /* 000 */
  647. __be64 nFirMask; /* 003 */
  648. __be64 nFirWOF; /* 008 */
  649. __be64 phbPlssr; /* 120 */
  650. __be64 phbCsr; /* 110 */
  651. __be64 lemFir; /* C00 */
  652. __be64 lemErrorMask; /* C18 */
  653. __be64 lemWOF; /* C40 */
  654. __be64 phbErrorStatus; /* C80 */
  655. __be64 phbFirstErrorStatus; /* C88 */
  656. __be64 phbErrorLog0; /* CC0 */
  657. __be64 phbErrorLog1; /* CC8 */
  658. __be64 mmioErrorStatus; /* D00 */
  659. __be64 mmioFirstErrorStatus; /* D08 */
  660. __be64 mmioErrorLog0; /* D40 */
  661. __be64 mmioErrorLog1; /* D48 */
  662. __be64 dma0ErrorStatus; /* D80 */
  663. __be64 dma0FirstErrorStatus; /* D88 */
  664. __be64 dma0ErrorLog0; /* DC0 */
  665. __be64 dma0ErrorLog1; /* DC8 */
  666. __be64 dma1ErrorStatus; /* E00 */
  667. __be64 dma1FirstErrorStatus; /* E08 */
  668. __be64 dma1ErrorLog0; /* E40 */
  669. __be64 dma1ErrorLog1; /* E48 */
  670. __be64 pestA[OPAL_PHB3_NUM_PEST_REGS];
  671. __be64 pestB[OPAL_PHB3_NUM_PEST_REGS];
  672. };
  673. enum {
  674. OPAL_REINIT_CPUS_HILE_BE = (1 << 0),
  675. OPAL_REINIT_CPUS_HILE_LE = (1 << 1),
  676. };
  677. typedef struct oppanel_line {
  678. __be64 line;
  679. __be64 line_len;
  680. } oppanel_line_t;
  681. enum opal_prd_msg_type {
  682. OPAL_PRD_MSG_TYPE_INIT = 0, /* HBRT --> OPAL */
  683. OPAL_PRD_MSG_TYPE_FINI, /* HBRT/kernel --> OPAL */
  684. OPAL_PRD_MSG_TYPE_ATTN, /* HBRT <-- OPAL */
  685. OPAL_PRD_MSG_TYPE_ATTN_ACK, /* HBRT --> OPAL */
  686. OPAL_PRD_MSG_TYPE_OCC_ERROR, /* HBRT <-- OPAL */
  687. OPAL_PRD_MSG_TYPE_OCC_RESET, /* HBRT <-- OPAL */
  688. };
  689. struct opal_prd_msg_header {
  690. uint8_t type;
  691. uint8_t pad[1];
  692. __be16 size;
  693. };
  694. struct opal_prd_msg;
  695. #define OCC_RESET 0
  696. #define OCC_LOAD 1
  697. #define OCC_THROTTLE 2
  698. #define OCC_MAX_THROTTLE_STATUS 5
  699. struct opal_occ_msg {
  700. __be64 type;
  701. __be64 chip;
  702. __be64 throttle_status;
  703. };
  704. /*
  705. * SG entries
  706. *
  707. * WARNING: The current implementation requires each entry
  708. * to represent a block that is 4k aligned *and* each block
  709. * size except the last one in the list to be as well.
  710. */
  711. struct opal_sg_entry {
  712. __be64 data;
  713. __be64 length;
  714. };
  715. /*
  716. * Candiate image SG list.
  717. *
  718. * length = VER | length
  719. */
  720. struct opal_sg_list {
  721. __be64 length;
  722. __be64 next;
  723. struct opal_sg_entry entry[];
  724. };
  725. /*
  726. * Dump region ID range usable by the OS
  727. */
  728. #define OPAL_DUMP_REGION_HOST_START 0x80
  729. #define OPAL_DUMP_REGION_LOG_BUF 0x80
  730. #define OPAL_DUMP_REGION_HOST_END 0xFF
  731. /* CAPI modes for PHB */
  732. enum {
  733. OPAL_PHB_CAPI_MODE_PCIE = 0,
  734. OPAL_PHB_CAPI_MODE_CAPI = 1,
  735. OPAL_PHB_CAPI_MODE_SNOOP_OFF = 2,
  736. OPAL_PHB_CAPI_MODE_SNOOP_ON = 3,
  737. };
  738. /* OPAL I2C request */
  739. struct opal_i2c_request {
  740. uint8_t type;
  741. #define OPAL_I2C_RAW_READ 0
  742. #define OPAL_I2C_RAW_WRITE 1
  743. #define OPAL_I2C_SM_READ 2
  744. #define OPAL_I2C_SM_WRITE 3
  745. uint8_t flags;
  746. #define OPAL_I2C_ADDR_10 0x01 /* Not supported yet */
  747. uint8_t subaddr_sz; /* Max 4 */
  748. uint8_t reserved;
  749. __be16 addr; /* 7 or 10 bit address */
  750. __be16 reserved2;
  751. __be32 subaddr; /* Sub-address if any */
  752. __be32 size; /* Data size */
  753. __be64 buffer_ra; /* Buffer real address */
  754. };
  755. /*
  756. * EPOW status sharing (OPAL and the host)
  757. *
  758. * The host will pass on OPAL, a buffer of length OPAL_SYSEPOW_MAX
  759. * with individual elements being 16 bits wide to fetch the system
  760. * wide EPOW status. Each element in the buffer will contain the
  761. * EPOW status in it's bit representation for a particular EPOW sub
  762. * class as defiend here. So multiple detailed EPOW status bits
  763. * specific for any sub class can be represented in a single buffer
  764. * element as it's bit representation.
  765. */
  766. /* System EPOW type */
  767. enum OpalSysEpow {
  768. OPAL_SYSEPOW_POWER = 0, /* Power EPOW */
  769. OPAL_SYSEPOW_TEMP = 1, /* Temperature EPOW */
  770. OPAL_SYSEPOW_COOLING = 2, /* Cooling EPOW */
  771. OPAL_SYSEPOW_MAX = 3, /* Max EPOW categories */
  772. };
  773. /* Power EPOW */
  774. enum OpalSysPower {
  775. OPAL_SYSPOWER_UPS = 0x0001, /* System on UPS power */
  776. OPAL_SYSPOWER_CHNG = 0x0002, /* System power config change */
  777. OPAL_SYSPOWER_FAIL = 0x0004, /* System impending power failure */
  778. OPAL_SYSPOWER_INCL = 0x0008, /* System incomplete power */
  779. };
  780. /* Temperature EPOW */
  781. enum OpalSysTemp {
  782. OPAL_SYSTEMP_AMB = 0x0001, /* System over ambient temperature */
  783. OPAL_SYSTEMP_INT = 0x0002, /* System over internal temperature */
  784. OPAL_SYSTEMP_HMD = 0x0004, /* System over ambient humidity */
  785. };
  786. /* Cooling EPOW */
  787. enum OpalSysCooling {
  788. OPAL_SYSCOOL_INSF = 0x0001, /* System insufficient cooling */
  789. };
  790. /* Argument to OPAL_CEC_REBOOT2() */
  791. enum {
  792. OPAL_REBOOT_NORMAL = 0,
  793. OPAL_REBOOT_PLATFORM_ERROR = 1,
  794. };
  795. #endif /* __ASSEMBLY__ */
  796. #endif /* __OPAL_API_H */