amdgpu_pm.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_drv.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_dpm.h"
  28. #include "atom.h"
  29. #include <linux/power_supply.h>
  30. #include <linux/hwmon.h>
  31. #include <linux/hwmon-sysfs.h>
  32. #include "amd_powerplay.h"
  33. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
  34. static const struct cg_flag_name clocks[] = {
  35. {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
  36. {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
  37. {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
  38. {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
  39. {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
  40. {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
  41. {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
  42. {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
  43. {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
  44. {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
  45. {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
  46. {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
  47. {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
  48. {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
  49. {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
  50. {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
  51. {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
  52. {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
  53. {0, NULL},
  54. };
  55. void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
  56. {
  57. if (adev->pp_enabled)
  58. /* TODO */
  59. return;
  60. if (adev->pm.dpm_enabled) {
  61. mutex_lock(&adev->pm.mutex);
  62. if (power_supply_is_system_supplied() > 0)
  63. adev->pm.dpm.ac_power = true;
  64. else
  65. adev->pm.dpm.ac_power = false;
  66. if (adev->pm.funcs->enable_bapm)
  67. amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
  68. mutex_unlock(&adev->pm.mutex);
  69. }
  70. }
  71. static ssize_t amdgpu_get_dpm_state(struct device *dev,
  72. struct device_attribute *attr,
  73. char *buf)
  74. {
  75. struct drm_device *ddev = dev_get_drvdata(dev);
  76. struct amdgpu_device *adev = ddev->dev_private;
  77. enum amd_pm_state_type pm;
  78. if (adev->pp_enabled) {
  79. pm = amdgpu_dpm_get_current_power_state(adev);
  80. } else
  81. pm = adev->pm.dpm.user_state;
  82. return snprintf(buf, PAGE_SIZE, "%s\n",
  83. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  84. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  85. }
  86. static ssize_t amdgpu_set_dpm_state(struct device *dev,
  87. struct device_attribute *attr,
  88. const char *buf,
  89. size_t count)
  90. {
  91. struct drm_device *ddev = dev_get_drvdata(dev);
  92. struct amdgpu_device *adev = ddev->dev_private;
  93. enum amd_pm_state_type state;
  94. if (strncmp("battery", buf, strlen("battery")) == 0)
  95. state = POWER_STATE_TYPE_BATTERY;
  96. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  97. state = POWER_STATE_TYPE_BALANCED;
  98. else if (strncmp("performance", buf, strlen("performance")) == 0)
  99. state = POWER_STATE_TYPE_PERFORMANCE;
  100. else {
  101. count = -EINVAL;
  102. goto fail;
  103. }
  104. if (adev->pp_enabled) {
  105. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  106. } else {
  107. mutex_lock(&adev->pm.mutex);
  108. adev->pm.dpm.user_state = state;
  109. mutex_unlock(&adev->pm.mutex);
  110. /* Can't set dpm state when the card is off */
  111. if (!(adev->flags & AMD_IS_PX) ||
  112. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  113. amdgpu_pm_compute_clocks(adev);
  114. }
  115. fail:
  116. return count;
  117. }
  118. static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
  119. struct device_attribute *attr,
  120. char *buf)
  121. {
  122. struct drm_device *ddev = dev_get_drvdata(dev);
  123. struct amdgpu_device *adev = ddev->dev_private;
  124. enum amd_dpm_forced_level level;
  125. if ((adev->flags & AMD_IS_PX) &&
  126. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  127. return snprintf(buf, PAGE_SIZE, "off\n");
  128. level = amdgpu_dpm_get_performance_level(adev);
  129. return snprintf(buf, PAGE_SIZE, "%s\n",
  130. (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  131. (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
  132. (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
  133. (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
  134. (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
  135. (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
  136. (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
  137. (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
  138. "unknown");
  139. }
  140. static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
  141. struct device_attribute *attr,
  142. const char *buf,
  143. size_t count)
  144. {
  145. struct drm_device *ddev = dev_get_drvdata(dev);
  146. struct amdgpu_device *adev = ddev->dev_private;
  147. enum amd_dpm_forced_level level;
  148. enum amd_dpm_forced_level current_level;
  149. int ret = 0;
  150. /* Can't force performance level when the card is off */
  151. if ((adev->flags & AMD_IS_PX) &&
  152. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  153. return -EINVAL;
  154. current_level = amdgpu_dpm_get_performance_level(adev);
  155. if (strncmp("low", buf, strlen("low")) == 0) {
  156. level = AMD_DPM_FORCED_LEVEL_LOW;
  157. } else if (strncmp("high", buf, strlen("high")) == 0) {
  158. level = AMD_DPM_FORCED_LEVEL_HIGH;
  159. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  160. level = AMD_DPM_FORCED_LEVEL_AUTO;
  161. } else if (strncmp("manual", buf, strlen("manual")) == 0) {
  162. level = AMD_DPM_FORCED_LEVEL_MANUAL;
  163. } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
  164. level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
  165. } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
  166. level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
  167. } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
  168. level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
  169. } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
  170. level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
  171. } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
  172. level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
  173. } else {
  174. count = -EINVAL;
  175. goto fail;
  176. }
  177. if (current_level == level)
  178. return count;
  179. if (adev->pp_enabled)
  180. amdgpu_dpm_force_performance_level(adev, level);
  181. else {
  182. mutex_lock(&adev->pm.mutex);
  183. if (adev->pm.dpm.thermal_active) {
  184. count = -EINVAL;
  185. mutex_unlock(&adev->pm.mutex);
  186. goto fail;
  187. }
  188. ret = amdgpu_dpm_force_performance_level(adev, level);
  189. if (ret)
  190. count = -EINVAL;
  191. else
  192. adev->pm.dpm.forced_level = level;
  193. mutex_unlock(&adev->pm.mutex);
  194. }
  195. fail:
  196. return count;
  197. }
  198. static ssize_t amdgpu_get_pp_num_states(struct device *dev,
  199. struct device_attribute *attr,
  200. char *buf)
  201. {
  202. struct drm_device *ddev = dev_get_drvdata(dev);
  203. struct amdgpu_device *adev = ddev->dev_private;
  204. struct pp_states_info data;
  205. int i, buf_len;
  206. if (adev->pp_enabled)
  207. amdgpu_dpm_get_pp_num_states(adev, &data);
  208. buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
  209. for (i = 0; i < data.nums; i++)
  210. buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
  211. (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
  212. (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
  213. (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
  214. (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
  215. return buf_len;
  216. }
  217. static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
  218. struct device_attribute *attr,
  219. char *buf)
  220. {
  221. struct drm_device *ddev = dev_get_drvdata(dev);
  222. struct amdgpu_device *adev = ddev->dev_private;
  223. struct pp_states_info data;
  224. enum amd_pm_state_type pm = 0;
  225. int i = 0;
  226. if (adev->pp_enabled) {
  227. pm = amdgpu_dpm_get_current_power_state(adev);
  228. amdgpu_dpm_get_pp_num_states(adev, &data);
  229. for (i = 0; i < data.nums; i++) {
  230. if (pm == data.states[i])
  231. break;
  232. }
  233. if (i == data.nums)
  234. i = -EINVAL;
  235. }
  236. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  237. }
  238. static ssize_t amdgpu_get_pp_force_state(struct device *dev,
  239. struct device_attribute *attr,
  240. char *buf)
  241. {
  242. struct drm_device *ddev = dev_get_drvdata(dev);
  243. struct amdgpu_device *adev = ddev->dev_private;
  244. struct pp_states_info data;
  245. enum amd_pm_state_type pm = 0;
  246. int i;
  247. if (adev->pp_force_state_enabled && adev->pp_enabled) {
  248. pm = amdgpu_dpm_get_current_power_state(adev);
  249. amdgpu_dpm_get_pp_num_states(adev, &data);
  250. for (i = 0; i < data.nums; i++) {
  251. if (pm == data.states[i])
  252. break;
  253. }
  254. if (i == data.nums)
  255. i = -EINVAL;
  256. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  257. } else
  258. return snprintf(buf, PAGE_SIZE, "\n");
  259. }
  260. static ssize_t amdgpu_set_pp_force_state(struct device *dev,
  261. struct device_attribute *attr,
  262. const char *buf,
  263. size_t count)
  264. {
  265. struct drm_device *ddev = dev_get_drvdata(dev);
  266. struct amdgpu_device *adev = ddev->dev_private;
  267. enum amd_pm_state_type state = 0;
  268. unsigned long idx;
  269. int ret;
  270. if (strlen(buf) == 1)
  271. adev->pp_force_state_enabled = false;
  272. else if (adev->pp_enabled) {
  273. struct pp_states_info data;
  274. ret = kstrtoul(buf, 0, &idx);
  275. if (ret || idx >= ARRAY_SIZE(data.states)) {
  276. count = -EINVAL;
  277. goto fail;
  278. }
  279. amdgpu_dpm_get_pp_num_states(adev, &data);
  280. state = data.states[idx];
  281. /* only set user selected power states */
  282. if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
  283. state != POWER_STATE_TYPE_DEFAULT) {
  284. amdgpu_dpm_dispatch_task(adev,
  285. AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  286. adev->pp_force_state_enabled = true;
  287. }
  288. }
  289. fail:
  290. return count;
  291. }
  292. static ssize_t amdgpu_get_pp_table(struct device *dev,
  293. struct device_attribute *attr,
  294. char *buf)
  295. {
  296. struct drm_device *ddev = dev_get_drvdata(dev);
  297. struct amdgpu_device *adev = ddev->dev_private;
  298. char *table = NULL;
  299. int size;
  300. if (adev->pp_enabled)
  301. size = amdgpu_dpm_get_pp_table(adev, &table);
  302. else
  303. return 0;
  304. if (size >= PAGE_SIZE)
  305. size = PAGE_SIZE - 1;
  306. memcpy(buf, table, size);
  307. return size;
  308. }
  309. static ssize_t amdgpu_set_pp_table(struct device *dev,
  310. struct device_attribute *attr,
  311. const char *buf,
  312. size_t count)
  313. {
  314. struct drm_device *ddev = dev_get_drvdata(dev);
  315. struct amdgpu_device *adev = ddev->dev_private;
  316. if (adev->pp_enabled)
  317. amdgpu_dpm_set_pp_table(adev, buf, count);
  318. return count;
  319. }
  320. static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
  321. struct device_attribute *attr,
  322. char *buf)
  323. {
  324. struct drm_device *ddev = dev_get_drvdata(dev);
  325. struct amdgpu_device *adev = ddev->dev_private;
  326. ssize_t size = 0;
  327. if (adev->pp_enabled)
  328. size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
  329. else if (adev->pm.funcs->print_clock_levels)
  330. size = adev->pm.funcs->print_clock_levels(adev, PP_SCLK, buf);
  331. return size;
  332. }
  333. static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
  334. struct device_attribute *attr,
  335. const char *buf,
  336. size_t count)
  337. {
  338. struct drm_device *ddev = dev_get_drvdata(dev);
  339. struct amdgpu_device *adev = ddev->dev_private;
  340. int ret;
  341. long level;
  342. uint32_t i, mask = 0;
  343. char sub_str[2];
  344. for (i = 0; i < strlen(buf); i++) {
  345. if (*(buf + i) == '\n')
  346. continue;
  347. sub_str[0] = *(buf + i);
  348. sub_str[1] = '\0';
  349. ret = kstrtol(sub_str, 0, &level);
  350. if (ret) {
  351. count = -EINVAL;
  352. goto fail;
  353. }
  354. mask |= 1 << level;
  355. }
  356. if (adev->pp_enabled)
  357. amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
  358. else if (adev->pm.funcs->force_clock_level)
  359. adev->pm.funcs->force_clock_level(adev, PP_SCLK, mask);
  360. fail:
  361. return count;
  362. }
  363. static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
  364. struct device_attribute *attr,
  365. char *buf)
  366. {
  367. struct drm_device *ddev = dev_get_drvdata(dev);
  368. struct amdgpu_device *adev = ddev->dev_private;
  369. ssize_t size = 0;
  370. if (adev->pp_enabled)
  371. size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
  372. else if (adev->pm.funcs->print_clock_levels)
  373. size = adev->pm.funcs->print_clock_levels(adev, PP_MCLK, buf);
  374. return size;
  375. }
  376. static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
  377. struct device_attribute *attr,
  378. const char *buf,
  379. size_t count)
  380. {
  381. struct drm_device *ddev = dev_get_drvdata(dev);
  382. struct amdgpu_device *adev = ddev->dev_private;
  383. int ret;
  384. long level;
  385. uint32_t i, mask = 0;
  386. char sub_str[2];
  387. for (i = 0; i < strlen(buf); i++) {
  388. if (*(buf + i) == '\n')
  389. continue;
  390. sub_str[0] = *(buf + i);
  391. sub_str[1] = '\0';
  392. ret = kstrtol(sub_str, 0, &level);
  393. if (ret) {
  394. count = -EINVAL;
  395. goto fail;
  396. }
  397. mask |= 1 << level;
  398. }
  399. if (adev->pp_enabled)
  400. amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
  401. else if (adev->pm.funcs->force_clock_level)
  402. adev->pm.funcs->force_clock_level(adev, PP_MCLK, mask);
  403. fail:
  404. return count;
  405. }
  406. static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
  407. struct device_attribute *attr,
  408. char *buf)
  409. {
  410. struct drm_device *ddev = dev_get_drvdata(dev);
  411. struct amdgpu_device *adev = ddev->dev_private;
  412. ssize_t size = 0;
  413. if (adev->pp_enabled)
  414. size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
  415. else if (adev->pm.funcs->print_clock_levels)
  416. size = adev->pm.funcs->print_clock_levels(adev, PP_PCIE, buf);
  417. return size;
  418. }
  419. static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
  420. struct device_attribute *attr,
  421. const char *buf,
  422. size_t count)
  423. {
  424. struct drm_device *ddev = dev_get_drvdata(dev);
  425. struct amdgpu_device *adev = ddev->dev_private;
  426. int ret;
  427. long level;
  428. uint32_t i, mask = 0;
  429. char sub_str[2];
  430. for (i = 0; i < strlen(buf); i++) {
  431. if (*(buf + i) == '\n')
  432. continue;
  433. sub_str[0] = *(buf + i);
  434. sub_str[1] = '\0';
  435. ret = kstrtol(sub_str, 0, &level);
  436. if (ret) {
  437. count = -EINVAL;
  438. goto fail;
  439. }
  440. mask |= 1 << level;
  441. }
  442. if (adev->pp_enabled)
  443. amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
  444. else if (adev->pm.funcs->force_clock_level)
  445. adev->pm.funcs->force_clock_level(adev, PP_PCIE, mask);
  446. fail:
  447. return count;
  448. }
  449. static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
  450. struct device_attribute *attr,
  451. char *buf)
  452. {
  453. struct drm_device *ddev = dev_get_drvdata(dev);
  454. struct amdgpu_device *adev = ddev->dev_private;
  455. uint32_t value = 0;
  456. if (adev->pp_enabled)
  457. value = amdgpu_dpm_get_sclk_od(adev);
  458. else if (adev->pm.funcs->get_sclk_od)
  459. value = adev->pm.funcs->get_sclk_od(adev);
  460. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  461. }
  462. static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
  463. struct device_attribute *attr,
  464. const char *buf,
  465. size_t count)
  466. {
  467. struct drm_device *ddev = dev_get_drvdata(dev);
  468. struct amdgpu_device *adev = ddev->dev_private;
  469. int ret;
  470. long int value;
  471. ret = kstrtol(buf, 0, &value);
  472. if (ret) {
  473. count = -EINVAL;
  474. goto fail;
  475. }
  476. if (adev->pp_enabled) {
  477. amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
  478. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
  479. } else if (adev->pm.funcs->set_sclk_od) {
  480. adev->pm.funcs->set_sclk_od(adev, (uint32_t)value);
  481. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  482. amdgpu_pm_compute_clocks(adev);
  483. }
  484. fail:
  485. return count;
  486. }
  487. static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
  488. struct device_attribute *attr,
  489. char *buf)
  490. {
  491. struct drm_device *ddev = dev_get_drvdata(dev);
  492. struct amdgpu_device *adev = ddev->dev_private;
  493. uint32_t value = 0;
  494. if (adev->pp_enabled)
  495. value = amdgpu_dpm_get_mclk_od(adev);
  496. else if (adev->pm.funcs->get_mclk_od)
  497. value = adev->pm.funcs->get_mclk_od(adev);
  498. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  499. }
  500. static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
  501. struct device_attribute *attr,
  502. const char *buf,
  503. size_t count)
  504. {
  505. struct drm_device *ddev = dev_get_drvdata(dev);
  506. struct amdgpu_device *adev = ddev->dev_private;
  507. int ret;
  508. long int value;
  509. ret = kstrtol(buf, 0, &value);
  510. if (ret) {
  511. count = -EINVAL;
  512. goto fail;
  513. }
  514. if (adev->pp_enabled) {
  515. amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
  516. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
  517. } else if (adev->pm.funcs->set_mclk_od) {
  518. adev->pm.funcs->set_mclk_od(adev, (uint32_t)value);
  519. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  520. amdgpu_pm_compute_clocks(adev);
  521. }
  522. fail:
  523. return count;
  524. }
  525. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
  526. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  527. amdgpu_get_dpm_forced_performance_level,
  528. amdgpu_set_dpm_forced_performance_level);
  529. static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
  530. static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
  531. static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
  532. amdgpu_get_pp_force_state,
  533. amdgpu_set_pp_force_state);
  534. static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
  535. amdgpu_get_pp_table,
  536. amdgpu_set_pp_table);
  537. static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
  538. amdgpu_get_pp_dpm_sclk,
  539. amdgpu_set_pp_dpm_sclk);
  540. static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
  541. amdgpu_get_pp_dpm_mclk,
  542. amdgpu_set_pp_dpm_mclk);
  543. static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
  544. amdgpu_get_pp_dpm_pcie,
  545. amdgpu_set_pp_dpm_pcie);
  546. static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
  547. amdgpu_get_pp_sclk_od,
  548. amdgpu_set_pp_sclk_od);
  549. static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
  550. amdgpu_get_pp_mclk_od,
  551. amdgpu_set_pp_mclk_od);
  552. static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
  553. struct device_attribute *attr,
  554. char *buf)
  555. {
  556. struct amdgpu_device *adev = dev_get_drvdata(dev);
  557. struct drm_device *ddev = adev->ddev;
  558. int temp;
  559. /* Can't get temperature when the card is off */
  560. if ((adev->flags & AMD_IS_PX) &&
  561. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  562. return -EINVAL;
  563. if (!adev->pp_enabled && !adev->pm.funcs->get_temperature)
  564. temp = 0;
  565. else
  566. temp = amdgpu_dpm_get_temperature(adev);
  567. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  568. }
  569. static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
  570. struct device_attribute *attr,
  571. char *buf)
  572. {
  573. struct amdgpu_device *adev = dev_get_drvdata(dev);
  574. int hyst = to_sensor_dev_attr(attr)->index;
  575. int temp;
  576. if (hyst)
  577. temp = adev->pm.dpm.thermal.min_temp;
  578. else
  579. temp = adev->pm.dpm.thermal.max_temp;
  580. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  581. }
  582. static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
  583. struct device_attribute *attr,
  584. char *buf)
  585. {
  586. struct amdgpu_device *adev = dev_get_drvdata(dev);
  587. u32 pwm_mode = 0;
  588. if (!adev->pp_enabled && !adev->pm.funcs->get_fan_control_mode)
  589. return -EINVAL;
  590. pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
  591. /* never 0 (full-speed), fuse or smc-controlled always */
  592. return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
  593. }
  594. static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
  595. struct device_attribute *attr,
  596. const char *buf,
  597. size_t count)
  598. {
  599. struct amdgpu_device *adev = dev_get_drvdata(dev);
  600. int err;
  601. int value;
  602. if (!adev->pp_enabled && !adev->pm.funcs->set_fan_control_mode)
  603. return -EINVAL;
  604. err = kstrtoint(buf, 10, &value);
  605. if (err)
  606. return err;
  607. switch (value) {
  608. case 1: /* manual, percent-based */
  609. amdgpu_dpm_set_fan_control_mode(adev, FDO_PWM_MODE_STATIC);
  610. break;
  611. default: /* disable */
  612. amdgpu_dpm_set_fan_control_mode(adev, 0);
  613. break;
  614. }
  615. return count;
  616. }
  617. static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
  618. struct device_attribute *attr,
  619. char *buf)
  620. {
  621. return sprintf(buf, "%i\n", 0);
  622. }
  623. static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
  624. struct device_attribute *attr,
  625. char *buf)
  626. {
  627. return sprintf(buf, "%i\n", 255);
  628. }
  629. static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
  630. struct device_attribute *attr,
  631. const char *buf, size_t count)
  632. {
  633. struct amdgpu_device *adev = dev_get_drvdata(dev);
  634. int err;
  635. u32 value;
  636. err = kstrtou32(buf, 10, &value);
  637. if (err)
  638. return err;
  639. value = (value * 100) / 255;
  640. err = amdgpu_dpm_set_fan_speed_percent(adev, value);
  641. if (err)
  642. return err;
  643. return count;
  644. }
  645. static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
  646. struct device_attribute *attr,
  647. char *buf)
  648. {
  649. struct amdgpu_device *adev = dev_get_drvdata(dev);
  650. int err;
  651. u32 speed;
  652. err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
  653. if (err)
  654. return err;
  655. speed = (speed * 255) / 100;
  656. return sprintf(buf, "%i\n", speed);
  657. }
  658. static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
  659. struct device_attribute *attr,
  660. char *buf)
  661. {
  662. struct amdgpu_device *adev = dev_get_drvdata(dev);
  663. int err;
  664. u32 speed;
  665. err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
  666. if (err)
  667. return err;
  668. return sprintf(buf, "%i\n", speed);
  669. }
  670. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
  671. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
  672. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
  673. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
  674. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
  675. static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
  676. static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
  677. static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
  678. static struct attribute *hwmon_attributes[] = {
  679. &sensor_dev_attr_temp1_input.dev_attr.attr,
  680. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  681. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  682. &sensor_dev_attr_pwm1.dev_attr.attr,
  683. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  684. &sensor_dev_attr_pwm1_min.dev_attr.attr,
  685. &sensor_dev_attr_pwm1_max.dev_attr.attr,
  686. &sensor_dev_attr_fan1_input.dev_attr.attr,
  687. NULL
  688. };
  689. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  690. struct attribute *attr, int index)
  691. {
  692. struct device *dev = kobj_to_dev(kobj);
  693. struct amdgpu_device *adev = dev_get_drvdata(dev);
  694. umode_t effective_mode = attr->mode;
  695. /* Skip limit attributes if DPM is not enabled */
  696. if (!adev->pm.dpm_enabled &&
  697. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  698. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
  699. attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  700. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  701. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  702. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  703. return 0;
  704. if (adev->pp_enabled)
  705. return effective_mode;
  706. /* Skip fan attributes if fan is not present */
  707. if (adev->pm.no_fan &&
  708. (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  709. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  710. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  711. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  712. return 0;
  713. /* mask fan attributes if we have no bindings for this asic to expose */
  714. if ((!adev->pm.funcs->get_fan_speed_percent &&
  715. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
  716. (!adev->pm.funcs->get_fan_control_mode &&
  717. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
  718. effective_mode &= ~S_IRUGO;
  719. if ((!adev->pm.funcs->set_fan_speed_percent &&
  720. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
  721. (!adev->pm.funcs->set_fan_control_mode &&
  722. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
  723. effective_mode &= ~S_IWUSR;
  724. /* hide max/min values if we can't both query and manage the fan */
  725. if ((!adev->pm.funcs->set_fan_speed_percent &&
  726. !adev->pm.funcs->get_fan_speed_percent) &&
  727. (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  728. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  729. return 0;
  730. /* requires powerplay */
  731. if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr)
  732. return 0;
  733. return effective_mode;
  734. }
  735. static const struct attribute_group hwmon_attrgroup = {
  736. .attrs = hwmon_attributes,
  737. .is_visible = hwmon_attributes_visible,
  738. };
  739. static const struct attribute_group *hwmon_groups[] = {
  740. &hwmon_attrgroup,
  741. NULL
  742. };
  743. void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
  744. {
  745. struct amdgpu_device *adev =
  746. container_of(work, struct amdgpu_device,
  747. pm.dpm.thermal.work);
  748. /* switch to the thermal state */
  749. enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  750. if (!adev->pm.dpm_enabled)
  751. return;
  752. if (adev->pm.funcs->get_temperature) {
  753. int temp = amdgpu_dpm_get_temperature(adev);
  754. if (temp < adev->pm.dpm.thermal.min_temp)
  755. /* switch back the user state */
  756. dpm_state = adev->pm.dpm.user_state;
  757. } else {
  758. if (adev->pm.dpm.thermal.high_to_low)
  759. /* switch back the user state */
  760. dpm_state = adev->pm.dpm.user_state;
  761. }
  762. mutex_lock(&adev->pm.mutex);
  763. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  764. adev->pm.dpm.thermal_active = true;
  765. else
  766. adev->pm.dpm.thermal_active = false;
  767. adev->pm.dpm.state = dpm_state;
  768. mutex_unlock(&adev->pm.mutex);
  769. amdgpu_pm_compute_clocks(adev);
  770. }
  771. static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
  772. enum amd_pm_state_type dpm_state)
  773. {
  774. int i;
  775. struct amdgpu_ps *ps;
  776. u32 ui_class;
  777. bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
  778. true : false;
  779. /* check if the vblank period is too short to adjust the mclk */
  780. if (single_display && adev->pm.funcs->vblank_too_short) {
  781. if (amdgpu_dpm_vblank_too_short(adev))
  782. single_display = false;
  783. }
  784. /* certain older asics have a separare 3D performance state,
  785. * so try that first if the user selected performance
  786. */
  787. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  788. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  789. /* balanced states don't exist at the moment */
  790. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  791. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  792. restart_search:
  793. /* Pick the best power state based on current conditions */
  794. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  795. ps = &adev->pm.dpm.ps[i];
  796. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  797. switch (dpm_state) {
  798. /* user states */
  799. case POWER_STATE_TYPE_BATTERY:
  800. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  801. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  802. if (single_display)
  803. return ps;
  804. } else
  805. return ps;
  806. }
  807. break;
  808. case POWER_STATE_TYPE_BALANCED:
  809. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  810. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  811. if (single_display)
  812. return ps;
  813. } else
  814. return ps;
  815. }
  816. break;
  817. case POWER_STATE_TYPE_PERFORMANCE:
  818. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  819. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  820. if (single_display)
  821. return ps;
  822. } else
  823. return ps;
  824. }
  825. break;
  826. /* internal states */
  827. case POWER_STATE_TYPE_INTERNAL_UVD:
  828. if (adev->pm.dpm.uvd_ps)
  829. return adev->pm.dpm.uvd_ps;
  830. else
  831. break;
  832. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  833. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  834. return ps;
  835. break;
  836. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  837. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  838. return ps;
  839. break;
  840. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  841. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  842. return ps;
  843. break;
  844. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  845. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  846. return ps;
  847. break;
  848. case POWER_STATE_TYPE_INTERNAL_BOOT:
  849. return adev->pm.dpm.boot_ps;
  850. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  851. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  852. return ps;
  853. break;
  854. case POWER_STATE_TYPE_INTERNAL_ACPI:
  855. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  856. return ps;
  857. break;
  858. case POWER_STATE_TYPE_INTERNAL_ULV:
  859. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  860. return ps;
  861. break;
  862. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  863. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  864. return ps;
  865. break;
  866. default:
  867. break;
  868. }
  869. }
  870. /* use a fallback state if we didn't match */
  871. switch (dpm_state) {
  872. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  873. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  874. goto restart_search;
  875. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  876. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  877. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  878. if (adev->pm.dpm.uvd_ps) {
  879. return adev->pm.dpm.uvd_ps;
  880. } else {
  881. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  882. goto restart_search;
  883. }
  884. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  885. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  886. goto restart_search;
  887. case POWER_STATE_TYPE_INTERNAL_ACPI:
  888. dpm_state = POWER_STATE_TYPE_BATTERY;
  889. goto restart_search;
  890. case POWER_STATE_TYPE_BATTERY:
  891. case POWER_STATE_TYPE_BALANCED:
  892. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  893. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  894. goto restart_search;
  895. default:
  896. break;
  897. }
  898. return NULL;
  899. }
  900. static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
  901. {
  902. struct amdgpu_ps *ps;
  903. enum amd_pm_state_type dpm_state;
  904. int ret;
  905. bool equal;
  906. /* if dpm init failed */
  907. if (!adev->pm.dpm_enabled)
  908. return;
  909. if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
  910. /* add other state override checks here */
  911. if ((!adev->pm.dpm.thermal_active) &&
  912. (!adev->pm.dpm.uvd_active))
  913. adev->pm.dpm.state = adev->pm.dpm.user_state;
  914. }
  915. dpm_state = adev->pm.dpm.state;
  916. ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
  917. if (ps)
  918. adev->pm.dpm.requested_ps = ps;
  919. else
  920. return;
  921. if (amdgpu_dpm == 1) {
  922. printk("switching from power state:\n");
  923. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
  924. printk("switching to power state:\n");
  925. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
  926. }
  927. /* update whether vce is active */
  928. ps->vce_active = adev->pm.dpm.vce_active;
  929. amdgpu_dpm_display_configuration_changed(adev);
  930. ret = amdgpu_dpm_pre_set_power_state(adev);
  931. if (ret)
  932. return;
  933. if ((0 != amgdpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal)))
  934. equal = false;
  935. if (equal)
  936. return;
  937. amdgpu_dpm_set_power_state(adev);
  938. amdgpu_dpm_post_set_power_state(adev);
  939. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  940. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  941. if (adev->pm.funcs->force_performance_level) {
  942. if (adev->pm.dpm.thermal_active) {
  943. enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
  944. /* force low perf level for thermal */
  945. amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
  946. /* save the user's level */
  947. adev->pm.dpm.forced_level = level;
  948. } else {
  949. /* otherwise, user selected level */
  950. amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
  951. }
  952. }
  953. }
  954. void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
  955. {
  956. if (adev->pp_enabled || adev->pm.funcs->powergate_uvd) {
  957. /* enable/disable UVD */
  958. mutex_lock(&adev->pm.mutex);
  959. amdgpu_dpm_powergate_uvd(adev, !enable);
  960. mutex_unlock(&adev->pm.mutex);
  961. } else {
  962. if (enable) {
  963. mutex_lock(&adev->pm.mutex);
  964. adev->pm.dpm.uvd_active = true;
  965. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
  966. mutex_unlock(&adev->pm.mutex);
  967. } else {
  968. mutex_lock(&adev->pm.mutex);
  969. adev->pm.dpm.uvd_active = false;
  970. mutex_unlock(&adev->pm.mutex);
  971. }
  972. amdgpu_pm_compute_clocks(adev);
  973. }
  974. }
  975. void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
  976. {
  977. if (adev->pp_enabled || adev->pm.funcs->powergate_vce) {
  978. /* enable/disable VCE */
  979. mutex_lock(&adev->pm.mutex);
  980. amdgpu_dpm_powergate_vce(adev, !enable);
  981. mutex_unlock(&adev->pm.mutex);
  982. } else {
  983. if (enable) {
  984. mutex_lock(&adev->pm.mutex);
  985. adev->pm.dpm.vce_active = true;
  986. /* XXX select vce level based on ring/task */
  987. adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL;
  988. mutex_unlock(&adev->pm.mutex);
  989. amdgpu_pm_compute_clocks(adev);
  990. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  991. AMD_PG_STATE_UNGATE);
  992. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  993. AMD_CG_STATE_UNGATE);
  994. } else {
  995. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  996. AMD_PG_STATE_GATE);
  997. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  998. AMD_CG_STATE_GATE);
  999. mutex_lock(&adev->pm.mutex);
  1000. adev->pm.dpm.vce_active = false;
  1001. mutex_unlock(&adev->pm.mutex);
  1002. amdgpu_pm_compute_clocks(adev);
  1003. }
  1004. }
  1005. }
  1006. void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
  1007. {
  1008. int i;
  1009. if (adev->pp_enabled)
  1010. /* TO DO */
  1011. return;
  1012. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  1013. amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
  1014. }
  1015. int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
  1016. {
  1017. int ret;
  1018. if (adev->pm.sysfs_initialized)
  1019. return 0;
  1020. if (!adev->pp_enabled) {
  1021. if (adev->pm.funcs->get_temperature == NULL)
  1022. return 0;
  1023. }
  1024. adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
  1025. DRIVER_NAME, adev,
  1026. hwmon_groups);
  1027. if (IS_ERR(adev->pm.int_hwmon_dev)) {
  1028. ret = PTR_ERR(adev->pm.int_hwmon_dev);
  1029. dev_err(adev->dev,
  1030. "Unable to register hwmon device: %d\n", ret);
  1031. return ret;
  1032. }
  1033. ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
  1034. if (ret) {
  1035. DRM_ERROR("failed to create device file for dpm state\n");
  1036. return ret;
  1037. }
  1038. ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1039. if (ret) {
  1040. DRM_ERROR("failed to create device file for dpm state\n");
  1041. return ret;
  1042. }
  1043. if (adev->pp_enabled) {
  1044. ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
  1045. if (ret) {
  1046. DRM_ERROR("failed to create device file pp_num_states\n");
  1047. return ret;
  1048. }
  1049. ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
  1050. if (ret) {
  1051. DRM_ERROR("failed to create device file pp_cur_state\n");
  1052. return ret;
  1053. }
  1054. ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
  1055. if (ret) {
  1056. DRM_ERROR("failed to create device file pp_force_state\n");
  1057. return ret;
  1058. }
  1059. ret = device_create_file(adev->dev, &dev_attr_pp_table);
  1060. if (ret) {
  1061. DRM_ERROR("failed to create device file pp_table\n");
  1062. return ret;
  1063. }
  1064. }
  1065. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1066. if (ret) {
  1067. DRM_ERROR("failed to create device file pp_dpm_sclk\n");
  1068. return ret;
  1069. }
  1070. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1071. if (ret) {
  1072. DRM_ERROR("failed to create device file pp_dpm_mclk\n");
  1073. return ret;
  1074. }
  1075. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1076. if (ret) {
  1077. DRM_ERROR("failed to create device file pp_dpm_pcie\n");
  1078. return ret;
  1079. }
  1080. ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
  1081. if (ret) {
  1082. DRM_ERROR("failed to create device file pp_sclk_od\n");
  1083. return ret;
  1084. }
  1085. ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
  1086. if (ret) {
  1087. DRM_ERROR("failed to create device file pp_mclk_od\n");
  1088. return ret;
  1089. }
  1090. ret = amdgpu_debugfs_pm_init(adev);
  1091. if (ret) {
  1092. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1093. return ret;
  1094. }
  1095. adev->pm.sysfs_initialized = true;
  1096. return 0;
  1097. }
  1098. void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
  1099. {
  1100. if (adev->pm.int_hwmon_dev)
  1101. hwmon_device_unregister(adev->pm.int_hwmon_dev);
  1102. device_remove_file(adev->dev, &dev_attr_power_dpm_state);
  1103. device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1104. if (adev->pp_enabled) {
  1105. device_remove_file(adev->dev, &dev_attr_pp_num_states);
  1106. device_remove_file(adev->dev, &dev_attr_pp_cur_state);
  1107. device_remove_file(adev->dev, &dev_attr_pp_force_state);
  1108. device_remove_file(adev->dev, &dev_attr_pp_table);
  1109. }
  1110. device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1111. device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1112. device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1113. device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
  1114. device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
  1115. }
  1116. void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
  1117. {
  1118. struct drm_device *ddev = adev->ddev;
  1119. struct drm_crtc *crtc;
  1120. struct amdgpu_crtc *amdgpu_crtc;
  1121. int i = 0;
  1122. if (!adev->pm.dpm_enabled)
  1123. return;
  1124. amdgpu_display_bandwidth_update(adev);
  1125. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  1126. struct amdgpu_ring *ring = adev->rings[i];
  1127. if (ring && ring->ready)
  1128. amdgpu_fence_wait_empty(ring);
  1129. }
  1130. if (adev->pp_enabled) {
  1131. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE, NULL, NULL);
  1132. } else {
  1133. mutex_lock(&adev->pm.mutex);
  1134. adev->pm.dpm.new_active_crtcs = 0;
  1135. adev->pm.dpm.new_active_crtc_count = 0;
  1136. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  1137. list_for_each_entry(crtc,
  1138. &ddev->mode_config.crtc_list, head) {
  1139. amdgpu_crtc = to_amdgpu_crtc(crtc);
  1140. if (crtc->enabled) {
  1141. adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
  1142. adev->pm.dpm.new_active_crtc_count++;
  1143. }
  1144. }
  1145. }
  1146. /* update battery/ac status */
  1147. if (power_supply_is_system_supplied() > 0)
  1148. adev->pm.dpm.ac_power = true;
  1149. else
  1150. adev->pm.dpm.ac_power = false;
  1151. amdgpu_dpm_change_power_state_locked(adev);
  1152. mutex_unlock(&adev->pm.mutex);
  1153. }
  1154. }
  1155. /*
  1156. * Debugfs info
  1157. */
  1158. #if defined(CONFIG_DEBUG_FS)
  1159. static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
  1160. {
  1161. int32_t value;
  1162. /* sanity check PP is enabled */
  1163. if (!(adev->powerplay.pp_funcs &&
  1164. adev->powerplay.pp_funcs->read_sensor))
  1165. return -EINVAL;
  1166. /* GPU Clocks */
  1167. seq_printf(m, "GFX Clocks and Power:\n");
  1168. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, &value))
  1169. seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
  1170. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, &value))
  1171. seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
  1172. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, &value))
  1173. seq_printf(m, "\t%u mV (VDDGFX)\n", value);
  1174. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, &value))
  1175. seq_printf(m, "\t%u mV (VDDNB)\n", value);
  1176. seq_printf(m, "\n");
  1177. /* GPU Temp */
  1178. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, &value))
  1179. seq_printf(m, "GPU Temperature: %u C\n", value/1000);
  1180. /* GPU Load */
  1181. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, &value))
  1182. seq_printf(m, "GPU Load: %u %%\n", value);
  1183. seq_printf(m, "\n");
  1184. /* UVD clocks */
  1185. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, &value)) {
  1186. if (!value) {
  1187. seq_printf(m, "UVD: Disabled\n");
  1188. } else {
  1189. seq_printf(m, "UVD: Enabled\n");
  1190. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, &value))
  1191. seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
  1192. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, &value))
  1193. seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
  1194. }
  1195. }
  1196. seq_printf(m, "\n");
  1197. /* VCE clocks */
  1198. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, &value)) {
  1199. if (!value) {
  1200. seq_printf(m, "VCE: Disabled\n");
  1201. } else {
  1202. seq_printf(m, "VCE: Enabled\n");
  1203. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, &value))
  1204. seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
  1205. }
  1206. }
  1207. return 0;
  1208. }
  1209. static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
  1210. {
  1211. int i;
  1212. for (i = 0; clocks[i].flag; i++)
  1213. seq_printf(m, "\t%s: %s\n", clocks[i].name,
  1214. (flags & clocks[i].flag) ? "On" : "Off");
  1215. }
  1216. static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
  1217. {
  1218. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1219. struct drm_device *dev = node->minor->dev;
  1220. struct amdgpu_device *adev = dev->dev_private;
  1221. struct drm_device *ddev = adev->ddev;
  1222. u32 flags = 0;
  1223. amdgpu_get_clockgating_state(adev, &flags);
  1224. seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
  1225. amdgpu_parse_cg_state(m, flags);
  1226. seq_printf(m, "\n");
  1227. if (!adev->pm.dpm_enabled) {
  1228. seq_printf(m, "dpm not enabled\n");
  1229. return 0;
  1230. }
  1231. if ((adev->flags & AMD_IS_PX) &&
  1232. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1233. seq_printf(m, "PX asic powered off\n");
  1234. } else if (adev->pp_enabled) {
  1235. return amdgpu_debugfs_pm_info_pp(m, adev);
  1236. } else {
  1237. mutex_lock(&adev->pm.mutex);
  1238. if (adev->pm.funcs->debugfs_print_current_performance_level)
  1239. adev->pm.funcs->debugfs_print_current_performance_level(adev, m);
  1240. else
  1241. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1242. mutex_unlock(&adev->pm.mutex);
  1243. }
  1244. return 0;
  1245. }
  1246. static const struct drm_info_list amdgpu_pm_info_list[] = {
  1247. {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
  1248. };
  1249. #endif
  1250. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
  1251. {
  1252. #if defined(CONFIG_DEBUG_FS)
  1253. return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
  1254. #else
  1255. return 0;
  1256. #endif
  1257. }