intc-arcv2.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Copyright (C) 2014 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include <linux/interrupt.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/irqdomain.h>
  13. #include <linux/irqchip.h>
  14. #include <asm/irq.h>
  15. #define NR_EXCEPTIONS 16
  16. struct bcr_irq_arcv2 {
  17. #ifdef CONFIG_CPU_BIG_ENDIAN
  18. unsigned int pad:3, firq:1, prio:4, exts:8, irqs:8, ver:8;
  19. #else
  20. unsigned int ver:8, irqs:8, exts:8, prio:4, firq:1, pad:3;
  21. #endif
  22. };
  23. /*
  24. * Early Hardware specific Interrupt setup
  25. * -Called very early (start_kernel -> setup_arch -> setup_processor)
  26. * -Platform Independent (must for any ARC Core)
  27. * -Needed for each CPU (hence not foldable into init_IRQ)
  28. */
  29. void arc_init_IRQ(void)
  30. {
  31. unsigned int tmp, irq_prio, i;
  32. struct bcr_irq_arcv2 irq_bcr;
  33. struct aux_irq_ctrl {
  34. #ifdef CONFIG_CPU_BIG_ENDIAN
  35. unsigned int res3:18, save_idx_regs:1, res2:1,
  36. save_u_to_u:1, save_lp_regs:1, save_blink:1,
  37. res:4, save_nr_gpr_pairs:5;
  38. #else
  39. unsigned int save_nr_gpr_pairs:5, res:4,
  40. save_blink:1, save_lp_regs:1, save_u_to_u:1,
  41. res2:1, save_idx_regs:1, res3:18;
  42. #endif
  43. } ictrl;
  44. *(unsigned int *)&ictrl = 0;
  45. ictrl.save_nr_gpr_pairs = 6; /* r0 to r11 (r12 saved manually) */
  46. ictrl.save_blink = 1;
  47. ictrl.save_lp_regs = 1; /* LP_COUNT, LP_START, LP_END */
  48. ictrl.save_u_to_u = 0; /* user ctxt saved on kernel stack */
  49. ictrl.save_idx_regs = 1; /* JLI, LDI, EI */
  50. WRITE_AUX(AUX_IRQ_CTRL, ictrl);
  51. /*
  52. * ARCv2 core intc provides multiple interrupt priorities (upto 16).
  53. * Typical builds though have only two levels (0-high, 1-low)
  54. * Linux by default uses lower prio 1 for most irqs, reserving 0 for
  55. * NMI style interrupts in future (say perf)
  56. */
  57. READ_BCR(ARC_REG_IRQ_BCR, irq_bcr);
  58. irq_prio = irq_bcr.prio; /* Encoded as N-1 for N levels */
  59. pr_info("archs-intc\t: %d priority levels (default %d)%s\n",
  60. irq_prio + 1, ARCV2_IRQ_DEF_PRIO,
  61. irq_bcr.firq ? " FIRQ (not used)":"");
  62. /*
  63. * Set a default priority for all available interrupts to prevent
  64. * switching of register banks if Fast IRQ and multiple register banks
  65. * are supported by CPU.
  66. */
  67. for (i = NR_EXCEPTIONS; i < irq_bcr.irqs + NR_EXCEPTIONS; i++) {
  68. write_aux_reg(AUX_IRQ_SELECT, i);
  69. write_aux_reg(AUX_IRQ_PRIORITY, ARCV2_IRQ_DEF_PRIO);
  70. }
  71. /* setup status32, don't enable intr yet as kernel doesn't want */
  72. tmp = read_aux_reg(ARC_REG_STATUS32);
  73. tmp |= STATUS_AD_MASK | (ARCV2_IRQ_DEF_PRIO << 1);
  74. tmp &= ~STATUS_IE_MASK;
  75. asm volatile("kflag %0 \n"::"r"(tmp));
  76. }
  77. static void arcv2_irq_mask(struct irq_data *data)
  78. {
  79. write_aux_reg(AUX_IRQ_SELECT, data->hwirq);
  80. write_aux_reg(AUX_IRQ_ENABLE, 0);
  81. }
  82. static void arcv2_irq_unmask(struct irq_data *data)
  83. {
  84. write_aux_reg(AUX_IRQ_SELECT, data->hwirq);
  85. write_aux_reg(AUX_IRQ_ENABLE, 1);
  86. }
  87. void arcv2_irq_enable(struct irq_data *data)
  88. {
  89. /* set default priority */
  90. write_aux_reg(AUX_IRQ_SELECT, data->hwirq);
  91. write_aux_reg(AUX_IRQ_PRIORITY, ARCV2_IRQ_DEF_PRIO);
  92. /*
  93. * hw auto enables (linux unmask) all by default
  94. * So no need to do IRQ_ENABLE here
  95. * XXX: However OSCI LAN need it
  96. */
  97. write_aux_reg(AUX_IRQ_ENABLE, 1);
  98. }
  99. static struct irq_chip arcv2_irq_chip = {
  100. .name = "ARCv2 core Intc",
  101. .irq_mask = arcv2_irq_mask,
  102. .irq_unmask = arcv2_irq_unmask,
  103. .irq_enable = arcv2_irq_enable
  104. };
  105. static int arcv2_irq_map(struct irq_domain *d, unsigned int irq,
  106. irq_hw_number_t hw)
  107. {
  108. /*
  109. * core intc IRQs [16, 23]:
  110. * Statically assigned always private-per-core (Timers, WDT, IPI, PCT)
  111. */
  112. if (hw < FIRST_EXT_IRQ) {
  113. /*
  114. * A subsequent request_percpu_irq() fails if percpu_devid is
  115. * not set. That in turns sets NOAUTOEN, meaning each core needs
  116. * to call enable_percpu_irq()
  117. */
  118. irq_set_percpu_devid(irq);
  119. irq_set_chip_and_handler(irq, &arcv2_irq_chip, handle_percpu_irq);
  120. } else {
  121. irq_set_chip_and_handler(irq, &arcv2_irq_chip, handle_level_irq);
  122. }
  123. return 0;
  124. }
  125. static const struct irq_domain_ops arcv2_irq_ops = {
  126. .xlate = irq_domain_xlate_onecell,
  127. .map = arcv2_irq_map,
  128. };
  129. static int __init
  130. init_onchip_IRQ(struct device_node *intc, struct device_node *parent)
  131. {
  132. struct irq_domain *root_domain;
  133. struct bcr_irq_arcv2 irq_bcr;
  134. unsigned int nr_cpu_irqs;
  135. READ_BCR(ARC_REG_IRQ_BCR, irq_bcr);
  136. nr_cpu_irqs = irq_bcr.irqs + NR_EXCEPTIONS;
  137. if (parent)
  138. panic("DeviceTree incore intc not a root irq controller\n");
  139. root_domain = irq_domain_add_linear(intc, nr_cpu_irqs, &arcv2_irq_ops, NULL);
  140. if (!root_domain)
  141. panic("root irq domain not avail\n");
  142. /*
  143. * Needed for primary domain lookup to succeed
  144. * This is a primary irqchip, and can never have a parent
  145. */
  146. irq_set_default_host(root_domain);
  147. #ifdef CONFIG_SMP
  148. irq_create_mapping(root_domain, IPI_IRQ);
  149. #endif
  150. irq_create_mapping(root_domain, SOFTIRQ_IRQ);
  151. return 0;
  152. }
  153. IRQCHIP_DECLARE(arc_intc, "snps,archs-intc", init_onchip_IRQ);