intel_pm.c 204 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. /**
  33. * RC6 is a special power stage which allows the GPU to enter an very
  34. * low-voltage mode when idle, using down to 0V while at this stage. This
  35. * stage is entered automatically when the GPU is idle when RC6 support is
  36. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  37. *
  38. * There are different RC6 modes available in Intel GPU, which differentiate
  39. * among each other with the latency required to enter and leave RC6 and
  40. * voltage consumed by the GPU in different states.
  41. *
  42. * The combination of the following flags define which states GPU is allowed
  43. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  44. * RC6pp is deepest RC6. Their support by hardware varies according to the
  45. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  46. * which brings the most power savings; deeper states save more power, but
  47. * require higher latency to switch to and wake up.
  48. */
  49. #define INTEL_RC6_ENABLE (1<<0)
  50. #define INTEL_RC6p_ENABLE (1<<1)
  51. #define INTEL_RC6pp_ENABLE (1<<2)
  52. static void bxt_init_clock_gating(struct drm_device *dev)
  53. {
  54. struct drm_i915_private *dev_priv = dev->dev_private;
  55. /* WaDisableSDEUnitClockGating:bxt */
  56. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  57. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  58. /*
  59. * FIXME:
  60. * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
  61. */
  62. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  63. GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
  64. /*
  65. * Wa: Backlight PWM may stop in the asserted state, causing backlight
  66. * to stay fully on.
  67. */
  68. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
  69. I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
  70. PWM1_GATING_DIS | PWM2_GATING_DIS);
  71. }
  72. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  73. {
  74. struct drm_i915_private *dev_priv = dev->dev_private;
  75. u32 tmp;
  76. tmp = I915_READ(CLKCFG);
  77. switch (tmp & CLKCFG_FSB_MASK) {
  78. case CLKCFG_FSB_533:
  79. dev_priv->fsb_freq = 533; /* 133*4 */
  80. break;
  81. case CLKCFG_FSB_800:
  82. dev_priv->fsb_freq = 800; /* 200*4 */
  83. break;
  84. case CLKCFG_FSB_667:
  85. dev_priv->fsb_freq = 667; /* 167*4 */
  86. break;
  87. case CLKCFG_FSB_400:
  88. dev_priv->fsb_freq = 400; /* 100*4 */
  89. break;
  90. }
  91. switch (tmp & CLKCFG_MEM_MASK) {
  92. case CLKCFG_MEM_533:
  93. dev_priv->mem_freq = 533;
  94. break;
  95. case CLKCFG_MEM_667:
  96. dev_priv->mem_freq = 667;
  97. break;
  98. case CLKCFG_MEM_800:
  99. dev_priv->mem_freq = 800;
  100. break;
  101. }
  102. /* detect pineview DDR3 setting */
  103. tmp = I915_READ(CSHRDDR3CTL);
  104. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  105. }
  106. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  107. {
  108. struct drm_i915_private *dev_priv = dev->dev_private;
  109. u16 ddrpll, csipll;
  110. ddrpll = I915_READ16(DDRMPLL1);
  111. csipll = I915_READ16(CSIPLL0);
  112. switch (ddrpll & 0xff) {
  113. case 0xc:
  114. dev_priv->mem_freq = 800;
  115. break;
  116. case 0x10:
  117. dev_priv->mem_freq = 1066;
  118. break;
  119. case 0x14:
  120. dev_priv->mem_freq = 1333;
  121. break;
  122. case 0x18:
  123. dev_priv->mem_freq = 1600;
  124. break;
  125. default:
  126. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  127. ddrpll & 0xff);
  128. dev_priv->mem_freq = 0;
  129. break;
  130. }
  131. dev_priv->ips.r_t = dev_priv->mem_freq;
  132. switch (csipll & 0x3ff) {
  133. case 0x00c:
  134. dev_priv->fsb_freq = 3200;
  135. break;
  136. case 0x00e:
  137. dev_priv->fsb_freq = 3733;
  138. break;
  139. case 0x010:
  140. dev_priv->fsb_freq = 4266;
  141. break;
  142. case 0x012:
  143. dev_priv->fsb_freq = 4800;
  144. break;
  145. case 0x014:
  146. dev_priv->fsb_freq = 5333;
  147. break;
  148. case 0x016:
  149. dev_priv->fsb_freq = 5866;
  150. break;
  151. case 0x018:
  152. dev_priv->fsb_freq = 6400;
  153. break;
  154. default:
  155. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  156. csipll & 0x3ff);
  157. dev_priv->fsb_freq = 0;
  158. break;
  159. }
  160. if (dev_priv->fsb_freq == 3200) {
  161. dev_priv->ips.c_m = 0;
  162. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  163. dev_priv->ips.c_m = 1;
  164. } else {
  165. dev_priv->ips.c_m = 2;
  166. }
  167. }
  168. static const struct cxsr_latency cxsr_latency_table[] = {
  169. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  170. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  171. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  172. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  173. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  174. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  175. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  176. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  177. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  178. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  179. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  180. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  181. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  182. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  183. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  184. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  185. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  186. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  187. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  188. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  189. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  190. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  191. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  192. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  193. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  194. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  195. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  196. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  197. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  198. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  199. };
  200. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  201. int is_ddr3,
  202. int fsb,
  203. int mem)
  204. {
  205. const struct cxsr_latency *latency;
  206. int i;
  207. if (fsb == 0 || mem == 0)
  208. return NULL;
  209. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  210. latency = &cxsr_latency_table[i];
  211. if (is_desktop == latency->is_desktop &&
  212. is_ddr3 == latency->is_ddr3 &&
  213. fsb == latency->fsb_freq && mem == latency->mem_freq)
  214. return latency;
  215. }
  216. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  217. return NULL;
  218. }
  219. static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
  220. {
  221. u32 val;
  222. mutex_lock(&dev_priv->rps.hw_lock);
  223. val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
  224. if (enable)
  225. val &= ~FORCE_DDR_HIGH_FREQ;
  226. else
  227. val |= FORCE_DDR_HIGH_FREQ;
  228. val &= ~FORCE_DDR_LOW_FREQ;
  229. val |= FORCE_DDR_FREQ_REQ_ACK;
  230. vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
  231. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
  232. FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
  233. DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
  234. mutex_unlock(&dev_priv->rps.hw_lock);
  235. }
  236. static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
  237. {
  238. u32 val;
  239. mutex_lock(&dev_priv->rps.hw_lock);
  240. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  241. if (enable)
  242. val |= DSP_MAXFIFO_PM5_ENABLE;
  243. else
  244. val &= ~DSP_MAXFIFO_PM5_ENABLE;
  245. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  246. mutex_unlock(&dev_priv->rps.hw_lock);
  247. }
  248. #define FW_WM(value, plane) \
  249. (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
  250. void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
  251. {
  252. struct drm_device *dev = dev_priv->dev;
  253. u32 val;
  254. if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
  255. I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
  256. POSTING_READ(FW_BLC_SELF_VLV);
  257. dev_priv->wm.vlv.cxsr = enable;
  258. } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
  259. I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
  260. POSTING_READ(FW_BLC_SELF);
  261. } else if (IS_PINEVIEW(dev)) {
  262. val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
  263. val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
  264. I915_WRITE(DSPFW3, val);
  265. POSTING_READ(DSPFW3);
  266. } else if (IS_I945G(dev) || IS_I945GM(dev)) {
  267. val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
  268. _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
  269. I915_WRITE(FW_BLC_SELF, val);
  270. POSTING_READ(FW_BLC_SELF);
  271. } else if (IS_I915GM(dev)) {
  272. val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
  273. _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
  274. I915_WRITE(INSTPM, val);
  275. POSTING_READ(INSTPM);
  276. } else {
  277. return;
  278. }
  279. DRM_DEBUG_KMS("memory self-refresh is %s\n",
  280. enable ? "enabled" : "disabled");
  281. }
  282. /*
  283. * Latency for FIFO fetches is dependent on several factors:
  284. * - memory configuration (speed, channels)
  285. * - chipset
  286. * - current MCH state
  287. * It can be fairly high in some situations, so here we assume a fairly
  288. * pessimal value. It's a tradeoff between extra memory fetches (if we
  289. * set this value too high, the FIFO will fetch frequently to stay full)
  290. * and power consumption (set it too low to save power and we might see
  291. * FIFO underruns and display "flicker").
  292. *
  293. * A value of 5us seems to be a good balance; safe for very low end
  294. * platforms but not overly aggressive on lower latency configs.
  295. */
  296. static const int pessimal_latency_ns = 5000;
  297. #define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
  298. ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
  299. static int vlv_get_fifo_size(struct drm_device *dev,
  300. enum pipe pipe, int plane)
  301. {
  302. struct drm_i915_private *dev_priv = dev->dev_private;
  303. int sprite0_start, sprite1_start, size;
  304. switch (pipe) {
  305. uint32_t dsparb, dsparb2, dsparb3;
  306. case PIPE_A:
  307. dsparb = I915_READ(DSPARB);
  308. dsparb2 = I915_READ(DSPARB2);
  309. sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
  310. sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
  311. break;
  312. case PIPE_B:
  313. dsparb = I915_READ(DSPARB);
  314. dsparb2 = I915_READ(DSPARB2);
  315. sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
  316. sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
  317. break;
  318. case PIPE_C:
  319. dsparb2 = I915_READ(DSPARB2);
  320. dsparb3 = I915_READ(DSPARB3);
  321. sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
  322. sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
  323. break;
  324. default:
  325. return 0;
  326. }
  327. switch (plane) {
  328. case 0:
  329. size = sprite0_start;
  330. break;
  331. case 1:
  332. size = sprite1_start - sprite0_start;
  333. break;
  334. case 2:
  335. size = 512 - 1 - sprite1_start;
  336. break;
  337. default:
  338. return 0;
  339. }
  340. DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
  341. pipe_name(pipe), plane == 0 ? "primary" : "sprite",
  342. plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
  343. size);
  344. return size;
  345. }
  346. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  347. {
  348. struct drm_i915_private *dev_priv = dev->dev_private;
  349. uint32_t dsparb = I915_READ(DSPARB);
  350. int size;
  351. size = dsparb & 0x7f;
  352. if (plane)
  353. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  354. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  355. plane ? "B" : "A", size);
  356. return size;
  357. }
  358. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  359. {
  360. struct drm_i915_private *dev_priv = dev->dev_private;
  361. uint32_t dsparb = I915_READ(DSPARB);
  362. int size;
  363. size = dsparb & 0x1ff;
  364. if (plane)
  365. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  366. size >>= 1; /* Convert to cachelines */
  367. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  368. plane ? "B" : "A", size);
  369. return size;
  370. }
  371. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  372. {
  373. struct drm_i915_private *dev_priv = dev->dev_private;
  374. uint32_t dsparb = I915_READ(DSPARB);
  375. int size;
  376. size = dsparb & 0x7f;
  377. size >>= 2; /* Convert to cachelines */
  378. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  379. plane ? "B" : "A",
  380. size);
  381. return size;
  382. }
  383. /* Pineview has different values for various configs */
  384. static const struct intel_watermark_params pineview_display_wm = {
  385. .fifo_size = PINEVIEW_DISPLAY_FIFO,
  386. .max_wm = PINEVIEW_MAX_WM,
  387. .default_wm = PINEVIEW_DFT_WM,
  388. .guard_size = PINEVIEW_GUARD_WM,
  389. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  390. };
  391. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  392. .fifo_size = PINEVIEW_DISPLAY_FIFO,
  393. .max_wm = PINEVIEW_MAX_WM,
  394. .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
  395. .guard_size = PINEVIEW_GUARD_WM,
  396. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  397. };
  398. static const struct intel_watermark_params pineview_cursor_wm = {
  399. .fifo_size = PINEVIEW_CURSOR_FIFO,
  400. .max_wm = PINEVIEW_CURSOR_MAX_WM,
  401. .default_wm = PINEVIEW_CURSOR_DFT_WM,
  402. .guard_size = PINEVIEW_CURSOR_GUARD_WM,
  403. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  404. };
  405. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  406. .fifo_size = PINEVIEW_CURSOR_FIFO,
  407. .max_wm = PINEVIEW_CURSOR_MAX_WM,
  408. .default_wm = PINEVIEW_CURSOR_DFT_WM,
  409. .guard_size = PINEVIEW_CURSOR_GUARD_WM,
  410. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  411. };
  412. static const struct intel_watermark_params g4x_wm_info = {
  413. .fifo_size = G4X_FIFO_SIZE,
  414. .max_wm = G4X_MAX_WM,
  415. .default_wm = G4X_MAX_WM,
  416. .guard_size = 2,
  417. .cacheline_size = G4X_FIFO_LINE_SIZE,
  418. };
  419. static const struct intel_watermark_params g4x_cursor_wm_info = {
  420. .fifo_size = I965_CURSOR_FIFO,
  421. .max_wm = I965_CURSOR_MAX_WM,
  422. .default_wm = I965_CURSOR_DFT_WM,
  423. .guard_size = 2,
  424. .cacheline_size = G4X_FIFO_LINE_SIZE,
  425. };
  426. static const struct intel_watermark_params valleyview_wm_info = {
  427. .fifo_size = VALLEYVIEW_FIFO_SIZE,
  428. .max_wm = VALLEYVIEW_MAX_WM,
  429. .default_wm = VALLEYVIEW_MAX_WM,
  430. .guard_size = 2,
  431. .cacheline_size = G4X_FIFO_LINE_SIZE,
  432. };
  433. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  434. .fifo_size = I965_CURSOR_FIFO,
  435. .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
  436. .default_wm = I965_CURSOR_DFT_WM,
  437. .guard_size = 2,
  438. .cacheline_size = G4X_FIFO_LINE_SIZE,
  439. };
  440. static const struct intel_watermark_params i965_cursor_wm_info = {
  441. .fifo_size = I965_CURSOR_FIFO,
  442. .max_wm = I965_CURSOR_MAX_WM,
  443. .default_wm = I965_CURSOR_DFT_WM,
  444. .guard_size = 2,
  445. .cacheline_size = I915_FIFO_LINE_SIZE,
  446. };
  447. static const struct intel_watermark_params i945_wm_info = {
  448. .fifo_size = I945_FIFO_SIZE,
  449. .max_wm = I915_MAX_WM,
  450. .default_wm = 1,
  451. .guard_size = 2,
  452. .cacheline_size = I915_FIFO_LINE_SIZE,
  453. };
  454. static const struct intel_watermark_params i915_wm_info = {
  455. .fifo_size = I915_FIFO_SIZE,
  456. .max_wm = I915_MAX_WM,
  457. .default_wm = 1,
  458. .guard_size = 2,
  459. .cacheline_size = I915_FIFO_LINE_SIZE,
  460. };
  461. static const struct intel_watermark_params i830_a_wm_info = {
  462. .fifo_size = I855GM_FIFO_SIZE,
  463. .max_wm = I915_MAX_WM,
  464. .default_wm = 1,
  465. .guard_size = 2,
  466. .cacheline_size = I830_FIFO_LINE_SIZE,
  467. };
  468. static const struct intel_watermark_params i830_bc_wm_info = {
  469. .fifo_size = I855GM_FIFO_SIZE,
  470. .max_wm = I915_MAX_WM/2,
  471. .default_wm = 1,
  472. .guard_size = 2,
  473. .cacheline_size = I830_FIFO_LINE_SIZE,
  474. };
  475. static const struct intel_watermark_params i845_wm_info = {
  476. .fifo_size = I830_FIFO_SIZE,
  477. .max_wm = I915_MAX_WM,
  478. .default_wm = 1,
  479. .guard_size = 2,
  480. .cacheline_size = I830_FIFO_LINE_SIZE,
  481. };
  482. /**
  483. * intel_calculate_wm - calculate watermark level
  484. * @clock_in_khz: pixel clock
  485. * @wm: chip FIFO params
  486. * @pixel_size: display pixel size
  487. * @latency_ns: memory latency for the platform
  488. *
  489. * Calculate the watermark level (the level at which the display plane will
  490. * start fetching from memory again). Each chip has a different display
  491. * FIFO size and allocation, so the caller needs to figure that out and pass
  492. * in the correct intel_watermark_params structure.
  493. *
  494. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  495. * on the pixel size. When it reaches the watermark level, it'll start
  496. * fetching FIFO line sized based chunks from memory until the FIFO fills
  497. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  498. * will occur, and a display engine hang could result.
  499. */
  500. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  501. const struct intel_watermark_params *wm,
  502. int fifo_size,
  503. int pixel_size,
  504. unsigned long latency_ns)
  505. {
  506. long entries_required, wm_size;
  507. /*
  508. * Note: we need to make sure we don't overflow for various clock &
  509. * latency values.
  510. * clocks go from a few thousand to several hundred thousand.
  511. * latency is usually a few thousand
  512. */
  513. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  514. 1000;
  515. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  516. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  517. wm_size = fifo_size - (entries_required + wm->guard_size);
  518. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  519. /* Don't promote wm_size to unsigned... */
  520. if (wm_size > (long)wm->max_wm)
  521. wm_size = wm->max_wm;
  522. if (wm_size <= 0)
  523. wm_size = wm->default_wm;
  524. /*
  525. * Bspec seems to indicate that the value shouldn't be lower than
  526. * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
  527. * Lets go for 8 which is the burst size since certain platforms
  528. * already use a hardcoded 8 (which is what the spec says should be
  529. * done).
  530. */
  531. if (wm_size <= 8)
  532. wm_size = 8;
  533. return wm_size;
  534. }
  535. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  536. {
  537. struct drm_crtc *crtc, *enabled = NULL;
  538. for_each_crtc(dev, crtc) {
  539. if (intel_crtc_active(crtc)) {
  540. if (enabled)
  541. return NULL;
  542. enabled = crtc;
  543. }
  544. }
  545. return enabled;
  546. }
  547. static void pineview_update_wm(struct drm_crtc *unused_crtc)
  548. {
  549. struct drm_device *dev = unused_crtc->dev;
  550. struct drm_i915_private *dev_priv = dev->dev_private;
  551. struct drm_crtc *crtc;
  552. const struct cxsr_latency *latency;
  553. u32 reg;
  554. unsigned long wm;
  555. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  556. dev_priv->fsb_freq, dev_priv->mem_freq);
  557. if (!latency) {
  558. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  559. intel_set_memory_cxsr(dev_priv, false);
  560. return;
  561. }
  562. crtc = single_enabled_crtc(dev);
  563. if (crtc) {
  564. const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  565. int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
  566. int clock = adjusted_mode->crtc_clock;
  567. /* Display SR */
  568. wm = intel_calculate_wm(clock, &pineview_display_wm,
  569. pineview_display_wm.fifo_size,
  570. pixel_size, latency->display_sr);
  571. reg = I915_READ(DSPFW1);
  572. reg &= ~DSPFW_SR_MASK;
  573. reg |= FW_WM(wm, SR);
  574. I915_WRITE(DSPFW1, reg);
  575. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  576. /* cursor SR */
  577. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  578. pineview_display_wm.fifo_size,
  579. pixel_size, latency->cursor_sr);
  580. reg = I915_READ(DSPFW3);
  581. reg &= ~DSPFW_CURSOR_SR_MASK;
  582. reg |= FW_WM(wm, CURSOR_SR);
  583. I915_WRITE(DSPFW3, reg);
  584. /* Display HPLL off SR */
  585. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  586. pineview_display_hplloff_wm.fifo_size,
  587. pixel_size, latency->display_hpll_disable);
  588. reg = I915_READ(DSPFW3);
  589. reg &= ~DSPFW_HPLL_SR_MASK;
  590. reg |= FW_WM(wm, HPLL_SR);
  591. I915_WRITE(DSPFW3, reg);
  592. /* cursor HPLL off SR */
  593. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  594. pineview_display_hplloff_wm.fifo_size,
  595. pixel_size, latency->cursor_hpll_disable);
  596. reg = I915_READ(DSPFW3);
  597. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  598. reg |= FW_WM(wm, HPLL_CURSOR);
  599. I915_WRITE(DSPFW3, reg);
  600. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  601. intel_set_memory_cxsr(dev_priv, true);
  602. } else {
  603. intel_set_memory_cxsr(dev_priv, false);
  604. }
  605. }
  606. static bool g4x_compute_wm0(struct drm_device *dev,
  607. int plane,
  608. const struct intel_watermark_params *display,
  609. int display_latency_ns,
  610. const struct intel_watermark_params *cursor,
  611. int cursor_latency_ns,
  612. int *plane_wm,
  613. int *cursor_wm)
  614. {
  615. struct drm_crtc *crtc;
  616. const struct drm_display_mode *adjusted_mode;
  617. int htotal, hdisplay, clock, pixel_size;
  618. int line_time_us, line_count;
  619. int entries, tlb_miss;
  620. crtc = intel_get_crtc_for_plane(dev, plane);
  621. if (!intel_crtc_active(crtc)) {
  622. *cursor_wm = cursor->guard_size;
  623. *plane_wm = display->guard_size;
  624. return false;
  625. }
  626. adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  627. clock = adjusted_mode->crtc_clock;
  628. htotal = adjusted_mode->crtc_htotal;
  629. hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
  630. pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
  631. /* Use the small buffer method to calculate plane watermark */
  632. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  633. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  634. if (tlb_miss > 0)
  635. entries += tlb_miss;
  636. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  637. *plane_wm = entries + display->guard_size;
  638. if (*plane_wm > (int)display->max_wm)
  639. *plane_wm = display->max_wm;
  640. /* Use the large buffer method to calculate cursor watermark */
  641. line_time_us = max(htotal * 1000 / clock, 1);
  642. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  643. entries = line_count * crtc->cursor->state->crtc_w * pixel_size;
  644. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  645. if (tlb_miss > 0)
  646. entries += tlb_miss;
  647. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  648. *cursor_wm = entries + cursor->guard_size;
  649. if (*cursor_wm > (int)cursor->max_wm)
  650. *cursor_wm = (int)cursor->max_wm;
  651. return true;
  652. }
  653. /*
  654. * Check the wm result.
  655. *
  656. * If any calculated watermark values is larger than the maximum value that
  657. * can be programmed into the associated watermark register, that watermark
  658. * must be disabled.
  659. */
  660. static bool g4x_check_srwm(struct drm_device *dev,
  661. int display_wm, int cursor_wm,
  662. const struct intel_watermark_params *display,
  663. const struct intel_watermark_params *cursor)
  664. {
  665. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  666. display_wm, cursor_wm);
  667. if (display_wm > display->max_wm) {
  668. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  669. display_wm, display->max_wm);
  670. return false;
  671. }
  672. if (cursor_wm > cursor->max_wm) {
  673. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  674. cursor_wm, cursor->max_wm);
  675. return false;
  676. }
  677. if (!(display_wm || cursor_wm)) {
  678. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  679. return false;
  680. }
  681. return true;
  682. }
  683. static bool g4x_compute_srwm(struct drm_device *dev,
  684. int plane,
  685. int latency_ns,
  686. const struct intel_watermark_params *display,
  687. const struct intel_watermark_params *cursor,
  688. int *display_wm, int *cursor_wm)
  689. {
  690. struct drm_crtc *crtc;
  691. const struct drm_display_mode *adjusted_mode;
  692. int hdisplay, htotal, pixel_size, clock;
  693. unsigned long line_time_us;
  694. int line_count, line_size;
  695. int small, large;
  696. int entries;
  697. if (!latency_ns) {
  698. *display_wm = *cursor_wm = 0;
  699. return false;
  700. }
  701. crtc = intel_get_crtc_for_plane(dev, plane);
  702. adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  703. clock = adjusted_mode->crtc_clock;
  704. htotal = adjusted_mode->crtc_htotal;
  705. hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
  706. pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
  707. line_time_us = max(htotal * 1000 / clock, 1);
  708. line_count = (latency_ns / line_time_us + 1000) / 1000;
  709. line_size = hdisplay * pixel_size;
  710. /* Use the minimum of the small and large buffer method for primary */
  711. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  712. large = line_count * line_size;
  713. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  714. *display_wm = entries + display->guard_size;
  715. /* calculate the self-refresh watermark for display cursor */
  716. entries = line_count * pixel_size * crtc->cursor->state->crtc_w;
  717. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  718. *cursor_wm = entries + cursor->guard_size;
  719. return g4x_check_srwm(dev,
  720. *display_wm, *cursor_wm,
  721. display, cursor);
  722. }
  723. #define FW_WM_VLV(value, plane) \
  724. (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
  725. static void vlv_write_wm_values(struct intel_crtc *crtc,
  726. const struct vlv_wm_values *wm)
  727. {
  728. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  729. enum pipe pipe = crtc->pipe;
  730. I915_WRITE(VLV_DDL(pipe),
  731. (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
  732. (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
  733. (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
  734. (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
  735. I915_WRITE(DSPFW1,
  736. FW_WM(wm->sr.plane, SR) |
  737. FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
  738. FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
  739. FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
  740. I915_WRITE(DSPFW2,
  741. FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
  742. FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
  743. FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
  744. I915_WRITE(DSPFW3,
  745. FW_WM(wm->sr.cursor, CURSOR_SR));
  746. if (IS_CHERRYVIEW(dev_priv)) {
  747. I915_WRITE(DSPFW7_CHV,
  748. FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
  749. FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
  750. I915_WRITE(DSPFW8_CHV,
  751. FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
  752. FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
  753. I915_WRITE(DSPFW9_CHV,
  754. FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
  755. FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
  756. I915_WRITE(DSPHOWM,
  757. FW_WM(wm->sr.plane >> 9, SR_HI) |
  758. FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
  759. FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
  760. FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
  761. FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
  762. FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
  763. FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
  764. FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
  765. FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
  766. FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
  767. } else {
  768. I915_WRITE(DSPFW7,
  769. FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
  770. FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
  771. I915_WRITE(DSPHOWM,
  772. FW_WM(wm->sr.plane >> 9, SR_HI) |
  773. FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
  774. FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
  775. FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
  776. FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
  777. FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
  778. FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
  779. }
  780. /* zero (unused) WM1 watermarks */
  781. I915_WRITE(DSPFW4, 0);
  782. I915_WRITE(DSPFW5, 0);
  783. I915_WRITE(DSPFW6, 0);
  784. I915_WRITE(DSPHOWM1, 0);
  785. POSTING_READ(DSPFW1);
  786. }
  787. #undef FW_WM_VLV
  788. enum vlv_wm_level {
  789. VLV_WM_LEVEL_PM2,
  790. VLV_WM_LEVEL_PM5,
  791. VLV_WM_LEVEL_DDR_DVFS,
  792. };
  793. /* latency must be in 0.1us units. */
  794. static unsigned int vlv_wm_method2(unsigned int pixel_rate,
  795. unsigned int pipe_htotal,
  796. unsigned int horiz_pixels,
  797. unsigned int bytes_per_pixel,
  798. unsigned int latency)
  799. {
  800. unsigned int ret;
  801. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  802. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  803. ret = DIV_ROUND_UP(ret, 64);
  804. return ret;
  805. }
  806. static void vlv_setup_wm_latency(struct drm_device *dev)
  807. {
  808. struct drm_i915_private *dev_priv = dev->dev_private;
  809. /* all latencies in usec */
  810. dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
  811. dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
  812. if (IS_CHERRYVIEW(dev_priv)) {
  813. dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
  814. dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
  815. dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
  816. }
  817. }
  818. static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
  819. struct intel_crtc *crtc,
  820. const struct intel_plane_state *state,
  821. int level)
  822. {
  823. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  824. int clock, htotal, pixel_size, width, wm;
  825. if (dev_priv->wm.pri_latency[level] == 0)
  826. return USHRT_MAX;
  827. if (!state->visible)
  828. return 0;
  829. pixel_size = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
  830. clock = crtc->config->base.adjusted_mode.crtc_clock;
  831. htotal = crtc->config->base.adjusted_mode.crtc_htotal;
  832. width = crtc->config->pipe_src_w;
  833. if (WARN_ON(htotal == 0))
  834. htotal = 1;
  835. if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
  836. /*
  837. * FIXME the formula gives values that are
  838. * too big for the cursor FIFO, and hence we
  839. * would never be able to use cursors. For
  840. * now just hardcode the watermark.
  841. */
  842. wm = 63;
  843. } else {
  844. wm = vlv_wm_method2(clock, htotal, width, pixel_size,
  845. dev_priv->wm.pri_latency[level] * 10);
  846. }
  847. return min_t(int, wm, USHRT_MAX);
  848. }
  849. static void vlv_compute_fifo(struct intel_crtc *crtc)
  850. {
  851. struct drm_device *dev = crtc->base.dev;
  852. struct vlv_wm_state *wm_state = &crtc->wm_state;
  853. struct intel_plane *plane;
  854. unsigned int total_rate = 0;
  855. const int fifo_size = 512 - 1;
  856. int fifo_extra, fifo_left = fifo_size;
  857. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  858. struct intel_plane_state *state =
  859. to_intel_plane_state(plane->base.state);
  860. if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
  861. continue;
  862. if (state->visible) {
  863. wm_state->num_active_planes++;
  864. total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
  865. }
  866. }
  867. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  868. struct intel_plane_state *state =
  869. to_intel_plane_state(plane->base.state);
  870. unsigned int rate;
  871. if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
  872. plane->wm.fifo_size = 63;
  873. continue;
  874. }
  875. if (!state->visible) {
  876. plane->wm.fifo_size = 0;
  877. continue;
  878. }
  879. rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
  880. plane->wm.fifo_size = fifo_size * rate / total_rate;
  881. fifo_left -= plane->wm.fifo_size;
  882. }
  883. fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
  884. /* spread the remainder evenly */
  885. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  886. int plane_extra;
  887. if (fifo_left == 0)
  888. break;
  889. if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
  890. continue;
  891. /* give it all to the first plane if none are active */
  892. if (plane->wm.fifo_size == 0 &&
  893. wm_state->num_active_planes)
  894. continue;
  895. plane_extra = min(fifo_extra, fifo_left);
  896. plane->wm.fifo_size += plane_extra;
  897. fifo_left -= plane_extra;
  898. }
  899. WARN_ON(fifo_left != 0);
  900. }
  901. static void vlv_invert_wms(struct intel_crtc *crtc)
  902. {
  903. struct vlv_wm_state *wm_state = &crtc->wm_state;
  904. int level;
  905. for (level = 0; level < wm_state->num_levels; level++) {
  906. struct drm_device *dev = crtc->base.dev;
  907. const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
  908. struct intel_plane *plane;
  909. wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
  910. wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
  911. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  912. switch (plane->base.type) {
  913. int sprite;
  914. case DRM_PLANE_TYPE_CURSOR:
  915. wm_state->wm[level].cursor = plane->wm.fifo_size -
  916. wm_state->wm[level].cursor;
  917. break;
  918. case DRM_PLANE_TYPE_PRIMARY:
  919. wm_state->wm[level].primary = plane->wm.fifo_size -
  920. wm_state->wm[level].primary;
  921. break;
  922. case DRM_PLANE_TYPE_OVERLAY:
  923. sprite = plane->plane;
  924. wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
  925. wm_state->wm[level].sprite[sprite];
  926. break;
  927. }
  928. }
  929. }
  930. }
  931. static void vlv_compute_wm(struct intel_crtc *crtc)
  932. {
  933. struct drm_device *dev = crtc->base.dev;
  934. struct vlv_wm_state *wm_state = &crtc->wm_state;
  935. struct intel_plane *plane;
  936. int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
  937. int level;
  938. memset(wm_state, 0, sizeof(*wm_state));
  939. wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
  940. wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
  941. wm_state->num_active_planes = 0;
  942. vlv_compute_fifo(crtc);
  943. if (wm_state->num_active_planes != 1)
  944. wm_state->cxsr = false;
  945. if (wm_state->cxsr) {
  946. for (level = 0; level < wm_state->num_levels; level++) {
  947. wm_state->sr[level].plane = sr_fifo_size;
  948. wm_state->sr[level].cursor = 63;
  949. }
  950. }
  951. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  952. struct intel_plane_state *state =
  953. to_intel_plane_state(plane->base.state);
  954. if (!state->visible)
  955. continue;
  956. /* normal watermarks */
  957. for (level = 0; level < wm_state->num_levels; level++) {
  958. int wm = vlv_compute_wm_level(plane, crtc, state, level);
  959. int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
  960. /* hack */
  961. if (WARN_ON(level == 0 && wm > max_wm))
  962. wm = max_wm;
  963. if (wm > plane->wm.fifo_size)
  964. break;
  965. switch (plane->base.type) {
  966. int sprite;
  967. case DRM_PLANE_TYPE_CURSOR:
  968. wm_state->wm[level].cursor = wm;
  969. break;
  970. case DRM_PLANE_TYPE_PRIMARY:
  971. wm_state->wm[level].primary = wm;
  972. break;
  973. case DRM_PLANE_TYPE_OVERLAY:
  974. sprite = plane->plane;
  975. wm_state->wm[level].sprite[sprite] = wm;
  976. break;
  977. }
  978. }
  979. wm_state->num_levels = level;
  980. if (!wm_state->cxsr)
  981. continue;
  982. /* maxfifo watermarks */
  983. switch (plane->base.type) {
  984. int sprite, level;
  985. case DRM_PLANE_TYPE_CURSOR:
  986. for (level = 0; level < wm_state->num_levels; level++)
  987. wm_state->sr[level].cursor =
  988. wm_state->wm[level].cursor;
  989. break;
  990. case DRM_PLANE_TYPE_PRIMARY:
  991. for (level = 0; level < wm_state->num_levels; level++)
  992. wm_state->sr[level].plane =
  993. min(wm_state->sr[level].plane,
  994. wm_state->wm[level].primary);
  995. break;
  996. case DRM_PLANE_TYPE_OVERLAY:
  997. sprite = plane->plane;
  998. for (level = 0; level < wm_state->num_levels; level++)
  999. wm_state->sr[level].plane =
  1000. min(wm_state->sr[level].plane,
  1001. wm_state->wm[level].sprite[sprite]);
  1002. break;
  1003. }
  1004. }
  1005. /* clear any (partially) filled invalid levels */
  1006. for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
  1007. memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
  1008. memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
  1009. }
  1010. vlv_invert_wms(crtc);
  1011. }
  1012. #define VLV_FIFO(plane, value) \
  1013. (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
  1014. static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
  1015. {
  1016. struct drm_device *dev = crtc->base.dev;
  1017. struct drm_i915_private *dev_priv = to_i915(dev);
  1018. struct intel_plane *plane;
  1019. int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
  1020. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  1021. if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
  1022. WARN_ON(plane->wm.fifo_size != 63);
  1023. continue;
  1024. }
  1025. if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
  1026. sprite0_start = plane->wm.fifo_size;
  1027. else if (plane->plane == 0)
  1028. sprite1_start = sprite0_start + plane->wm.fifo_size;
  1029. else
  1030. fifo_size = sprite1_start + plane->wm.fifo_size;
  1031. }
  1032. WARN_ON(fifo_size != 512 - 1);
  1033. DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
  1034. pipe_name(crtc->pipe), sprite0_start,
  1035. sprite1_start, fifo_size);
  1036. switch (crtc->pipe) {
  1037. uint32_t dsparb, dsparb2, dsparb3;
  1038. case PIPE_A:
  1039. dsparb = I915_READ(DSPARB);
  1040. dsparb2 = I915_READ(DSPARB2);
  1041. dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
  1042. VLV_FIFO(SPRITEB, 0xff));
  1043. dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
  1044. VLV_FIFO(SPRITEB, sprite1_start));
  1045. dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
  1046. VLV_FIFO(SPRITEB_HI, 0x1));
  1047. dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
  1048. VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
  1049. I915_WRITE(DSPARB, dsparb);
  1050. I915_WRITE(DSPARB2, dsparb2);
  1051. break;
  1052. case PIPE_B:
  1053. dsparb = I915_READ(DSPARB);
  1054. dsparb2 = I915_READ(DSPARB2);
  1055. dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
  1056. VLV_FIFO(SPRITED, 0xff));
  1057. dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
  1058. VLV_FIFO(SPRITED, sprite1_start));
  1059. dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
  1060. VLV_FIFO(SPRITED_HI, 0xff));
  1061. dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
  1062. VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
  1063. I915_WRITE(DSPARB, dsparb);
  1064. I915_WRITE(DSPARB2, dsparb2);
  1065. break;
  1066. case PIPE_C:
  1067. dsparb3 = I915_READ(DSPARB3);
  1068. dsparb2 = I915_READ(DSPARB2);
  1069. dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
  1070. VLV_FIFO(SPRITEF, 0xff));
  1071. dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
  1072. VLV_FIFO(SPRITEF, sprite1_start));
  1073. dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
  1074. VLV_FIFO(SPRITEF_HI, 0xff));
  1075. dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
  1076. VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
  1077. I915_WRITE(DSPARB3, dsparb3);
  1078. I915_WRITE(DSPARB2, dsparb2);
  1079. break;
  1080. default:
  1081. break;
  1082. }
  1083. }
  1084. #undef VLV_FIFO
  1085. static void vlv_merge_wm(struct drm_device *dev,
  1086. struct vlv_wm_values *wm)
  1087. {
  1088. struct intel_crtc *crtc;
  1089. int num_active_crtcs = 0;
  1090. wm->level = to_i915(dev)->wm.max_level;
  1091. wm->cxsr = true;
  1092. for_each_intel_crtc(dev, crtc) {
  1093. const struct vlv_wm_state *wm_state = &crtc->wm_state;
  1094. if (!crtc->active)
  1095. continue;
  1096. if (!wm_state->cxsr)
  1097. wm->cxsr = false;
  1098. num_active_crtcs++;
  1099. wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
  1100. }
  1101. if (num_active_crtcs != 1)
  1102. wm->cxsr = false;
  1103. if (num_active_crtcs > 1)
  1104. wm->level = VLV_WM_LEVEL_PM2;
  1105. for_each_intel_crtc(dev, crtc) {
  1106. struct vlv_wm_state *wm_state = &crtc->wm_state;
  1107. enum pipe pipe = crtc->pipe;
  1108. if (!crtc->active)
  1109. continue;
  1110. wm->pipe[pipe] = wm_state->wm[wm->level];
  1111. if (wm->cxsr)
  1112. wm->sr = wm_state->sr[wm->level];
  1113. wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
  1114. wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
  1115. wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
  1116. wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
  1117. }
  1118. }
  1119. static void vlv_update_wm(struct drm_crtc *crtc)
  1120. {
  1121. struct drm_device *dev = crtc->dev;
  1122. struct drm_i915_private *dev_priv = dev->dev_private;
  1123. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1124. enum pipe pipe = intel_crtc->pipe;
  1125. struct vlv_wm_values wm = {};
  1126. vlv_compute_wm(intel_crtc);
  1127. vlv_merge_wm(dev, &wm);
  1128. if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
  1129. /* FIXME should be part of crtc atomic commit */
  1130. vlv_pipe_set_fifo_size(intel_crtc);
  1131. return;
  1132. }
  1133. if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
  1134. dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
  1135. chv_set_memory_dvfs(dev_priv, false);
  1136. if (wm.level < VLV_WM_LEVEL_PM5 &&
  1137. dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
  1138. chv_set_memory_pm5(dev_priv, false);
  1139. if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
  1140. intel_set_memory_cxsr(dev_priv, false);
  1141. /* FIXME should be part of crtc atomic commit */
  1142. vlv_pipe_set_fifo_size(intel_crtc);
  1143. vlv_write_wm_values(intel_crtc, &wm);
  1144. DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
  1145. "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
  1146. pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
  1147. wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
  1148. wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
  1149. if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
  1150. intel_set_memory_cxsr(dev_priv, true);
  1151. if (wm.level >= VLV_WM_LEVEL_PM5 &&
  1152. dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
  1153. chv_set_memory_pm5(dev_priv, true);
  1154. if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
  1155. dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
  1156. chv_set_memory_dvfs(dev_priv, true);
  1157. dev_priv->wm.vlv = wm;
  1158. }
  1159. #define single_plane_enabled(mask) is_power_of_2(mask)
  1160. static void g4x_update_wm(struct drm_crtc *crtc)
  1161. {
  1162. struct drm_device *dev = crtc->dev;
  1163. static const int sr_latency_ns = 12000;
  1164. struct drm_i915_private *dev_priv = dev->dev_private;
  1165. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1166. int plane_sr, cursor_sr;
  1167. unsigned int enabled = 0;
  1168. bool cxsr_enabled;
  1169. if (g4x_compute_wm0(dev, PIPE_A,
  1170. &g4x_wm_info, pessimal_latency_ns,
  1171. &g4x_cursor_wm_info, pessimal_latency_ns,
  1172. &planea_wm, &cursora_wm))
  1173. enabled |= 1 << PIPE_A;
  1174. if (g4x_compute_wm0(dev, PIPE_B,
  1175. &g4x_wm_info, pessimal_latency_ns,
  1176. &g4x_cursor_wm_info, pessimal_latency_ns,
  1177. &planeb_wm, &cursorb_wm))
  1178. enabled |= 1 << PIPE_B;
  1179. if (single_plane_enabled(enabled) &&
  1180. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1181. sr_latency_ns,
  1182. &g4x_wm_info,
  1183. &g4x_cursor_wm_info,
  1184. &plane_sr, &cursor_sr)) {
  1185. cxsr_enabled = true;
  1186. } else {
  1187. cxsr_enabled = false;
  1188. intel_set_memory_cxsr(dev_priv, false);
  1189. plane_sr = cursor_sr = 0;
  1190. }
  1191. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
  1192. "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1193. planea_wm, cursora_wm,
  1194. planeb_wm, cursorb_wm,
  1195. plane_sr, cursor_sr);
  1196. I915_WRITE(DSPFW1,
  1197. FW_WM(plane_sr, SR) |
  1198. FW_WM(cursorb_wm, CURSORB) |
  1199. FW_WM(planeb_wm, PLANEB) |
  1200. FW_WM(planea_wm, PLANEA));
  1201. I915_WRITE(DSPFW2,
  1202. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1203. FW_WM(cursora_wm, CURSORA));
  1204. /* HPLL off in SR has some issues on G4x... disable it */
  1205. I915_WRITE(DSPFW3,
  1206. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1207. FW_WM(cursor_sr, CURSOR_SR));
  1208. if (cxsr_enabled)
  1209. intel_set_memory_cxsr(dev_priv, true);
  1210. }
  1211. static void i965_update_wm(struct drm_crtc *unused_crtc)
  1212. {
  1213. struct drm_device *dev = unused_crtc->dev;
  1214. struct drm_i915_private *dev_priv = dev->dev_private;
  1215. struct drm_crtc *crtc;
  1216. int srwm = 1;
  1217. int cursor_sr = 16;
  1218. bool cxsr_enabled;
  1219. /* Calc sr entries for one plane configs */
  1220. crtc = single_enabled_crtc(dev);
  1221. if (crtc) {
  1222. /* self-refresh has much higher latency */
  1223. static const int sr_latency_ns = 12000;
  1224. const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  1225. int clock = adjusted_mode->crtc_clock;
  1226. int htotal = adjusted_mode->crtc_htotal;
  1227. int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
  1228. int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
  1229. unsigned long line_time_us;
  1230. int entries;
  1231. line_time_us = max(htotal * 1000 / clock, 1);
  1232. /* Use ns/us then divide to preserve precision */
  1233. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1234. pixel_size * hdisplay;
  1235. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1236. srwm = I965_FIFO_SIZE - entries;
  1237. if (srwm < 0)
  1238. srwm = 1;
  1239. srwm &= 0x1ff;
  1240. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1241. entries, srwm);
  1242. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1243. pixel_size * crtc->cursor->state->crtc_w;
  1244. entries = DIV_ROUND_UP(entries,
  1245. i965_cursor_wm_info.cacheline_size);
  1246. cursor_sr = i965_cursor_wm_info.fifo_size -
  1247. (entries + i965_cursor_wm_info.guard_size);
  1248. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1249. cursor_sr = i965_cursor_wm_info.max_wm;
  1250. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1251. "cursor %d\n", srwm, cursor_sr);
  1252. cxsr_enabled = true;
  1253. } else {
  1254. cxsr_enabled = false;
  1255. /* Turn off self refresh if both pipes are enabled */
  1256. intel_set_memory_cxsr(dev_priv, false);
  1257. }
  1258. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1259. srwm);
  1260. /* 965 has limitations... */
  1261. I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
  1262. FW_WM(8, CURSORB) |
  1263. FW_WM(8, PLANEB) |
  1264. FW_WM(8, PLANEA));
  1265. I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
  1266. FW_WM(8, PLANEC_OLD));
  1267. /* update cursor SR watermark */
  1268. I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
  1269. if (cxsr_enabled)
  1270. intel_set_memory_cxsr(dev_priv, true);
  1271. }
  1272. #undef FW_WM
  1273. static void i9xx_update_wm(struct drm_crtc *unused_crtc)
  1274. {
  1275. struct drm_device *dev = unused_crtc->dev;
  1276. struct drm_i915_private *dev_priv = dev->dev_private;
  1277. const struct intel_watermark_params *wm_info;
  1278. uint32_t fwater_lo;
  1279. uint32_t fwater_hi;
  1280. int cwm, srwm = 1;
  1281. int fifo_size;
  1282. int planea_wm, planeb_wm;
  1283. struct drm_crtc *crtc, *enabled = NULL;
  1284. if (IS_I945GM(dev))
  1285. wm_info = &i945_wm_info;
  1286. else if (!IS_GEN2(dev))
  1287. wm_info = &i915_wm_info;
  1288. else
  1289. wm_info = &i830_a_wm_info;
  1290. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1291. crtc = intel_get_crtc_for_plane(dev, 0);
  1292. if (intel_crtc_active(crtc)) {
  1293. const struct drm_display_mode *adjusted_mode;
  1294. int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
  1295. if (IS_GEN2(dev))
  1296. cpp = 4;
  1297. adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  1298. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1299. wm_info, fifo_size, cpp,
  1300. pessimal_latency_ns);
  1301. enabled = crtc;
  1302. } else {
  1303. planea_wm = fifo_size - wm_info->guard_size;
  1304. if (planea_wm > (long)wm_info->max_wm)
  1305. planea_wm = wm_info->max_wm;
  1306. }
  1307. if (IS_GEN2(dev))
  1308. wm_info = &i830_bc_wm_info;
  1309. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1310. crtc = intel_get_crtc_for_plane(dev, 1);
  1311. if (intel_crtc_active(crtc)) {
  1312. const struct drm_display_mode *adjusted_mode;
  1313. int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
  1314. if (IS_GEN2(dev))
  1315. cpp = 4;
  1316. adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  1317. planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1318. wm_info, fifo_size, cpp,
  1319. pessimal_latency_ns);
  1320. if (enabled == NULL)
  1321. enabled = crtc;
  1322. else
  1323. enabled = NULL;
  1324. } else {
  1325. planeb_wm = fifo_size - wm_info->guard_size;
  1326. if (planeb_wm > (long)wm_info->max_wm)
  1327. planeb_wm = wm_info->max_wm;
  1328. }
  1329. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1330. if (IS_I915GM(dev) && enabled) {
  1331. struct drm_i915_gem_object *obj;
  1332. obj = intel_fb_obj(enabled->primary->state->fb);
  1333. /* self-refresh seems busted with untiled */
  1334. if (obj->tiling_mode == I915_TILING_NONE)
  1335. enabled = NULL;
  1336. }
  1337. /*
  1338. * Overlay gets an aggressive default since video jitter is bad.
  1339. */
  1340. cwm = 2;
  1341. /* Play safe and disable self-refresh before adjusting watermarks. */
  1342. intel_set_memory_cxsr(dev_priv, false);
  1343. /* Calc sr entries for one plane configs */
  1344. if (HAS_FW_BLC(dev) && enabled) {
  1345. /* self-refresh has much higher latency */
  1346. static const int sr_latency_ns = 6000;
  1347. const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
  1348. int clock = adjusted_mode->crtc_clock;
  1349. int htotal = adjusted_mode->crtc_htotal;
  1350. int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
  1351. int pixel_size = enabled->primary->state->fb->bits_per_pixel / 8;
  1352. unsigned long line_time_us;
  1353. int entries;
  1354. line_time_us = max(htotal * 1000 / clock, 1);
  1355. /* Use ns/us then divide to preserve precision */
  1356. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1357. pixel_size * hdisplay;
  1358. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1359. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1360. srwm = wm_info->fifo_size - entries;
  1361. if (srwm < 0)
  1362. srwm = 1;
  1363. if (IS_I945G(dev) || IS_I945GM(dev))
  1364. I915_WRITE(FW_BLC_SELF,
  1365. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1366. else if (IS_I915GM(dev))
  1367. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1368. }
  1369. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1370. planea_wm, planeb_wm, cwm, srwm);
  1371. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1372. fwater_hi = (cwm & 0x1f);
  1373. /* Set request length to 8 cachelines per fetch */
  1374. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1375. fwater_hi = fwater_hi | (1 << 8);
  1376. I915_WRITE(FW_BLC, fwater_lo);
  1377. I915_WRITE(FW_BLC2, fwater_hi);
  1378. if (enabled)
  1379. intel_set_memory_cxsr(dev_priv, true);
  1380. }
  1381. static void i845_update_wm(struct drm_crtc *unused_crtc)
  1382. {
  1383. struct drm_device *dev = unused_crtc->dev;
  1384. struct drm_i915_private *dev_priv = dev->dev_private;
  1385. struct drm_crtc *crtc;
  1386. const struct drm_display_mode *adjusted_mode;
  1387. uint32_t fwater_lo;
  1388. int planea_wm;
  1389. crtc = single_enabled_crtc(dev);
  1390. if (crtc == NULL)
  1391. return;
  1392. adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  1393. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1394. &i845_wm_info,
  1395. dev_priv->display.get_fifo_size(dev, 0),
  1396. 4, pessimal_latency_ns);
  1397. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1398. fwater_lo |= (3<<8) | planea_wm;
  1399. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1400. I915_WRITE(FW_BLC, fwater_lo);
  1401. }
  1402. uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
  1403. {
  1404. uint32_t pixel_rate;
  1405. pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
  1406. /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
  1407. * adjust the pixel_rate here. */
  1408. if (pipe_config->pch_pfit.enabled) {
  1409. uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
  1410. uint32_t pfit_size = pipe_config->pch_pfit.size;
  1411. pipe_w = pipe_config->pipe_src_w;
  1412. pipe_h = pipe_config->pipe_src_h;
  1413. pfit_w = (pfit_size >> 16) & 0xFFFF;
  1414. pfit_h = pfit_size & 0xFFFF;
  1415. if (pipe_w < pfit_w)
  1416. pipe_w = pfit_w;
  1417. if (pipe_h < pfit_h)
  1418. pipe_h = pfit_h;
  1419. pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
  1420. pfit_w * pfit_h);
  1421. }
  1422. return pixel_rate;
  1423. }
  1424. /* latency must be in 0.1us units. */
  1425. static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  1426. uint32_t latency)
  1427. {
  1428. uint64_t ret;
  1429. if (WARN(latency == 0, "Latency value missing\n"))
  1430. return UINT_MAX;
  1431. ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
  1432. ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
  1433. return ret;
  1434. }
  1435. /* latency must be in 0.1us units. */
  1436. static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  1437. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  1438. uint32_t latency)
  1439. {
  1440. uint32_t ret;
  1441. if (WARN(latency == 0, "Latency value missing\n"))
  1442. return UINT_MAX;
  1443. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  1444. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  1445. ret = DIV_ROUND_UP(ret, 64) + 2;
  1446. return ret;
  1447. }
  1448. static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
  1449. uint8_t bytes_per_pixel)
  1450. {
  1451. return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
  1452. }
  1453. struct ilk_wm_maximums {
  1454. uint16_t pri;
  1455. uint16_t spr;
  1456. uint16_t cur;
  1457. uint16_t fbc;
  1458. };
  1459. /*
  1460. * For both WM_PIPE and WM_LP.
  1461. * mem_value must be in 0.1us units.
  1462. */
  1463. static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
  1464. const struct intel_plane_state *pstate,
  1465. uint32_t mem_value,
  1466. bool is_lp)
  1467. {
  1468. int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
  1469. uint32_t method1, method2;
  1470. if (!cstate->base.active || !pstate->visible)
  1471. return 0;
  1472. method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value);
  1473. if (!is_lp)
  1474. return method1;
  1475. method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
  1476. cstate->base.adjusted_mode.crtc_htotal,
  1477. drm_rect_width(&pstate->dst),
  1478. bpp,
  1479. mem_value);
  1480. return min(method1, method2);
  1481. }
  1482. /*
  1483. * For both WM_PIPE and WM_LP.
  1484. * mem_value must be in 0.1us units.
  1485. */
  1486. static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
  1487. const struct intel_plane_state *pstate,
  1488. uint32_t mem_value)
  1489. {
  1490. int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
  1491. uint32_t method1, method2;
  1492. if (!cstate->base.active || !pstate->visible)
  1493. return 0;
  1494. method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value);
  1495. method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
  1496. cstate->base.adjusted_mode.crtc_htotal,
  1497. drm_rect_width(&pstate->dst),
  1498. bpp,
  1499. mem_value);
  1500. return min(method1, method2);
  1501. }
  1502. /*
  1503. * For both WM_PIPE and WM_LP.
  1504. * mem_value must be in 0.1us units.
  1505. */
  1506. static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
  1507. const struct intel_plane_state *pstate,
  1508. uint32_t mem_value)
  1509. {
  1510. /*
  1511. * We treat the cursor plane as always-on for the purposes of watermark
  1512. * calculation. Until we have two-stage watermark programming merged,
  1513. * this is necessary to avoid flickering.
  1514. */
  1515. int cpp = 4;
  1516. int width = pstate->visible ? pstate->base.crtc_w : 64;
  1517. if (!cstate->base.active)
  1518. return 0;
  1519. return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
  1520. cstate->base.adjusted_mode.crtc_htotal,
  1521. width, cpp, mem_value);
  1522. }
  1523. /* Only for WM_LP. */
  1524. static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
  1525. const struct intel_plane_state *pstate,
  1526. uint32_t pri_val)
  1527. {
  1528. int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
  1529. if (!cstate->base.active || !pstate->visible)
  1530. return 0;
  1531. return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->dst), bpp);
  1532. }
  1533. static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
  1534. {
  1535. if (INTEL_INFO(dev)->gen >= 8)
  1536. return 3072;
  1537. else if (INTEL_INFO(dev)->gen >= 7)
  1538. return 768;
  1539. else
  1540. return 512;
  1541. }
  1542. static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
  1543. int level, bool is_sprite)
  1544. {
  1545. if (INTEL_INFO(dev)->gen >= 8)
  1546. /* BDW primary/sprite plane watermarks */
  1547. return level == 0 ? 255 : 2047;
  1548. else if (INTEL_INFO(dev)->gen >= 7)
  1549. /* IVB/HSW primary/sprite plane watermarks */
  1550. return level == 0 ? 127 : 1023;
  1551. else if (!is_sprite)
  1552. /* ILK/SNB primary plane watermarks */
  1553. return level == 0 ? 127 : 511;
  1554. else
  1555. /* ILK/SNB sprite plane watermarks */
  1556. return level == 0 ? 63 : 255;
  1557. }
  1558. static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
  1559. int level)
  1560. {
  1561. if (INTEL_INFO(dev)->gen >= 7)
  1562. return level == 0 ? 63 : 255;
  1563. else
  1564. return level == 0 ? 31 : 63;
  1565. }
  1566. static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
  1567. {
  1568. if (INTEL_INFO(dev)->gen >= 8)
  1569. return 31;
  1570. else
  1571. return 15;
  1572. }
  1573. /* Calculate the maximum primary/sprite plane watermark */
  1574. static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
  1575. int level,
  1576. const struct intel_wm_config *config,
  1577. enum intel_ddb_partitioning ddb_partitioning,
  1578. bool is_sprite)
  1579. {
  1580. unsigned int fifo_size = ilk_display_fifo_size(dev);
  1581. /* if sprites aren't enabled, sprites get nothing */
  1582. if (is_sprite && !config->sprites_enabled)
  1583. return 0;
  1584. /* HSW allows LP1+ watermarks even with multiple pipes */
  1585. if (level == 0 || config->num_pipes_active > 1) {
  1586. fifo_size /= INTEL_INFO(dev)->num_pipes;
  1587. /*
  1588. * For some reason the non self refresh
  1589. * FIFO size is only half of the self
  1590. * refresh FIFO size on ILK/SNB.
  1591. */
  1592. if (INTEL_INFO(dev)->gen <= 6)
  1593. fifo_size /= 2;
  1594. }
  1595. if (config->sprites_enabled) {
  1596. /* level 0 is always calculated with 1:1 split */
  1597. if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
  1598. if (is_sprite)
  1599. fifo_size *= 5;
  1600. fifo_size /= 6;
  1601. } else {
  1602. fifo_size /= 2;
  1603. }
  1604. }
  1605. /* clamp to max that the registers can hold */
  1606. return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
  1607. }
  1608. /* Calculate the maximum cursor plane watermark */
  1609. static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
  1610. int level,
  1611. const struct intel_wm_config *config)
  1612. {
  1613. /* HSW LP1+ watermarks w/ multiple pipes */
  1614. if (level > 0 && config->num_pipes_active > 1)
  1615. return 64;
  1616. /* otherwise just report max that registers can hold */
  1617. return ilk_cursor_wm_reg_max(dev, level);
  1618. }
  1619. static void ilk_compute_wm_maximums(const struct drm_device *dev,
  1620. int level,
  1621. const struct intel_wm_config *config,
  1622. enum intel_ddb_partitioning ddb_partitioning,
  1623. struct ilk_wm_maximums *max)
  1624. {
  1625. max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
  1626. max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
  1627. max->cur = ilk_cursor_wm_max(dev, level, config);
  1628. max->fbc = ilk_fbc_wm_reg_max(dev);
  1629. }
  1630. static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
  1631. int level,
  1632. struct ilk_wm_maximums *max)
  1633. {
  1634. max->pri = ilk_plane_wm_reg_max(dev, level, false);
  1635. max->spr = ilk_plane_wm_reg_max(dev, level, true);
  1636. max->cur = ilk_cursor_wm_reg_max(dev, level);
  1637. max->fbc = ilk_fbc_wm_reg_max(dev);
  1638. }
  1639. static bool ilk_validate_wm_level(int level,
  1640. const struct ilk_wm_maximums *max,
  1641. struct intel_wm_level *result)
  1642. {
  1643. bool ret;
  1644. /* already determined to be invalid? */
  1645. if (!result->enable)
  1646. return false;
  1647. result->enable = result->pri_val <= max->pri &&
  1648. result->spr_val <= max->spr &&
  1649. result->cur_val <= max->cur;
  1650. ret = result->enable;
  1651. /*
  1652. * HACK until we can pre-compute everything,
  1653. * and thus fail gracefully if LP0 watermarks
  1654. * are exceeded...
  1655. */
  1656. if (level == 0 && !result->enable) {
  1657. if (result->pri_val > max->pri)
  1658. DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
  1659. level, result->pri_val, max->pri);
  1660. if (result->spr_val > max->spr)
  1661. DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
  1662. level, result->spr_val, max->spr);
  1663. if (result->cur_val > max->cur)
  1664. DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
  1665. level, result->cur_val, max->cur);
  1666. result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
  1667. result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
  1668. result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
  1669. result->enable = true;
  1670. }
  1671. return ret;
  1672. }
  1673. static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
  1674. const struct intel_crtc *intel_crtc,
  1675. int level,
  1676. struct intel_crtc_state *cstate,
  1677. struct intel_plane_state *pristate,
  1678. struct intel_plane_state *sprstate,
  1679. struct intel_plane_state *curstate,
  1680. struct intel_wm_level *result)
  1681. {
  1682. uint16_t pri_latency = dev_priv->wm.pri_latency[level];
  1683. uint16_t spr_latency = dev_priv->wm.spr_latency[level];
  1684. uint16_t cur_latency = dev_priv->wm.cur_latency[level];
  1685. /* WM1+ latency values stored in 0.5us units */
  1686. if (level > 0) {
  1687. pri_latency *= 5;
  1688. spr_latency *= 5;
  1689. cur_latency *= 5;
  1690. }
  1691. result->pri_val = ilk_compute_pri_wm(cstate, pristate,
  1692. pri_latency, level);
  1693. result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
  1694. result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
  1695. result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
  1696. result->enable = true;
  1697. }
  1698. static uint32_t
  1699. hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
  1700. {
  1701. struct drm_i915_private *dev_priv = dev->dev_private;
  1702. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1703. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1704. u32 linetime, ips_linetime;
  1705. if (!intel_crtc->active)
  1706. return 0;
  1707. /* The WM are computed with base on how long it takes to fill a single
  1708. * row at the given clock rate, multiplied by 8.
  1709. * */
  1710. linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
  1711. adjusted_mode->crtc_clock);
  1712. ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
  1713. dev_priv->cdclk_freq);
  1714. return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
  1715. PIPE_WM_LINETIME_TIME(linetime);
  1716. }
  1717. static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
  1718. {
  1719. struct drm_i915_private *dev_priv = dev->dev_private;
  1720. if (IS_GEN9(dev)) {
  1721. uint32_t val;
  1722. int ret, i;
  1723. int level, max_level = ilk_wm_max_level(dev);
  1724. /* read the first set of memory latencies[0:3] */
  1725. val = 0; /* data0 to be programmed to 0 for first set */
  1726. mutex_lock(&dev_priv->rps.hw_lock);
  1727. ret = sandybridge_pcode_read(dev_priv,
  1728. GEN9_PCODE_READ_MEM_LATENCY,
  1729. &val);
  1730. mutex_unlock(&dev_priv->rps.hw_lock);
  1731. if (ret) {
  1732. DRM_ERROR("SKL Mailbox read error = %d\n", ret);
  1733. return;
  1734. }
  1735. wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
  1736. wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
  1737. GEN9_MEM_LATENCY_LEVEL_MASK;
  1738. wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
  1739. GEN9_MEM_LATENCY_LEVEL_MASK;
  1740. wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
  1741. GEN9_MEM_LATENCY_LEVEL_MASK;
  1742. /* read the second set of memory latencies[4:7] */
  1743. val = 1; /* data0 to be programmed to 1 for second set */
  1744. mutex_lock(&dev_priv->rps.hw_lock);
  1745. ret = sandybridge_pcode_read(dev_priv,
  1746. GEN9_PCODE_READ_MEM_LATENCY,
  1747. &val);
  1748. mutex_unlock(&dev_priv->rps.hw_lock);
  1749. if (ret) {
  1750. DRM_ERROR("SKL Mailbox read error = %d\n", ret);
  1751. return;
  1752. }
  1753. wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
  1754. wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
  1755. GEN9_MEM_LATENCY_LEVEL_MASK;
  1756. wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
  1757. GEN9_MEM_LATENCY_LEVEL_MASK;
  1758. wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
  1759. GEN9_MEM_LATENCY_LEVEL_MASK;
  1760. /*
  1761. * WaWmMemoryReadLatency:skl
  1762. *
  1763. * punit doesn't take into account the read latency so we need
  1764. * to add 2us to the various latency levels we retrieve from
  1765. * the punit.
  1766. * - W0 is a bit special in that it's the only level that
  1767. * can't be disabled if we want to have display working, so
  1768. * we always add 2us there.
  1769. * - For levels >=1, punit returns 0us latency when they are
  1770. * disabled, so we respect that and don't add 2us then
  1771. *
  1772. * Additionally, if a level n (n > 1) has a 0us latency, all
  1773. * levels m (m >= n) need to be disabled. We make sure to
  1774. * sanitize the values out of the punit to satisfy this
  1775. * requirement.
  1776. */
  1777. wm[0] += 2;
  1778. for (level = 1; level <= max_level; level++)
  1779. if (wm[level] != 0)
  1780. wm[level] += 2;
  1781. else {
  1782. for (i = level + 1; i <= max_level; i++)
  1783. wm[i] = 0;
  1784. break;
  1785. }
  1786. } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  1787. uint64_t sskpd = I915_READ64(MCH_SSKPD);
  1788. wm[0] = (sskpd >> 56) & 0xFF;
  1789. if (wm[0] == 0)
  1790. wm[0] = sskpd & 0xF;
  1791. wm[1] = (sskpd >> 4) & 0xFF;
  1792. wm[2] = (sskpd >> 12) & 0xFF;
  1793. wm[3] = (sskpd >> 20) & 0x1FF;
  1794. wm[4] = (sskpd >> 32) & 0x1FF;
  1795. } else if (INTEL_INFO(dev)->gen >= 6) {
  1796. uint32_t sskpd = I915_READ(MCH_SSKPD);
  1797. wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
  1798. wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
  1799. wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
  1800. wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
  1801. } else if (INTEL_INFO(dev)->gen >= 5) {
  1802. uint32_t mltr = I915_READ(MLTR_ILK);
  1803. /* ILK primary LP0 latency is 700 ns */
  1804. wm[0] = 7;
  1805. wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
  1806. wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
  1807. }
  1808. }
  1809. static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1810. {
  1811. /* ILK sprite LP0 latency is 1300 ns */
  1812. if (INTEL_INFO(dev)->gen == 5)
  1813. wm[0] = 13;
  1814. }
  1815. static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1816. {
  1817. /* ILK cursor LP0 latency is 1300 ns */
  1818. if (INTEL_INFO(dev)->gen == 5)
  1819. wm[0] = 13;
  1820. /* WaDoubleCursorLP3Latency:ivb */
  1821. if (IS_IVYBRIDGE(dev))
  1822. wm[3] *= 2;
  1823. }
  1824. int ilk_wm_max_level(const struct drm_device *dev)
  1825. {
  1826. /* how many WM levels are we expecting */
  1827. if (INTEL_INFO(dev)->gen >= 9)
  1828. return 7;
  1829. else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1830. return 4;
  1831. else if (INTEL_INFO(dev)->gen >= 6)
  1832. return 3;
  1833. else
  1834. return 2;
  1835. }
  1836. static void intel_print_wm_latency(struct drm_device *dev,
  1837. const char *name,
  1838. const uint16_t wm[8])
  1839. {
  1840. int level, max_level = ilk_wm_max_level(dev);
  1841. for (level = 0; level <= max_level; level++) {
  1842. unsigned int latency = wm[level];
  1843. if (latency == 0) {
  1844. DRM_ERROR("%s WM%d latency not provided\n",
  1845. name, level);
  1846. continue;
  1847. }
  1848. /*
  1849. * - latencies are in us on gen9.
  1850. * - before then, WM1+ latency values are in 0.5us units
  1851. */
  1852. if (IS_GEN9(dev))
  1853. latency *= 10;
  1854. else if (level > 0)
  1855. latency *= 5;
  1856. DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
  1857. name, level, wm[level],
  1858. latency / 10, latency % 10);
  1859. }
  1860. }
  1861. static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
  1862. uint16_t wm[5], uint16_t min)
  1863. {
  1864. int level, max_level = ilk_wm_max_level(dev_priv->dev);
  1865. if (wm[0] >= min)
  1866. return false;
  1867. wm[0] = max(wm[0], min);
  1868. for (level = 1; level <= max_level; level++)
  1869. wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
  1870. return true;
  1871. }
  1872. static void snb_wm_latency_quirk(struct drm_device *dev)
  1873. {
  1874. struct drm_i915_private *dev_priv = dev->dev_private;
  1875. bool changed;
  1876. /*
  1877. * The BIOS provided WM memory latency values are often
  1878. * inadequate for high resolution displays. Adjust them.
  1879. */
  1880. changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
  1881. ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
  1882. ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
  1883. if (!changed)
  1884. return;
  1885. DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
  1886. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  1887. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  1888. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  1889. }
  1890. static void ilk_setup_wm_latency(struct drm_device *dev)
  1891. {
  1892. struct drm_i915_private *dev_priv = dev->dev_private;
  1893. intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
  1894. memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
  1895. sizeof(dev_priv->wm.pri_latency));
  1896. memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
  1897. sizeof(dev_priv->wm.pri_latency));
  1898. intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
  1899. intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
  1900. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  1901. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  1902. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  1903. if (IS_GEN6(dev))
  1904. snb_wm_latency_quirk(dev);
  1905. }
  1906. static void skl_setup_wm_latency(struct drm_device *dev)
  1907. {
  1908. struct drm_i915_private *dev_priv = dev->dev_private;
  1909. intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
  1910. intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
  1911. }
  1912. /* Compute new watermarks for the pipe */
  1913. static int ilk_compute_pipe_wm(struct intel_crtc *intel_crtc,
  1914. struct drm_atomic_state *state)
  1915. {
  1916. struct intel_pipe_wm *pipe_wm;
  1917. struct drm_device *dev = intel_crtc->base.dev;
  1918. const struct drm_i915_private *dev_priv = dev->dev_private;
  1919. struct intel_crtc_state *cstate = NULL;
  1920. struct intel_plane *intel_plane;
  1921. struct drm_plane_state *ps;
  1922. struct intel_plane_state *pristate = NULL;
  1923. struct intel_plane_state *sprstate = NULL;
  1924. struct intel_plane_state *curstate = NULL;
  1925. int level, max_level = ilk_wm_max_level(dev);
  1926. /* LP0 watermark maximums depend on this pipe alone */
  1927. struct intel_wm_config config = {
  1928. .num_pipes_active = 1,
  1929. };
  1930. struct ilk_wm_maximums max;
  1931. cstate = intel_atomic_get_crtc_state(state, intel_crtc);
  1932. if (IS_ERR(cstate))
  1933. return PTR_ERR(cstate);
  1934. pipe_wm = &cstate->wm.optimal.ilk;
  1935. for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
  1936. ps = drm_atomic_get_plane_state(state,
  1937. &intel_plane->base);
  1938. if (IS_ERR(ps))
  1939. return PTR_ERR(ps);
  1940. if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
  1941. pristate = to_intel_plane_state(ps);
  1942. else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
  1943. sprstate = to_intel_plane_state(ps);
  1944. else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
  1945. curstate = to_intel_plane_state(ps);
  1946. }
  1947. config.sprites_enabled = sprstate->visible;
  1948. config.sprites_scaled = sprstate->visible &&
  1949. (drm_rect_width(&sprstate->dst) != drm_rect_width(&sprstate->src) >> 16 ||
  1950. drm_rect_height(&sprstate->dst) != drm_rect_height(&sprstate->src) >> 16);
  1951. pipe_wm->pipe_enabled = cstate->base.active;
  1952. pipe_wm->sprites_enabled = config.sprites_enabled;
  1953. pipe_wm->sprites_scaled = config.sprites_scaled;
  1954. /* ILK/SNB: LP2+ watermarks only w/o sprites */
  1955. if (INTEL_INFO(dev)->gen <= 6 && sprstate->visible)
  1956. max_level = 1;
  1957. /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
  1958. if (config.sprites_scaled)
  1959. max_level = 0;
  1960. ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
  1961. pristate, sprstate, curstate, &pipe_wm->wm[0]);
  1962. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1963. pipe_wm->linetime = hsw_compute_linetime_wm(dev,
  1964. &intel_crtc->base);
  1965. /* LP0 watermarks always use 1/2 DDB partitioning */
  1966. ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
  1967. /* At least LP0 must be valid */
  1968. if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
  1969. return -EINVAL;
  1970. ilk_compute_wm_reg_maximums(dev, 1, &max);
  1971. for (level = 1; level <= max_level; level++) {
  1972. struct intel_wm_level wm = {};
  1973. ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
  1974. pristate, sprstate, curstate, &wm);
  1975. /*
  1976. * Disable any watermark level that exceeds the
  1977. * register maximums since such watermarks are
  1978. * always invalid.
  1979. */
  1980. if (!ilk_validate_wm_level(level, &max, &wm))
  1981. break;
  1982. pipe_wm->wm[level] = wm;
  1983. }
  1984. return 0;
  1985. }
  1986. /*
  1987. * Merge the watermarks from all active pipes for a specific level.
  1988. */
  1989. static void ilk_merge_wm_level(struct drm_device *dev,
  1990. int level,
  1991. struct intel_wm_level *ret_wm)
  1992. {
  1993. const struct intel_crtc *intel_crtc;
  1994. ret_wm->enable = true;
  1995. for_each_intel_crtc(dev, intel_crtc) {
  1996. const struct intel_crtc_state *cstate =
  1997. to_intel_crtc_state(intel_crtc->base.state);
  1998. const struct intel_pipe_wm *active = &cstate->wm.optimal.ilk;
  1999. const struct intel_wm_level *wm = &active->wm[level];
  2000. if (!active->pipe_enabled)
  2001. continue;
  2002. /*
  2003. * The watermark values may have been used in the past,
  2004. * so we must maintain them in the registers for some
  2005. * time even if the level is now disabled.
  2006. */
  2007. if (!wm->enable)
  2008. ret_wm->enable = false;
  2009. ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
  2010. ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
  2011. ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
  2012. ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
  2013. }
  2014. }
  2015. /*
  2016. * Merge all low power watermarks for all active pipes.
  2017. */
  2018. static void ilk_wm_merge(struct drm_device *dev,
  2019. const struct intel_wm_config *config,
  2020. const struct ilk_wm_maximums *max,
  2021. struct intel_pipe_wm *merged)
  2022. {
  2023. struct drm_i915_private *dev_priv = dev->dev_private;
  2024. int level, max_level = ilk_wm_max_level(dev);
  2025. int last_enabled_level = max_level;
  2026. /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
  2027. if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
  2028. config->num_pipes_active > 1)
  2029. return;
  2030. /* ILK: FBC WM must be disabled always */
  2031. merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
  2032. /* merge each WM1+ level */
  2033. for (level = 1; level <= max_level; level++) {
  2034. struct intel_wm_level *wm = &merged->wm[level];
  2035. ilk_merge_wm_level(dev, level, wm);
  2036. if (level > last_enabled_level)
  2037. wm->enable = false;
  2038. else if (!ilk_validate_wm_level(level, max, wm))
  2039. /* make sure all following levels get disabled */
  2040. last_enabled_level = level - 1;
  2041. /*
  2042. * The spec says it is preferred to disable
  2043. * FBC WMs instead of disabling a WM level.
  2044. */
  2045. if (wm->fbc_val > max->fbc) {
  2046. if (wm->enable)
  2047. merged->fbc_wm_enabled = false;
  2048. wm->fbc_val = 0;
  2049. }
  2050. }
  2051. /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
  2052. /*
  2053. * FIXME this is racy. FBC might get enabled later.
  2054. * What we should check here is whether FBC can be
  2055. * enabled sometime later.
  2056. */
  2057. if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
  2058. intel_fbc_is_active(dev_priv)) {
  2059. for (level = 2; level <= max_level; level++) {
  2060. struct intel_wm_level *wm = &merged->wm[level];
  2061. wm->enable = false;
  2062. }
  2063. }
  2064. }
  2065. static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
  2066. {
  2067. /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
  2068. return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
  2069. }
  2070. /* The value we need to program into the WM_LPx latency field */
  2071. static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
  2072. {
  2073. struct drm_i915_private *dev_priv = dev->dev_private;
  2074. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2075. return 2 * level;
  2076. else
  2077. return dev_priv->wm.pri_latency[level];
  2078. }
  2079. static void ilk_compute_wm_results(struct drm_device *dev,
  2080. const struct intel_pipe_wm *merged,
  2081. enum intel_ddb_partitioning partitioning,
  2082. struct ilk_wm_values *results)
  2083. {
  2084. struct intel_crtc *intel_crtc;
  2085. int level, wm_lp;
  2086. results->enable_fbc_wm = merged->fbc_wm_enabled;
  2087. results->partitioning = partitioning;
  2088. /* LP1+ register values */
  2089. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2090. const struct intel_wm_level *r;
  2091. level = ilk_wm_lp_to_level(wm_lp, merged);
  2092. r = &merged->wm[level];
  2093. /*
  2094. * Maintain the watermark values even if the level is
  2095. * disabled. Doing otherwise could cause underruns.
  2096. */
  2097. results->wm_lp[wm_lp - 1] =
  2098. (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
  2099. (r->pri_val << WM1_LP_SR_SHIFT) |
  2100. r->cur_val;
  2101. if (r->enable)
  2102. results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
  2103. if (INTEL_INFO(dev)->gen >= 8)
  2104. results->wm_lp[wm_lp - 1] |=
  2105. r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
  2106. else
  2107. results->wm_lp[wm_lp - 1] |=
  2108. r->fbc_val << WM1_LP_FBC_SHIFT;
  2109. /*
  2110. * Always set WM1S_LP_EN when spr_val != 0, even if the
  2111. * level is disabled. Doing otherwise could cause underruns.
  2112. */
  2113. if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
  2114. WARN_ON(wm_lp != 1);
  2115. results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
  2116. } else
  2117. results->wm_lp_spr[wm_lp - 1] = r->spr_val;
  2118. }
  2119. /* LP0 register values */
  2120. for_each_intel_crtc(dev, intel_crtc) {
  2121. const struct intel_crtc_state *cstate =
  2122. to_intel_crtc_state(intel_crtc->base.state);
  2123. enum pipe pipe = intel_crtc->pipe;
  2124. const struct intel_wm_level *r = &cstate->wm.optimal.ilk.wm[0];
  2125. if (WARN_ON(!r->enable))
  2126. continue;
  2127. results->wm_linetime[pipe] = cstate->wm.optimal.ilk.linetime;
  2128. results->wm_pipe[pipe] =
  2129. (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
  2130. (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
  2131. r->cur_val;
  2132. }
  2133. }
  2134. /* Find the result with the highest level enabled. Check for enable_fbc_wm in
  2135. * case both are at the same level. Prefer r1 in case they're the same. */
  2136. static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
  2137. struct intel_pipe_wm *r1,
  2138. struct intel_pipe_wm *r2)
  2139. {
  2140. int level, max_level = ilk_wm_max_level(dev);
  2141. int level1 = 0, level2 = 0;
  2142. for (level = 1; level <= max_level; level++) {
  2143. if (r1->wm[level].enable)
  2144. level1 = level;
  2145. if (r2->wm[level].enable)
  2146. level2 = level;
  2147. }
  2148. if (level1 == level2) {
  2149. if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
  2150. return r2;
  2151. else
  2152. return r1;
  2153. } else if (level1 > level2) {
  2154. return r1;
  2155. } else {
  2156. return r2;
  2157. }
  2158. }
  2159. /* dirty bits used to track which watermarks need changes */
  2160. #define WM_DIRTY_PIPE(pipe) (1 << (pipe))
  2161. #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
  2162. #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
  2163. #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
  2164. #define WM_DIRTY_FBC (1 << 24)
  2165. #define WM_DIRTY_DDB (1 << 25)
  2166. static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
  2167. const struct ilk_wm_values *old,
  2168. const struct ilk_wm_values *new)
  2169. {
  2170. unsigned int dirty = 0;
  2171. enum pipe pipe;
  2172. int wm_lp;
  2173. for_each_pipe(dev_priv, pipe) {
  2174. if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
  2175. dirty |= WM_DIRTY_LINETIME(pipe);
  2176. /* Must disable LP1+ watermarks too */
  2177. dirty |= WM_DIRTY_LP_ALL;
  2178. }
  2179. if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
  2180. dirty |= WM_DIRTY_PIPE(pipe);
  2181. /* Must disable LP1+ watermarks too */
  2182. dirty |= WM_DIRTY_LP_ALL;
  2183. }
  2184. }
  2185. if (old->enable_fbc_wm != new->enable_fbc_wm) {
  2186. dirty |= WM_DIRTY_FBC;
  2187. /* Must disable LP1+ watermarks too */
  2188. dirty |= WM_DIRTY_LP_ALL;
  2189. }
  2190. if (old->partitioning != new->partitioning) {
  2191. dirty |= WM_DIRTY_DDB;
  2192. /* Must disable LP1+ watermarks too */
  2193. dirty |= WM_DIRTY_LP_ALL;
  2194. }
  2195. /* LP1+ watermarks already deemed dirty, no need to continue */
  2196. if (dirty & WM_DIRTY_LP_ALL)
  2197. return dirty;
  2198. /* Find the lowest numbered LP1+ watermark in need of an update... */
  2199. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2200. if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
  2201. old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
  2202. break;
  2203. }
  2204. /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
  2205. for (; wm_lp <= 3; wm_lp++)
  2206. dirty |= WM_DIRTY_LP(wm_lp);
  2207. return dirty;
  2208. }
  2209. static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
  2210. unsigned int dirty)
  2211. {
  2212. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2213. bool changed = false;
  2214. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
  2215. previous->wm_lp[2] &= ~WM1_LP_SR_EN;
  2216. I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
  2217. changed = true;
  2218. }
  2219. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
  2220. previous->wm_lp[1] &= ~WM1_LP_SR_EN;
  2221. I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
  2222. changed = true;
  2223. }
  2224. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
  2225. previous->wm_lp[0] &= ~WM1_LP_SR_EN;
  2226. I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
  2227. changed = true;
  2228. }
  2229. /*
  2230. * Don't touch WM1S_LP_EN here.
  2231. * Doing so could cause underruns.
  2232. */
  2233. return changed;
  2234. }
  2235. /*
  2236. * The spec says we shouldn't write when we don't need, because every write
  2237. * causes WMs to be re-evaluated, expending some power.
  2238. */
  2239. static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
  2240. struct ilk_wm_values *results)
  2241. {
  2242. struct drm_device *dev = dev_priv->dev;
  2243. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2244. unsigned int dirty;
  2245. uint32_t val;
  2246. dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
  2247. if (!dirty)
  2248. return;
  2249. _ilk_disable_lp_wm(dev_priv, dirty);
  2250. if (dirty & WM_DIRTY_PIPE(PIPE_A))
  2251. I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
  2252. if (dirty & WM_DIRTY_PIPE(PIPE_B))
  2253. I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
  2254. if (dirty & WM_DIRTY_PIPE(PIPE_C))
  2255. I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
  2256. if (dirty & WM_DIRTY_LINETIME(PIPE_A))
  2257. I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
  2258. if (dirty & WM_DIRTY_LINETIME(PIPE_B))
  2259. I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
  2260. if (dirty & WM_DIRTY_LINETIME(PIPE_C))
  2261. I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
  2262. if (dirty & WM_DIRTY_DDB) {
  2263. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  2264. val = I915_READ(WM_MISC);
  2265. if (results->partitioning == INTEL_DDB_PART_1_2)
  2266. val &= ~WM_MISC_DATA_PARTITION_5_6;
  2267. else
  2268. val |= WM_MISC_DATA_PARTITION_5_6;
  2269. I915_WRITE(WM_MISC, val);
  2270. } else {
  2271. val = I915_READ(DISP_ARB_CTL2);
  2272. if (results->partitioning == INTEL_DDB_PART_1_2)
  2273. val &= ~DISP_DATA_PARTITION_5_6;
  2274. else
  2275. val |= DISP_DATA_PARTITION_5_6;
  2276. I915_WRITE(DISP_ARB_CTL2, val);
  2277. }
  2278. }
  2279. if (dirty & WM_DIRTY_FBC) {
  2280. val = I915_READ(DISP_ARB_CTL);
  2281. if (results->enable_fbc_wm)
  2282. val &= ~DISP_FBC_WM_DIS;
  2283. else
  2284. val |= DISP_FBC_WM_DIS;
  2285. I915_WRITE(DISP_ARB_CTL, val);
  2286. }
  2287. if (dirty & WM_DIRTY_LP(1) &&
  2288. previous->wm_lp_spr[0] != results->wm_lp_spr[0])
  2289. I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
  2290. if (INTEL_INFO(dev)->gen >= 7) {
  2291. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
  2292. I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
  2293. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
  2294. I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
  2295. }
  2296. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
  2297. I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
  2298. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
  2299. I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
  2300. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
  2301. I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
  2302. dev_priv->wm.hw = *results;
  2303. }
  2304. static bool ilk_disable_lp_wm(struct drm_device *dev)
  2305. {
  2306. struct drm_i915_private *dev_priv = dev->dev_private;
  2307. return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
  2308. }
  2309. /*
  2310. * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
  2311. * different active planes.
  2312. */
  2313. #define SKL_DDB_SIZE 896 /* in blocks */
  2314. #define BXT_DDB_SIZE 512
  2315. /*
  2316. * Return the index of a plane in the SKL DDB and wm result arrays. Primary
  2317. * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and
  2318. * other universal planes are in indices 1..n. Note that this may leave unused
  2319. * indices between the top "sprite" plane and the cursor.
  2320. */
  2321. static int
  2322. skl_wm_plane_id(const struct intel_plane *plane)
  2323. {
  2324. switch (plane->base.type) {
  2325. case DRM_PLANE_TYPE_PRIMARY:
  2326. return 0;
  2327. case DRM_PLANE_TYPE_CURSOR:
  2328. return PLANE_CURSOR;
  2329. case DRM_PLANE_TYPE_OVERLAY:
  2330. return plane->plane + 1;
  2331. default:
  2332. MISSING_CASE(plane->base.type);
  2333. return plane->plane;
  2334. }
  2335. }
  2336. static void
  2337. skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
  2338. const struct intel_crtc_state *cstate,
  2339. const struct intel_wm_config *config,
  2340. struct skl_ddb_entry *alloc /* out */)
  2341. {
  2342. struct drm_crtc *for_crtc = cstate->base.crtc;
  2343. struct drm_crtc *crtc;
  2344. unsigned int pipe_size, ddb_size;
  2345. int nth_active_pipe;
  2346. if (!cstate->base.active) {
  2347. alloc->start = 0;
  2348. alloc->end = 0;
  2349. return;
  2350. }
  2351. if (IS_BROXTON(dev))
  2352. ddb_size = BXT_DDB_SIZE;
  2353. else
  2354. ddb_size = SKL_DDB_SIZE;
  2355. ddb_size -= 4; /* 4 blocks for bypass path allocation */
  2356. nth_active_pipe = 0;
  2357. for_each_crtc(dev, crtc) {
  2358. if (!to_intel_crtc(crtc)->active)
  2359. continue;
  2360. if (crtc == for_crtc)
  2361. break;
  2362. nth_active_pipe++;
  2363. }
  2364. pipe_size = ddb_size / config->num_pipes_active;
  2365. alloc->start = nth_active_pipe * ddb_size / config->num_pipes_active;
  2366. alloc->end = alloc->start + pipe_size;
  2367. }
  2368. static unsigned int skl_cursor_allocation(const struct intel_wm_config *config)
  2369. {
  2370. if (config->num_pipes_active == 1)
  2371. return 32;
  2372. return 8;
  2373. }
  2374. static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
  2375. {
  2376. entry->start = reg & 0x3ff;
  2377. entry->end = (reg >> 16) & 0x3ff;
  2378. if (entry->end)
  2379. entry->end += 1;
  2380. }
  2381. void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
  2382. struct skl_ddb_allocation *ddb /* out */)
  2383. {
  2384. enum pipe pipe;
  2385. int plane;
  2386. u32 val;
  2387. memset(ddb, 0, sizeof(*ddb));
  2388. for_each_pipe(dev_priv, pipe) {
  2389. if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe)))
  2390. continue;
  2391. for_each_plane(dev_priv, pipe, plane) {
  2392. val = I915_READ(PLANE_BUF_CFG(pipe, plane));
  2393. skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
  2394. val);
  2395. }
  2396. val = I915_READ(CUR_BUF_CFG(pipe));
  2397. skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR],
  2398. val);
  2399. }
  2400. }
  2401. static unsigned int
  2402. skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
  2403. const struct drm_plane_state *pstate,
  2404. int y)
  2405. {
  2406. struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
  2407. struct drm_framebuffer *fb = pstate->fb;
  2408. /* for planar format */
  2409. if (fb->pixel_format == DRM_FORMAT_NV12) {
  2410. if (y) /* y-plane data rate */
  2411. return intel_crtc->config->pipe_src_w *
  2412. intel_crtc->config->pipe_src_h *
  2413. drm_format_plane_cpp(fb->pixel_format, 0);
  2414. else /* uv-plane data rate */
  2415. return (intel_crtc->config->pipe_src_w/2) *
  2416. (intel_crtc->config->pipe_src_h/2) *
  2417. drm_format_plane_cpp(fb->pixel_format, 1);
  2418. }
  2419. /* for packed formats */
  2420. return intel_crtc->config->pipe_src_w *
  2421. intel_crtc->config->pipe_src_h *
  2422. drm_format_plane_cpp(fb->pixel_format, 0);
  2423. }
  2424. /*
  2425. * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
  2426. * a 8192x4096@32bpp framebuffer:
  2427. * 3 * 4096 * 8192 * 4 < 2^32
  2428. */
  2429. static unsigned int
  2430. skl_get_total_relative_data_rate(const struct intel_crtc_state *cstate)
  2431. {
  2432. struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
  2433. struct drm_device *dev = intel_crtc->base.dev;
  2434. const struct intel_plane *intel_plane;
  2435. unsigned int total_data_rate = 0;
  2436. for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
  2437. const struct drm_plane_state *pstate = intel_plane->base.state;
  2438. if (pstate->fb == NULL)
  2439. continue;
  2440. if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
  2441. continue;
  2442. /* packed/uv */
  2443. total_data_rate += skl_plane_relative_data_rate(cstate,
  2444. pstate,
  2445. 0);
  2446. if (pstate->fb->pixel_format == DRM_FORMAT_NV12)
  2447. /* y-plane */
  2448. total_data_rate += skl_plane_relative_data_rate(cstate,
  2449. pstate,
  2450. 1);
  2451. }
  2452. return total_data_rate;
  2453. }
  2454. static void
  2455. skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
  2456. struct skl_ddb_allocation *ddb /* out */)
  2457. {
  2458. struct drm_crtc *crtc = cstate->base.crtc;
  2459. struct drm_device *dev = crtc->dev;
  2460. struct drm_i915_private *dev_priv = to_i915(dev);
  2461. struct intel_wm_config *config = &dev_priv->wm.config;
  2462. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2463. struct intel_plane *intel_plane;
  2464. enum pipe pipe = intel_crtc->pipe;
  2465. struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
  2466. uint16_t alloc_size, start, cursor_blocks;
  2467. uint16_t minimum[I915_MAX_PLANES];
  2468. uint16_t y_minimum[I915_MAX_PLANES];
  2469. unsigned int total_data_rate;
  2470. skl_ddb_get_pipe_allocation_limits(dev, cstate, config, alloc);
  2471. alloc_size = skl_ddb_entry_size(alloc);
  2472. if (alloc_size == 0) {
  2473. memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
  2474. memset(&ddb->plane[pipe][PLANE_CURSOR], 0,
  2475. sizeof(ddb->plane[pipe][PLANE_CURSOR]));
  2476. return;
  2477. }
  2478. cursor_blocks = skl_cursor_allocation(config);
  2479. ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks;
  2480. ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
  2481. alloc_size -= cursor_blocks;
  2482. alloc->end -= cursor_blocks;
  2483. /* 1. Allocate the mininum required blocks for each active plane */
  2484. for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
  2485. struct drm_plane *plane = &intel_plane->base;
  2486. struct drm_framebuffer *fb = plane->state->fb;
  2487. int id = skl_wm_plane_id(intel_plane);
  2488. if (fb == NULL)
  2489. continue;
  2490. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  2491. continue;
  2492. minimum[id] = 8;
  2493. alloc_size -= minimum[id];
  2494. y_minimum[id] = (fb->pixel_format == DRM_FORMAT_NV12) ? 8 : 0;
  2495. alloc_size -= y_minimum[id];
  2496. }
  2497. /*
  2498. * 2. Distribute the remaining space in proportion to the amount of
  2499. * data each plane needs to fetch from memory.
  2500. *
  2501. * FIXME: we may not allocate every single block here.
  2502. */
  2503. total_data_rate = skl_get_total_relative_data_rate(cstate);
  2504. start = alloc->start;
  2505. for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
  2506. struct drm_plane *plane = &intel_plane->base;
  2507. struct drm_plane_state *pstate = intel_plane->base.state;
  2508. unsigned int data_rate, y_data_rate;
  2509. uint16_t plane_blocks, y_plane_blocks = 0;
  2510. int id = skl_wm_plane_id(intel_plane);
  2511. if (pstate->fb == NULL)
  2512. continue;
  2513. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  2514. continue;
  2515. data_rate = skl_plane_relative_data_rate(cstate, pstate, 0);
  2516. /*
  2517. * allocation for (packed formats) or (uv-plane part of planar format):
  2518. * promote the expression to 64 bits to avoid overflowing, the
  2519. * result is < available as data_rate / total_data_rate < 1
  2520. */
  2521. plane_blocks = minimum[id];
  2522. plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
  2523. total_data_rate);
  2524. ddb->plane[pipe][id].start = start;
  2525. ddb->plane[pipe][id].end = start + plane_blocks;
  2526. start += plane_blocks;
  2527. /*
  2528. * allocation for y_plane part of planar format:
  2529. */
  2530. if (pstate->fb->pixel_format == DRM_FORMAT_NV12) {
  2531. y_data_rate = skl_plane_relative_data_rate(cstate,
  2532. pstate,
  2533. 1);
  2534. y_plane_blocks = y_minimum[id];
  2535. y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
  2536. total_data_rate);
  2537. ddb->y_plane[pipe][id].start = start;
  2538. ddb->y_plane[pipe][id].end = start + y_plane_blocks;
  2539. start += y_plane_blocks;
  2540. }
  2541. }
  2542. }
  2543. static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
  2544. {
  2545. /* TODO: Take into account the scalers once we support them */
  2546. return config->base.adjusted_mode.crtc_clock;
  2547. }
  2548. /*
  2549. * The max latency should be 257 (max the punit can code is 255 and we add 2us
  2550. * for the read latency) and bytes_per_pixel should always be <= 8, so that
  2551. * should allow pixel_rate up to ~2 GHz which seems sufficient since max
  2552. * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
  2553. */
  2554. static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  2555. uint32_t latency)
  2556. {
  2557. uint32_t wm_intermediate_val, ret;
  2558. if (latency == 0)
  2559. return UINT_MAX;
  2560. wm_intermediate_val = latency * pixel_rate * bytes_per_pixel / 512;
  2561. ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
  2562. return ret;
  2563. }
  2564. static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  2565. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  2566. uint64_t tiling, uint32_t latency)
  2567. {
  2568. uint32_t ret;
  2569. uint32_t plane_bytes_per_line, plane_blocks_per_line;
  2570. uint32_t wm_intermediate_val;
  2571. if (latency == 0)
  2572. return UINT_MAX;
  2573. plane_bytes_per_line = horiz_pixels * bytes_per_pixel;
  2574. if (tiling == I915_FORMAT_MOD_Y_TILED ||
  2575. tiling == I915_FORMAT_MOD_Yf_TILED) {
  2576. plane_bytes_per_line *= 4;
  2577. plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
  2578. plane_blocks_per_line /= 4;
  2579. } else {
  2580. plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
  2581. }
  2582. wm_intermediate_val = latency * pixel_rate;
  2583. ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
  2584. plane_blocks_per_line;
  2585. return ret;
  2586. }
  2587. static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb,
  2588. const struct intel_crtc *intel_crtc)
  2589. {
  2590. struct drm_device *dev = intel_crtc->base.dev;
  2591. struct drm_i915_private *dev_priv = dev->dev_private;
  2592. const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
  2593. /*
  2594. * If ddb allocation of pipes changed, it may require recalculation of
  2595. * watermarks
  2596. */
  2597. if (memcmp(new_ddb->pipe, cur_ddb->pipe, sizeof(new_ddb->pipe)))
  2598. return true;
  2599. return false;
  2600. }
  2601. static bool skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
  2602. struct intel_crtc_state *cstate,
  2603. struct intel_plane *intel_plane,
  2604. uint16_t ddb_allocation,
  2605. int level,
  2606. uint16_t *out_blocks, /* out */
  2607. uint8_t *out_lines /* out */)
  2608. {
  2609. struct drm_plane *plane = &intel_plane->base;
  2610. struct drm_framebuffer *fb = plane->state->fb;
  2611. uint32_t latency = dev_priv->wm.skl_latency[level];
  2612. uint32_t method1, method2;
  2613. uint32_t plane_bytes_per_line, plane_blocks_per_line;
  2614. uint32_t res_blocks, res_lines;
  2615. uint32_t selected_result;
  2616. uint8_t bytes_per_pixel;
  2617. if (latency == 0 || !cstate->base.active || !fb)
  2618. return false;
  2619. bytes_per_pixel = drm_format_plane_cpp(fb->pixel_format, 0);
  2620. method1 = skl_wm_method1(skl_pipe_pixel_rate(cstate),
  2621. bytes_per_pixel,
  2622. latency);
  2623. method2 = skl_wm_method2(skl_pipe_pixel_rate(cstate),
  2624. cstate->base.adjusted_mode.crtc_htotal,
  2625. cstate->pipe_src_w,
  2626. bytes_per_pixel,
  2627. fb->modifier[0],
  2628. latency);
  2629. plane_bytes_per_line = cstate->pipe_src_w * bytes_per_pixel;
  2630. plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
  2631. if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
  2632. fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) {
  2633. uint32_t min_scanlines = 4;
  2634. uint32_t y_tile_minimum;
  2635. if (intel_rotation_90_or_270(plane->state->rotation)) {
  2636. int bpp = (fb->pixel_format == DRM_FORMAT_NV12) ?
  2637. drm_format_plane_cpp(fb->pixel_format, 1) :
  2638. drm_format_plane_cpp(fb->pixel_format, 0);
  2639. switch (bpp) {
  2640. case 1:
  2641. min_scanlines = 16;
  2642. break;
  2643. case 2:
  2644. min_scanlines = 8;
  2645. break;
  2646. case 8:
  2647. WARN(1, "Unsupported pixel depth for rotation");
  2648. }
  2649. }
  2650. y_tile_minimum = plane_blocks_per_line * min_scanlines;
  2651. selected_result = max(method2, y_tile_minimum);
  2652. } else {
  2653. if ((ddb_allocation / plane_blocks_per_line) >= 1)
  2654. selected_result = min(method1, method2);
  2655. else
  2656. selected_result = method1;
  2657. }
  2658. res_blocks = selected_result + 1;
  2659. res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
  2660. if (level >= 1 && level <= 7) {
  2661. if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED ||
  2662. fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED)
  2663. res_lines += 4;
  2664. else
  2665. res_blocks++;
  2666. }
  2667. if (res_blocks >= ddb_allocation || res_lines > 31)
  2668. return false;
  2669. *out_blocks = res_blocks;
  2670. *out_lines = res_lines;
  2671. return true;
  2672. }
  2673. static void skl_compute_wm_level(const struct drm_i915_private *dev_priv,
  2674. struct skl_ddb_allocation *ddb,
  2675. struct intel_crtc_state *cstate,
  2676. int level,
  2677. struct skl_wm_level *result)
  2678. {
  2679. struct drm_device *dev = dev_priv->dev;
  2680. struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
  2681. struct intel_plane *intel_plane;
  2682. uint16_t ddb_blocks;
  2683. enum pipe pipe = intel_crtc->pipe;
  2684. for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
  2685. int i = skl_wm_plane_id(intel_plane);
  2686. ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
  2687. result->plane_en[i] = skl_compute_plane_wm(dev_priv,
  2688. cstate,
  2689. intel_plane,
  2690. ddb_blocks,
  2691. level,
  2692. &result->plane_res_b[i],
  2693. &result->plane_res_l[i]);
  2694. }
  2695. }
  2696. static uint32_t
  2697. skl_compute_linetime_wm(struct intel_crtc_state *cstate)
  2698. {
  2699. if (!cstate->base.active)
  2700. return 0;
  2701. if (WARN_ON(skl_pipe_pixel_rate(cstate) == 0))
  2702. return 0;
  2703. return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000,
  2704. skl_pipe_pixel_rate(cstate));
  2705. }
  2706. static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
  2707. struct skl_wm_level *trans_wm /* out */)
  2708. {
  2709. struct drm_crtc *crtc = cstate->base.crtc;
  2710. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2711. struct intel_plane *intel_plane;
  2712. if (!cstate->base.active)
  2713. return;
  2714. /* Until we know more, just disable transition WMs */
  2715. for_each_intel_plane_on_crtc(crtc->dev, intel_crtc, intel_plane) {
  2716. int i = skl_wm_plane_id(intel_plane);
  2717. trans_wm->plane_en[i] = false;
  2718. }
  2719. }
  2720. static void skl_compute_pipe_wm(struct intel_crtc_state *cstate,
  2721. struct skl_ddb_allocation *ddb,
  2722. struct skl_pipe_wm *pipe_wm)
  2723. {
  2724. struct drm_device *dev = cstate->base.crtc->dev;
  2725. const struct drm_i915_private *dev_priv = dev->dev_private;
  2726. int level, max_level = ilk_wm_max_level(dev);
  2727. for (level = 0; level <= max_level; level++) {
  2728. skl_compute_wm_level(dev_priv, ddb, cstate,
  2729. level, &pipe_wm->wm[level]);
  2730. }
  2731. pipe_wm->linetime = skl_compute_linetime_wm(cstate);
  2732. skl_compute_transition_wm(cstate, &pipe_wm->trans_wm);
  2733. }
  2734. static void skl_compute_wm_results(struct drm_device *dev,
  2735. struct skl_pipe_wm *p_wm,
  2736. struct skl_wm_values *r,
  2737. struct intel_crtc *intel_crtc)
  2738. {
  2739. int level, max_level = ilk_wm_max_level(dev);
  2740. enum pipe pipe = intel_crtc->pipe;
  2741. uint32_t temp;
  2742. int i;
  2743. for (level = 0; level <= max_level; level++) {
  2744. for (i = 0; i < intel_num_planes(intel_crtc); i++) {
  2745. temp = 0;
  2746. temp |= p_wm->wm[level].plane_res_l[i] <<
  2747. PLANE_WM_LINES_SHIFT;
  2748. temp |= p_wm->wm[level].plane_res_b[i];
  2749. if (p_wm->wm[level].plane_en[i])
  2750. temp |= PLANE_WM_EN;
  2751. r->plane[pipe][i][level] = temp;
  2752. }
  2753. temp = 0;
  2754. temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
  2755. temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR];
  2756. if (p_wm->wm[level].plane_en[PLANE_CURSOR])
  2757. temp |= PLANE_WM_EN;
  2758. r->plane[pipe][PLANE_CURSOR][level] = temp;
  2759. }
  2760. /* transition WMs */
  2761. for (i = 0; i < intel_num_planes(intel_crtc); i++) {
  2762. temp = 0;
  2763. temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
  2764. temp |= p_wm->trans_wm.plane_res_b[i];
  2765. if (p_wm->trans_wm.plane_en[i])
  2766. temp |= PLANE_WM_EN;
  2767. r->plane_trans[pipe][i] = temp;
  2768. }
  2769. temp = 0;
  2770. temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT;
  2771. temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR];
  2772. if (p_wm->trans_wm.plane_en[PLANE_CURSOR])
  2773. temp |= PLANE_WM_EN;
  2774. r->plane_trans[pipe][PLANE_CURSOR] = temp;
  2775. r->wm_linetime[pipe] = p_wm->linetime;
  2776. }
  2777. static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
  2778. i915_reg_t reg,
  2779. const struct skl_ddb_entry *entry)
  2780. {
  2781. if (entry->end)
  2782. I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
  2783. else
  2784. I915_WRITE(reg, 0);
  2785. }
  2786. static void skl_write_wm_values(struct drm_i915_private *dev_priv,
  2787. const struct skl_wm_values *new)
  2788. {
  2789. struct drm_device *dev = dev_priv->dev;
  2790. struct intel_crtc *crtc;
  2791. for_each_intel_crtc(dev, crtc) {
  2792. int i, level, max_level = ilk_wm_max_level(dev);
  2793. enum pipe pipe = crtc->pipe;
  2794. if (!new->dirty[pipe])
  2795. continue;
  2796. I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
  2797. for (level = 0; level <= max_level; level++) {
  2798. for (i = 0; i < intel_num_planes(crtc); i++)
  2799. I915_WRITE(PLANE_WM(pipe, i, level),
  2800. new->plane[pipe][i][level]);
  2801. I915_WRITE(CUR_WM(pipe, level),
  2802. new->plane[pipe][PLANE_CURSOR][level]);
  2803. }
  2804. for (i = 0; i < intel_num_planes(crtc); i++)
  2805. I915_WRITE(PLANE_WM_TRANS(pipe, i),
  2806. new->plane_trans[pipe][i]);
  2807. I915_WRITE(CUR_WM_TRANS(pipe),
  2808. new->plane_trans[pipe][PLANE_CURSOR]);
  2809. for (i = 0; i < intel_num_planes(crtc); i++) {
  2810. skl_ddb_entry_write(dev_priv,
  2811. PLANE_BUF_CFG(pipe, i),
  2812. &new->ddb.plane[pipe][i]);
  2813. skl_ddb_entry_write(dev_priv,
  2814. PLANE_NV12_BUF_CFG(pipe, i),
  2815. &new->ddb.y_plane[pipe][i]);
  2816. }
  2817. skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
  2818. &new->ddb.plane[pipe][PLANE_CURSOR]);
  2819. }
  2820. }
  2821. /*
  2822. * When setting up a new DDB allocation arrangement, we need to correctly
  2823. * sequence the times at which the new allocations for the pipes are taken into
  2824. * account or we'll have pipes fetching from space previously allocated to
  2825. * another pipe.
  2826. *
  2827. * Roughly the sequence looks like:
  2828. * 1. re-allocate the pipe(s) with the allocation being reduced and not
  2829. * overlapping with a previous light-up pipe (another way to put it is:
  2830. * pipes with their new allocation strickly included into their old ones).
  2831. * 2. re-allocate the other pipes that get their allocation reduced
  2832. * 3. allocate the pipes having their allocation increased
  2833. *
  2834. * Steps 1. and 2. are here to take care of the following case:
  2835. * - Initially DDB looks like this:
  2836. * | B | C |
  2837. * - enable pipe A.
  2838. * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
  2839. * allocation
  2840. * | A | B | C |
  2841. *
  2842. * We need to sequence the re-allocation: C, B, A (and not B, C, A).
  2843. */
  2844. static void
  2845. skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
  2846. {
  2847. int plane;
  2848. DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
  2849. for_each_plane(dev_priv, pipe, plane) {
  2850. I915_WRITE(PLANE_SURF(pipe, plane),
  2851. I915_READ(PLANE_SURF(pipe, plane)));
  2852. }
  2853. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  2854. }
  2855. static bool
  2856. skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
  2857. const struct skl_ddb_allocation *new,
  2858. enum pipe pipe)
  2859. {
  2860. uint16_t old_size, new_size;
  2861. old_size = skl_ddb_entry_size(&old->pipe[pipe]);
  2862. new_size = skl_ddb_entry_size(&new->pipe[pipe]);
  2863. return old_size != new_size &&
  2864. new->pipe[pipe].start >= old->pipe[pipe].start &&
  2865. new->pipe[pipe].end <= old->pipe[pipe].end;
  2866. }
  2867. static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
  2868. struct skl_wm_values *new_values)
  2869. {
  2870. struct drm_device *dev = dev_priv->dev;
  2871. struct skl_ddb_allocation *cur_ddb, *new_ddb;
  2872. bool reallocated[I915_MAX_PIPES] = {};
  2873. struct intel_crtc *crtc;
  2874. enum pipe pipe;
  2875. new_ddb = &new_values->ddb;
  2876. cur_ddb = &dev_priv->wm.skl_hw.ddb;
  2877. /*
  2878. * First pass: flush the pipes with the new allocation contained into
  2879. * the old space.
  2880. *
  2881. * We'll wait for the vblank on those pipes to ensure we can safely
  2882. * re-allocate the freed space without this pipe fetching from it.
  2883. */
  2884. for_each_intel_crtc(dev, crtc) {
  2885. if (!crtc->active)
  2886. continue;
  2887. pipe = crtc->pipe;
  2888. if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
  2889. continue;
  2890. skl_wm_flush_pipe(dev_priv, pipe, 1);
  2891. intel_wait_for_vblank(dev, pipe);
  2892. reallocated[pipe] = true;
  2893. }
  2894. /*
  2895. * Second pass: flush the pipes that are having their allocation
  2896. * reduced, but overlapping with a previous allocation.
  2897. *
  2898. * Here as well we need to wait for the vblank to make sure the freed
  2899. * space is not used anymore.
  2900. */
  2901. for_each_intel_crtc(dev, crtc) {
  2902. if (!crtc->active)
  2903. continue;
  2904. pipe = crtc->pipe;
  2905. if (reallocated[pipe])
  2906. continue;
  2907. if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
  2908. skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
  2909. skl_wm_flush_pipe(dev_priv, pipe, 2);
  2910. intel_wait_for_vblank(dev, pipe);
  2911. reallocated[pipe] = true;
  2912. }
  2913. }
  2914. /*
  2915. * Third pass: flush the pipes that got more space allocated.
  2916. *
  2917. * We don't need to actively wait for the update here, next vblank
  2918. * will just get more DDB space with the correct WM values.
  2919. */
  2920. for_each_intel_crtc(dev, crtc) {
  2921. if (!crtc->active)
  2922. continue;
  2923. pipe = crtc->pipe;
  2924. /*
  2925. * At this point, only the pipes more space than before are
  2926. * left to re-allocate.
  2927. */
  2928. if (reallocated[pipe])
  2929. continue;
  2930. skl_wm_flush_pipe(dev_priv, pipe, 3);
  2931. }
  2932. }
  2933. static bool skl_update_pipe_wm(struct drm_crtc *crtc,
  2934. struct skl_ddb_allocation *ddb, /* out */
  2935. struct skl_pipe_wm *pipe_wm /* out */)
  2936. {
  2937. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2938. struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
  2939. skl_allocate_pipe_ddb(cstate, ddb);
  2940. skl_compute_pipe_wm(cstate, ddb, pipe_wm);
  2941. if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm)))
  2942. return false;
  2943. intel_crtc->wm.active.skl = *pipe_wm;
  2944. return true;
  2945. }
  2946. static void skl_update_other_pipe_wm(struct drm_device *dev,
  2947. struct drm_crtc *crtc,
  2948. struct skl_wm_values *r)
  2949. {
  2950. struct intel_crtc *intel_crtc;
  2951. struct intel_crtc *this_crtc = to_intel_crtc(crtc);
  2952. /*
  2953. * If the WM update hasn't changed the allocation for this_crtc (the
  2954. * crtc we are currently computing the new WM values for), other
  2955. * enabled crtcs will keep the same allocation and we don't need to
  2956. * recompute anything for them.
  2957. */
  2958. if (!skl_ddb_allocation_changed(&r->ddb, this_crtc))
  2959. return;
  2960. /*
  2961. * Otherwise, because of this_crtc being freshly enabled/disabled, the
  2962. * other active pipes need new DDB allocation and WM values.
  2963. */
  2964. for_each_intel_crtc(dev, intel_crtc) {
  2965. struct skl_pipe_wm pipe_wm = {};
  2966. bool wm_changed;
  2967. if (this_crtc->pipe == intel_crtc->pipe)
  2968. continue;
  2969. if (!intel_crtc->active)
  2970. continue;
  2971. wm_changed = skl_update_pipe_wm(&intel_crtc->base,
  2972. &r->ddb, &pipe_wm);
  2973. /*
  2974. * If we end up re-computing the other pipe WM values, it's
  2975. * because it was really needed, so we expect the WM values to
  2976. * be different.
  2977. */
  2978. WARN_ON(!wm_changed);
  2979. skl_compute_wm_results(dev, &pipe_wm, r, intel_crtc);
  2980. r->dirty[intel_crtc->pipe] = true;
  2981. }
  2982. }
  2983. static void skl_clear_wm(struct skl_wm_values *watermarks, enum pipe pipe)
  2984. {
  2985. watermarks->wm_linetime[pipe] = 0;
  2986. memset(watermarks->plane[pipe], 0,
  2987. sizeof(uint32_t) * 8 * I915_MAX_PLANES);
  2988. memset(watermarks->plane_trans[pipe],
  2989. 0, sizeof(uint32_t) * I915_MAX_PLANES);
  2990. watermarks->plane_trans[pipe][PLANE_CURSOR] = 0;
  2991. /* Clear ddb entries for pipe */
  2992. memset(&watermarks->ddb.pipe[pipe], 0, sizeof(struct skl_ddb_entry));
  2993. memset(&watermarks->ddb.plane[pipe], 0,
  2994. sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
  2995. memset(&watermarks->ddb.y_plane[pipe], 0,
  2996. sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
  2997. memset(&watermarks->ddb.plane[pipe][PLANE_CURSOR], 0,
  2998. sizeof(struct skl_ddb_entry));
  2999. }
  3000. static void skl_update_wm(struct drm_crtc *crtc)
  3001. {
  3002. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3003. struct drm_device *dev = crtc->dev;
  3004. struct drm_i915_private *dev_priv = dev->dev_private;
  3005. struct skl_wm_values *results = &dev_priv->wm.skl_results;
  3006. struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
  3007. struct skl_pipe_wm *pipe_wm = &cstate->wm.optimal.skl;
  3008. /* Clear all dirty flags */
  3009. memset(results->dirty, 0, sizeof(bool) * I915_MAX_PIPES);
  3010. skl_clear_wm(results, intel_crtc->pipe);
  3011. if (!skl_update_pipe_wm(crtc, &results->ddb, pipe_wm))
  3012. return;
  3013. skl_compute_wm_results(dev, pipe_wm, results, intel_crtc);
  3014. results->dirty[intel_crtc->pipe] = true;
  3015. skl_update_other_pipe_wm(dev, crtc, results);
  3016. skl_write_wm_values(dev_priv, results);
  3017. skl_flush_wm_values(dev_priv, results);
  3018. /* store the new configuration */
  3019. dev_priv->wm.skl_hw = *results;
  3020. }
  3021. static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
  3022. {
  3023. struct drm_device *dev = dev_priv->dev;
  3024. struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
  3025. struct ilk_wm_maximums max;
  3026. struct intel_wm_config *config = &dev_priv->wm.config;
  3027. struct ilk_wm_values results = {};
  3028. enum intel_ddb_partitioning partitioning;
  3029. ilk_compute_wm_maximums(dev, 1, config, INTEL_DDB_PART_1_2, &max);
  3030. ilk_wm_merge(dev, config, &max, &lp_wm_1_2);
  3031. /* 5/6 split only in single pipe config on IVB+ */
  3032. if (INTEL_INFO(dev)->gen >= 7 &&
  3033. config->num_pipes_active == 1 && config->sprites_enabled) {
  3034. ilk_compute_wm_maximums(dev, 1, config, INTEL_DDB_PART_5_6, &max);
  3035. ilk_wm_merge(dev, config, &max, &lp_wm_5_6);
  3036. best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
  3037. } else {
  3038. best_lp_wm = &lp_wm_1_2;
  3039. }
  3040. partitioning = (best_lp_wm == &lp_wm_1_2) ?
  3041. INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
  3042. ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
  3043. ilk_write_wm_values(dev_priv, &results);
  3044. }
  3045. static void ilk_update_wm(struct drm_crtc *crtc)
  3046. {
  3047. struct drm_i915_private *dev_priv = to_i915(crtc->dev);
  3048. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3049. struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
  3050. WARN_ON(cstate->base.active != intel_crtc->active);
  3051. /*
  3052. * IVB workaround: must disable low power watermarks for at least
  3053. * one frame before enabling scaling. LP watermarks can be re-enabled
  3054. * when scaling is disabled.
  3055. *
  3056. * WaCxSRDisabledForSpriteScaling:ivb
  3057. */
  3058. if (cstate->disable_lp_wm) {
  3059. ilk_disable_lp_wm(crtc->dev);
  3060. intel_wait_for_vblank(crtc->dev, intel_crtc->pipe);
  3061. }
  3062. intel_crtc->wm.active.ilk = cstate->wm.optimal.ilk;
  3063. ilk_program_watermarks(dev_priv);
  3064. }
  3065. static void skl_pipe_wm_active_state(uint32_t val,
  3066. struct skl_pipe_wm *active,
  3067. bool is_transwm,
  3068. bool is_cursor,
  3069. int i,
  3070. int level)
  3071. {
  3072. bool is_enabled = (val & PLANE_WM_EN) != 0;
  3073. if (!is_transwm) {
  3074. if (!is_cursor) {
  3075. active->wm[level].plane_en[i] = is_enabled;
  3076. active->wm[level].plane_res_b[i] =
  3077. val & PLANE_WM_BLOCKS_MASK;
  3078. active->wm[level].plane_res_l[i] =
  3079. (val >> PLANE_WM_LINES_SHIFT) &
  3080. PLANE_WM_LINES_MASK;
  3081. } else {
  3082. active->wm[level].plane_en[PLANE_CURSOR] = is_enabled;
  3083. active->wm[level].plane_res_b[PLANE_CURSOR] =
  3084. val & PLANE_WM_BLOCKS_MASK;
  3085. active->wm[level].plane_res_l[PLANE_CURSOR] =
  3086. (val >> PLANE_WM_LINES_SHIFT) &
  3087. PLANE_WM_LINES_MASK;
  3088. }
  3089. } else {
  3090. if (!is_cursor) {
  3091. active->trans_wm.plane_en[i] = is_enabled;
  3092. active->trans_wm.plane_res_b[i] =
  3093. val & PLANE_WM_BLOCKS_MASK;
  3094. active->trans_wm.plane_res_l[i] =
  3095. (val >> PLANE_WM_LINES_SHIFT) &
  3096. PLANE_WM_LINES_MASK;
  3097. } else {
  3098. active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled;
  3099. active->trans_wm.plane_res_b[PLANE_CURSOR] =
  3100. val & PLANE_WM_BLOCKS_MASK;
  3101. active->trans_wm.plane_res_l[PLANE_CURSOR] =
  3102. (val >> PLANE_WM_LINES_SHIFT) &
  3103. PLANE_WM_LINES_MASK;
  3104. }
  3105. }
  3106. }
  3107. static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
  3108. {
  3109. struct drm_device *dev = crtc->dev;
  3110. struct drm_i915_private *dev_priv = dev->dev_private;
  3111. struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
  3112. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3113. struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
  3114. struct skl_pipe_wm *active = &cstate->wm.optimal.skl;
  3115. enum pipe pipe = intel_crtc->pipe;
  3116. int level, i, max_level;
  3117. uint32_t temp;
  3118. max_level = ilk_wm_max_level(dev);
  3119. hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
  3120. for (level = 0; level <= max_level; level++) {
  3121. for (i = 0; i < intel_num_planes(intel_crtc); i++)
  3122. hw->plane[pipe][i][level] =
  3123. I915_READ(PLANE_WM(pipe, i, level));
  3124. hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level));
  3125. }
  3126. for (i = 0; i < intel_num_planes(intel_crtc); i++)
  3127. hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
  3128. hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe));
  3129. if (!intel_crtc->active)
  3130. return;
  3131. hw->dirty[pipe] = true;
  3132. active->linetime = hw->wm_linetime[pipe];
  3133. for (level = 0; level <= max_level; level++) {
  3134. for (i = 0; i < intel_num_planes(intel_crtc); i++) {
  3135. temp = hw->plane[pipe][i][level];
  3136. skl_pipe_wm_active_state(temp, active, false,
  3137. false, i, level);
  3138. }
  3139. temp = hw->plane[pipe][PLANE_CURSOR][level];
  3140. skl_pipe_wm_active_state(temp, active, false, true, i, level);
  3141. }
  3142. for (i = 0; i < intel_num_planes(intel_crtc); i++) {
  3143. temp = hw->plane_trans[pipe][i];
  3144. skl_pipe_wm_active_state(temp, active, true, false, i, 0);
  3145. }
  3146. temp = hw->plane_trans[pipe][PLANE_CURSOR];
  3147. skl_pipe_wm_active_state(temp, active, true, true, i, 0);
  3148. intel_crtc->wm.active.skl = *active;
  3149. }
  3150. void skl_wm_get_hw_state(struct drm_device *dev)
  3151. {
  3152. struct drm_i915_private *dev_priv = dev->dev_private;
  3153. struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
  3154. struct drm_crtc *crtc;
  3155. skl_ddb_get_hw_state(dev_priv, ddb);
  3156. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  3157. skl_pipe_wm_get_hw_state(crtc);
  3158. }
  3159. static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
  3160. {
  3161. struct drm_device *dev = crtc->dev;
  3162. struct drm_i915_private *dev_priv = dev->dev_private;
  3163. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  3164. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3165. struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
  3166. struct intel_pipe_wm *active = &cstate->wm.optimal.ilk;
  3167. enum pipe pipe = intel_crtc->pipe;
  3168. static const i915_reg_t wm0_pipe_reg[] = {
  3169. [PIPE_A] = WM0_PIPEA_ILK,
  3170. [PIPE_B] = WM0_PIPEB_ILK,
  3171. [PIPE_C] = WM0_PIPEC_IVB,
  3172. };
  3173. hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
  3174. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  3175. hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
  3176. active->pipe_enabled = intel_crtc->active;
  3177. if (active->pipe_enabled) {
  3178. u32 tmp = hw->wm_pipe[pipe];
  3179. /*
  3180. * For active pipes LP0 watermark is marked as
  3181. * enabled, and LP1+ watermaks as disabled since
  3182. * we can't really reverse compute them in case
  3183. * multiple pipes are active.
  3184. */
  3185. active->wm[0].enable = true;
  3186. active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
  3187. active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
  3188. active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
  3189. active->linetime = hw->wm_linetime[pipe];
  3190. } else {
  3191. int level, max_level = ilk_wm_max_level(dev);
  3192. /*
  3193. * For inactive pipes, all watermark levels
  3194. * should be marked as enabled but zeroed,
  3195. * which is what we'd compute them to.
  3196. */
  3197. for (level = 0; level <= max_level; level++)
  3198. active->wm[level].enable = true;
  3199. }
  3200. intel_crtc->wm.active.ilk = *active;
  3201. }
  3202. #define _FW_WM(value, plane) \
  3203. (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
  3204. #define _FW_WM_VLV(value, plane) \
  3205. (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
  3206. static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
  3207. struct vlv_wm_values *wm)
  3208. {
  3209. enum pipe pipe;
  3210. uint32_t tmp;
  3211. for_each_pipe(dev_priv, pipe) {
  3212. tmp = I915_READ(VLV_DDL(pipe));
  3213. wm->ddl[pipe].primary =
  3214. (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
  3215. wm->ddl[pipe].cursor =
  3216. (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
  3217. wm->ddl[pipe].sprite[0] =
  3218. (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
  3219. wm->ddl[pipe].sprite[1] =
  3220. (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
  3221. }
  3222. tmp = I915_READ(DSPFW1);
  3223. wm->sr.plane = _FW_WM(tmp, SR);
  3224. wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
  3225. wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
  3226. wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
  3227. tmp = I915_READ(DSPFW2);
  3228. wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
  3229. wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
  3230. wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
  3231. tmp = I915_READ(DSPFW3);
  3232. wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
  3233. if (IS_CHERRYVIEW(dev_priv)) {
  3234. tmp = I915_READ(DSPFW7_CHV);
  3235. wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
  3236. wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
  3237. tmp = I915_READ(DSPFW8_CHV);
  3238. wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
  3239. wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
  3240. tmp = I915_READ(DSPFW9_CHV);
  3241. wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
  3242. wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
  3243. tmp = I915_READ(DSPHOWM);
  3244. wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
  3245. wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
  3246. wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
  3247. wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
  3248. wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
  3249. wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
  3250. wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
  3251. wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
  3252. wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
  3253. wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
  3254. } else {
  3255. tmp = I915_READ(DSPFW7);
  3256. wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
  3257. wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
  3258. tmp = I915_READ(DSPHOWM);
  3259. wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
  3260. wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
  3261. wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
  3262. wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
  3263. wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
  3264. wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
  3265. wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
  3266. }
  3267. }
  3268. #undef _FW_WM
  3269. #undef _FW_WM_VLV
  3270. void vlv_wm_get_hw_state(struct drm_device *dev)
  3271. {
  3272. struct drm_i915_private *dev_priv = to_i915(dev);
  3273. struct vlv_wm_values *wm = &dev_priv->wm.vlv;
  3274. struct intel_plane *plane;
  3275. enum pipe pipe;
  3276. u32 val;
  3277. vlv_read_wm_values(dev_priv, wm);
  3278. for_each_intel_plane(dev, plane) {
  3279. switch (plane->base.type) {
  3280. int sprite;
  3281. case DRM_PLANE_TYPE_CURSOR:
  3282. plane->wm.fifo_size = 63;
  3283. break;
  3284. case DRM_PLANE_TYPE_PRIMARY:
  3285. plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
  3286. break;
  3287. case DRM_PLANE_TYPE_OVERLAY:
  3288. sprite = plane->plane;
  3289. plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
  3290. break;
  3291. }
  3292. }
  3293. wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
  3294. wm->level = VLV_WM_LEVEL_PM2;
  3295. if (IS_CHERRYVIEW(dev_priv)) {
  3296. mutex_lock(&dev_priv->rps.hw_lock);
  3297. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  3298. if (val & DSP_MAXFIFO_PM5_ENABLE)
  3299. wm->level = VLV_WM_LEVEL_PM5;
  3300. /*
  3301. * If DDR DVFS is disabled in the BIOS, Punit
  3302. * will never ack the request. So if that happens
  3303. * assume we don't have to enable/disable DDR DVFS
  3304. * dynamically. To test that just set the REQ_ACK
  3305. * bit to poke the Punit, but don't change the
  3306. * HIGH/LOW bits so that we don't actually change
  3307. * the current state.
  3308. */
  3309. val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
  3310. val |= FORCE_DDR_FREQ_REQ_ACK;
  3311. vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
  3312. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
  3313. FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
  3314. DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
  3315. "assuming DDR DVFS is disabled\n");
  3316. dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
  3317. } else {
  3318. val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
  3319. if ((val & FORCE_DDR_HIGH_FREQ) == 0)
  3320. wm->level = VLV_WM_LEVEL_DDR_DVFS;
  3321. }
  3322. mutex_unlock(&dev_priv->rps.hw_lock);
  3323. }
  3324. for_each_pipe(dev_priv, pipe)
  3325. DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
  3326. pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
  3327. wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
  3328. DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
  3329. wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
  3330. }
  3331. void ilk_wm_get_hw_state(struct drm_device *dev)
  3332. {
  3333. struct drm_i915_private *dev_priv = dev->dev_private;
  3334. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  3335. struct drm_crtc *crtc;
  3336. for_each_crtc(dev, crtc)
  3337. ilk_pipe_wm_get_hw_state(crtc);
  3338. hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
  3339. hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
  3340. hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
  3341. hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
  3342. if (INTEL_INFO(dev)->gen >= 7) {
  3343. hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
  3344. hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
  3345. }
  3346. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  3347. hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
  3348. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  3349. else if (IS_IVYBRIDGE(dev))
  3350. hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
  3351. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  3352. hw->enable_fbc_wm =
  3353. !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
  3354. }
  3355. /**
  3356. * intel_update_watermarks - update FIFO watermark values based on current modes
  3357. *
  3358. * Calculate watermark values for the various WM regs based on current mode
  3359. * and plane configuration.
  3360. *
  3361. * There are several cases to deal with here:
  3362. * - normal (i.e. non-self-refresh)
  3363. * - self-refresh (SR) mode
  3364. * - lines are large relative to FIFO size (buffer can hold up to 2)
  3365. * - lines are small relative to FIFO size (buffer can hold more than 2
  3366. * lines), so need to account for TLB latency
  3367. *
  3368. * The normal calculation is:
  3369. * watermark = dotclock * bytes per pixel * latency
  3370. * where latency is platform & configuration dependent (we assume pessimal
  3371. * values here).
  3372. *
  3373. * The SR calculation is:
  3374. * watermark = (trunc(latency/line time)+1) * surface width *
  3375. * bytes per pixel
  3376. * where
  3377. * line time = htotal / dotclock
  3378. * surface width = hdisplay for normal plane and 64 for cursor
  3379. * and latency is assumed to be high, as above.
  3380. *
  3381. * The final value programmed to the register should always be rounded up,
  3382. * and include an extra 2 entries to account for clock crossings.
  3383. *
  3384. * We don't use the sprite, so we can ignore that. And on Crestline we have
  3385. * to set the non-SR watermarks to 8.
  3386. */
  3387. void intel_update_watermarks(struct drm_crtc *crtc)
  3388. {
  3389. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  3390. if (dev_priv->display.update_wm)
  3391. dev_priv->display.update_wm(crtc);
  3392. }
  3393. /**
  3394. * Lock protecting IPS related data structures
  3395. */
  3396. DEFINE_SPINLOCK(mchdev_lock);
  3397. /* Global for IPS driver to get at the current i915 device. Protected by
  3398. * mchdev_lock. */
  3399. static struct drm_i915_private *i915_mch_dev;
  3400. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  3401. {
  3402. struct drm_i915_private *dev_priv = dev->dev_private;
  3403. u16 rgvswctl;
  3404. assert_spin_locked(&mchdev_lock);
  3405. rgvswctl = I915_READ16(MEMSWCTL);
  3406. if (rgvswctl & MEMCTL_CMD_STS) {
  3407. DRM_DEBUG("gpu busy, RCS change rejected\n");
  3408. return false; /* still busy with another command */
  3409. }
  3410. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  3411. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  3412. I915_WRITE16(MEMSWCTL, rgvswctl);
  3413. POSTING_READ16(MEMSWCTL);
  3414. rgvswctl |= MEMCTL_CMD_STS;
  3415. I915_WRITE16(MEMSWCTL, rgvswctl);
  3416. return true;
  3417. }
  3418. static void ironlake_enable_drps(struct drm_device *dev)
  3419. {
  3420. struct drm_i915_private *dev_priv = dev->dev_private;
  3421. u32 rgvmodectl = I915_READ(MEMMODECTL);
  3422. u8 fmax, fmin, fstart, vstart;
  3423. spin_lock_irq(&mchdev_lock);
  3424. /* Enable temp reporting */
  3425. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  3426. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  3427. /* 100ms RC evaluation intervals */
  3428. I915_WRITE(RCUPEI, 100000);
  3429. I915_WRITE(RCDNEI, 100000);
  3430. /* Set max/min thresholds to 90ms and 80ms respectively */
  3431. I915_WRITE(RCBMAXAVG, 90000);
  3432. I915_WRITE(RCBMINAVG, 80000);
  3433. I915_WRITE(MEMIHYST, 1);
  3434. /* Set up min, max, and cur for interrupt handling */
  3435. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  3436. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  3437. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  3438. MEMMODE_FSTART_SHIFT;
  3439. vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
  3440. PXVFREQ_PX_SHIFT;
  3441. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  3442. dev_priv->ips.fstart = fstart;
  3443. dev_priv->ips.max_delay = fstart;
  3444. dev_priv->ips.min_delay = fmin;
  3445. dev_priv->ips.cur_delay = fstart;
  3446. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  3447. fmax, fmin, fstart);
  3448. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  3449. /*
  3450. * Interrupts will be enabled in ironlake_irq_postinstall
  3451. */
  3452. I915_WRITE(VIDSTART, vstart);
  3453. POSTING_READ(VIDSTART);
  3454. rgvmodectl |= MEMMODE_SWMODE_EN;
  3455. I915_WRITE(MEMMODECTL, rgvmodectl);
  3456. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  3457. DRM_ERROR("stuck trying to change perf mode\n");
  3458. mdelay(1);
  3459. ironlake_set_drps(dev, fstart);
  3460. dev_priv->ips.last_count1 = I915_READ(DMIEC) +
  3461. I915_READ(DDREC) + I915_READ(CSIEC);
  3462. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  3463. dev_priv->ips.last_count2 = I915_READ(GFXEC);
  3464. dev_priv->ips.last_time2 = ktime_get_raw_ns();
  3465. spin_unlock_irq(&mchdev_lock);
  3466. }
  3467. static void ironlake_disable_drps(struct drm_device *dev)
  3468. {
  3469. struct drm_i915_private *dev_priv = dev->dev_private;
  3470. u16 rgvswctl;
  3471. spin_lock_irq(&mchdev_lock);
  3472. rgvswctl = I915_READ16(MEMSWCTL);
  3473. /* Ack interrupts, disable EFC interrupt */
  3474. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  3475. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  3476. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  3477. I915_WRITE(DEIIR, DE_PCU_EVENT);
  3478. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  3479. /* Go back to the starting frequency */
  3480. ironlake_set_drps(dev, dev_priv->ips.fstart);
  3481. mdelay(1);
  3482. rgvswctl |= MEMCTL_CMD_STS;
  3483. I915_WRITE(MEMSWCTL, rgvswctl);
  3484. mdelay(1);
  3485. spin_unlock_irq(&mchdev_lock);
  3486. }
  3487. /* There's a funny hw issue where the hw returns all 0 when reading from
  3488. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  3489. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  3490. * all limits and the gpu stuck at whatever frequency it is at atm).
  3491. */
  3492. static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
  3493. {
  3494. u32 limits;
  3495. /* Only set the down limit when we've reached the lowest level to avoid
  3496. * getting more interrupts, otherwise leave this clear. This prevents a
  3497. * race in the hw when coming out of rc6: There's a tiny window where
  3498. * the hw runs at the minimal clock before selecting the desired
  3499. * frequency, if the down threshold expires in that window we will not
  3500. * receive a down interrupt. */
  3501. if (IS_GEN9(dev_priv->dev)) {
  3502. limits = (dev_priv->rps.max_freq_softlimit) << 23;
  3503. if (val <= dev_priv->rps.min_freq_softlimit)
  3504. limits |= (dev_priv->rps.min_freq_softlimit) << 14;
  3505. } else {
  3506. limits = dev_priv->rps.max_freq_softlimit << 24;
  3507. if (val <= dev_priv->rps.min_freq_softlimit)
  3508. limits |= dev_priv->rps.min_freq_softlimit << 16;
  3509. }
  3510. return limits;
  3511. }
  3512. static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
  3513. {
  3514. int new_power;
  3515. u32 threshold_up = 0, threshold_down = 0; /* in % */
  3516. u32 ei_up = 0, ei_down = 0;
  3517. new_power = dev_priv->rps.power;
  3518. switch (dev_priv->rps.power) {
  3519. case LOW_POWER:
  3520. if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
  3521. new_power = BETWEEN;
  3522. break;
  3523. case BETWEEN:
  3524. if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
  3525. new_power = LOW_POWER;
  3526. else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
  3527. new_power = HIGH_POWER;
  3528. break;
  3529. case HIGH_POWER:
  3530. if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
  3531. new_power = BETWEEN;
  3532. break;
  3533. }
  3534. /* Max/min bins are special */
  3535. if (val <= dev_priv->rps.min_freq_softlimit)
  3536. new_power = LOW_POWER;
  3537. if (val >= dev_priv->rps.max_freq_softlimit)
  3538. new_power = HIGH_POWER;
  3539. if (new_power == dev_priv->rps.power)
  3540. return;
  3541. /* Note the units here are not exactly 1us, but 1280ns. */
  3542. switch (new_power) {
  3543. case LOW_POWER:
  3544. /* Upclock if more than 95% busy over 16ms */
  3545. ei_up = 16000;
  3546. threshold_up = 95;
  3547. /* Downclock if less than 85% busy over 32ms */
  3548. ei_down = 32000;
  3549. threshold_down = 85;
  3550. break;
  3551. case BETWEEN:
  3552. /* Upclock if more than 90% busy over 13ms */
  3553. ei_up = 13000;
  3554. threshold_up = 90;
  3555. /* Downclock if less than 75% busy over 32ms */
  3556. ei_down = 32000;
  3557. threshold_down = 75;
  3558. break;
  3559. case HIGH_POWER:
  3560. /* Upclock if more than 85% busy over 10ms */
  3561. ei_up = 10000;
  3562. threshold_up = 85;
  3563. /* Downclock if less than 60% busy over 32ms */
  3564. ei_down = 32000;
  3565. threshold_down = 60;
  3566. break;
  3567. }
  3568. I915_WRITE(GEN6_RP_UP_EI,
  3569. GT_INTERVAL_FROM_US(dev_priv, ei_up));
  3570. I915_WRITE(GEN6_RP_UP_THRESHOLD,
  3571. GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100)));
  3572. I915_WRITE(GEN6_RP_DOWN_EI,
  3573. GT_INTERVAL_FROM_US(dev_priv, ei_down));
  3574. I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
  3575. GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100)));
  3576. I915_WRITE(GEN6_RP_CONTROL,
  3577. GEN6_RP_MEDIA_TURBO |
  3578. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3579. GEN6_RP_MEDIA_IS_GFX |
  3580. GEN6_RP_ENABLE |
  3581. GEN6_RP_UP_BUSY_AVG |
  3582. GEN6_RP_DOWN_IDLE_AVG);
  3583. dev_priv->rps.power = new_power;
  3584. dev_priv->rps.up_threshold = threshold_up;
  3585. dev_priv->rps.down_threshold = threshold_down;
  3586. dev_priv->rps.last_adj = 0;
  3587. }
  3588. static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
  3589. {
  3590. u32 mask = 0;
  3591. if (val > dev_priv->rps.min_freq_softlimit)
  3592. mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
  3593. if (val < dev_priv->rps.max_freq_softlimit)
  3594. mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
  3595. mask &= dev_priv->pm_rps_events;
  3596. return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
  3597. }
  3598. /* gen6_set_rps is called to update the frequency request, but should also be
  3599. * called when the range (min_delay and max_delay) is modified so that we can
  3600. * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
  3601. static void gen6_set_rps(struct drm_device *dev, u8 val)
  3602. {
  3603. struct drm_i915_private *dev_priv = dev->dev_private;
  3604. /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
  3605. if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
  3606. return;
  3607. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3608. WARN_ON(val > dev_priv->rps.max_freq);
  3609. WARN_ON(val < dev_priv->rps.min_freq);
  3610. /* min/max delay may still have been modified so be sure to
  3611. * write the limits value.
  3612. */
  3613. if (val != dev_priv->rps.cur_freq) {
  3614. gen6_set_rps_thresholds(dev_priv, val);
  3615. if (IS_GEN9(dev))
  3616. I915_WRITE(GEN6_RPNSWREQ,
  3617. GEN9_FREQUENCY(val));
  3618. else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  3619. I915_WRITE(GEN6_RPNSWREQ,
  3620. HSW_FREQUENCY(val));
  3621. else
  3622. I915_WRITE(GEN6_RPNSWREQ,
  3623. GEN6_FREQUENCY(val) |
  3624. GEN6_OFFSET(0) |
  3625. GEN6_AGGRESSIVE_TURBO);
  3626. }
  3627. /* Make sure we continue to get interrupts
  3628. * until we hit the minimum or maximum frequencies.
  3629. */
  3630. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
  3631. I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
  3632. POSTING_READ(GEN6_RPNSWREQ);
  3633. dev_priv->rps.cur_freq = val;
  3634. trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
  3635. }
  3636. static void valleyview_set_rps(struct drm_device *dev, u8 val)
  3637. {
  3638. struct drm_i915_private *dev_priv = dev->dev_private;
  3639. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3640. WARN_ON(val > dev_priv->rps.max_freq);
  3641. WARN_ON(val < dev_priv->rps.min_freq);
  3642. if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
  3643. "Odd GPU freq value\n"))
  3644. val &= ~1;
  3645. I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
  3646. if (val != dev_priv->rps.cur_freq) {
  3647. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  3648. if (!IS_CHERRYVIEW(dev_priv))
  3649. gen6_set_rps_thresholds(dev_priv, val);
  3650. }
  3651. dev_priv->rps.cur_freq = val;
  3652. trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
  3653. }
  3654. /* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
  3655. *
  3656. * * If Gfx is Idle, then
  3657. * 1. Forcewake Media well.
  3658. * 2. Request idle freq.
  3659. * 3. Release Forcewake of Media well.
  3660. */
  3661. static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
  3662. {
  3663. u32 val = dev_priv->rps.idle_freq;
  3664. if (dev_priv->rps.cur_freq <= val)
  3665. return;
  3666. /* Wake up the media well, as that takes a lot less
  3667. * power than the Render well. */
  3668. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
  3669. valleyview_set_rps(dev_priv->dev, val);
  3670. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
  3671. }
  3672. void gen6_rps_busy(struct drm_i915_private *dev_priv)
  3673. {
  3674. mutex_lock(&dev_priv->rps.hw_lock);
  3675. if (dev_priv->rps.enabled) {
  3676. if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
  3677. gen6_rps_reset_ei(dev_priv);
  3678. I915_WRITE(GEN6_PMINTRMSK,
  3679. gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
  3680. }
  3681. mutex_unlock(&dev_priv->rps.hw_lock);
  3682. }
  3683. void gen6_rps_idle(struct drm_i915_private *dev_priv)
  3684. {
  3685. struct drm_device *dev = dev_priv->dev;
  3686. mutex_lock(&dev_priv->rps.hw_lock);
  3687. if (dev_priv->rps.enabled) {
  3688. if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
  3689. vlv_set_rps_idle(dev_priv);
  3690. else
  3691. gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
  3692. dev_priv->rps.last_adj = 0;
  3693. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  3694. }
  3695. mutex_unlock(&dev_priv->rps.hw_lock);
  3696. spin_lock(&dev_priv->rps.client_lock);
  3697. while (!list_empty(&dev_priv->rps.clients))
  3698. list_del_init(dev_priv->rps.clients.next);
  3699. spin_unlock(&dev_priv->rps.client_lock);
  3700. }
  3701. void gen6_rps_boost(struct drm_i915_private *dev_priv,
  3702. struct intel_rps_client *rps,
  3703. unsigned long submitted)
  3704. {
  3705. /* This is intentionally racy! We peek at the state here, then
  3706. * validate inside the RPS worker.
  3707. */
  3708. if (!(dev_priv->mm.busy &&
  3709. dev_priv->rps.enabled &&
  3710. dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit))
  3711. return;
  3712. /* Force a RPS boost (and don't count it against the client) if
  3713. * the GPU is severely congested.
  3714. */
  3715. if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
  3716. rps = NULL;
  3717. spin_lock(&dev_priv->rps.client_lock);
  3718. if (rps == NULL || list_empty(&rps->link)) {
  3719. spin_lock_irq(&dev_priv->irq_lock);
  3720. if (dev_priv->rps.interrupts_enabled) {
  3721. dev_priv->rps.client_boost = true;
  3722. queue_work(dev_priv->wq, &dev_priv->rps.work);
  3723. }
  3724. spin_unlock_irq(&dev_priv->irq_lock);
  3725. if (rps != NULL) {
  3726. list_add(&rps->link, &dev_priv->rps.clients);
  3727. rps->boosts++;
  3728. } else
  3729. dev_priv->rps.boosts++;
  3730. }
  3731. spin_unlock(&dev_priv->rps.client_lock);
  3732. }
  3733. void intel_set_rps(struct drm_device *dev, u8 val)
  3734. {
  3735. if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
  3736. valleyview_set_rps(dev, val);
  3737. else
  3738. gen6_set_rps(dev, val);
  3739. }
  3740. static void gen9_disable_rps(struct drm_device *dev)
  3741. {
  3742. struct drm_i915_private *dev_priv = dev->dev_private;
  3743. I915_WRITE(GEN6_RC_CONTROL, 0);
  3744. I915_WRITE(GEN9_PG_ENABLE, 0);
  3745. }
  3746. static void gen6_disable_rps(struct drm_device *dev)
  3747. {
  3748. struct drm_i915_private *dev_priv = dev->dev_private;
  3749. I915_WRITE(GEN6_RC_CONTROL, 0);
  3750. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  3751. }
  3752. static void cherryview_disable_rps(struct drm_device *dev)
  3753. {
  3754. struct drm_i915_private *dev_priv = dev->dev_private;
  3755. I915_WRITE(GEN6_RC_CONTROL, 0);
  3756. }
  3757. static void valleyview_disable_rps(struct drm_device *dev)
  3758. {
  3759. struct drm_i915_private *dev_priv = dev->dev_private;
  3760. /* we're doing forcewake before Disabling RC6,
  3761. * This what the BIOS expects when going into suspend */
  3762. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  3763. I915_WRITE(GEN6_RC_CONTROL, 0);
  3764. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  3765. }
  3766. static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
  3767. {
  3768. if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
  3769. if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
  3770. mode = GEN6_RC_CTL_RC6_ENABLE;
  3771. else
  3772. mode = 0;
  3773. }
  3774. if (HAS_RC6p(dev))
  3775. DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
  3776. (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  3777. (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  3778. (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  3779. else
  3780. DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
  3781. (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
  3782. }
  3783. static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
  3784. {
  3785. /* No RC6 before Ironlake and code is gone for ilk. */
  3786. if (INTEL_INFO(dev)->gen < 6)
  3787. return 0;
  3788. /* Respect the kernel parameter if it is set */
  3789. if (enable_rc6 >= 0) {
  3790. int mask;
  3791. if (HAS_RC6p(dev))
  3792. mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
  3793. INTEL_RC6pp_ENABLE;
  3794. else
  3795. mask = INTEL_RC6_ENABLE;
  3796. if ((enable_rc6 & mask) != enable_rc6)
  3797. DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
  3798. enable_rc6 & mask, enable_rc6, mask);
  3799. return enable_rc6 & mask;
  3800. }
  3801. if (IS_IVYBRIDGE(dev))
  3802. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  3803. return INTEL_RC6_ENABLE;
  3804. }
  3805. int intel_enable_rc6(const struct drm_device *dev)
  3806. {
  3807. return i915.enable_rc6;
  3808. }
  3809. static void gen6_init_rps_frequencies(struct drm_device *dev)
  3810. {
  3811. struct drm_i915_private *dev_priv = dev->dev_private;
  3812. uint32_t rp_state_cap;
  3813. u32 ddcc_status = 0;
  3814. int ret;
  3815. /* All of these values are in units of 50MHz */
  3816. dev_priv->rps.cur_freq = 0;
  3817. /* static values from HW: RP0 > RP1 > RPn (min_freq) */
  3818. if (IS_BROXTON(dev)) {
  3819. rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
  3820. dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
  3821. dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
  3822. dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
  3823. } else {
  3824. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  3825. dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
  3826. dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
  3827. dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
  3828. }
  3829. /* hw_max = RP0 until we check for overclocking */
  3830. dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
  3831. dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
  3832. if (IS_HASWELL(dev) || IS_BROADWELL(dev) ||
  3833. IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  3834. ret = sandybridge_pcode_read(dev_priv,
  3835. HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
  3836. &ddcc_status);
  3837. if (0 == ret)
  3838. dev_priv->rps.efficient_freq =
  3839. clamp_t(u8,
  3840. ((ddcc_status >> 8) & 0xff),
  3841. dev_priv->rps.min_freq,
  3842. dev_priv->rps.max_freq);
  3843. }
  3844. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  3845. /* Store the frequency values in 16.66 MHZ units, which is
  3846. the natural hardware unit for SKL */
  3847. dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
  3848. dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
  3849. dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
  3850. dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
  3851. dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
  3852. }
  3853. dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
  3854. /* Preserve min/max settings in case of re-init */
  3855. if (dev_priv->rps.max_freq_softlimit == 0)
  3856. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  3857. if (dev_priv->rps.min_freq_softlimit == 0) {
  3858. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  3859. dev_priv->rps.min_freq_softlimit =
  3860. max_t(int, dev_priv->rps.efficient_freq,
  3861. intel_freq_opcode(dev_priv, 450));
  3862. else
  3863. dev_priv->rps.min_freq_softlimit =
  3864. dev_priv->rps.min_freq;
  3865. }
  3866. }
  3867. /* See the Gen9_GT_PM_Programming_Guide doc for the below */
  3868. static void gen9_enable_rps(struct drm_device *dev)
  3869. {
  3870. struct drm_i915_private *dev_priv = dev->dev_private;
  3871. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  3872. gen6_init_rps_frequencies(dev);
  3873. /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
  3874. if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
  3875. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  3876. return;
  3877. }
  3878. /* Program defaults and thresholds for RPS*/
  3879. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  3880. GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
  3881. /* 1 second timeout*/
  3882. I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
  3883. GT_INTERVAL_FROM_US(dev_priv, 1000000));
  3884. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
  3885. /* Leaning on the below call to gen6_set_rps to program/setup the
  3886. * Up/Down EI & threshold registers, as well as the RP_CONTROL,
  3887. * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
  3888. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  3889. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  3890. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  3891. }
  3892. static void gen9_enable_rc6(struct drm_device *dev)
  3893. {
  3894. struct drm_i915_private *dev_priv = dev->dev_private;
  3895. struct intel_engine_cs *ring;
  3896. uint32_t rc6_mask = 0;
  3897. int unused;
  3898. /* 1a: Software RC state - RC0 */
  3899. I915_WRITE(GEN6_RC_STATE, 0);
  3900. /* 1b: Get forcewake during program sequence. Although the driver
  3901. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  3902. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  3903. /* 2a: Disable RC states. */
  3904. I915_WRITE(GEN6_RC_CONTROL, 0);
  3905. /* 2b: Program RC6 thresholds.*/
  3906. /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
  3907. if (IS_SKYLAKE(dev))
  3908. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
  3909. else
  3910. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
  3911. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  3912. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  3913. for_each_ring(ring, dev_priv, unused)
  3914. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3915. if (HAS_GUC_UCODE(dev))
  3916. I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
  3917. I915_WRITE(GEN6_RC_SLEEP, 0);
  3918. /* 2c: Program Coarse Power Gating Policies. */
  3919. I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
  3920. I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
  3921. /* 3a: Enable RC6 */
  3922. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3923. rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
  3924. DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
  3925. "on" : "off");
  3926. /* WaRsUseTimeoutMode */
  3927. if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
  3928. IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
  3929. I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */
  3930. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  3931. GEN7_RC_CTL_TO_MODE |
  3932. rc6_mask);
  3933. } else {
  3934. I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
  3935. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  3936. GEN6_RC_CTL_EI_MODE(1) |
  3937. rc6_mask);
  3938. }
  3939. /*
  3940. * 3b: Enable Coarse Power Gating only when RC6 is enabled.
  3941. * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
  3942. */
  3943. if ((IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0)) ||
  3944. ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && (INTEL_REVID(dev) <= SKL_REVID_F0)))
  3945. I915_WRITE(GEN9_PG_ENABLE, 0);
  3946. else
  3947. I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
  3948. (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
  3949. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  3950. }
  3951. static void gen8_enable_rps(struct drm_device *dev)
  3952. {
  3953. struct drm_i915_private *dev_priv = dev->dev_private;
  3954. struct intel_engine_cs *ring;
  3955. uint32_t rc6_mask = 0;
  3956. int unused;
  3957. /* 1a: Software RC state - RC0 */
  3958. I915_WRITE(GEN6_RC_STATE, 0);
  3959. /* 1c & 1d: Get forcewake during program sequence. Although the driver
  3960. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  3961. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  3962. /* 2a: Disable RC states. */
  3963. I915_WRITE(GEN6_RC_CONTROL, 0);
  3964. /* Initialize rps frequencies */
  3965. gen6_init_rps_frequencies(dev);
  3966. /* 2b: Program RC6 thresholds.*/
  3967. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  3968. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  3969. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  3970. for_each_ring(ring, dev_priv, unused)
  3971. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3972. I915_WRITE(GEN6_RC_SLEEP, 0);
  3973. if (IS_BROADWELL(dev))
  3974. I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
  3975. else
  3976. I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
  3977. /* 3: Enable RC6 */
  3978. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3979. rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
  3980. intel_print_rc6_info(dev, rc6_mask);
  3981. if (IS_BROADWELL(dev))
  3982. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  3983. GEN7_RC_CTL_TO_MODE |
  3984. rc6_mask);
  3985. else
  3986. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  3987. GEN6_RC_CTL_EI_MODE(1) |
  3988. rc6_mask);
  3989. /* 4 Program defaults and thresholds for RPS*/
  3990. I915_WRITE(GEN6_RPNSWREQ,
  3991. HSW_FREQUENCY(dev_priv->rps.rp1_freq));
  3992. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  3993. HSW_FREQUENCY(dev_priv->rps.rp1_freq));
  3994. /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
  3995. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
  3996. /* Docs recommend 900MHz, and 300 MHz respectively */
  3997. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  3998. dev_priv->rps.max_freq_softlimit << 24 |
  3999. dev_priv->rps.min_freq_softlimit << 16);
  4000. I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
  4001. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
  4002. I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
  4003. I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
  4004. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  4005. /* 5: Enable RPS */
  4006. I915_WRITE(GEN6_RP_CONTROL,
  4007. GEN6_RP_MEDIA_TURBO |
  4008. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  4009. GEN6_RP_MEDIA_IS_GFX |
  4010. GEN6_RP_ENABLE |
  4011. GEN6_RP_UP_BUSY_AVG |
  4012. GEN6_RP_DOWN_IDLE_AVG);
  4013. /* 6: Ring frequency + overclocking (our driver does this later */
  4014. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  4015. gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
  4016. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4017. }
  4018. static void gen6_enable_rps(struct drm_device *dev)
  4019. {
  4020. struct drm_i915_private *dev_priv = dev->dev_private;
  4021. struct intel_engine_cs *ring;
  4022. u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
  4023. u32 gtfifodbg;
  4024. int rc6_mode;
  4025. int i, ret;
  4026. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4027. /* Here begins a magic sequence of register writes to enable
  4028. * auto-downclocking.
  4029. *
  4030. * Perhaps there might be some value in exposing these to
  4031. * userspace...
  4032. */
  4033. I915_WRITE(GEN6_RC_STATE, 0);
  4034. /* Clear the DBG now so we don't confuse earlier errors */
  4035. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  4036. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  4037. I915_WRITE(GTFIFODBG, gtfifodbg);
  4038. }
  4039. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  4040. /* Initialize rps frequencies */
  4041. gen6_init_rps_frequencies(dev);
  4042. /* disable the counters and set deterministic thresholds */
  4043. I915_WRITE(GEN6_RC_CONTROL, 0);
  4044. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  4045. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  4046. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  4047. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  4048. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  4049. for_each_ring(ring, dev_priv, i)
  4050. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  4051. I915_WRITE(GEN6_RC_SLEEP, 0);
  4052. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  4053. if (IS_IVYBRIDGE(dev))
  4054. I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
  4055. else
  4056. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  4057. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  4058. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  4059. /* Check if we are enabling RC6 */
  4060. rc6_mode = intel_enable_rc6(dev_priv->dev);
  4061. if (rc6_mode & INTEL_RC6_ENABLE)
  4062. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  4063. /* We don't use those on Haswell */
  4064. if (!IS_HASWELL(dev)) {
  4065. if (rc6_mode & INTEL_RC6p_ENABLE)
  4066. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  4067. if (rc6_mode & INTEL_RC6pp_ENABLE)
  4068. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  4069. }
  4070. intel_print_rc6_info(dev, rc6_mask);
  4071. I915_WRITE(GEN6_RC_CONTROL,
  4072. rc6_mask |
  4073. GEN6_RC_CTL_EI_MODE(1) |
  4074. GEN6_RC_CTL_HW_ENABLE);
  4075. /* Power down if completely idle for over 50ms */
  4076. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
  4077. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  4078. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  4079. if (ret)
  4080. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  4081. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  4082. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  4083. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  4084. (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
  4085. (pcu_mbox & 0xff) * 50);
  4086. dev_priv->rps.max_freq = pcu_mbox & 0xff;
  4087. }
  4088. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  4089. gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
  4090. rc6vids = 0;
  4091. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  4092. if (IS_GEN6(dev) && ret) {
  4093. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  4094. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  4095. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  4096. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  4097. rc6vids &= 0xffff00;
  4098. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  4099. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  4100. if (ret)
  4101. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  4102. }
  4103. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4104. }
  4105. static void __gen6_update_ring_freq(struct drm_device *dev)
  4106. {
  4107. struct drm_i915_private *dev_priv = dev->dev_private;
  4108. int min_freq = 15;
  4109. unsigned int gpu_freq;
  4110. unsigned int max_ia_freq, min_ring_freq;
  4111. unsigned int max_gpu_freq, min_gpu_freq;
  4112. int scaling_factor = 180;
  4113. struct cpufreq_policy *policy;
  4114. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4115. policy = cpufreq_cpu_get(0);
  4116. if (policy) {
  4117. max_ia_freq = policy->cpuinfo.max_freq;
  4118. cpufreq_cpu_put(policy);
  4119. } else {
  4120. /*
  4121. * Default to measured freq if none found, PCU will ensure we
  4122. * don't go over
  4123. */
  4124. max_ia_freq = tsc_khz;
  4125. }
  4126. /* Convert from kHz to MHz */
  4127. max_ia_freq /= 1000;
  4128. min_ring_freq = I915_READ(DCLK) & 0xf;
  4129. /* convert DDR frequency from units of 266.6MHz to bandwidth */
  4130. min_ring_freq = mult_frac(min_ring_freq, 8, 3);
  4131. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  4132. /* Convert GT frequency to 50 HZ units */
  4133. min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
  4134. max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
  4135. } else {
  4136. min_gpu_freq = dev_priv->rps.min_freq;
  4137. max_gpu_freq = dev_priv->rps.max_freq;
  4138. }
  4139. /*
  4140. * For each potential GPU frequency, load a ring frequency we'd like
  4141. * to use for memory access. We do this by specifying the IA frequency
  4142. * the PCU should use as a reference to determine the ring frequency.
  4143. */
  4144. for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
  4145. int diff = max_gpu_freq - gpu_freq;
  4146. unsigned int ia_freq = 0, ring_freq = 0;
  4147. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  4148. /*
  4149. * ring_freq = 2 * GT. ring_freq is in 100MHz units
  4150. * No floor required for ring frequency on SKL.
  4151. */
  4152. ring_freq = gpu_freq;
  4153. } else if (INTEL_INFO(dev)->gen >= 8) {
  4154. /* max(2 * GT, DDR). NB: GT is 50MHz units */
  4155. ring_freq = max(min_ring_freq, gpu_freq);
  4156. } else if (IS_HASWELL(dev)) {
  4157. ring_freq = mult_frac(gpu_freq, 5, 4);
  4158. ring_freq = max(min_ring_freq, ring_freq);
  4159. /* leave ia_freq as the default, chosen by cpufreq */
  4160. } else {
  4161. /* On older processors, there is no separate ring
  4162. * clock domain, so in order to boost the bandwidth
  4163. * of the ring, we need to upclock the CPU (ia_freq).
  4164. *
  4165. * For GPU frequencies less than 750MHz,
  4166. * just use the lowest ring freq.
  4167. */
  4168. if (gpu_freq < min_freq)
  4169. ia_freq = 800;
  4170. else
  4171. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  4172. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  4173. }
  4174. sandybridge_pcode_write(dev_priv,
  4175. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  4176. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  4177. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  4178. gpu_freq);
  4179. }
  4180. }
  4181. void gen6_update_ring_freq(struct drm_device *dev)
  4182. {
  4183. struct drm_i915_private *dev_priv = dev->dev_private;
  4184. if (!HAS_CORE_RING_FREQ(dev))
  4185. return;
  4186. mutex_lock(&dev_priv->rps.hw_lock);
  4187. __gen6_update_ring_freq(dev);
  4188. mutex_unlock(&dev_priv->rps.hw_lock);
  4189. }
  4190. static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
  4191. {
  4192. struct drm_device *dev = dev_priv->dev;
  4193. u32 val, rp0;
  4194. val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
  4195. switch (INTEL_INFO(dev)->eu_total) {
  4196. case 8:
  4197. /* (2 * 4) config */
  4198. rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
  4199. break;
  4200. case 12:
  4201. /* (2 * 6) config */
  4202. rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
  4203. break;
  4204. case 16:
  4205. /* (2 * 8) config */
  4206. default:
  4207. /* Setting (2 * 8) Min RP0 for any other combination */
  4208. rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
  4209. break;
  4210. }
  4211. rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
  4212. return rp0;
  4213. }
  4214. static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  4215. {
  4216. u32 val, rpe;
  4217. val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
  4218. rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
  4219. return rpe;
  4220. }
  4221. static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
  4222. {
  4223. u32 val, rp1;
  4224. val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
  4225. rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
  4226. return rp1;
  4227. }
  4228. static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
  4229. {
  4230. u32 val, rp1;
  4231. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  4232. rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
  4233. return rp1;
  4234. }
  4235. static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  4236. {
  4237. u32 val, rp0;
  4238. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  4239. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  4240. /* Clamp to max */
  4241. rp0 = min_t(u32, rp0, 0xea);
  4242. return rp0;
  4243. }
  4244. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  4245. {
  4246. u32 val, rpe;
  4247. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
  4248. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  4249. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
  4250. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  4251. return rpe;
  4252. }
  4253. static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  4254. {
  4255. u32 val;
  4256. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
  4257. /*
  4258. * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
  4259. * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
  4260. * a BYT-M B0 the above register contains 0xbf. Moreover when setting
  4261. * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
  4262. * to make sure it matches what Punit accepts.
  4263. */
  4264. return max_t(u32, val, 0xc0);
  4265. }
  4266. /* Check that the pctx buffer wasn't move under us. */
  4267. static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
  4268. {
  4269. unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
  4270. WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
  4271. dev_priv->vlv_pctx->stolen->start);
  4272. }
  4273. /* Check that the pcbr address is not empty. */
  4274. static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
  4275. {
  4276. unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
  4277. WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
  4278. }
  4279. static void cherryview_setup_pctx(struct drm_device *dev)
  4280. {
  4281. struct drm_i915_private *dev_priv = dev->dev_private;
  4282. unsigned long pctx_paddr, paddr;
  4283. struct i915_gtt *gtt = &dev_priv->gtt;
  4284. u32 pcbr;
  4285. int pctx_size = 32*1024;
  4286. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  4287. pcbr = I915_READ(VLV_PCBR);
  4288. if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
  4289. DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
  4290. paddr = (dev_priv->mm.stolen_base +
  4291. (gtt->stolen_size - pctx_size));
  4292. pctx_paddr = (paddr & (~4095));
  4293. I915_WRITE(VLV_PCBR, pctx_paddr);
  4294. }
  4295. DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
  4296. }
  4297. static void valleyview_setup_pctx(struct drm_device *dev)
  4298. {
  4299. struct drm_i915_private *dev_priv = dev->dev_private;
  4300. struct drm_i915_gem_object *pctx;
  4301. unsigned long pctx_paddr;
  4302. u32 pcbr;
  4303. int pctx_size = 24*1024;
  4304. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  4305. pcbr = I915_READ(VLV_PCBR);
  4306. if (pcbr) {
  4307. /* BIOS set it up already, grab the pre-alloc'd space */
  4308. int pcbr_offset;
  4309. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  4310. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  4311. pcbr_offset,
  4312. I915_GTT_OFFSET_NONE,
  4313. pctx_size);
  4314. goto out;
  4315. }
  4316. DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
  4317. /*
  4318. * From the Gunit register HAS:
  4319. * The Gfx driver is expected to program this register and ensure
  4320. * proper allocation within Gfx stolen memory. For example, this
  4321. * register should be programmed such than the PCBR range does not
  4322. * overlap with other ranges, such as the frame buffer, protected
  4323. * memory, or any other relevant ranges.
  4324. */
  4325. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  4326. if (!pctx) {
  4327. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  4328. return;
  4329. }
  4330. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  4331. I915_WRITE(VLV_PCBR, pctx_paddr);
  4332. out:
  4333. DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
  4334. dev_priv->vlv_pctx = pctx;
  4335. }
  4336. static void valleyview_cleanup_pctx(struct drm_device *dev)
  4337. {
  4338. struct drm_i915_private *dev_priv = dev->dev_private;
  4339. if (WARN_ON(!dev_priv->vlv_pctx))
  4340. return;
  4341. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  4342. dev_priv->vlv_pctx = NULL;
  4343. }
  4344. static void valleyview_init_gt_powersave(struct drm_device *dev)
  4345. {
  4346. struct drm_i915_private *dev_priv = dev->dev_private;
  4347. u32 val;
  4348. valleyview_setup_pctx(dev);
  4349. mutex_lock(&dev_priv->rps.hw_lock);
  4350. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4351. switch ((val >> 6) & 3) {
  4352. case 0:
  4353. case 1:
  4354. dev_priv->mem_freq = 800;
  4355. break;
  4356. case 2:
  4357. dev_priv->mem_freq = 1066;
  4358. break;
  4359. case 3:
  4360. dev_priv->mem_freq = 1333;
  4361. break;
  4362. }
  4363. DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
  4364. dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
  4365. dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
  4366. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  4367. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
  4368. dev_priv->rps.max_freq);
  4369. dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
  4370. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  4371. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  4372. dev_priv->rps.efficient_freq);
  4373. dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
  4374. DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
  4375. intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
  4376. dev_priv->rps.rp1_freq);
  4377. dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
  4378. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  4379. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  4380. dev_priv->rps.min_freq);
  4381. dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
  4382. /* Preserve min/max settings in case of re-init */
  4383. if (dev_priv->rps.max_freq_softlimit == 0)
  4384. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  4385. if (dev_priv->rps.min_freq_softlimit == 0)
  4386. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  4387. mutex_unlock(&dev_priv->rps.hw_lock);
  4388. }
  4389. static void cherryview_init_gt_powersave(struct drm_device *dev)
  4390. {
  4391. struct drm_i915_private *dev_priv = dev->dev_private;
  4392. u32 val;
  4393. cherryview_setup_pctx(dev);
  4394. mutex_lock(&dev_priv->rps.hw_lock);
  4395. mutex_lock(&dev_priv->sb_lock);
  4396. val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
  4397. mutex_unlock(&dev_priv->sb_lock);
  4398. switch ((val >> 2) & 0x7) {
  4399. case 3:
  4400. dev_priv->mem_freq = 2000;
  4401. break;
  4402. default:
  4403. dev_priv->mem_freq = 1600;
  4404. break;
  4405. }
  4406. DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
  4407. dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
  4408. dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
  4409. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  4410. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
  4411. dev_priv->rps.max_freq);
  4412. dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
  4413. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  4414. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  4415. dev_priv->rps.efficient_freq);
  4416. dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
  4417. DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
  4418. intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
  4419. dev_priv->rps.rp1_freq);
  4420. /* PUnit validated range is only [RPe, RP0] */
  4421. dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
  4422. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  4423. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  4424. dev_priv->rps.min_freq);
  4425. WARN_ONCE((dev_priv->rps.max_freq |
  4426. dev_priv->rps.efficient_freq |
  4427. dev_priv->rps.rp1_freq |
  4428. dev_priv->rps.min_freq) & 1,
  4429. "Odd GPU freq values\n");
  4430. dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
  4431. /* Preserve min/max settings in case of re-init */
  4432. if (dev_priv->rps.max_freq_softlimit == 0)
  4433. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  4434. if (dev_priv->rps.min_freq_softlimit == 0)
  4435. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  4436. mutex_unlock(&dev_priv->rps.hw_lock);
  4437. }
  4438. static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
  4439. {
  4440. valleyview_cleanup_pctx(dev);
  4441. }
  4442. static void cherryview_enable_rps(struct drm_device *dev)
  4443. {
  4444. struct drm_i915_private *dev_priv = dev->dev_private;
  4445. struct intel_engine_cs *ring;
  4446. u32 gtfifodbg, val, rc6_mode = 0, pcbr;
  4447. int i;
  4448. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4449. gtfifodbg = I915_READ(GTFIFODBG);
  4450. if (gtfifodbg) {
  4451. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  4452. gtfifodbg);
  4453. I915_WRITE(GTFIFODBG, gtfifodbg);
  4454. }
  4455. cherryview_check_pctx(dev_priv);
  4456. /* 1a & 1b: Get forcewake during program sequence. Although the driver
  4457. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  4458. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  4459. /* Disable RC states. */
  4460. I915_WRITE(GEN6_RC_CONTROL, 0);
  4461. /* 2a: Program RC6 thresholds.*/
  4462. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  4463. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  4464. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  4465. for_each_ring(ring, dev_priv, i)
  4466. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  4467. I915_WRITE(GEN6_RC_SLEEP, 0);
  4468. /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
  4469. I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
  4470. /* allows RC6 residency counter to work */
  4471. I915_WRITE(VLV_COUNTER_CONTROL,
  4472. _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
  4473. VLV_MEDIA_RC6_COUNT_EN |
  4474. VLV_RENDER_RC6_COUNT_EN));
  4475. /* For now we assume BIOS is allocating and populating the PCBR */
  4476. pcbr = I915_READ(VLV_PCBR);
  4477. /* 3: Enable RC6 */
  4478. if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
  4479. (pcbr >> VLV_PCBR_ADDR_SHIFT))
  4480. rc6_mode = GEN7_RC_CTL_TO_MODE;
  4481. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  4482. /* 4 Program defaults and thresholds for RPS*/
  4483. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
  4484. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  4485. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  4486. I915_WRITE(GEN6_RP_UP_EI, 66000);
  4487. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  4488. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  4489. /* 5: Enable RPS */
  4490. I915_WRITE(GEN6_RP_CONTROL,
  4491. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  4492. GEN6_RP_MEDIA_IS_GFX |
  4493. GEN6_RP_ENABLE |
  4494. GEN6_RP_UP_BUSY_AVG |
  4495. GEN6_RP_DOWN_IDLE_AVG);
  4496. /* Setting Fixed Bias */
  4497. val = VLV_OVERRIDE_EN |
  4498. VLV_SOC_TDP_EN |
  4499. CHV_BIAS_CPU_50_SOC_50;
  4500. vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
  4501. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4502. /* RPS code assumes GPLL is used */
  4503. WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
  4504. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
  4505. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  4506. dev_priv->rps.cur_freq = (val >> 8) & 0xff;
  4507. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  4508. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  4509. dev_priv->rps.cur_freq);
  4510. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  4511. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  4512. dev_priv->rps.efficient_freq);
  4513. valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
  4514. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4515. }
  4516. static void valleyview_enable_rps(struct drm_device *dev)
  4517. {
  4518. struct drm_i915_private *dev_priv = dev->dev_private;
  4519. struct intel_engine_cs *ring;
  4520. u32 gtfifodbg, val, rc6_mode = 0;
  4521. int i;
  4522. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4523. valleyview_check_pctx(dev_priv);
  4524. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  4525. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  4526. gtfifodbg);
  4527. I915_WRITE(GTFIFODBG, gtfifodbg);
  4528. }
  4529. /* If VLV, Forcewake all wells, else re-direct to regular path */
  4530. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  4531. /* Disable RC states. */
  4532. I915_WRITE(GEN6_RC_CONTROL, 0);
  4533. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
  4534. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  4535. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  4536. I915_WRITE(GEN6_RP_UP_EI, 66000);
  4537. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  4538. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  4539. I915_WRITE(GEN6_RP_CONTROL,
  4540. GEN6_RP_MEDIA_TURBO |
  4541. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  4542. GEN6_RP_MEDIA_IS_GFX |
  4543. GEN6_RP_ENABLE |
  4544. GEN6_RP_UP_BUSY_AVG |
  4545. GEN6_RP_DOWN_IDLE_CONT);
  4546. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  4547. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  4548. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  4549. for_each_ring(ring, dev_priv, i)
  4550. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  4551. I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
  4552. /* allows RC6 residency counter to work */
  4553. I915_WRITE(VLV_COUNTER_CONTROL,
  4554. _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
  4555. VLV_RENDER_RC0_COUNT_EN |
  4556. VLV_MEDIA_RC6_COUNT_EN |
  4557. VLV_RENDER_RC6_COUNT_EN));
  4558. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  4559. rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
  4560. intel_print_rc6_info(dev, rc6_mode);
  4561. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  4562. /* Setting Fixed Bias */
  4563. val = VLV_OVERRIDE_EN |
  4564. VLV_SOC_TDP_EN |
  4565. VLV_BIAS_CPU_125_SOC_875;
  4566. vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
  4567. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4568. /* RPS code assumes GPLL is used */
  4569. WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
  4570. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
  4571. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  4572. dev_priv->rps.cur_freq = (val >> 8) & 0xff;
  4573. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  4574. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  4575. dev_priv->rps.cur_freq);
  4576. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  4577. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  4578. dev_priv->rps.efficient_freq);
  4579. valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
  4580. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4581. }
  4582. static unsigned long intel_pxfreq(u32 vidfreq)
  4583. {
  4584. unsigned long freq;
  4585. int div = (vidfreq & 0x3f0000) >> 16;
  4586. int post = (vidfreq & 0x3000) >> 12;
  4587. int pre = (vidfreq & 0x7);
  4588. if (!pre)
  4589. return 0;
  4590. freq = ((div * 133333) / ((1<<post) * pre));
  4591. return freq;
  4592. }
  4593. static const struct cparams {
  4594. u16 i;
  4595. u16 t;
  4596. u16 m;
  4597. u16 c;
  4598. } cparams[] = {
  4599. { 1, 1333, 301, 28664 },
  4600. { 1, 1066, 294, 24460 },
  4601. { 1, 800, 294, 25192 },
  4602. { 0, 1333, 276, 27605 },
  4603. { 0, 1066, 276, 27605 },
  4604. { 0, 800, 231, 23784 },
  4605. };
  4606. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  4607. {
  4608. u64 total_count, diff, ret;
  4609. u32 count1, count2, count3, m = 0, c = 0;
  4610. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  4611. int i;
  4612. assert_spin_locked(&mchdev_lock);
  4613. diff1 = now - dev_priv->ips.last_time1;
  4614. /* Prevent division-by-zero if we are asking too fast.
  4615. * Also, we don't get interesting results if we are polling
  4616. * faster than once in 10ms, so just return the saved value
  4617. * in such cases.
  4618. */
  4619. if (diff1 <= 10)
  4620. return dev_priv->ips.chipset_power;
  4621. count1 = I915_READ(DMIEC);
  4622. count2 = I915_READ(DDREC);
  4623. count3 = I915_READ(CSIEC);
  4624. total_count = count1 + count2 + count3;
  4625. /* FIXME: handle per-counter overflow */
  4626. if (total_count < dev_priv->ips.last_count1) {
  4627. diff = ~0UL - dev_priv->ips.last_count1;
  4628. diff += total_count;
  4629. } else {
  4630. diff = total_count - dev_priv->ips.last_count1;
  4631. }
  4632. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  4633. if (cparams[i].i == dev_priv->ips.c_m &&
  4634. cparams[i].t == dev_priv->ips.r_t) {
  4635. m = cparams[i].m;
  4636. c = cparams[i].c;
  4637. break;
  4638. }
  4639. }
  4640. diff = div_u64(diff, diff1);
  4641. ret = ((m * diff) + c);
  4642. ret = div_u64(ret, 10);
  4643. dev_priv->ips.last_count1 = total_count;
  4644. dev_priv->ips.last_time1 = now;
  4645. dev_priv->ips.chipset_power = ret;
  4646. return ret;
  4647. }
  4648. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  4649. {
  4650. struct drm_device *dev = dev_priv->dev;
  4651. unsigned long val;
  4652. if (INTEL_INFO(dev)->gen != 5)
  4653. return 0;
  4654. spin_lock_irq(&mchdev_lock);
  4655. val = __i915_chipset_val(dev_priv);
  4656. spin_unlock_irq(&mchdev_lock);
  4657. return val;
  4658. }
  4659. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  4660. {
  4661. unsigned long m, x, b;
  4662. u32 tsfs;
  4663. tsfs = I915_READ(TSFS);
  4664. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  4665. x = I915_READ8(TR1);
  4666. b = tsfs & TSFS_INTR_MASK;
  4667. return ((m * x) / 127) - b;
  4668. }
  4669. static int _pxvid_to_vd(u8 pxvid)
  4670. {
  4671. if (pxvid == 0)
  4672. return 0;
  4673. if (pxvid >= 8 && pxvid < 31)
  4674. pxvid = 31;
  4675. return (pxvid + 2) * 125;
  4676. }
  4677. static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  4678. {
  4679. struct drm_device *dev = dev_priv->dev;
  4680. const int vd = _pxvid_to_vd(pxvid);
  4681. const int vm = vd - 1125;
  4682. if (INTEL_INFO(dev)->is_mobile)
  4683. return vm > 0 ? vm : 0;
  4684. return vd;
  4685. }
  4686. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  4687. {
  4688. u64 now, diff, diffms;
  4689. u32 count;
  4690. assert_spin_locked(&mchdev_lock);
  4691. now = ktime_get_raw_ns();
  4692. diffms = now - dev_priv->ips.last_time2;
  4693. do_div(diffms, NSEC_PER_MSEC);
  4694. /* Don't divide by 0 */
  4695. if (!diffms)
  4696. return;
  4697. count = I915_READ(GFXEC);
  4698. if (count < dev_priv->ips.last_count2) {
  4699. diff = ~0UL - dev_priv->ips.last_count2;
  4700. diff += count;
  4701. } else {
  4702. diff = count - dev_priv->ips.last_count2;
  4703. }
  4704. dev_priv->ips.last_count2 = count;
  4705. dev_priv->ips.last_time2 = now;
  4706. /* More magic constants... */
  4707. diff = diff * 1181;
  4708. diff = div_u64(diff, diffms * 10);
  4709. dev_priv->ips.gfx_power = diff;
  4710. }
  4711. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  4712. {
  4713. struct drm_device *dev = dev_priv->dev;
  4714. if (INTEL_INFO(dev)->gen != 5)
  4715. return;
  4716. spin_lock_irq(&mchdev_lock);
  4717. __i915_update_gfx_val(dev_priv);
  4718. spin_unlock_irq(&mchdev_lock);
  4719. }
  4720. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  4721. {
  4722. unsigned long t, corr, state1, corr2, state2;
  4723. u32 pxvid, ext_v;
  4724. assert_spin_locked(&mchdev_lock);
  4725. pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
  4726. pxvid = (pxvid >> 24) & 0x7f;
  4727. ext_v = pvid_to_extvid(dev_priv, pxvid);
  4728. state1 = ext_v;
  4729. t = i915_mch_val(dev_priv);
  4730. /* Revel in the empirically derived constants */
  4731. /* Correction factor in 1/100000 units */
  4732. if (t > 80)
  4733. corr = ((t * 2349) + 135940);
  4734. else if (t >= 50)
  4735. corr = ((t * 964) + 29317);
  4736. else /* < 50 */
  4737. corr = ((t * 301) + 1004);
  4738. corr = corr * ((150142 * state1) / 10000 - 78642);
  4739. corr /= 100000;
  4740. corr2 = (corr * dev_priv->ips.corr);
  4741. state2 = (corr2 * state1) / 10000;
  4742. state2 /= 100; /* convert to mW */
  4743. __i915_update_gfx_val(dev_priv);
  4744. return dev_priv->ips.gfx_power + state2;
  4745. }
  4746. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  4747. {
  4748. struct drm_device *dev = dev_priv->dev;
  4749. unsigned long val;
  4750. if (INTEL_INFO(dev)->gen != 5)
  4751. return 0;
  4752. spin_lock_irq(&mchdev_lock);
  4753. val = __i915_gfx_val(dev_priv);
  4754. spin_unlock_irq(&mchdev_lock);
  4755. return val;
  4756. }
  4757. /**
  4758. * i915_read_mch_val - return value for IPS use
  4759. *
  4760. * Calculate and return a value for the IPS driver to use when deciding whether
  4761. * we have thermal and power headroom to increase CPU or GPU power budget.
  4762. */
  4763. unsigned long i915_read_mch_val(void)
  4764. {
  4765. struct drm_i915_private *dev_priv;
  4766. unsigned long chipset_val, graphics_val, ret = 0;
  4767. spin_lock_irq(&mchdev_lock);
  4768. if (!i915_mch_dev)
  4769. goto out_unlock;
  4770. dev_priv = i915_mch_dev;
  4771. chipset_val = __i915_chipset_val(dev_priv);
  4772. graphics_val = __i915_gfx_val(dev_priv);
  4773. ret = chipset_val + graphics_val;
  4774. out_unlock:
  4775. spin_unlock_irq(&mchdev_lock);
  4776. return ret;
  4777. }
  4778. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  4779. /**
  4780. * i915_gpu_raise - raise GPU frequency limit
  4781. *
  4782. * Raise the limit; IPS indicates we have thermal headroom.
  4783. */
  4784. bool i915_gpu_raise(void)
  4785. {
  4786. struct drm_i915_private *dev_priv;
  4787. bool ret = true;
  4788. spin_lock_irq(&mchdev_lock);
  4789. if (!i915_mch_dev) {
  4790. ret = false;
  4791. goto out_unlock;
  4792. }
  4793. dev_priv = i915_mch_dev;
  4794. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  4795. dev_priv->ips.max_delay--;
  4796. out_unlock:
  4797. spin_unlock_irq(&mchdev_lock);
  4798. return ret;
  4799. }
  4800. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  4801. /**
  4802. * i915_gpu_lower - lower GPU frequency limit
  4803. *
  4804. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  4805. * frequency maximum.
  4806. */
  4807. bool i915_gpu_lower(void)
  4808. {
  4809. struct drm_i915_private *dev_priv;
  4810. bool ret = true;
  4811. spin_lock_irq(&mchdev_lock);
  4812. if (!i915_mch_dev) {
  4813. ret = false;
  4814. goto out_unlock;
  4815. }
  4816. dev_priv = i915_mch_dev;
  4817. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  4818. dev_priv->ips.max_delay++;
  4819. out_unlock:
  4820. spin_unlock_irq(&mchdev_lock);
  4821. return ret;
  4822. }
  4823. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  4824. /**
  4825. * i915_gpu_busy - indicate GPU business to IPS
  4826. *
  4827. * Tell the IPS driver whether or not the GPU is busy.
  4828. */
  4829. bool i915_gpu_busy(void)
  4830. {
  4831. struct drm_i915_private *dev_priv;
  4832. struct intel_engine_cs *ring;
  4833. bool ret = false;
  4834. int i;
  4835. spin_lock_irq(&mchdev_lock);
  4836. if (!i915_mch_dev)
  4837. goto out_unlock;
  4838. dev_priv = i915_mch_dev;
  4839. for_each_ring(ring, dev_priv, i)
  4840. ret |= !list_empty(&ring->request_list);
  4841. out_unlock:
  4842. spin_unlock_irq(&mchdev_lock);
  4843. return ret;
  4844. }
  4845. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  4846. /**
  4847. * i915_gpu_turbo_disable - disable graphics turbo
  4848. *
  4849. * Disable graphics turbo by resetting the max frequency and setting the
  4850. * current frequency to the default.
  4851. */
  4852. bool i915_gpu_turbo_disable(void)
  4853. {
  4854. struct drm_i915_private *dev_priv;
  4855. bool ret = true;
  4856. spin_lock_irq(&mchdev_lock);
  4857. if (!i915_mch_dev) {
  4858. ret = false;
  4859. goto out_unlock;
  4860. }
  4861. dev_priv = i915_mch_dev;
  4862. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  4863. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  4864. ret = false;
  4865. out_unlock:
  4866. spin_unlock_irq(&mchdev_lock);
  4867. return ret;
  4868. }
  4869. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  4870. /**
  4871. * Tells the intel_ips driver that the i915 driver is now loaded, if
  4872. * IPS got loaded first.
  4873. *
  4874. * This awkward dance is so that neither module has to depend on the
  4875. * other in order for IPS to do the appropriate communication of
  4876. * GPU turbo limits to i915.
  4877. */
  4878. static void
  4879. ips_ping_for_i915_load(void)
  4880. {
  4881. void (*link)(void);
  4882. link = symbol_get(ips_link_to_i915_driver);
  4883. if (link) {
  4884. link();
  4885. symbol_put(ips_link_to_i915_driver);
  4886. }
  4887. }
  4888. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  4889. {
  4890. /* We only register the i915 ips part with intel-ips once everything is
  4891. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  4892. spin_lock_irq(&mchdev_lock);
  4893. i915_mch_dev = dev_priv;
  4894. spin_unlock_irq(&mchdev_lock);
  4895. ips_ping_for_i915_load();
  4896. }
  4897. void intel_gpu_ips_teardown(void)
  4898. {
  4899. spin_lock_irq(&mchdev_lock);
  4900. i915_mch_dev = NULL;
  4901. spin_unlock_irq(&mchdev_lock);
  4902. }
  4903. static void intel_init_emon(struct drm_device *dev)
  4904. {
  4905. struct drm_i915_private *dev_priv = dev->dev_private;
  4906. u32 lcfuse;
  4907. u8 pxw[16];
  4908. int i;
  4909. /* Disable to program */
  4910. I915_WRITE(ECR, 0);
  4911. POSTING_READ(ECR);
  4912. /* Program energy weights for various events */
  4913. I915_WRITE(SDEW, 0x15040d00);
  4914. I915_WRITE(CSIEW0, 0x007f0000);
  4915. I915_WRITE(CSIEW1, 0x1e220004);
  4916. I915_WRITE(CSIEW2, 0x04000004);
  4917. for (i = 0; i < 5; i++)
  4918. I915_WRITE(PEW(i), 0);
  4919. for (i = 0; i < 3; i++)
  4920. I915_WRITE(DEW(i), 0);
  4921. /* Program P-state weights to account for frequency power adjustment */
  4922. for (i = 0; i < 16; i++) {
  4923. u32 pxvidfreq = I915_READ(PXVFREQ(i));
  4924. unsigned long freq = intel_pxfreq(pxvidfreq);
  4925. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  4926. PXVFREQ_PX_SHIFT;
  4927. unsigned long val;
  4928. val = vid * vid;
  4929. val *= (freq / 1000);
  4930. val *= 255;
  4931. val /= (127*127*900);
  4932. if (val > 0xff)
  4933. DRM_ERROR("bad pxval: %ld\n", val);
  4934. pxw[i] = val;
  4935. }
  4936. /* Render standby states get 0 weight */
  4937. pxw[14] = 0;
  4938. pxw[15] = 0;
  4939. for (i = 0; i < 4; i++) {
  4940. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  4941. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  4942. I915_WRITE(PXW(i), val);
  4943. }
  4944. /* Adjust magic regs to magic values (more experimental results) */
  4945. I915_WRITE(OGW0, 0);
  4946. I915_WRITE(OGW1, 0);
  4947. I915_WRITE(EG0, 0x00007f00);
  4948. I915_WRITE(EG1, 0x0000000e);
  4949. I915_WRITE(EG2, 0x000e0000);
  4950. I915_WRITE(EG3, 0x68000300);
  4951. I915_WRITE(EG4, 0x42000000);
  4952. I915_WRITE(EG5, 0x00140031);
  4953. I915_WRITE(EG6, 0);
  4954. I915_WRITE(EG7, 0);
  4955. for (i = 0; i < 8; i++)
  4956. I915_WRITE(PXWL(i), 0);
  4957. /* Enable PMON + select events */
  4958. I915_WRITE(ECR, 0x80000019);
  4959. lcfuse = I915_READ(LCFUSE02);
  4960. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  4961. }
  4962. void intel_init_gt_powersave(struct drm_device *dev)
  4963. {
  4964. struct drm_i915_private *dev_priv = dev->dev_private;
  4965. i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
  4966. /*
  4967. * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
  4968. * requirement.
  4969. */
  4970. if (!i915.enable_rc6) {
  4971. DRM_INFO("RC6 disabled, disabling runtime PM support\n");
  4972. intel_runtime_pm_get(dev_priv);
  4973. }
  4974. if (IS_CHERRYVIEW(dev))
  4975. cherryview_init_gt_powersave(dev);
  4976. else if (IS_VALLEYVIEW(dev))
  4977. valleyview_init_gt_powersave(dev);
  4978. }
  4979. void intel_cleanup_gt_powersave(struct drm_device *dev)
  4980. {
  4981. struct drm_i915_private *dev_priv = dev->dev_private;
  4982. if (IS_CHERRYVIEW(dev))
  4983. return;
  4984. else if (IS_VALLEYVIEW(dev))
  4985. valleyview_cleanup_gt_powersave(dev);
  4986. if (!i915.enable_rc6)
  4987. intel_runtime_pm_put(dev_priv);
  4988. }
  4989. static void gen6_suspend_rps(struct drm_device *dev)
  4990. {
  4991. struct drm_i915_private *dev_priv = dev->dev_private;
  4992. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  4993. gen6_disable_rps_interrupts(dev);
  4994. }
  4995. /**
  4996. * intel_suspend_gt_powersave - suspend PM work and helper threads
  4997. * @dev: drm device
  4998. *
  4999. * We don't want to disable RC6 or other features here, we just want
  5000. * to make sure any work we've queued has finished and won't bother
  5001. * us while we're suspended.
  5002. */
  5003. void intel_suspend_gt_powersave(struct drm_device *dev)
  5004. {
  5005. struct drm_i915_private *dev_priv = dev->dev_private;
  5006. if (INTEL_INFO(dev)->gen < 6)
  5007. return;
  5008. gen6_suspend_rps(dev);
  5009. /* Force GPU to min freq during suspend */
  5010. gen6_rps_idle(dev_priv);
  5011. }
  5012. void intel_disable_gt_powersave(struct drm_device *dev)
  5013. {
  5014. struct drm_i915_private *dev_priv = dev->dev_private;
  5015. if (IS_IRONLAKE_M(dev)) {
  5016. ironlake_disable_drps(dev);
  5017. } else if (INTEL_INFO(dev)->gen >= 6) {
  5018. intel_suspend_gt_powersave(dev);
  5019. mutex_lock(&dev_priv->rps.hw_lock);
  5020. if (INTEL_INFO(dev)->gen >= 9)
  5021. gen9_disable_rps(dev);
  5022. else if (IS_CHERRYVIEW(dev))
  5023. cherryview_disable_rps(dev);
  5024. else if (IS_VALLEYVIEW(dev))
  5025. valleyview_disable_rps(dev);
  5026. else
  5027. gen6_disable_rps(dev);
  5028. dev_priv->rps.enabled = false;
  5029. mutex_unlock(&dev_priv->rps.hw_lock);
  5030. }
  5031. }
  5032. static void intel_gen6_powersave_work(struct work_struct *work)
  5033. {
  5034. struct drm_i915_private *dev_priv =
  5035. container_of(work, struct drm_i915_private,
  5036. rps.delayed_resume_work.work);
  5037. struct drm_device *dev = dev_priv->dev;
  5038. mutex_lock(&dev_priv->rps.hw_lock);
  5039. gen6_reset_rps_interrupts(dev);
  5040. if (IS_CHERRYVIEW(dev)) {
  5041. cherryview_enable_rps(dev);
  5042. } else if (IS_VALLEYVIEW(dev)) {
  5043. valleyview_enable_rps(dev);
  5044. } else if (INTEL_INFO(dev)->gen >= 9) {
  5045. gen9_enable_rc6(dev);
  5046. gen9_enable_rps(dev);
  5047. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
  5048. __gen6_update_ring_freq(dev);
  5049. } else if (IS_BROADWELL(dev)) {
  5050. gen8_enable_rps(dev);
  5051. __gen6_update_ring_freq(dev);
  5052. } else {
  5053. gen6_enable_rps(dev);
  5054. __gen6_update_ring_freq(dev);
  5055. }
  5056. WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
  5057. WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
  5058. WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
  5059. WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
  5060. dev_priv->rps.enabled = true;
  5061. gen6_enable_rps_interrupts(dev);
  5062. mutex_unlock(&dev_priv->rps.hw_lock);
  5063. intel_runtime_pm_put(dev_priv);
  5064. }
  5065. void intel_enable_gt_powersave(struct drm_device *dev)
  5066. {
  5067. struct drm_i915_private *dev_priv = dev->dev_private;
  5068. /* Powersaving is controlled by the host when inside a VM */
  5069. if (intel_vgpu_active(dev))
  5070. return;
  5071. if (IS_IRONLAKE_M(dev)) {
  5072. mutex_lock(&dev->struct_mutex);
  5073. ironlake_enable_drps(dev);
  5074. intel_init_emon(dev);
  5075. mutex_unlock(&dev->struct_mutex);
  5076. } else if (INTEL_INFO(dev)->gen >= 6) {
  5077. /*
  5078. * PCU communication is slow and this doesn't need to be
  5079. * done at any specific time, so do this out of our fast path
  5080. * to make resume and init faster.
  5081. *
  5082. * We depend on the HW RC6 power context save/restore
  5083. * mechanism when entering D3 through runtime PM suspend. So
  5084. * disable RPM until RPS/RC6 is properly setup. We can only
  5085. * get here via the driver load/system resume/runtime resume
  5086. * paths, so the _noresume version is enough (and in case of
  5087. * runtime resume it's necessary).
  5088. */
  5089. if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  5090. round_jiffies_up_relative(HZ)))
  5091. intel_runtime_pm_get_noresume(dev_priv);
  5092. }
  5093. }
  5094. void intel_reset_gt_powersave(struct drm_device *dev)
  5095. {
  5096. struct drm_i915_private *dev_priv = dev->dev_private;
  5097. if (INTEL_INFO(dev)->gen < 6)
  5098. return;
  5099. gen6_suspend_rps(dev);
  5100. dev_priv->rps.enabled = false;
  5101. }
  5102. static void ibx_init_clock_gating(struct drm_device *dev)
  5103. {
  5104. struct drm_i915_private *dev_priv = dev->dev_private;
  5105. /*
  5106. * On Ibex Peak and Cougar Point, we need to disable clock
  5107. * gating for the panel power sequencer or it will fail to
  5108. * start up when no ports are active.
  5109. */
  5110. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  5111. }
  5112. static void g4x_disable_trickle_feed(struct drm_device *dev)
  5113. {
  5114. struct drm_i915_private *dev_priv = dev->dev_private;
  5115. enum pipe pipe;
  5116. for_each_pipe(dev_priv, pipe) {
  5117. I915_WRITE(DSPCNTR(pipe),
  5118. I915_READ(DSPCNTR(pipe)) |
  5119. DISPPLANE_TRICKLE_FEED_DISABLE);
  5120. I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
  5121. POSTING_READ(DSPSURF(pipe));
  5122. }
  5123. }
  5124. static void ilk_init_lp_watermarks(struct drm_device *dev)
  5125. {
  5126. struct drm_i915_private *dev_priv = dev->dev_private;
  5127. I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
  5128. I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
  5129. I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
  5130. /*
  5131. * Don't touch WM1S_LP_EN here.
  5132. * Doing so could cause underruns.
  5133. */
  5134. }
  5135. static void ironlake_init_clock_gating(struct drm_device *dev)
  5136. {
  5137. struct drm_i915_private *dev_priv = dev->dev_private;
  5138. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  5139. /*
  5140. * Required for FBC
  5141. * WaFbcDisableDpfcClockGating:ilk
  5142. */
  5143. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  5144. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  5145. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  5146. I915_WRITE(PCH_3DCGDIS0,
  5147. MARIUNIT_CLOCK_GATE_DISABLE |
  5148. SVSMUNIT_CLOCK_GATE_DISABLE);
  5149. I915_WRITE(PCH_3DCGDIS1,
  5150. VFMUNIT_CLOCK_GATE_DISABLE);
  5151. /*
  5152. * According to the spec the following bits should be set in
  5153. * order to enable memory self-refresh
  5154. * The bit 22/21 of 0x42004
  5155. * The bit 5 of 0x42020
  5156. * The bit 15 of 0x45000
  5157. */
  5158. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  5159. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  5160. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  5161. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  5162. I915_WRITE(DISP_ARB_CTL,
  5163. (I915_READ(DISP_ARB_CTL) |
  5164. DISP_FBC_WM_DIS));
  5165. ilk_init_lp_watermarks(dev);
  5166. /*
  5167. * Based on the document from hardware guys the following bits
  5168. * should be set unconditionally in order to enable FBC.
  5169. * The bit 22 of 0x42000
  5170. * The bit 22 of 0x42004
  5171. * The bit 7,8,9 of 0x42020.
  5172. */
  5173. if (IS_IRONLAKE_M(dev)) {
  5174. /* WaFbcAsynchFlipDisableFbcQueue:ilk */
  5175. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  5176. I915_READ(ILK_DISPLAY_CHICKEN1) |
  5177. ILK_FBCQ_DIS);
  5178. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  5179. I915_READ(ILK_DISPLAY_CHICKEN2) |
  5180. ILK_DPARB_GATE);
  5181. }
  5182. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  5183. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  5184. I915_READ(ILK_DISPLAY_CHICKEN2) |
  5185. ILK_ELPIN_409_SELECT);
  5186. I915_WRITE(_3D_CHICKEN2,
  5187. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  5188. _3D_CHICKEN2_WM_READ_PIPELINED);
  5189. /* WaDisableRenderCachePipelinedFlush:ilk */
  5190. I915_WRITE(CACHE_MODE_0,
  5191. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  5192. /* WaDisable_RenderCache_OperationalFlush:ilk */
  5193. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5194. g4x_disable_trickle_feed(dev);
  5195. ibx_init_clock_gating(dev);
  5196. }
  5197. static void cpt_init_clock_gating(struct drm_device *dev)
  5198. {
  5199. struct drm_i915_private *dev_priv = dev->dev_private;
  5200. int pipe;
  5201. uint32_t val;
  5202. /*
  5203. * On Ibex Peak and Cougar Point, we need to disable clock
  5204. * gating for the panel power sequencer or it will fail to
  5205. * start up when no ports are active.
  5206. */
  5207. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
  5208. PCH_DPLUNIT_CLOCK_GATE_DISABLE |
  5209. PCH_CPUNIT_CLOCK_GATE_DISABLE);
  5210. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  5211. DPLS_EDP_PPS_FIX_DIS);
  5212. /* The below fixes the weird display corruption, a few pixels shifted
  5213. * downward, on (only) LVDS of some HP laptops with IVY.
  5214. */
  5215. for_each_pipe(dev_priv, pipe) {
  5216. val = I915_READ(TRANS_CHICKEN2(pipe));
  5217. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  5218. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  5219. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  5220. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  5221. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  5222. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  5223. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  5224. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  5225. }
  5226. /* WADP0ClockGatingDisable */
  5227. for_each_pipe(dev_priv, pipe) {
  5228. I915_WRITE(TRANS_CHICKEN1(pipe),
  5229. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  5230. }
  5231. }
  5232. static void gen6_check_mch_setup(struct drm_device *dev)
  5233. {
  5234. struct drm_i915_private *dev_priv = dev->dev_private;
  5235. uint32_t tmp;
  5236. tmp = I915_READ(MCH_SSKPD);
  5237. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
  5238. DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
  5239. tmp);
  5240. }
  5241. static void gen6_init_clock_gating(struct drm_device *dev)
  5242. {
  5243. struct drm_i915_private *dev_priv = dev->dev_private;
  5244. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  5245. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  5246. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  5247. I915_READ(ILK_DISPLAY_CHICKEN2) |
  5248. ILK_ELPIN_409_SELECT);
  5249. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  5250. I915_WRITE(_3D_CHICKEN,
  5251. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  5252. /* WaDisable_RenderCache_OperationalFlush:snb */
  5253. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5254. /*
  5255. * BSpec recoomends 8x4 when MSAA is used,
  5256. * however in practice 16x4 seems fastest.
  5257. *
  5258. * Note that PS/WM thread counts depend on the WIZ hashing
  5259. * disable bit, which we don't touch here, but it's good
  5260. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  5261. */
  5262. I915_WRITE(GEN6_GT_MODE,
  5263. _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
  5264. ilk_init_lp_watermarks(dev);
  5265. I915_WRITE(CACHE_MODE_0,
  5266. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  5267. I915_WRITE(GEN6_UCGCTL1,
  5268. I915_READ(GEN6_UCGCTL1) |
  5269. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  5270. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  5271. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  5272. * gating disable must be set. Failure to set it results in
  5273. * flickering pixels due to Z write ordering failures after
  5274. * some amount of runtime in the Mesa "fire" demo, and Unigine
  5275. * Sanctuary and Tropics, and apparently anything else with
  5276. * alpha test or pixel discard.
  5277. *
  5278. * According to the spec, bit 11 (RCCUNIT) must also be set,
  5279. * but we didn't debug actual testcases to find it out.
  5280. *
  5281. * WaDisableRCCUnitClockGating:snb
  5282. * WaDisableRCPBUnitClockGating:snb
  5283. */
  5284. I915_WRITE(GEN6_UCGCTL2,
  5285. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  5286. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  5287. /* WaStripsFansDisableFastClipPerformanceFix:snb */
  5288. I915_WRITE(_3D_CHICKEN3,
  5289. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
  5290. /*
  5291. * Bspec says:
  5292. * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
  5293. * 3DSTATE_SF number of SF output attributes is more than 16."
  5294. */
  5295. I915_WRITE(_3D_CHICKEN3,
  5296. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
  5297. /*
  5298. * According to the spec the following bits should be
  5299. * set in order to enable memory self-refresh and fbc:
  5300. * The bit21 and bit22 of 0x42000
  5301. * The bit21 and bit22 of 0x42004
  5302. * The bit5 and bit7 of 0x42020
  5303. * The bit14 of 0x70180
  5304. * The bit14 of 0x71180
  5305. *
  5306. * WaFbcAsynchFlipDisableFbcQueue:snb
  5307. */
  5308. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  5309. I915_READ(ILK_DISPLAY_CHICKEN1) |
  5310. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  5311. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  5312. I915_READ(ILK_DISPLAY_CHICKEN2) |
  5313. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  5314. I915_WRITE(ILK_DSPCLK_GATE_D,
  5315. I915_READ(ILK_DSPCLK_GATE_D) |
  5316. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  5317. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  5318. g4x_disable_trickle_feed(dev);
  5319. cpt_init_clock_gating(dev);
  5320. gen6_check_mch_setup(dev);
  5321. }
  5322. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  5323. {
  5324. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  5325. /*
  5326. * WaVSThreadDispatchOverride:ivb,vlv
  5327. *
  5328. * This actually overrides the dispatch
  5329. * mode for all thread types.
  5330. */
  5331. reg &= ~GEN7_FF_SCHED_MASK;
  5332. reg |= GEN7_FF_TS_SCHED_HW;
  5333. reg |= GEN7_FF_VS_SCHED_HW;
  5334. reg |= GEN7_FF_DS_SCHED_HW;
  5335. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  5336. }
  5337. static void lpt_init_clock_gating(struct drm_device *dev)
  5338. {
  5339. struct drm_i915_private *dev_priv = dev->dev_private;
  5340. /*
  5341. * TODO: this bit should only be enabled when really needed, then
  5342. * disabled when not needed anymore in order to save power.
  5343. */
  5344. if (HAS_PCH_LPT_LP(dev))
  5345. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  5346. I915_READ(SOUTH_DSPCLK_GATE_D) |
  5347. PCH_LP_PARTITION_LEVEL_DISABLE);
  5348. /* WADPOClockGatingDisable:hsw */
  5349. I915_WRITE(TRANS_CHICKEN1(PIPE_A),
  5350. I915_READ(TRANS_CHICKEN1(PIPE_A)) |
  5351. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  5352. }
  5353. static void lpt_suspend_hw(struct drm_device *dev)
  5354. {
  5355. struct drm_i915_private *dev_priv = dev->dev_private;
  5356. if (HAS_PCH_LPT_LP(dev)) {
  5357. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  5358. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  5359. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  5360. }
  5361. }
  5362. static void broadwell_init_clock_gating(struct drm_device *dev)
  5363. {
  5364. struct drm_i915_private *dev_priv = dev->dev_private;
  5365. enum pipe pipe;
  5366. uint32_t misccpctl;
  5367. ilk_init_lp_watermarks(dev);
  5368. /* WaSwitchSolVfFArbitrationPriority:bdw */
  5369. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  5370. /* WaPsrDPAMaskVBlankInSRD:bdw */
  5371. I915_WRITE(CHICKEN_PAR1_1,
  5372. I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
  5373. /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
  5374. for_each_pipe(dev_priv, pipe) {
  5375. I915_WRITE(CHICKEN_PIPESL_1(pipe),
  5376. I915_READ(CHICKEN_PIPESL_1(pipe)) |
  5377. BDW_DPRS_MASK_VBLANK_SRD);
  5378. }
  5379. /* WaVSRefCountFullforceMissDisable:bdw */
  5380. /* WaDSRefCountFullforceMissDisable:bdw */
  5381. I915_WRITE(GEN7_FF_THREAD_MODE,
  5382. I915_READ(GEN7_FF_THREAD_MODE) &
  5383. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  5384. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  5385. _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
  5386. /* WaDisableSDEUnitClockGating:bdw */
  5387. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  5388. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  5389. /*
  5390. * WaProgramL3SqcReg1Default:bdw
  5391. * WaTempDisableDOPClkGating:bdw
  5392. */
  5393. misccpctl = I915_READ(GEN7_MISCCPCTL);
  5394. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  5395. I915_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
  5396. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  5397. /*
  5398. * WaGttCachingOffByDefault:bdw
  5399. * GTT cache may not work with big pages, so if those
  5400. * are ever enabled GTT cache may need to be disabled.
  5401. */
  5402. I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
  5403. lpt_init_clock_gating(dev);
  5404. }
  5405. static void haswell_init_clock_gating(struct drm_device *dev)
  5406. {
  5407. struct drm_i915_private *dev_priv = dev->dev_private;
  5408. ilk_init_lp_watermarks(dev);
  5409. /* L3 caching of data atomics doesn't work -- disable it. */
  5410. I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
  5411. I915_WRITE(HSW_ROW_CHICKEN3,
  5412. _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
  5413. /* This is required by WaCatErrorRejectionIssue:hsw */
  5414. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  5415. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  5416. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  5417. /* WaVSRefCountFullforceMissDisable:hsw */
  5418. I915_WRITE(GEN7_FF_THREAD_MODE,
  5419. I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
  5420. /* WaDisable_RenderCache_OperationalFlush:hsw */
  5421. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5422. /* enable HiZ Raw Stall Optimization */
  5423. I915_WRITE(CACHE_MODE_0_GEN7,
  5424. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  5425. /* WaDisable4x2SubspanOptimization:hsw */
  5426. I915_WRITE(CACHE_MODE_1,
  5427. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  5428. /*
  5429. * BSpec recommends 8x4 when MSAA is used,
  5430. * however in practice 16x4 seems fastest.
  5431. *
  5432. * Note that PS/WM thread counts depend on the WIZ hashing
  5433. * disable bit, which we don't touch here, but it's good
  5434. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  5435. */
  5436. I915_WRITE(GEN7_GT_MODE,
  5437. _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
  5438. /* WaSampleCChickenBitEnable:hsw */
  5439. I915_WRITE(HALF_SLICE_CHICKEN3,
  5440. _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
  5441. /* WaSwitchSolVfFArbitrationPriority:hsw */
  5442. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  5443. /* WaRsPkgCStateDisplayPMReq:hsw */
  5444. I915_WRITE(CHICKEN_PAR1_1,
  5445. I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
  5446. lpt_init_clock_gating(dev);
  5447. }
  5448. static void ivybridge_init_clock_gating(struct drm_device *dev)
  5449. {
  5450. struct drm_i915_private *dev_priv = dev->dev_private;
  5451. uint32_t snpcr;
  5452. ilk_init_lp_watermarks(dev);
  5453. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  5454. /* WaDisableEarlyCull:ivb */
  5455. I915_WRITE(_3D_CHICKEN3,
  5456. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  5457. /* WaDisableBackToBackFlipFix:ivb */
  5458. I915_WRITE(IVB_CHICKEN3,
  5459. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  5460. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  5461. /* WaDisablePSDDualDispatchEnable:ivb */
  5462. if (IS_IVB_GT1(dev))
  5463. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  5464. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  5465. /* WaDisable_RenderCache_OperationalFlush:ivb */
  5466. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5467. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  5468. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  5469. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  5470. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  5471. I915_WRITE(GEN7_L3CNTLREG1,
  5472. GEN7_WA_FOR_GEN7_L3_CONTROL);
  5473. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  5474. GEN7_WA_L3_CHICKEN_MODE);
  5475. if (IS_IVB_GT1(dev))
  5476. I915_WRITE(GEN7_ROW_CHICKEN2,
  5477. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  5478. else {
  5479. /* must write both registers */
  5480. I915_WRITE(GEN7_ROW_CHICKEN2,
  5481. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  5482. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  5483. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  5484. }
  5485. /* WaForceL3Serialization:ivb */
  5486. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  5487. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  5488. /*
  5489. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  5490. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  5491. */
  5492. I915_WRITE(GEN6_UCGCTL2,
  5493. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  5494. /* This is required by WaCatErrorRejectionIssue:ivb */
  5495. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  5496. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  5497. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  5498. g4x_disable_trickle_feed(dev);
  5499. gen7_setup_fixed_func_scheduler(dev_priv);
  5500. if (0) { /* causes HiZ corruption on ivb:gt1 */
  5501. /* enable HiZ Raw Stall Optimization */
  5502. I915_WRITE(CACHE_MODE_0_GEN7,
  5503. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  5504. }
  5505. /* WaDisable4x2SubspanOptimization:ivb */
  5506. I915_WRITE(CACHE_MODE_1,
  5507. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  5508. /*
  5509. * BSpec recommends 8x4 when MSAA is used,
  5510. * however in practice 16x4 seems fastest.
  5511. *
  5512. * Note that PS/WM thread counts depend on the WIZ hashing
  5513. * disable bit, which we don't touch here, but it's good
  5514. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  5515. */
  5516. I915_WRITE(GEN7_GT_MODE,
  5517. _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
  5518. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  5519. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  5520. snpcr |= GEN6_MBC_SNPCR_MED;
  5521. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  5522. if (!HAS_PCH_NOP(dev))
  5523. cpt_init_clock_gating(dev);
  5524. gen6_check_mch_setup(dev);
  5525. }
  5526. static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
  5527. {
  5528. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  5529. /*
  5530. * Disable trickle feed and enable pnd deadline calculation
  5531. */
  5532. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  5533. I915_WRITE(CBR1_VLV, 0);
  5534. }
  5535. static void valleyview_init_clock_gating(struct drm_device *dev)
  5536. {
  5537. struct drm_i915_private *dev_priv = dev->dev_private;
  5538. vlv_init_display_clock_gating(dev_priv);
  5539. /* WaDisableEarlyCull:vlv */
  5540. I915_WRITE(_3D_CHICKEN3,
  5541. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  5542. /* WaDisableBackToBackFlipFix:vlv */
  5543. I915_WRITE(IVB_CHICKEN3,
  5544. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  5545. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  5546. /* WaPsdDispatchEnable:vlv */
  5547. /* WaDisablePSDDualDispatchEnable:vlv */
  5548. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  5549. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  5550. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  5551. /* WaDisable_RenderCache_OperationalFlush:vlv */
  5552. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5553. /* WaForceL3Serialization:vlv */
  5554. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  5555. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  5556. /* WaDisableDopClockGating:vlv */
  5557. I915_WRITE(GEN7_ROW_CHICKEN2,
  5558. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  5559. /* This is required by WaCatErrorRejectionIssue:vlv */
  5560. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  5561. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  5562. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  5563. gen7_setup_fixed_func_scheduler(dev_priv);
  5564. /*
  5565. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  5566. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  5567. */
  5568. I915_WRITE(GEN6_UCGCTL2,
  5569. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  5570. /* WaDisableL3Bank2xClockGate:vlv
  5571. * Disabling L3 clock gating- MMIO 940c[25] = 1
  5572. * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
  5573. I915_WRITE(GEN7_UCGCTL4,
  5574. I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  5575. /*
  5576. * BSpec says this must be set, even though
  5577. * WaDisable4x2SubspanOptimization isn't listed for VLV.
  5578. */
  5579. I915_WRITE(CACHE_MODE_1,
  5580. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  5581. /*
  5582. * BSpec recommends 8x4 when MSAA is used,
  5583. * however in practice 16x4 seems fastest.
  5584. *
  5585. * Note that PS/WM thread counts depend on the WIZ hashing
  5586. * disable bit, which we don't touch here, but it's good
  5587. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  5588. */
  5589. I915_WRITE(GEN7_GT_MODE,
  5590. _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
  5591. /*
  5592. * WaIncreaseL3CreditsForVLVB0:vlv
  5593. * This is the hardware default actually.
  5594. */
  5595. I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
  5596. /*
  5597. * WaDisableVLVClockGating_VBIIssue:vlv
  5598. * Disable clock gating on th GCFG unit to prevent a delay
  5599. * in the reporting of vblank events.
  5600. */
  5601. I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
  5602. }
  5603. static void cherryview_init_clock_gating(struct drm_device *dev)
  5604. {
  5605. struct drm_i915_private *dev_priv = dev->dev_private;
  5606. vlv_init_display_clock_gating(dev_priv);
  5607. /* WaVSRefCountFullforceMissDisable:chv */
  5608. /* WaDSRefCountFullforceMissDisable:chv */
  5609. I915_WRITE(GEN7_FF_THREAD_MODE,
  5610. I915_READ(GEN7_FF_THREAD_MODE) &
  5611. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  5612. /* WaDisableSemaphoreAndSyncFlipWait:chv */
  5613. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  5614. _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
  5615. /* WaDisableCSUnitClockGating:chv */
  5616. I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
  5617. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  5618. /* WaDisableSDEUnitClockGating:chv */
  5619. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  5620. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  5621. /*
  5622. * GTT cache may not work with big pages, so if those
  5623. * are ever enabled GTT cache may need to be disabled.
  5624. */
  5625. I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
  5626. }
  5627. static void g4x_init_clock_gating(struct drm_device *dev)
  5628. {
  5629. struct drm_i915_private *dev_priv = dev->dev_private;
  5630. uint32_t dspclk_gate;
  5631. I915_WRITE(RENCLK_GATE_D1, 0);
  5632. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  5633. GS_UNIT_CLOCK_GATE_DISABLE |
  5634. CL_UNIT_CLOCK_GATE_DISABLE);
  5635. I915_WRITE(RAMCLK_GATE_D, 0);
  5636. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  5637. OVRUNIT_CLOCK_GATE_DISABLE |
  5638. OVCUNIT_CLOCK_GATE_DISABLE;
  5639. if (IS_GM45(dev))
  5640. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  5641. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  5642. /* WaDisableRenderCachePipelinedFlush */
  5643. I915_WRITE(CACHE_MODE_0,
  5644. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  5645. /* WaDisable_RenderCache_OperationalFlush:g4x */
  5646. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5647. g4x_disable_trickle_feed(dev);
  5648. }
  5649. static void crestline_init_clock_gating(struct drm_device *dev)
  5650. {
  5651. struct drm_i915_private *dev_priv = dev->dev_private;
  5652. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  5653. I915_WRITE(RENCLK_GATE_D2, 0);
  5654. I915_WRITE(DSPCLK_GATE_D, 0);
  5655. I915_WRITE(RAMCLK_GATE_D, 0);
  5656. I915_WRITE16(DEUC, 0);
  5657. I915_WRITE(MI_ARB_STATE,
  5658. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  5659. /* WaDisable_RenderCache_OperationalFlush:gen4 */
  5660. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5661. }
  5662. static void broadwater_init_clock_gating(struct drm_device *dev)
  5663. {
  5664. struct drm_i915_private *dev_priv = dev->dev_private;
  5665. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  5666. I965_RCC_CLOCK_GATE_DISABLE |
  5667. I965_RCPB_CLOCK_GATE_DISABLE |
  5668. I965_ISC_CLOCK_GATE_DISABLE |
  5669. I965_FBC_CLOCK_GATE_DISABLE);
  5670. I915_WRITE(RENCLK_GATE_D2, 0);
  5671. I915_WRITE(MI_ARB_STATE,
  5672. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  5673. /* WaDisable_RenderCache_OperationalFlush:gen4 */
  5674. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5675. }
  5676. static void gen3_init_clock_gating(struct drm_device *dev)
  5677. {
  5678. struct drm_i915_private *dev_priv = dev->dev_private;
  5679. u32 dstate = I915_READ(D_STATE);
  5680. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  5681. DSTATE_DOT_CLOCK_GATING;
  5682. I915_WRITE(D_STATE, dstate);
  5683. if (IS_PINEVIEW(dev))
  5684. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  5685. /* IIR "flip pending" means done if this bit is set */
  5686. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  5687. /* interrupts should cause a wake up from C3 */
  5688. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
  5689. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  5690. I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
  5691. I915_WRITE(MI_ARB_STATE,
  5692. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  5693. }
  5694. static void i85x_init_clock_gating(struct drm_device *dev)
  5695. {
  5696. struct drm_i915_private *dev_priv = dev->dev_private;
  5697. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  5698. /* interrupts should cause a wake up from C3 */
  5699. I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
  5700. _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
  5701. I915_WRITE(MEM_MODE,
  5702. _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
  5703. }
  5704. static void i830_init_clock_gating(struct drm_device *dev)
  5705. {
  5706. struct drm_i915_private *dev_priv = dev->dev_private;
  5707. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  5708. I915_WRITE(MEM_MODE,
  5709. _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
  5710. _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
  5711. }
  5712. void intel_init_clock_gating(struct drm_device *dev)
  5713. {
  5714. struct drm_i915_private *dev_priv = dev->dev_private;
  5715. if (dev_priv->display.init_clock_gating)
  5716. dev_priv->display.init_clock_gating(dev);
  5717. }
  5718. void intel_suspend_hw(struct drm_device *dev)
  5719. {
  5720. if (HAS_PCH_LPT(dev))
  5721. lpt_suspend_hw(dev);
  5722. }
  5723. /* Set up chip specific power management-related functions */
  5724. void intel_init_pm(struct drm_device *dev)
  5725. {
  5726. struct drm_i915_private *dev_priv = dev->dev_private;
  5727. intel_fbc_init(dev_priv);
  5728. /* For cxsr */
  5729. if (IS_PINEVIEW(dev))
  5730. i915_pineview_get_mem_freq(dev);
  5731. else if (IS_GEN5(dev))
  5732. i915_ironlake_get_mem_freq(dev);
  5733. /* For FIFO watermark updates */
  5734. if (INTEL_INFO(dev)->gen >= 9) {
  5735. skl_setup_wm_latency(dev);
  5736. if (IS_BROXTON(dev))
  5737. dev_priv->display.init_clock_gating =
  5738. bxt_init_clock_gating;
  5739. dev_priv->display.update_wm = skl_update_wm;
  5740. } else if (HAS_PCH_SPLIT(dev)) {
  5741. ilk_setup_wm_latency(dev);
  5742. if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
  5743. dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
  5744. (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
  5745. dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
  5746. dev_priv->display.update_wm = ilk_update_wm;
  5747. dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
  5748. } else {
  5749. DRM_DEBUG_KMS("Failed to read display plane latency. "
  5750. "Disable CxSR\n");
  5751. }
  5752. if (IS_GEN5(dev))
  5753. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  5754. else if (IS_GEN6(dev))
  5755. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  5756. else if (IS_IVYBRIDGE(dev))
  5757. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  5758. else if (IS_HASWELL(dev))
  5759. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  5760. else if (INTEL_INFO(dev)->gen == 8)
  5761. dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
  5762. } else if (IS_CHERRYVIEW(dev)) {
  5763. vlv_setup_wm_latency(dev);
  5764. dev_priv->display.update_wm = vlv_update_wm;
  5765. dev_priv->display.init_clock_gating =
  5766. cherryview_init_clock_gating;
  5767. } else if (IS_VALLEYVIEW(dev)) {
  5768. vlv_setup_wm_latency(dev);
  5769. dev_priv->display.update_wm = vlv_update_wm;
  5770. dev_priv->display.init_clock_gating =
  5771. valleyview_init_clock_gating;
  5772. } else if (IS_PINEVIEW(dev)) {
  5773. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  5774. dev_priv->is_ddr3,
  5775. dev_priv->fsb_freq,
  5776. dev_priv->mem_freq)) {
  5777. DRM_INFO("failed to find known CxSR latency "
  5778. "(found ddr%s fsb freq %d, mem freq %d), "
  5779. "disabling CxSR\n",
  5780. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  5781. dev_priv->fsb_freq, dev_priv->mem_freq);
  5782. /* Disable CxSR and never update its watermark again */
  5783. intel_set_memory_cxsr(dev_priv, false);
  5784. dev_priv->display.update_wm = NULL;
  5785. } else
  5786. dev_priv->display.update_wm = pineview_update_wm;
  5787. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  5788. } else if (IS_G4X(dev)) {
  5789. dev_priv->display.update_wm = g4x_update_wm;
  5790. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  5791. } else if (IS_GEN4(dev)) {
  5792. dev_priv->display.update_wm = i965_update_wm;
  5793. if (IS_CRESTLINE(dev))
  5794. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  5795. else if (IS_BROADWATER(dev))
  5796. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  5797. } else if (IS_GEN3(dev)) {
  5798. dev_priv->display.update_wm = i9xx_update_wm;
  5799. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  5800. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  5801. } else if (IS_GEN2(dev)) {
  5802. if (INTEL_INFO(dev)->num_pipes == 1) {
  5803. dev_priv->display.update_wm = i845_update_wm;
  5804. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  5805. } else {
  5806. dev_priv->display.update_wm = i9xx_update_wm;
  5807. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  5808. }
  5809. if (IS_I85X(dev) || IS_I865G(dev))
  5810. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  5811. else
  5812. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  5813. } else {
  5814. DRM_ERROR("unexpected fall-through in intel_init_pm\n");
  5815. }
  5816. }
  5817. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
  5818. {
  5819. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  5820. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  5821. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  5822. return -EAGAIN;
  5823. }
  5824. I915_WRITE(GEN6_PCODE_DATA, *val);
  5825. I915_WRITE(GEN6_PCODE_DATA1, 0);
  5826. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  5827. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5828. 500)) {
  5829. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  5830. return -ETIMEDOUT;
  5831. }
  5832. *val = I915_READ(GEN6_PCODE_DATA);
  5833. I915_WRITE(GEN6_PCODE_DATA, 0);
  5834. return 0;
  5835. }
  5836. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
  5837. {
  5838. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  5839. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  5840. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  5841. return -EAGAIN;
  5842. }
  5843. I915_WRITE(GEN6_PCODE_DATA, val);
  5844. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  5845. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5846. 500)) {
  5847. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  5848. return -ETIMEDOUT;
  5849. }
  5850. I915_WRITE(GEN6_PCODE_DATA, 0);
  5851. return 0;
  5852. }
  5853. static int vlv_gpu_freq_div(unsigned int czclk_freq)
  5854. {
  5855. switch (czclk_freq) {
  5856. case 200:
  5857. return 10;
  5858. case 267:
  5859. return 12;
  5860. case 320:
  5861. case 333:
  5862. return 16;
  5863. case 400:
  5864. return 20;
  5865. default:
  5866. return -1;
  5867. }
  5868. }
  5869. static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
  5870. {
  5871. int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
  5872. div = vlv_gpu_freq_div(czclk_freq);
  5873. if (div < 0)
  5874. return div;
  5875. return DIV_ROUND_CLOSEST(czclk_freq * (val + 6 - 0xbd), div);
  5876. }
  5877. static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
  5878. {
  5879. int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
  5880. mul = vlv_gpu_freq_div(czclk_freq);
  5881. if (mul < 0)
  5882. return mul;
  5883. return DIV_ROUND_CLOSEST(mul * val, czclk_freq) + 0xbd - 6;
  5884. }
  5885. static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
  5886. {
  5887. int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
  5888. div = vlv_gpu_freq_div(czclk_freq) / 2;
  5889. if (div < 0)
  5890. return div;
  5891. return DIV_ROUND_CLOSEST(czclk_freq * val, 2 * div) / 2;
  5892. }
  5893. static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
  5894. {
  5895. int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
  5896. mul = vlv_gpu_freq_div(czclk_freq) / 2;
  5897. if (mul < 0)
  5898. return mul;
  5899. /* CHV needs even values */
  5900. return DIV_ROUND_CLOSEST(val * 2 * mul, czclk_freq) * 2;
  5901. }
  5902. int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
  5903. {
  5904. if (IS_GEN9(dev_priv->dev))
  5905. return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
  5906. GEN9_FREQ_SCALER);
  5907. else if (IS_CHERRYVIEW(dev_priv->dev))
  5908. return chv_gpu_freq(dev_priv, val);
  5909. else if (IS_VALLEYVIEW(dev_priv->dev))
  5910. return byt_gpu_freq(dev_priv, val);
  5911. else
  5912. return val * GT_FREQUENCY_MULTIPLIER;
  5913. }
  5914. int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
  5915. {
  5916. if (IS_GEN9(dev_priv->dev))
  5917. return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
  5918. GT_FREQUENCY_MULTIPLIER);
  5919. else if (IS_CHERRYVIEW(dev_priv->dev))
  5920. return chv_freq_opcode(dev_priv, val);
  5921. else if (IS_VALLEYVIEW(dev_priv->dev))
  5922. return byt_freq_opcode(dev_priv, val);
  5923. else
  5924. return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
  5925. }
  5926. struct request_boost {
  5927. struct work_struct work;
  5928. struct drm_i915_gem_request *req;
  5929. };
  5930. static void __intel_rps_boost_work(struct work_struct *work)
  5931. {
  5932. struct request_boost *boost = container_of(work, struct request_boost, work);
  5933. struct drm_i915_gem_request *req = boost->req;
  5934. if (!i915_gem_request_completed(req, true))
  5935. gen6_rps_boost(to_i915(req->ring->dev), NULL,
  5936. req->emitted_jiffies);
  5937. i915_gem_request_unreference__unlocked(req);
  5938. kfree(boost);
  5939. }
  5940. void intel_queue_rps_boost_for_request(struct drm_device *dev,
  5941. struct drm_i915_gem_request *req)
  5942. {
  5943. struct request_boost *boost;
  5944. if (req == NULL || INTEL_INFO(dev)->gen < 6)
  5945. return;
  5946. if (i915_gem_request_completed(req, true))
  5947. return;
  5948. boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
  5949. if (boost == NULL)
  5950. return;
  5951. i915_gem_request_reference(req);
  5952. boost->req = req;
  5953. INIT_WORK(&boost->work, __intel_rps_boost_work);
  5954. queue_work(to_i915(dev)->wq, &boost->work);
  5955. }
  5956. void intel_pm_setup(struct drm_device *dev)
  5957. {
  5958. struct drm_i915_private *dev_priv = dev->dev_private;
  5959. mutex_init(&dev_priv->rps.hw_lock);
  5960. spin_lock_init(&dev_priv->rps.client_lock);
  5961. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  5962. intel_gen6_powersave_work);
  5963. INIT_LIST_HEAD(&dev_priv->rps.clients);
  5964. INIT_LIST_HEAD(&dev_priv->rps.semaphores.link);
  5965. INIT_LIST_HEAD(&dev_priv->rps.mmioflips.link);
  5966. dev_priv->pm.suspended = false;
  5967. atomic_set(&dev_priv->pm.wakeref_count, 0);
  5968. atomic_set(&dev_priv->pm.atomic_seq, 0);
  5969. }