intel_i2c.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. struct gmbus_pin {
  37. const char *name;
  38. i915_reg_t reg;
  39. };
  40. /* Map gmbus pin pairs to names and registers. */
  41. static const struct gmbus_pin gmbus_pins[] = {
  42. [GMBUS_PIN_SSC] = { "ssc", GPIOB },
  43. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  44. [GMBUS_PIN_PANEL] = { "panel", GPIOC },
  45. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  46. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  47. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  48. };
  49. static const struct gmbus_pin gmbus_pins_bdw[] = {
  50. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  51. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  52. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  53. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  54. };
  55. static const struct gmbus_pin gmbus_pins_skl[] = {
  56. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  57. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  58. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  59. };
  60. static const struct gmbus_pin gmbus_pins_bxt[] = {
  61. [GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
  62. [GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
  63. [GMBUS_PIN_3_BXT] = { "misc", GPIOD },
  64. };
  65. /* pin is expected to be valid */
  66. static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
  67. unsigned int pin)
  68. {
  69. if (IS_BROXTON(dev_priv))
  70. return &gmbus_pins_bxt[pin];
  71. else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  72. return &gmbus_pins_skl[pin];
  73. else if (IS_BROADWELL(dev_priv))
  74. return &gmbus_pins_bdw[pin];
  75. else
  76. return &gmbus_pins[pin];
  77. }
  78. bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
  79. unsigned int pin)
  80. {
  81. unsigned int size;
  82. if (IS_BROXTON(dev_priv))
  83. size = ARRAY_SIZE(gmbus_pins_bxt);
  84. else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  85. size = ARRAY_SIZE(gmbus_pins_skl);
  86. else if (IS_BROADWELL(dev_priv))
  87. size = ARRAY_SIZE(gmbus_pins_bdw);
  88. else
  89. size = ARRAY_SIZE(gmbus_pins);
  90. return pin < size &&
  91. i915_mmio_reg_valid(get_gmbus_pin(dev_priv, pin)->reg);
  92. }
  93. /* Intel GPIO access functions */
  94. #define I2C_RISEFALL_TIME 10
  95. static inline struct intel_gmbus *
  96. to_intel_gmbus(struct i2c_adapter *i2c)
  97. {
  98. return container_of(i2c, struct intel_gmbus, adapter);
  99. }
  100. void
  101. intel_i2c_reset(struct drm_device *dev)
  102. {
  103. struct drm_i915_private *dev_priv = dev->dev_private;
  104. I915_WRITE(GMBUS0, 0);
  105. I915_WRITE(GMBUS4, 0);
  106. }
  107. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  108. {
  109. u32 val;
  110. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  111. if (!IS_PINEVIEW(dev_priv->dev))
  112. return;
  113. val = I915_READ(DSPCLK_GATE_D);
  114. if (enable)
  115. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  116. else
  117. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  118. I915_WRITE(DSPCLK_GATE_D, val);
  119. }
  120. static u32 get_reserved(struct intel_gmbus *bus)
  121. {
  122. struct drm_i915_private *dev_priv = bus->dev_priv;
  123. struct drm_device *dev = dev_priv->dev;
  124. u32 reserved = 0;
  125. /* On most chips, these bits must be preserved in software. */
  126. if (!IS_I830(dev) && !IS_845G(dev))
  127. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  128. (GPIO_DATA_PULLUP_DISABLE |
  129. GPIO_CLOCK_PULLUP_DISABLE);
  130. return reserved;
  131. }
  132. static int get_clock(void *data)
  133. {
  134. struct intel_gmbus *bus = data;
  135. struct drm_i915_private *dev_priv = bus->dev_priv;
  136. u32 reserved = get_reserved(bus);
  137. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  138. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  139. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  140. }
  141. static int get_data(void *data)
  142. {
  143. struct intel_gmbus *bus = data;
  144. struct drm_i915_private *dev_priv = bus->dev_priv;
  145. u32 reserved = get_reserved(bus);
  146. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  147. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  148. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  149. }
  150. static void set_clock(void *data, int state_high)
  151. {
  152. struct intel_gmbus *bus = data;
  153. struct drm_i915_private *dev_priv = bus->dev_priv;
  154. u32 reserved = get_reserved(bus);
  155. u32 clock_bits;
  156. if (state_high)
  157. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  158. else
  159. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  160. GPIO_CLOCK_VAL_MASK;
  161. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  162. POSTING_READ(bus->gpio_reg);
  163. }
  164. static void set_data(void *data, int state_high)
  165. {
  166. struct intel_gmbus *bus = data;
  167. struct drm_i915_private *dev_priv = bus->dev_priv;
  168. u32 reserved = get_reserved(bus);
  169. u32 data_bits;
  170. if (state_high)
  171. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  172. else
  173. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  174. GPIO_DATA_VAL_MASK;
  175. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  176. POSTING_READ(bus->gpio_reg);
  177. }
  178. static int
  179. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  180. {
  181. struct intel_gmbus *bus = container_of(adapter,
  182. struct intel_gmbus,
  183. adapter);
  184. struct drm_i915_private *dev_priv = bus->dev_priv;
  185. intel_i2c_reset(dev_priv->dev);
  186. intel_i2c_quirk_set(dev_priv, true);
  187. set_data(bus, 1);
  188. set_clock(bus, 1);
  189. udelay(I2C_RISEFALL_TIME);
  190. return 0;
  191. }
  192. static void
  193. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  194. {
  195. struct intel_gmbus *bus = container_of(adapter,
  196. struct intel_gmbus,
  197. adapter);
  198. struct drm_i915_private *dev_priv = bus->dev_priv;
  199. set_data(bus, 1);
  200. set_clock(bus, 1);
  201. intel_i2c_quirk_set(dev_priv, false);
  202. }
  203. static void
  204. intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
  205. {
  206. struct drm_i915_private *dev_priv = bus->dev_priv;
  207. struct i2c_algo_bit_data *algo;
  208. algo = &bus->bit_algo;
  209. bus->gpio_reg = _MMIO(dev_priv->gpio_mmio_base +
  210. i915_mmio_reg_offset(get_gmbus_pin(dev_priv, pin)->reg));
  211. bus->adapter.algo_data = algo;
  212. algo->setsda = set_data;
  213. algo->setscl = set_clock;
  214. algo->getsda = get_data;
  215. algo->getscl = get_clock;
  216. algo->pre_xfer = intel_gpio_pre_xfer;
  217. algo->post_xfer = intel_gpio_post_xfer;
  218. algo->udelay = I2C_RISEFALL_TIME;
  219. algo->timeout = usecs_to_jiffies(2200);
  220. algo->data = bus;
  221. }
  222. static int
  223. gmbus_wait_hw_status(struct drm_i915_private *dev_priv,
  224. u32 gmbus2_status,
  225. u32 gmbus4_irq_en)
  226. {
  227. int i;
  228. u32 gmbus2 = 0;
  229. DEFINE_WAIT(wait);
  230. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  231. gmbus4_irq_en = 0;
  232. /* Important: The hw handles only the first bit, so set only one! Since
  233. * we also need to check for NAKs besides the hw ready/idle signal, we
  234. * need to wake up periodically and check that ourselves. */
  235. I915_WRITE(GMBUS4, gmbus4_irq_en);
  236. for (i = 0; i < msecs_to_jiffies_timeout(50); i++) {
  237. prepare_to_wait(&dev_priv->gmbus_wait_queue, &wait,
  238. TASK_UNINTERRUPTIBLE);
  239. gmbus2 = I915_READ_NOTRACE(GMBUS2);
  240. if (gmbus2 & (GMBUS_SATOER | gmbus2_status))
  241. break;
  242. schedule_timeout(1);
  243. }
  244. finish_wait(&dev_priv->gmbus_wait_queue, &wait);
  245. I915_WRITE(GMBUS4, 0);
  246. if (gmbus2 & GMBUS_SATOER)
  247. return -ENXIO;
  248. if (gmbus2 & gmbus2_status)
  249. return 0;
  250. return -ETIMEDOUT;
  251. }
  252. static int
  253. gmbus_wait_idle(struct drm_i915_private *dev_priv)
  254. {
  255. int ret;
  256. #define C ((I915_READ_NOTRACE(GMBUS2) & GMBUS_ACTIVE) == 0)
  257. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  258. return wait_for(C, 10);
  259. /* Important: The hw handles only the first bit, so set only one! */
  260. I915_WRITE(GMBUS4, GMBUS_IDLE_EN);
  261. ret = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
  262. msecs_to_jiffies_timeout(10));
  263. I915_WRITE(GMBUS4, 0);
  264. if (ret)
  265. return 0;
  266. else
  267. return -ETIMEDOUT;
  268. #undef C
  269. }
  270. static int
  271. gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv,
  272. unsigned short addr, u8 *buf, unsigned int len,
  273. u32 gmbus1_index)
  274. {
  275. I915_WRITE(GMBUS1,
  276. gmbus1_index |
  277. GMBUS_CYCLE_WAIT |
  278. (len << GMBUS_BYTE_COUNT_SHIFT) |
  279. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  280. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  281. while (len) {
  282. int ret;
  283. u32 val, loop = 0;
  284. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  285. GMBUS_HW_RDY_EN);
  286. if (ret)
  287. return ret;
  288. val = I915_READ(GMBUS3);
  289. do {
  290. *buf++ = val & 0xff;
  291. val >>= 8;
  292. } while (--len && ++loop < 4);
  293. }
  294. return 0;
  295. }
  296. static int
  297. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  298. u32 gmbus1_index)
  299. {
  300. u8 *buf = msg->buf;
  301. unsigned int rx_size = msg->len;
  302. unsigned int len;
  303. int ret;
  304. do {
  305. len = min(rx_size, GMBUS_BYTE_COUNT_MAX);
  306. ret = gmbus_xfer_read_chunk(dev_priv, msg->addr,
  307. buf, len, gmbus1_index);
  308. if (ret)
  309. return ret;
  310. rx_size -= len;
  311. buf += len;
  312. } while (rx_size != 0);
  313. return 0;
  314. }
  315. static int
  316. gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv,
  317. unsigned short addr, u8 *buf, unsigned int len)
  318. {
  319. unsigned int chunk_size = len;
  320. u32 val, loop;
  321. val = loop = 0;
  322. while (len && loop < 4) {
  323. val |= *buf++ << (8 * loop++);
  324. len -= 1;
  325. }
  326. I915_WRITE(GMBUS3, val);
  327. I915_WRITE(GMBUS1,
  328. GMBUS_CYCLE_WAIT |
  329. (chunk_size << GMBUS_BYTE_COUNT_SHIFT) |
  330. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  331. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  332. while (len) {
  333. int ret;
  334. val = loop = 0;
  335. do {
  336. val |= *buf++ << (8 * loop);
  337. } while (--len && ++loop < 4);
  338. I915_WRITE(GMBUS3, val);
  339. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  340. GMBUS_HW_RDY_EN);
  341. if (ret)
  342. return ret;
  343. }
  344. return 0;
  345. }
  346. static int
  347. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  348. {
  349. u8 *buf = msg->buf;
  350. unsigned int tx_size = msg->len;
  351. unsigned int len;
  352. int ret;
  353. do {
  354. len = min(tx_size, GMBUS_BYTE_COUNT_MAX);
  355. ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len);
  356. if (ret)
  357. return ret;
  358. buf += len;
  359. tx_size -= len;
  360. } while (tx_size != 0);
  361. return 0;
  362. }
  363. /*
  364. * The gmbus controller can combine a 1 or 2 byte write with a read that
  365. * immediately follows it by using an "INDEX" cycle.
  366. */
  367. static bool
  368. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  369. {
  370. return (i + 1 < num &&
  371. !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
  372. (msgs[i + 1].flags & I2C_M_RD));
  373. }
  374. static int
  375. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  376. {
  377. u32 gmbus1_index = 0;
  378. u32 gmbus5 = 0;
  379. int ret;
  380. if (msgs[0].len == 2)
  381. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  382. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  383. if (msgs[0].len == 1)
  384. gmbus1_index = GMBUS_CYCLE_INDEX |
  385. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  386. /* GMBUS5 holds 16-bit index */
  387. if (gmbus5)
  388. I915_WRITE(GMBUS5, gmbus5);
  389. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  390. /* Clear GMBUS5 after each index transfer */
  391. if (gmbus5)
  392. I915_WRITE(GMBUS5, 0);
  393. return ret;
  394. }
  395. static int
  396. do_gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
  397. {
  398. struct intel_gmbus *bus = container_of(adapter,
  399. struct intel_gmbus,
  400. adapter);
  401. struct drm_i915_private *dev_priv = bus->dev_priv;
  402. int i = 0, inc, try = 0;
  403. int ret = 0;
  404. retry:
  405. I915_WRITE(GMBUS0, bus->reg0);
  406. for (; i < num; i += inc) {
  407. inc = 1;
  408. if (gmbus_is_index_read(msgs, i, num)) {
  409. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  410. inc = 2; /* an index read is two msgs */
  411. } else if (msgs[i].flags & I2C_M_RD) {
  412. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  413. } else {
  414. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  415. }
  416. if (!ret)
  417. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_WAIT_PHASE,
  418. GMBUS_HW_WAIT_EN);
  419. if (ret == -ETIMEDOUT)
  420. goto timeout;
  421. else if (ret)
  422. goto clear_err;
  423. }
  424. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  425. * a STOP on the very first cycle. To simplify the code we
  426. * unconditionally generate the STOP condition with an additional gmbus
  427. * cycle. */
  428. I915_WRITE(GMBUS1, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  429. /* Mark the GMBUS interface as disabled after waiting for idle.
  430. * We will re-enable it at the start of the next xfer,
  431. * till then let it sleep.
  432. */
  433. if (gmbus_wait_idle(dev_priv)) {
  434. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  435. adapter->name);
  436. ret = -ETIMEDOUT;
  437. }
  438. I915_WRITE(GMBUS0, 0);
  439. ret = ret ?: i;
  440. goto out;
  441. clear_err:
  442. /*
  443. * Wait for bus to IDLE before clearing NAK.
  444. * If we clear the NAK while bus is still active, then it will stay
  445. * active and the next transaction may fail.
  446. *
  447. * If no ACK is received during the address phase of a transaction, the
  448. * adapter must report -ENXIO. It is not clear what to return if no ACK
  449. * is received at other times. But we have to be careful to not return
  450. * spurious -ENXIO because that will prevent i2c and drm edid functions
  451. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  452. * timing out seems to happen when there _is_ a ddc chip present, but
  453. * it's slow responding and only answers on the 2nd retry.
  454. */
  455. ret = -ENXIO;
  456. if (gmbus_wait_idle(dev_priv)) {
  457. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  458. adapter->name);
  459. ret = -ETIMEDOUT;
  460. }
  461. /* Toggle the Software Clear Interrupt bit. This has the effect
  462. * of resetting the GMBUS controller and so clearing the
  463. * BUS_ERROR raised by the slave's NAK.
  464. */
  465. I915_WRITE(GMBUS1, GMBUS_SW_CLR_INT);
  466. I915_WRITE(GMBUS1, 0);
  467. I915_WRITE(GMBUS0, 0);
  468. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  469. adapter->name, msgs[i].addr,
  470. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  471. /*
  472. * Passive adapters sometimes NAK the first probe. Retry the first
  473. * message once on -ENXIO for GMBUS transfers; the bit banging algorithm
  474. * has retries internally. See also the retry loop in
  475. * drm_do_probe_ddc_edid, which bails out on the first -ENXIO.
  476. */
  477. if (ret == -ENXIO && i == 0 && try++ == 0) {
  478. DRM_DEBUG_KMS("GMBUS [%s] NAK on first message, retry\n",
  479. adapter->name);
  480. goto retry;
  481. }
  482. goto out;
  483. timeout:
  484. DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  485. bus->adapter.name, bus->reg0 & 0xff);
  486. I915_WRITE(GMBUS0, 0);
  487. /*
  488. * Hardware may not support GMBUS over these pins? Try GPIO bitbanging
  489. * instead. Use EAGAIN to have i2c core retry.
  490. */
  491. bus->force_bit = 1;
  492. ret = -EAGAIN;
  493. out:
  494. return ret;
  495. }
  496. static int
  497. gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
  498. {
  499. struct intel_gmbus *bus = container_of(adapter, struct intel_gmbus,
  500. adapter);
  501. struct drm_i915_private *dev_priv = bus->dev_priv;
  502. int ret;
  503. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  504. mutex_lock(&dev_priv->gmbus_mutex);
  505. if (bus->force_bit)
  506. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  507. else
  508. ret = do_gmbus_xfer(adapter, msgs, num);
  509. mutex_unlock(&dev_priv->gmbus_mutex);
  510. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  511. return ret;
  512. }
  513. static u32 gmbus_func(struct i2c_adapter *adapter)
  514. {
  515. return i2c_bit_algo.functionality(adapter) &
  516. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  517. /* I2C_FUNC_10BIT_ADDR | */
  518. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  519. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  520. }
  521. static const struct i2c_algorithm gmbus_algorithm = {
  522. .master_xfer = gmbus_xfer,
  523. .functionality = gmbus_func
  524. };
  525. /**
  526. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  527. * @dev: DRM device
  528. */
  529. int intel_setup_gmbus(struct drm_device *dev)
  530. {
  531. struct drm_i915_private *dev_priv = dev->dev_private;
  532. struct intel_gmbus *bus;
  533. unsigned int pin;
  534. int ret;
  535. if (HAS_PCH_NOP(dev))
  536. return 0;
  537. if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
  538. dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
  539. else if (!HAS_GMCH_DISPLAY(dev_priv))
  540. dev_priv->gpio_mmio_base =
  541. i915_mmio_reg_offset(PCH_GPIOA) -
  542. i915_mmio_reg_offset(GPIOA);
  543. mutex_init(&dev_priv->gmbus_mutex);
  544. init_waitqueue_head(&dev_priv->gmbus_wait_queue);
  545. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  546. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  547. continue;
  548. bus = &dev_priv->gmbus[pin];
  549. bus->adapter.owner = THIS_MODULE;
  550. bus->adapter.class = I2C_CLASS_DDC;
  551. snprintf(bus->adapter.name,
  552. sizeof(bus->adapter.name),
  553. "i915 gmbus %s",
  554. get_gmbus_pin(dev_priv, pin)->name);
  555. bus->adapter.dev.parent = &dev->pdev->dev;
  556. bus->dev_priv = dev_priv;
  557. bus->adapter.algo = &gmbus_algorithm;
  558. /* By default use a conservative clock rate */
  559. bus->reg0 = pin | GMBUS_RATE_100KHZ;
  560. /* gmbus seems to be broken on i830 */
  561. if (IS_I830(dev))
  562. bus->force_bit = 1;
  563. intel_gpio_setup(bus, pin);
  564. ret = i2c_add_adapter(&bus->adapter);
  565. if (ret)
  566. goto err;
  567. }
  568. intel_i2c_reset(dev_priv->dev);
  569. return 0;
  570. err:
  571. while (pin--) {
  572. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  573. continue;
  574. bus = &dev_priv->gmbus[pin];
  575. i2c_del_adapter(&bus->adapter);
  576. }
  577. return ret;
  578. }
  579. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  580. unsigned int pin)
  581. {
  582. if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
  583. return NULL;
  584. return &dev_priv->gmbus[pin].adapter;
  585. }
  586. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  587. {
  588. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  589. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  590. }
  591. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  592. {
  593. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  594. bus->force_bit += force_bit ? 1 : -1;
  595. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  596. force_bit ? "en" : "dis", adapter->name,
  597. bus->force_bit);
  598. }
  599. void intel_teardown_gmbus(struct drm_device *dev)
  600. {
  601. struct drm_i915_private *dev_priv = dev->dev_private;
  602. struct intel_gmbus *bus;
  603. unsigned int pin;
  604. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  605. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  606. continue;
  607. bus = &dev_priv->gmbus[pin];
  608. i2c_del_adapter(&bus->adapter);
  609. }
  610. }