amdgpu_dm.c 129 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services_types.h"
  26. #include "dc.h"
  27. #include "dc/inc/core_types.h"
  28. #include "vid.h"
  29. #include "amdgpu.h"
  30. #include "amdgpu_display.h"
  31. #include "atom.h"
  32. #include "amdgpu_dm.h"
  33. #include "amdgpu_pm.h"
  34. #include "amd_shared.h"
  35. #include "amdgpu_dm_irq.h"
  36. #include "dm_helpers.h"
  37. #include "dm_services_types.h"
  38. #include "amdgpu_dm_mst_types.h"
  39. #include "ivsrcid/ivsrcid_vislands30.h"
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/version.h>
  43. #include <linux/types.h>
  44. #include <drm/drmP.h>
  45. #include <drm/drm_atomic.h>
  46. #include <drm/drm_atomic_helper.h>
  47. #include <drm/drm_dp_mst_helper.h>
  48. #include <drm/drm_fb_helper.h>
  49. #include <drm/drm_edid.h>
  50. #include "modules/inc/mod_freesync.h"
  51. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  52. #include "ivsrcid/irqsrcs_dcn_1_0.h"
  53. #include "raven1/DCN/dcn_1_0_offset.h"
  54. #include "raven1/DCN/dcn_1_0_sh_mask.h"
  55. #include "vega10/soc15ip.h"
  56. #include "soc15_common.h"
  57. #endif
  58. #include "modules/inc/mod_freesync.h"
  59. #include "i2caux_interface.h"
  60. /* basic init/fini API */
  61. static int amdgpu_dm_init(struct amdgpu_device *adev);
  62. static void amdgpu_dm_fini(struct amdgpu_device *adev);
  63. /* initializes drm_device display related structures, based on the information
  64. * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
  65. * drm_encoder, drm_mode_config
  66. *
  67. * Returns 0 on success
  68. */
  69. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
  70. /* removes and deallocates the drm structures, created by the above function */
  71. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
  72. static void
  73. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);
  74. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  75. struct amdgpu_plane *aplane,
  76. unsigned long possible_crtcs);
  77. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  78. struct drm_plane *plane,
  79. uint32_t link_index);
  80. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  81. struct amdgpu_dm_connector *amdgpu_dm_connector,
  82. uint32_t link_index,
  83. struct amdgpu_encoder *amdgpu_encoder);
  84. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  85. struct amdgpu_encoder *aencoder,
  86. uint32_t link_index);
  87. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
  88. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  89. struct drm_atomic_state *state,
  90. bool nonblock);
  91. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
  92. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  93. struct drm_atomic_state *state);
  94. static const enum drm_plane_type dm_plane_type_default[AMDGPU_MAX_PLANES] = {
  95. DRM_PLANE_TYPE_PRIMARY,
  96. DRM_PLANE_TYPE_PRIMARY,
  97. DRM_PLANE_TYPE_PRIMARY,
  98. DRM_PLANE_TYPE_PRIMARY,
  99. DRM_PLANE_TYPE_PRIMARY,
  100. DRM_PLANE_TYPE_PRIMARY,
  101. };
  102. static const enum drm_plane_type dm_plane_type_carizzo[AMDGPU_MAX_PLANES] = {
  103. DRM_PLANE_TYPE_PRIMARY,
  104. DRM_PLANE_TYPE_PRIMARY,
  105. DRM_PLANE_TYPE_PRIMARY,
  106. DRM_PLANE_TYPE_OVERLAY,/* YUV Capable Underlay */
  107. };
  108. static const enum drm_plane_type dm_plane_type_stoney[AMDGPU_MAX_PLANES] = {
  109. DRM_PLANE_TYPE_PRIMARY,
  110. DRM_PLANE_TYPE_PRIMARY,
  111. DRM_PLANE_TYPE_OVERLAY, /* YUV Capable Underlay */
  112. };
  113. /*
  114. * dm_vblank_get_counter
  115. *
  116. * @brief
  117. * Get counter for number of vertical blanks
  118. *
  119. * @param
  120. * struct amdgpu_device *adev - [in] desired amdgpu device
  121. * int disp_idx - [in] which CRTC to get the counter from
  122. *
  123. * @return
  124. * Counter for vertical blanks
  125. */
  126. static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  127. {
  128. if (crtc >= adev->mode_info.num_crtc)
  129. return 0;
  130. else {
  131. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  132. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  133. acrtc->base.state);
  134. if (acrtc_state->stream == NULL) {
  135. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  136. crtc);
  137. return 0;
  138. }
  139. return dc_stream_get_vblank_counter(acrtc_state->stream);
  140. }
  141. }
  142. static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  143. u32 *vbl, u32 *position)
  144. {
  145. uint32_t v_blank_start, v_blank_end, h_position, v_position;
  146. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  147. return -EINVAL;
  148. else {
  149. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  150. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  151. acrtc->base.state);
  152. if (acrtc_state->stream == NULL) {
  153. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  154. crtc);
  155. return 0;
  156. }
  157. /*
  158. * TODO rework base driver to use values directly.
  159. * for now parse it back into reg-format
  160. */
  161. dc_stream_get_scanoutpos(acrtc_state->stream,
  162. &v_blank_start,
  163. &v_blank_end,
  164. &h_position,
  165. &v_position);
  166. *position = v_position | (h_position << 16);
  167. *vbl = v_blank_start | (v_blank_end << 16);
  168. }
  169. return 0;
  170. }
  171. static bool dm_is_idle(void *handle)
  172. {
  173. /* XXX todo */
  174. return true;
  175. }
  176. static int dm_wait_for_idle(void *handle)
  177. {
  178. /* XXX todo */
  179. return 0;
  180. }
  181. static bool dm_check_soft_reset(void *handle)
  182. {
  183. return false;
  184. }
  185. static int dm_soft_reset(void *handle)
  186. {
  187. /* XXX todo */
  188. return 0;
  189. }
  190. static struct amdgpu_crtc *
  191. get_crtc_by_otg_inst(struct amdgpu_device *adev,
  192. int otg_inst)
  193. {
  194. struct drm_device *dev = adev->ddev;
  195. struct drm_crtc *crtc;
  196. struct amdgpu_crtc *amdgpu_crtc;
  197. /*
  198. * following if is check inherited from both functions where this one is
  199. * used now. Need to be checked why it could happen.
  200. */
  201. if (otg_inst == -1) {
  202. WARN_ON(1);
  203. return adev->mode_info.crtcs[0];
  204. }
  205. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  206. amdgpu_crtc = to_amdgpu_crtc(crtc);
  207. if (amdgpu_crtc->otg_inst == otg_inst)
  208. return amdgpu_crtc;
  209. }
  210. return NULL;
  211. }
  212. static void dm_pflip_high_irq(void *interrupt_params)
  213. {
  214. struct amdgpu_crtc *amdgpu_crtc;
  215. struct common_irq_params *irq_params = interrupt_params;
  216. struct amdgpu_device *adev = irq_params->adev;
  217. unsigned long flags;
  218. amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
  219. /* IRQ could occur when in initial stage */
  220. /*TODO work and BO cleanup */
  221. if (amdgpu_crtc == NULL) {
  222. DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
  223. return;
  224. }
  225. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  226. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  227. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
  228. amdgpu_crtc->pflip_status,
  229. AMDGPU_FLIP_SUBMITTED,
  230. amdgpu_crtc->crtc_id,
  231. amdgpu_crtc);
  232. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  233. return;
  234. }
  235. /* wakeup usersapce */
  236. if (amdgpu_crtc->event) {
  237. /* Update to correct count/ts if racing with vblank irq */
  238. drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
  239. drm_crtc_send_vblank_event(&amdgpu_crtc->base, amdgpu_crtc->event);
  240. /* page flip completed. clean up */
  241. amdgpu_crtc->event = NULL;
  242. } else
  243. WARN_ON(1);
  244. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  245. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  246. DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE\n",
  247. __func__, amdgpu_crtc->crtc_id, amdgpu_crtc);
  248. drm_crtc_vblank_put(&amdgpu_crtc->base);
  249. }
  250. static void dm_crtc_high_irq(void *interrupt_params)
  251. {
  252. struct common_irq_params *irq_params = interrupt_params;
  253. struct amdgpu_device *adev = irq_params->adev;
  254. uint8_t crtc_index = 0;
  255. struct amdgpu_crtc *acrtc;
  256. acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
  257. if (acrtc)
  258. crtc_index = acrtc->crtc_id;
  259. drm_handle_vblank(adev->ddev, crtc_index);
  260. }
  261. static int dm_set_clockgating_state(void *handle,
  262. enum amd_clockgating_state state)
  263. {
  264. return 0;
  265. }
  266. static int dm_set_powergating_state(void *handle,
  267. enum amd_powergating_state state)
  268. {
  269. return 0;
  270. }
  271. /* Prototypes of private functions */
  272. static int dm_early_init(void* handle);
  273. static void hotplug_notify_work_func(struct work_struct *work)
  274. {
  275. struct amdgpu_display_manager *dm = container_of(work, struct amdgpu_display_manager, mst_hotplug_work);
  276. struct drm_device *dev = dm->ddev;
  277. drm_kms_helper_hotplug_event(dev);
  278. }
  279. #ifdef ENABLE_FBC
  280. #include "dal_asic_id.h"
  281. /* Allocate memory for FBC compressed data */
  282. /* TODO: Dynamic allocation */
  283. #define AMDGPU_FBC_SIZE (3840 * 2160 * 4)
  284. static void amdgpu_dm_initialize_fbc(struct amdgpu_device *adev)
  285. {
  286. int r;
  287. struct dm_comressor_info *compressor = &adev->dm.compressor;
  288. if (!compressor->bo_ptr) {
  289. r = amdgpu_bo_create_kernel(adev, AMDGPU_FBC_SIZE, PAGE_SIZE,
  290. AMDGPU_GEM_DOMAIN_VRAM, &compressor->bo_ptr,
  291. &compressor->gpu_addr, &compressor->cpu_addr);
  292. if (r)
  293. DRM_ERROR("DM: Failed to initialize fbc\n");
  294. }
  295. }
  296. #endif
  297. /* Init display KMS
  298. *
  299. * Returns 0 on success
  300. */
  301. static int amdgpu_dm_init(struct amdgpu_device *adev)
  302. {
  303. struct dc_init_data init_data;
  304. adev->dm.ddev = adev->ddev;
  305. adev->dm.adev = adev;
  306. /* Zero all the fields */
  307. memset(&init_data, 0, sizeof(init_data));
  308. /* initialize DAL's lock (for SYNC context use) */
  309. spin_lock_init(&adev->dm.dal_lock);
  310. /* initialize DAL's mutex */
  311. mutex_init(&adev->dm.dal_mutex);
  312. if(amdgpu_dm_irq_init(adev)) {
  313. DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
  314. goto error;
  315. }
  316. init_data.asic_id.chip_family = adev->family;
  317. init_data.asic_id.pci_revision_id = adev->rev_id;
  318. init_data.asic_id.hw_internal_rev = adev->external_rev_id;
  319. init_data.asic_id.vram_width = adev->mc.vram_width;
  320. /* TODO: initialize init_data.asic_id.vram_type here!!!! */
  321. init_data.asic_id.atombios_base_address =
  322. adev->mode_info.atom_context->bios;
  323. init_data.driver = adev;
  324. adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
  325. if (!adev->dm.cgs_device) {
  326. DRM_ERROR("amdgpu: failed to create cgs device.\n");
  327. goto error;
  328. }
  329. init_data.cgs_device = adev->dm.cgs_device;
  330. adev->dm.dal = NULL;
  331. init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
  332. if (amdgpu_dc_log)
  333. init_data.log_mask = DC_DEFAULT_LOG_MASK;
  334. else
  335. init_data.log_mask = DC_MIN_LOG_MASK;
  336. #ifdef ENABLE_FBC
  337. if (adev->family == FAMILY_CZ)
  338. amdgpu_dm_initialize_fbc(adev);
  339. init_data.fbc_gpu_addr = adev->dm.compressor.gpu_addr;
  340. #endif
  341. /* Display Core create. */
  342. adev->dm.dc = dc_create(&init_data);
  343. if (adev->dm.dc)
  344. DRM_INFO("Display Core initialized!\n");
  345. else
  346. DRM_INFO("Display Core failed to initialize!\n");
  347. INIT_WORK(&adev->dm.mst_hotplug_work, hotplug_notify_work_func);
  348. adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
  349. if (!adev->dm.freesync_module) {
  350. DRM_ERROR(
  351. "amdgpu: failed to initialize freesync_module.\n");
  352. } else
  353. DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
  354. adev->dm.freesync_module);
  355. if (amdgpu_dm_initialize_drm_device(adev)) {
  356. DRM_ERROR(
  357. "amdgpu: failed to initialize sw for display support.\n");
  358. goto error;
  359. }
  360. /* Update the actual used number of crtc */
  361. adev->mode_info.num_crtc = adev->dm.display_indexes_num;
  362. /* TODO: Add_display_info? */
  363. /* TODO use dynamic cursor width */
  364. adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
  365. adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
  366. if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
  367. DRM_ERROR(
  368. "amdgpu: failed to initialize sw for display support.\n");
  369. goto error;
  370. }
  371. DRM_DEBUG_DRIVER("KMS initialized.\n");
  372. return 0;
  373. error:
  374. amdgpu_dm_fini(adev);
  375. return -1;
  376. }
  377. static void amdgpu_dm_fini(struct amdgpu_device *adev)
  378. {
  379. amdgpu_dm_destroy_drm_device(&adev->dm);
  380. /*
  381. * TODO: pageflip, vlank interrupt
  382. *
  383. * amdgpu_dm_irq_fini(adev);
  384. */
  385. if (adev->dm.cgs_device) {
  386. amdgpu_cgs_destroy_device(adev->dm.cgs_device);
  387. adev->dm.cgs_device = NULL;
  388. }
  389. if (adev->dm.freesync_module) {
  390. mod_freesync_destroy(adev->dm.freesync_module);
  391. adev->dm.freesync_module = NULL;
  392. }
  393. /* DC Destroy TODO: Replace destroy DAL */
  394. if (adev->dm.dc)
  395. dc_destroy(&adev->dm.dc);
  396. return;
  397. }
  398. static int dm_sw_init(void *handle)
  399. {
  400. return 0;
  401. }
  402. static int dm_sw_fini(void *handle)
  403. {
  404. return 0;
  405. }
  406. static int detect_mst_link_for_all_connectors(struct drm_device *dev)
  407. {
  408. struct amdgpu_dm_connector *aconnector;
  409. struct drm_connector *connector;
  410. int ret = 0;
  411. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  412. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  413. aconnector = to_amdgpu_dm_connector(connector);
  414. if (aconnector->dc_link->type == dc_connection_mst_branch) {
  415. DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
  416. aconnector, aconnector->base.base.id);
  417. ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
  418. if (ret < 0) {
  419. DRM_ERROR("DM_MST: Failed to start MST\n");
  420. ((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
  421. return ret;
  422. }
  423. }
  424. }
  425. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  426. return ret;
  427. }
  428. static int dm_late_init(void *handle)
  429. {
  430. struct drm_device *dev = ((struct amdgpu_device *)handle)->ddev;
  431. int r = detect_mst_link_for_all_connectors(dev);
  432. return r;
  433. }
  434. static void s3_handle_mst(struct drm_device *dev, bool suspend)
  435. {
  436. struct amdgpu_dm_connector *aconnector;
  437. struct drm_connector *connector;
  438. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  439. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  440. aconnector = to_amdgpu_dm_connector(connector);
  441. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  442. !aconnector->mst_port) {
  443. if (suspend)
  444. drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
  445. else
  446. drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
  447. }
  448. }
  449. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  450. }
  451. static int dm_hw_init(void *handle)
  452. {
  453. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  454. /* Create DAL display manager */
  455. amdgpu_dm_init(adev);
  456. amdgpu_dm_hpd_init(adev);
  457. return 0;
  458. }
  459. static int dm_hw_fini(void *handle)
  460. {
  461. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  462. amdgpu_dm_hpd_fini(adev);
  463. amdgpu_dm_irq_fini(adev);
  464. amdgpu_dm_fini(adev);
  465. return 0;
  466. }
  467. static int dm_suspend(void *handle)
  468. {
  469. struct amdgpu_device *adev = handle;
  470. struct amdgpu_display_manager *dm = &adev->dm;
  471. int ret = 0;
  472. s3_handle_mst(adev->ddev, true);
  473. amdgpu_dm_irq_suspend(adev);
  474. WARN_ON(adev->dm.cached_state);
  475. adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);
  476. dc_set_power_state(
  477. dm->dc,
  478. DC_ACPI_CM_POWER_STATE_D3
  479. );
  480. return ret;
  481. }
  482. static struct amdgpu_dm_connector *
  483. amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
  484. struct drm_crtc *crtc)
  485. {
  486. uint32_t i;
  487. struct drm_connector_state *new_con_state;
  488. struct drm_connector *connector;
  489. struct drm_crtc *crtc_from_state;
  490. for_each_new_connector_in_state(state, connector, new_con_state, i) {
  491. crtc_from_state = new_con_state->crtc;
  492. if (crtc_from_state == crtc)
  493. return to_amdgpu_dm_connector(connector);
  494. }
  495. return NULL;
  496. }
  497. static int dm_resume(void *handle)
  498. {
  499. struct amdgpu_device *adev = handle;
  500. struct amdgpu_display_manager *dm = &adev->dm;
  501. /* power on hardware */
  502. dc_set_power_state(
  503. dm->dc,
  504. DC_ACPI_CM_POWER_STATE_D0
  505. );
  506. return 0;
  507. }
  508. int amdgpu_dm_display_resume(struct amdgpu_device *adev)
  509. {
  510. struct drm_device *ddev = adev->ddev;
  511. struct amdgpu_display_manager *dm = &adev->dm;
  512. struct amdgpu_dm_connector *aconnector;
  513. struct drm_connector *connector;
  514. struct drm_crtc *crtc;
  515. struct drm_crtc_state *new_crtc_state;
  516. int ret = 0;
  517. int i;
  518. /* program HPD filter */
  519. dc_resume(dm->dc);
  520. /* On resume we need to rewrite the MSTM control bits to enamble MST*/
  521. s3_handle_mst(ddev, false);
  522. /*
  523. * early enable HPD Rx IRQ, should be done before set mode as short
  524. * pulse interrupts are used for MST
  525. */
  526. amdgpu_dm_irq_resume_early(adev);
  527. /* Do detection*/
  528. list_for_each_entry(connector,
  529. &ddev->mode_config.connector_list, head) {
  530. aconnector = to_amdgpu_dm_connector(connector);
  531. /*
  532. * this is the case when traversing through already created
  533. * MST connectors, should be skipped
  534. */
  535. if (aconnector->mst_port)
  536. continue;
  537. mutex_lock(&aconnector->hpd_lock);
  538. dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
  539. aconnector->dc_sink = NULL;
  540. amdgpu_dm_update_connector_after_detect(aconnector);
  541. mutex_unlock(&aconnector->hpd_lock);
  542. }
  543. /* Force mode set in atomic comit */
  544. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i)
  545. new_crtc_state->active_changed = true;
  546. ret = drm_atomic_helper_resume(ddev, adev->dm.cached_state);
  547. drm_atomic_state_put(adev->dm.cached_state);
  548. adev->dm.cached_state = NULL;
  549. amdgpu_dm_irq_resume_late(adev);
  550. return ret;
  551. }
  552. static const struct amd_ip_funcs amdgpu_dm_funcs = {
  553. .name = "dm",
  554. .early_init = dm_early_init,
  555. .late_init = dm_late_init,
  556. .sw_init = dm_sw_init,
  557. .sw_fini = dm_sw_fini,
  558. .hw_init = dm_hw_init,
  559. .hw_fini = dm_hw_fini,
  560. .suspend = dm_suspend,
  561. .resume = dm_resume,
  562. .is_idle = dm_is_idle,
  563. .wait_for_idle = dm_wait_for_idle,
  564. .check_soft_reset = dm_check_soft_reset,
  565. .soft_reset = dm_soft_reset,
  566. .set_clockgating_state = dm_set_clockgating_state,
  567. .set_powergating_state = dm_set_powergating_state,
  568. };
  569. const struct amdgpu_ip_block_version dm_ip_block =
  570. {
  571. .type = AMD_IP_BLOCK_TYPE_DCE,
  572. .major = 1,
  573. .minor = 0,
  574. .rev = 0,
  575. .funcs = &amdgpu_dm_funcs,
  576. };
  577. static struct drm_atomic_state *
  578. dm_atomic_state_alloc(struct drm_device *dev)
  579. {
  580. struct dm_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
  581. if (!state)
  582. return NULL;
  583. if (drm_atomic_state_init(dev, &state->base) < 0)
  584. goto fail;
  585. return &state->base;
  586. fail:
  587. kfree(state);
  588. return NULL;
  589. }
  590. static void
  591. dm_atomic_state_clear(struct drm_atomic_state *state)
  592. {
  593. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  594. if (dm_state->context) {
  595. dc_release_state(dm_state->context);
  596. dm_state->context = NULL;
  597. }
  598. drm_atomic_state_default_clear(state);
  599. }
  600. static void
  601. dm_atomic_state_alloc_free(struct drm_atomic_state *state)
  602. {
  603. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  604. drm_atomic_state_default_release(state);
  605. kfree(dm_state);
  606. }
  607. static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
  608. .fb_create = amdgpu_user_framebuffer_create,
  609. .output_poll_changed = amdgpu_output_poll_changed,
  610. .atomic_check = amdgpu_dm_atomic_check,
  611. .atomic_commit = amdgpu_dm_atomic_commit,
  612. .atomic_state_alloc = dm_atomic_state_alloc,
  613. .atomic_state_clear = dm_atomic_state_clear,
  614. .atomic_state_free = dm_atomic_state_alloc_free
  615. };
  616. static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
  617. .atomic_commit_tail = amdgpu_dm_atomic_commit_tail
  618. };
  619. static void
  620. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
  621. {
  622. struct drm_connector *connector = &aconnector->base;
  623. struct drm_device *dev = connector->dev;
  624. struct dc_sink *sink;
  625. /* MST handled by drm_mst framework */
  626. if (aconnector->mst_mgr.mst_state == true)
  627. return;
  628. sink = aconnector->dc_link->local_sink;
  629. /* Edid mgmt connector gets first update only in mode_valid hook and then
  630. * the connector sink is set to either fake or physical sink depends on link status.
  631. * don't do it here if u are during boot
  632. */
  633. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
  634. && aconnector->dc_em_sink) {
  635. /* For S3 resume with headless use eml_sink to fake stream
  636. * because on resume connecotr->sink is set ti NULL
  637. */
  638. mutex_lock(&dev->mode_config.mutex);
  639. if (sink) {
  640. if (aconnector->dc_sink) {
  641. amdgpu_dm_remove_sink_from_freesync_module(
  642. connector);
  643. /* retain and release bellow are used for
  644. * bump up refcount for sink because the link don't point
  645. * to it anymore after disconnect so on next crtc to connector
  646. * reshuffle by UMD we will get into unwanted dc_sink release
  647. */
  648. if (aconnector->dc_sink != aconnector->dc_em_sink)
  649. dc_sink_release(aconnector->dc_sink);
  650. }
  651. aconnector->dc_sink = sink;
  652. amdgpu_dm_add_sink_to_freesync_module(
  653. connector, aconnector->edid);
  654. } else {
  655. amdgpu_dm_remove_sink_from_freesync_module(connector);
  656. if (!aconnector->dc_sink)
  657. aconnector->dc_sink = aconnector->dc_em_sink;
  658. else if (aconnector->dc_sink != aconnector->dc_em_sink)
  659. dc_sink_retain(aconnector->dc_sink);
  660. }
  661. mutex_unlock(&dev->mode_config.mutex);
  662. return;
  663. }
  664. /*
  665. * TODO: temporary guard to look for proper fix
  666. * if this sink is MST sink, we should not do anything
  667. */
  668. if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
  669. return;
  670. if (aconnector->dc_sink == sink) {
  671. /* We got a DP short pulse (Link Loss, DP CTS, etc...).
  672. * Do nothing!! */
  673. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
  674. aconnector->connector_id);
  675. return;
  676. }
  677. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
  678. aconnector->connector_id, aconnector->dc_sink, sink);
  679. mutex_lock(&dev->mode_config.mutex);
  680. /* 1. Update status of the drm connector
  681. * 2. Send an event and let userspace tell us what to do */
  682. if (sink) {
  683. /* TODO: check if we still need the S3 mode update workaround.
  684. * If yes, put it here. */
  685. if (aconnector->dc_sink)
  686. amdgpu_dm_remove_sink_from_freesync_module(
  687. connector);
  688. aconnector->dc_sink = sink;
  689. if (sink->dc_edid.length == 0)
  690. aconnector->edid = NULL;
  691. else {
  692. aconnector->edid =
  693. (struct edid *) sink->dc_edid.raw_edid;
  694. drm_mode_connector_update_edid_property(connector,
  695. aconnector->edid);
  696. }
  697. amdgpu_dm_add_sink_to_freesync_module(connector, aconnector->edid);
  698. } else {
  699. amdgpu_dm_remove_sink_from_freesync_module(connector);
  700. drm_mode_connector_update_edid_property(connector, NULL);
  701. aconnector->num_modes = 0;
  702. aconnector->dc_sink = NULL;
  703. }
  704. mutex_unlock(&dev->mode_config.mutex);
  705. }
  706. static void handle_hpd_irq(void *param)
  707. {
  708. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  709. struct drm_connector *connector = &aconnector->base;
  710. struct drm_device *dev = connector->dev;
  711. /* In case of failure or MST no need to update connector status or notify the OS
  712. * since (for MST case) MST does this in it's own context.
  713. */
  714. mutex_lock(&aconnector->hpd_lock);
  715. if (aconnector->fake_enable)
  716. aconnector->fake_enable = false;
  717. if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
  718. amdgpu_dm_update_connector_after_detect(aconnector);
  719. drm_modeset_lock_all(dev);
  720. dm_restore_drm_connector_state(dev, connector);
  721. drm_modeset_unlock_all(dev);
  722. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
  723. drm_kms_helper_hotplug_event(dev);
  724. }
  725. mutex_unlock(&aconnector->hpd_lock);
  726. }
  727. static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
  728. {
  729. uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
  730. uint8_t dret;
  731. bool new_irq_handled = false;
  732. int dpcd_addr;
  733. int dpcd_bytes_to_read;
  734. const int max_process_count = 30;
  735. int process_count = 0;
  736. const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);
  737. if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
  738. dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
  739. /* DPCD 0x200 - 0x201 for downstream IRQ */
  740. dpcd_addr = DP_SINK_COUNT;
  741. } else {
  742. dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
  743. /* DPCD 0x2002 - 0x2005 for downstream IRQ */
  744. dpcd_addr = DP_SINK_COUNT_ESI;
  745. }
  746. dret = drm_dp_dpcd_read(
  747. &aconnector->dm_dp_aux.aux,
  748. dpcd_addr,
  749. esi,
  750. dpcd_bytes_to_read);
  751. while (dret == dpcd_bytes_to_read &&
  752. process_count < max_process_count) {
  753. uint8_t retry;
  754. dret = 0;
  755. process_count++;
  756. DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
  757. /* handle HPD short pulse irq */
  758. if (aconnector->mst_mgr.mst_state)
  759. drm_dp_mst_hpd_irq(
  760. &aconnector->mst_mgr,
  761. esi,
  762. &new_irq_handled);
  763. if (new_irq_handled) {
  764. /* ACK at DPCD to notify down stream */
  765. const int ack_dpcd_bytes_to_write =
  766. dpcd_bytes_to_read - 1;
  767. for (retry = 0; retry < 3; retry++) {
  768. uint8_t wret;
  769. wret = drm_dp_dpcd_write(
  770. &aconnector->dm_dp_aux.aux,
  771. dpcd_addr + 1,
  772. &esi[1],
  773. ack_dpcd_bytes_to_write);
  774. if (wret == ack_dpcd_bytes_to_write)
  775. break;
  776. }
  777. /* check if there is new irq to be handle */
  778. dret = drm_dp_dpcd_read(
  779. &aconnector->dm_dp_aux.aux,
  780. dpcd_addr,
  781. esi,
  782. dpcd_bytes_to_read);
  783. new_irq_handled = false;
  784. } else
  785. break;
  786. }
  787. if (process_count == max_process_count)
  788. DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
  789. }
  790. static void handle_hpd_rx_irq(void *param)
  791. {
  792. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  793. struct drm_connector *connector = &aconnector->base;
  794. struct drm_device *dev = connector->dev;
  795. const struct dc_link *dc_link = aconnector->dc_link;
  796. bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
  797. /* TODO:Temporary add mutex to protect hpd interrupt not have a gpio
  798. * conflict, after implement i2c helper, this mutex should be
  799. * retired.
  800. */
  801. if (aconnector->dc_link->type != dc_connection_mst_branch)
  802. mutex_lock(&aconnector->hpd_lock);
  803. if (dc_link_handle_hpd_rx_irq(aconnector->dc_link, NULL) &&
  804. !is_mst_root_connector) {
  805. /* Downstream Port status changed. */
  806. if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPDRX)) {
  807. amdgpu_dm_update_connector_after_detect(aconnector);
  808. drm_modeset_lock_all(dev);
  809. dm_restore_drm_connector_state(dev, connector);
  810. drm_modeset_unlock_all(dev);
  811. drm_kms_helper_hotplug_event(dev);
  812. }
  813. }
  814. if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
  815. (dc_link->type == dc_connection_mst_branch))
  816. dm_handle_hpd_rx_irq(aconnector);
  817. if (aconnector->dc_link->type != dc_connection_mst_branch)
  818. mutex_unlock(&aconnector->hpd_lock);
  819. }
  820. static void register_hpd_handlers(struct amdgpu_device *adev)
  821. {
  822. struct drm_device *dev = adev->ddev;
  823. struct drm_connector *connector;
  824. struct amdgpu_dm_connector *aconnector;
  825. const struct dc_link *dc_link;
  826. struct dc_interrupt_params int_params = {0};
  827. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  828. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  829. list_for_each_entry(connector,
  830. &dev->mode_config.connector_list, head) {
  831. aconnector = to_amdgpu_dm_connector(connector);
  832. dc_link = aconnector->dc_link;
  833. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
  834. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  835. int_params.irq_source = dc_link->irq_source_hpd;
  836. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  837. handle_hpd_irq,
  838. (void *) aconnector);
  839. }
  840. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {
  841. /* Also register for DP short pulse (hpd_rx). */
  842. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  843. int_params.irq_source = dc_link->irq_source_hpd_rx;
  844. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  845. handle_hpd_rx_irq,
  846. (void *) aconnector);
  847. }
  848. }
  849. }
  850. /* Register IRQ sources and initialize IRQ callbacks */
  851. static int dce110_register_irq_handlers(struct amdgpu_device *adev)
  852. {
  853. struct dc *dc = adev->dm.dc;
  854. struct common_irq_params *c_irq_params;
  855. struct dc_interrupt_params int_params = {0};
  856. int r;
  857. int i;
  858. unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY;
  859. if (adev->asic_type == CHIP_VEGA10 ||
  860. adev->asic_type == CHIP_RAVEN)
  861. client_id = AMDGPU_IH_CLIENTID_DCE;
  862. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  863. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  864. /* Actions of amdgpu_irq_add_id():
  865. * 1. Register a set() function with base driver.
  866. * Base driver will call set() function to enable/disable an
  867. * interrupt in DC hardware.
  868. * 2. Register amdgpu_dm_irq_handler().
  869. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  870. * coming from DC hardware.
  871. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  872. * for acknowledging and handling. */
  873. /* Use VBLANK interrupt */
  874. for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
  875. r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
  876. if (r) {
  877. DRM_ERROR("Failed to add crtc irq id!\n");
  878. return r;
  879. }
  880. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  881. int_params.irq_source =
  882. dc_interrupt_to_irq_source(dc, i, 0);
  883. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  884. c_irq_params->adev = adev;
  885. c_irq_params->irq_src = int_params.irq_source;
  886. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  887. dm_crtc_high_irq, c_irq_params);
  888. }
  889. /* Use GRPH_PFLIP interrupt */
  890. for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
  891. i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
  892. r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
  893. if (r) {
  894. DRM_ERROR("Failed to add page flip irq id!\n");
  895. return r;
  896. }
  897. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  898. int_params.irq_source =
  899. dc_interrupt_to_irq_source(dc, i, 0);
  900. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  901. c_irq_params->adev = adev;
  902. c_irq_params->irq_src = int_params.irq_source;
  903. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  904. dm_pflip_high_irq, c_irq_params);
  905. }
  906. /* HPD */
  907. r = amdgpu_irq_add_id(adev, client_id,
  908. VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
  909. if (r) {
  910. DRM_ERROR("Failed to add hpd irq id!\n");
  911. return r;
  912. }
  913. register_hpd_handlers(adev);
  914. return 0;
  915. }
  916. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  917. /* Register IRQ sources and initialize IRQ callbacks */
  918. static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
  919. {
  920. struct dc *dc = adev->dm.dc;
  921. struct common_irq_params *c_irq_params;
  922. struct dc_interrupt_params int_params = {0};
  923. int r;
  924. int i;
  925. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  926. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  927. /* Actions of amdgpu_irq_add_id():
  928. * 1. Register a set() function with base driver.
  929. * Base driver will call set() function to enable/disable an
  930. * interrupt in DC hardware.
  931. * 2. Register amdgpu_dm_irq_handler().
  932. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  933. * coming from DC hardware.
  934. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  935. * for acknowledging and handling.
  936. * */
  937. /* Use VSTARTUP interrupt */
  938. for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
  939. i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
  940. i++) {
  941. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->crtc_irq);
  942. if (r) {
  943. DRM_ERROR("Failed to add crtc irq id!\n");
  944. return r;
  945. }
  946. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  947. int_params.irq_source =
  948. dc_interrupt_to_irq_source(dc, i, 0);
  949. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  950. c_irq_params->adev = adev;
  951. c_irq_params->irq_src = int_params.irq_source;
  952. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  953. dm_crtc_high_irq, c_irq_params);
  954. }
  955. /* Use GRPH_PFLIP interrupt */
  956. for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
  957. i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
  958. i++) {
  959. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
  960. if (r) {
  961. DRM_ERROR("Failed to add page flip irq id!\n");
  962. return r;
  963. }
  964. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  965. int_params.irq_source =
  966. dc_interrupt_to_irq_source(dc, i, 0);
  967. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  968. c_irq_params->adev = adev;
  969. c_irq_params->irq_src = int_params.irq_source;
  970. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  971. dm_pflip_high_irq, c_irq_params);
  972. }
  973. /* HPD */
  974. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
  975. &adev->hpd_irq);
  976. if (r) {
  977. DRM_ERROR("Failed to add hpd irq id!\n");
  978. return r;
  979. }
  980. register_hpd_handlers(adev);
  981. return 0;
  982. }
  983. #endif
  984. static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
  985. {
  986. int r;
  987. adev->mode_info.mode_config_initialized = true;
  988. adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
  989. adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
  990. adev->ddev->mode_config.max_width = 16384;
  991. adev->ddev->mode_config.max_height = 16384;
  992. adev->ddev->mode_config.preferred_depth = 24;
  993. adev->ddev->mode_config.prefer_shadow = 1;
  994. /* indicate support of immediate flip */
  995. adev->ddev->mode_config.async_page_flip = true;
  996. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  997. r = amdgpu_modeset_create_props(adev);
  998. if (r)
  999. return r;
  1000. return 0;
  1001. }
  1002. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  1003. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  1004. static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
  1005. {
  1006. struct amdgpu_display_manager *dm = bl_get_data(bd);
  1007. if (dc_link_set_backlight_level(dm->backlight_link,
  1008. bd->props.brightness, 0, 0))
  1009. return 0;
  1010. else
  1011. return 1;
  1012. }
  1013. static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
  1014. {
  1015. return bd->props.brightness;
  1016. }
  1017. static const struct backlight_ops amdgpu_dm_backlight_ops = {
  1018. .get_brightness = amdgpu_dm_backlight_get_brightness,
  1019. .update_status = amdgpu_dm_backlight_update_status,
  1020. };
  1021. static void
  1022. amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
  1023. {
  1024. char bl_name[16];
  1025. struct backlight_properties props = { 0 };
  1026. props.max_brightness = AMDGPU_MAX_BL_LEVEL;
  1027. props.type = BACKLIGHT_RAW;
  1028. snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
  1029. dm->adev->ddev->primary->index);
  1030. dm->backlight_dev = backlight_device_register(bl_name,
  1031. dm->adev->ddev->dev,
  1032. dm,
  1033. &amdgpu_dm_backlight_ops,
  1034. &props);
  1035. if (NULL == dm->backlight_dev)
  1036. DRM_ERROR("DM: Backlight registration failed!\n");
  1037. else
  1038. DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
  1039. }
  1040. #endif
  1041. /* In this architecture, the association
  1042. * connector -> encoder -> crtc
  1043. * id not really requried. The crtc and connector will hold the
  1044. * display_index as an abstraction to use with DAL component
  1045. *
  1046. * Returns 0 on success
  1047. */
  1048. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
  1049. {
  1050. struct amdgpu_display_manager *dm = &adev->dm;
  1051. uint32_t i;
  1052. struct amdgpu_dm_connector *aconnector = NULL;
  1053. struct amdgpu_encoder *aencoder = NULL;
  1054. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  1055. uint32_t link_cnt;
  1056. unsigned long possible_crtcs;
  1057. link_cnt = dm->dc->caps.max_links;
  1058. if (amdgpu_dm_mode_config_init(dm->adev)) {
  1059. DRM_ERROR("DM: Failed to initialize mode config\n");
  1060. return -1;
  1061. }
  1062. for (i = 0; i < dm->dc->caps.max_planes; i++) {
  1063. mode_info->planes[i] = kzalloc(sizeof(struct amdgpu_plane),
  1064. GFP_KERNEL);
  1065. if (!mode_info->planes[i]) {
  1066. DRM_ERROR("KMS: Failed to allocate plane\n");
  1067. goto fail_free_planes;
  1068. }
  1069. mode_info->planes[i]->base.type = mode_info->plane_type[i];
  1070. /*
  1071. * HACK: IGT tests expect that each plane can only have one
  1072. * one possible CRTC. For now, set one CRTC for each
  1073. * plane that is not an underlay, but still allow multiple
  1074. * CRTCs for underlay planes.
  1075. */
  1076. possible_crtcs = 1 << i;
  1077. if (i >= dm->dc->caps.max_streams)
  1078. possible_crtcs = 0xff;
  1079. if (amdgpu_dm_plane_init(dm, mode_info->planes[i], possible_crtcs)) {
  1080. DRM_ERROR("KMS: Failed to initialize plane\n");
  1081. goto fail_free_planes;
  1082. }
  1083. }
  1084. for (i = 0; i < dm->dc->caps.max_streams; i++)
  1085. if (amdgpu_dm_crtc_init(dm, &mode_info->planes[i]->base, i)) {
  1086. DRM_ERROR("KMS: Failed to initialize crtc\n");
  1087. goto fail_free_planes;
  1088. }
  1089. dm->display_indexes_num = dm->dc->caps.max_streams;
  1090. /* loops over all connectors on the board */
  1091. for (i = 0; i < link_cnt; i++) {
  1092. if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
  1093. DRM_ERROR(
  1094. "KMS: Cannot support more than %d display indexes\n",
  1095. AMDGPU_DM_MAX_DISPLAY_INDEX);
  1096. continue;
  1097. }
  1098. aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
  1099. if (!aconnector)
  1100. goto fail_free_planes;
  1101. aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
  1102. if (!aencoder) {
  1103. goto fail_free_connector;
  1104. }
  1105. if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
  1106. DRM_ERROR("KMS: Failed to initialize encoder\n");
  1107. goto fail_free_encoder;
  1108. }
  1109. if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
  1110. DRM_ERROR("KMS: Failed to initialize connector\n");
  1111. goto fail_free_encoder;
  1112. }
  1113. if (dc_link_detect(dc_get_link_at_index(dm->dc, i),
  1114. DETECT_REASON_BOOT))
  1115. amdgpu_dm_update_connector_after_detect(aconnector);
  1116. }
  1117. /* Software is initialized. Now we can register interrupt handlers. */
  1118. switch (adev->asic_type) {
  1119. case CHIP_BONAIRE:
  1120. case CHIP_HAWAII:
  1121. case CHIP_KAVERI:
  1122. case CHIP_KABINI:
  1123. case CHIP_MULLINS:
  1124. case CHIP_TONGA:
  1125. case CHIP_FIJI:
  1126. case CHIP_CARRIZO:
  1127. case CHIP_STONEY:
  1128. case CHIP_POLARIS11:
  1129. case CHIP_POLARIS10:
  1130. case CHIP_POLARIS12:
  1131. case CHIP_VEGA10:
  1132. if (dce110_register_irq_handlers(dm->adev)) {
  1133. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1134. goto fail_free_encoder;
  1135. }
  1136. break;
  1137. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1138. case CHIP_RAVEN:
  1139. if (dcn10_register_irq_handlers(dm->adev)) {
  1140. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1141. goto fail_free_encoder;
  1142. }
  1143. /*
  1144. * Temporary disable until pplib/smu interaction is implemented
  1145. */
  1146. dm->dc->debug.disable_stutter = true;
  1147. break;
  1148. #endif
  1149. default:
  1150. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1151. goto fail_free_encoder;
  1152. }
  1153. drm_mode_config_reset(dm->ddev);
  1154. return 0;
  1155. fail_free_encoder:
  1156. kfree(aencoder);
  1157. fail_free_connector:
  1158. kfree(aconnector);
  1159. fail_free_planes:
  1160. for (i = 0; i < dm->dc->caps.max_planes; i++)
  1161. kfree(mode_info->planes[i]);
  1162. return -1;
  1163. }
  1164. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
  1165. {
  1166. drm_mode_config_cleanup(dm->ddev);
  1167. return;
  1168. }
  1169. /******************************************************************************
  1170. * amdgpu_display_funcs functions
  1171. *****************************************************************************/
  1172. /**
  1173. * dm_bandwidth_update - program display watermarks
  1174. *
  1175. * @adev: amdgpu_device pointer
  1176. *
  1177. * Calculate and program the display watermarks and line buffer allocation.
  1178. */
  1179. static void dm_bandwidth_update(struct amdgpu_device *adev)
  1180. {
  1181. /* TODO: implement later */
  1182. }
  1183. static void dm_set_backlight_level(struct amdgpu_encoder *amdgpu_encoder,
  1184. u8 level)
  1185. {
  1186. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1187. }
  1188. static u8 dm_get_backlight_level(struct amdgpu_encoder *amdgpu_encoder)
  1189. {
  1190. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1191. return 0;
  1192. }
  1193. static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
  1194. struct drm_file *filp)
  1195. {
  1196. struct mod_freesync_params freesync_params;
  1197. uint8_t num_streams;
  1198. uint8_t i;
  1199. struct amdgpu_device *adev = dev->dev_private;
  1200. int r = 0;
  1201. /* Get freesync enable flag from DRM */
  1202. num_streams = dc_get_current_stream_count(adev->dm.dc);
  1203. for (i = 0; i < num_streams; i++) {
  1204. struct dc_stream_state *stream;
  1205. stream = dc_get_stream_at_index(adev->dm.dc, i);
  1206. mod_freesync_update_state(adev->dm.freesync_module,
  1207. &stream, 1, &freesync_params);
  1208. }
  1209. return r;
  1210. }
  1211. static const struct amdgpu_display_funcs dm_display_funcs = {
  1212. .bandwidth_update = dm_bandwidth_update, /* called unconditionally */
  1213. .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
  1214. .vblank_wait = NULL,
  1215. .backlight_set_level =
  1216. dm_set_backlight_level,/* called unconditionally */
  1217. .backlight_get_level =
  1218. dm_get_backlight_level,/* called unconditionally */
  1219. .hpd_sense = NULL,/* called unconditionally */
  1220. .hpd_set_polarity = NULL, /* called unconditionally */
  1221. .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
  1222. .page_flip_get_scanoutpos =
  1223. dm_crtc_get_scanoutpos,/* called unconditionally */
  1224. .add_encoder = NULL, /* VBIOS parsing. DAL does it. */
  1225. .add_connector = NULL, /* VBIOS parsing. DAL does it. */
  1226. .notify_freesync = amdgpu_notify_freesync,
  1227. };
  1228. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1229. static ssize_t s3_debug_store(struct device *device,
  1230. struct device_attribute *attr,
  1231. const char *buf,
  1232. size_t count)
  1233. {
  1234. int ret;
  1235. int s3_state;
  1236. struct pci_dev *pdev = to_pci_dev(device);
  1237. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  1238. struct amdgpu_device *adev = drm_dev->dev_private;
  1239. ret = kstrtoint(buf, 0, &s3_state);
  1240. if (ret == 0) {
  1241. if (s3_state) {
  1242. dm_resume(adev);
  1243. amdgpu_dm_display_resume(adev);
  1244. drm_kms_helper_hotplug_event(adev->ddev);
  1245. } else
  1246. dm_suspend(adev);
  1247. }
  1248. return ret == 0 ? count : 0;
  1249. }
  1250. DEVICE_ATTR_WO(s3_debug);
  1251. #endif
  1252. static int dm_early_init(void *handle)
  1253. {
  1254. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1255. adev->ddev->driver->driver_features |= DRIVER_ATOMIC;
  1256. amdgpu_dm_set_irq_funcs(adev);
  1257. switch (adev->asic_type) {
  1258. case CHIP_BONAIRE:
  1259. case CHIP_HAWAII:
  1260. adev->mode_info.num_crtc = 6;
  1261. adev->mode_info.num_hpd = 6;
  1262. adev->mode_info.num_dig = 6;
  1263. adev->mode_info.plane_type = dm_plane_type_default;
  1264. break;
  1265. case CHIP_KAVERI:
  1266. adev->mode_info.num_crtc = 4;
  1267. adev->mode_info.num_hpd = 6;
  1268. adev->mode_info.num_dig = 7;
  1269. adev->mode_info.plane_type = dm_plane_type_default;
  1270. break;
  1271. case CHIP_KABINI:
  1272. case CHIP_MULLINS:
  1273. adev->mode_info.num_crtc = 2;
  1274. adev->mode_info.num_hpd = 6;
  1275. adev->mode_info.num_dig = 6;
  1276. adev->mode_info.plane_type = dm_plane_type_default;
  1277. break;
  1278. case CHIP_FIJI:
  1279. case CHIP_TONGA:
  1280. adev->mode_info.num_crtc = 6;
  1281. adev->mode_info.num_hpd = 6;
  1282. adev->mode_info.num_dig = 7;
  1283. adev->mode_info.plane_type = dm_plane_type_default;
  1284. break;
  1285. case CHIP_CARRIZO:
  1286. adev->mode_info.num_crtc = 3;
  1287. adev->mode_info.num_hpd = 6;
  1288. adev->mode_info.num_dig = 9;
  1289. adev->mode_info.plane_type = dm_plane_type_carizzo;
  1290. break;
  1291. case CHIP_STONEY:
  1292. adev->mode_info.num_crtc = 2;
  1293. adev->mode_info.num_hpd = 6;
  1294. adev->mode_info.num_dig = 9;
  1295. adev->mode_info.plane_type = dm_plane_type_stoney;
  1296. break;
  1297. case CHIP_POLARIS11:
  1298. case CHIP_POLARIS12:
  1299. adev->mode_info.num_crtc = 5;
  1300. adev->mode_info.num_hpd = 5;
  1301. adev->mode_info.num_dig = 5;
  1302. adev->mode_info.plane_type = dm_plane_type_default;
  1303. break;
  1304. case CHIP_POLARIS10:
  1305. adev->mode_info.num_crtc = 6;
  1306. adev->mode_info.num_hpd = 6;
  1307. adev->mode_info.num_dig = 6;
  1308. adev->mode_info.plane_type = dm_plane_type_default;
  1309. break;
  1310. case CHIP_VEGA10:
  1311. adev->mode_info.num_crtc = 6;
  1312. adev->mode_info.num_hpd = 6;
  1313. adev->mode_info.num_dig = 6;
  1314. adev->mode_info.plane_type = dm_plane_type_default;
  1315. break;
  1316. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1317. case CHIP_RAVEN:
  1318. adev->mode_info.num_crtc = 4;
  1319. adev->mode_info.num_hpd = 4;
  1320. adev->mode_info.num_dig = 4;
  1321. adev->mode_info.plane_type = dm_plane_type_default;
  1322. break;
  1323. #endif
  1324. default:
  1325. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1326. return -EINVAL;
  1327. }
  1328. if (adev->mode_info.funcs == NULL)
  1329. adev->mode_info.funcs = &dm_display_funcs;
  1330. /* Note: Do NOT change adev->audio_endpt_rreg and
  1331. * adev->audio_endpt_wreg because they are initialised in
  1332. * amdgpu_device_init() */
  1333. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1334. device_create_file(
  1335. adev->ddev->dev,
  1336. &dev_attr_s3_debug);
  1337. #endif
  1338. return 0;
  1339. }
  1340. struct dm_connector_state {
  1341. struct drm_connector_state base;
  1342. enum amdgpu_rmx_type scaling;
  1343. uint8_t underscan_vborder;
  1344. uint8_t underscan_hborder;
  1345. bool underscan_enable;
  1346. };
  1347. #define to_dm_connector_state(x)\
  1348. container_of((x), struct dm_connector_state, base)
  1349. static bool modeset_required(struct drm_crtc_state *crtc_state,
  1350. struct dc_stream_state *new_stream,
  1351. struct dc_stream_state *old_stream)
  1352. {
  1353. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1354. return false;
  1355. if (!crtc_state->enable)
  1356. return false;
  1357. return crtc_state->active;
  1358. }
  1359. static bool modereset_required(struct drm_crtc_state *crtc_state)
  1360. {
  1361. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1362. return false;
  1363. return !crtc_state->enable || !crtc_state->active;
  1364. }
  1365. static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
  1366. {
  1367. drm_encoder_cleanup(encoder);
  1368. kfree(encoder);
  1369. }
  1370. static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
  1371. .destroy = amdgpu_dm_encoder_destroy,
  1372. };
  1373. static bool fill_rects_from_plane_state(const struct drm_plane_state *state,
  1374. struct dc_plane_state *plane_state)
  1375. {
  1376. plane_state->src_rect.x = state->src_x >> 16;
  1377. plane_state->src_rect.y = state->src_y >> 16;
  1378. /*we ignore for now mantissa and do not to deal with floating pixels :(*/
  1379. plane_state->src_rect.width = state->src_w >> 16;
  1380. if (plane_state->src_rect.width == 0)
  1381. return false;
  1382. plane_state->src_rect.height = state->src_h >> 16;
  1383. if (plane_state->src_rect.height == 0)
  1384. return false;
  1385. plane_state->dst_rect.x = state->crtc_x;
  1386. plane_state->dst_rect.y = state->crtc_y;
  1387. if (state->crtc_w == 0)
  1388. return false;
  1389. plane_state->dst_rect.width = state->crtc_w;
  1390. if (state->crtc_h == 0)
  1391. return false;
  1392. plane_state->dst_rect.height = state->crtc_h;
  1393. plane_state->clip_rect = plane_state->dst_rect;
  1394. switch (state->rotation & DRM_MODE_ROTATE_MASK) {
  1395. case DRM_MODE_ROTATE_0:
  1396. plane_state->rotation = ROTATION_ANGLE_0;
  1397. break;
  1398. case DRM_MODE_ROTATE_90:
  1399. plane_state->rotation = ROTATION_ANGLE_90;
  1400. break;
  1401. case DRM_MODE_ROTATE_180:
  1402. plane_state->rotation = ROTATION_ANGLE_180;
  1403. break;
  1404. case DRM_MODE_ROTATE_270:
  1405. plane_state->rotation = ROTATION_ANGLE_270;
  1406. break;
  1407. default:
  1408. plane_state->rotation = ROTATION_ANGLE_0;
  1409. break;
  1410. }
  1411. return true;
  1412. }
  1413. static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
  1414. uint64_t *tiling_flags,
  1415. uint64_t *fb_location)
  1416. {
  1417. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1418. int r = amdgpu_bo_reserve(rbo, false);
  1419. if (unlikely(r)) {
  1420. DRM_ERROR("Unable to reserve buffer\n");
  1421. return r;
  1422. }
  1423. if (fb_location)
  1424. *fb_location = amdgpu_bo_gpu_offset(rbo);
  1425. if (tiling_flags)
  1426. amdgpu_bo_get_tiling_flags(rbo, tiling_flags);
  1427. amdgpu_bo_unreserve(rbo);
  1428. return r;
  1429. }
  1430. static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
  1431. struct dc_plane_state *plane_state,
  1432. const struct amdgpu_framebuffer *amdgpu_fb,
  1433. bool addReq)
  1434. {
  1435. uint64_t tiling_flags;
  1436. uint64_t fb_location = 0;
  1437. unsigned int awidth;
  1438. const struct drm_framebuffer *fb = &amdgpu_fb->base;
  1439. int ret = 0;
  1440. struct drm_format_name_buf format_name;
  1441. ret = get_fb_info(
  1442. amdgpu_fb,
  1443. &tiling_flags,
  1444. addReq == true ? &fb_location:NULL);
  1445. if (ret)
  1446. return ret;
  1447. switch (fb->format->format) {
  1448. case DRM_FORMAT_C8:
  1449. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
  1450. break;
  1451. case DRM_FORMAT_RGB565:
  1452. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
  1453. break;
  1454. case DRM_FORMAT_XRGB8888:
  1455. case DRM_FORMAT_ARGB8888:
  1456. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
  1457. break;
  1458. case DRM_FORMAT_XRGB2101010:
  1459. case DRM_FORMAT_ARGB2101010:
  1460. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
  1461. break;
  1462. case DRM_FORMAT_XBGR2101010:
  1463. case DRM_FORMAT_ABGR2101010:
  1464. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
  1465. break;
  1466. case DRM_FORMAT_NV21:
  1467. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
  1468. break;
  1469. case DRM_FORMAT_NV12:
  1470. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
  1471. break;
  1472. default:
  1473. DRM_ERROR("Unsupported screen format %s\n",
  1474. drm_get_format_name(fb->format->format, &format_name));
  1475. return -EINVAL;
  1476. }
  1477. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  1478. plane_state->address.type = PLN_ADDR_TYPE_GRAPHICS;
  1479. plane_state->address.grph.addr.low_part = lower_32_bits(fb_location);
  1480. plane_state->address.grph.addr.high_part = upper_32_bits(fb_location);
  1481. plane_state->plane_size.grph.surface_size.x = 0;
  1482. plane_state->plane_size.grph.surface_size.y = 0;
  1483. plane_state->plane_size.grph.surface_size.width = fb->width;
  1484. plane_state->plane_size.grph.surface_size.height = fb->height;
  1485. plane_state->plane_size.grph.surface_pitch =
  1486. fb->pitches[0] / fb->format->cpp[0];
  1487. /* TODO: unhardcode */
  1488. plane_state->color_space = COLOR_SPACE_SRGB;
  1489. } else {
  1490. awidth = ALIGN(fb->width, 64);
  1491. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  1492. plane_state->address.video_progressive.luma_addr.low_part
  1493. = lower_32_bits(fb_location);
  1494. plane_state->address.video_progressive.chroma_addr.low_part
  1495. = lower_32_bits(fb_location) +
  1496. (awidth * fb->height);
  1497. plane_state->plane_size.video.luma_size.x = 0;
  1498. plane_state->plane_size.video.luma_size.y = 0;
  1499. plane_state->plane_size.video.luma_size.width = awidth;
  1500. plane_state->plane_size.video.luma_size.height = fb->height;
  1501. /* TODO: unhardcode */
  1502. plane_state->plane_size.video.luma_pitch = awidth;
  1503. plane_state->plane_size.video.chroma_size.x = 0;
  1504. plane_state->plane_size.video.chroma_size.y = 0;
  1505. plane_state->plane_size.video.chroma_size.width = awidth;
  1506. plane_state->plane_size.video.chroma_size.height = fb->height;
  1507. plane_state->plane_size.video.chroma_pitch = awidth / 2;
  1508. /* TODO: unhardcode */
  1509. plane_state->color_space = COLOR_SPACE_YCBCR709;
  1510. }
  1511. memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info));
  1512. /* Fill GFX8 params */
  1513. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
  1514. unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
  1515. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1516. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1517. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1518. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1519. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1520. /* XXX fix me for VI */
  1521. plane_state->tiling_info.gfx8.num_banks = num_banks;
  1522. plane_state->tiling_info.gfx8.array_mode =
  1523. DC_ARRAY_2D_TILED_THIN1;
  1524. plane_state->tiling_info.gfx8.tile_split = tile_split;
  1525. plane_state->tiling_info.gfx8.bank_width = bankw;
  1526. plane_state->tiling_info.gfx8.bank_height = bankh;
  1527. plane_state->tiling_info.gfx8.tile_aspect = mtaspect;
  1528. plane_state->tiling_info.gfx8.tile_mode =
  1529. DC_ADDR_SURF_MICRO_TILING_DISPLAY;
  1530. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
  1531. == DC_ARRAY_1D_TILED_THIN1) {
  1532. plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
  1533. }
  1534. plane_state->tiling_info.gfx8.pipe_config =
  1535. AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1536. if (adev->asic_type == CHIP_VEGA10 ||
  1537. adev->asic_type == CHIP_RAVEN) {
  1538. /* Fill GFX9 params */
  1539. plane_state->tiling_info.gfx9.num_pipes =
  1540. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1541. plane_state->tiling_info.gfx9.num_banks =
  1542. adev->gfx.config.gb_addr_config_fields.num_banks;
  1543. plane_state->tiling_info.gfx9.pipe_interleave =
  1544. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
  1545. plane_state->tiling_info.gfx9.num_shader_engines =
  1546. adev->gfx.config.gb_addr_config_fields.num_se;
  1547. plane_state->tiling_info.gfx9.max_compressed_frags =
  1548. adev->gfx.config.gb_addr_config_fields.max_compress_frags;
  1549. plane_state->tiling_info.gfx9.num_rb_per_se =
  1550. adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
  1551. plane_state->tiling_info.gfx9.swizzle =
  1552. AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
  1553. plane_state->tiling_info.gfx9.shaderEnable = 1;
  1554. }
  1555. plane_state->visible = true;
  1556. plane_state->scaling_quality.h_taps_c = 0;
  1557. plane_state->scaling_quality.v_taps_c = 0;
  1558. /* is this needed? is plane_state zeroed at allocation? */
  1559. plane_state->scaling_quality.h_taps = 0;
  1560. plane_state->scaling_quality.v_taps = 0;
  1561. plane_state->stereo_format = PLANE_STEREO_FORMAT_NONE;
  1562. return ret;
  1563. }
  1564. static void fill_gamma_from_crtc_state(const struct drm_crtc_state *crtc_state,
  1565. struct dc_plane_state *plane_state)
  1566. {
  1567. int i;
  1568. struct dc_gamma *gamma;
  1569. struct drm_color_lut *lut =
  1570. (struct drm_color_lut *) crtc_state->gamma_lut->data;
  1571. gamma = dc_create_gamma();
  1572. if (gamma == NULL) {
  1573. WARN_ON(1);
  1574. return;
  1575. }
  1576. gamma->type = GAMMA_RGB_256;
  1577. gamma->num_entries = GAMMA_RGB_256_ENTRIES;
  1578. for (i = 0; i < GAMMA_RGB_256_ENTRIES; i++) {
  1579. gamma->entries.red[i] = dal_fixed31_32_from_int(lut[i].red);
  1580. gamma->entries.green[i] = dal_fixed31_32_from_int(lut[i].green);
  1581. gamma->entries.blue[i] = dal_fixed31_32_from_int(lut[i].blue);
  1582. }
  1583. plane_state->gamma_correction = gamma;
  1584. }
  1585. static int fill_plane_attributes(struct amdgpu_device *adev,
  1586. struct dc_plane_state *dc_plane_state,
  1587. struct drm_plane_state *plane_state,
  1588. struct drm_crtc_state *crtc_state,
  1589. bool addrReq)
  1590. {
  1591. const struct amdgpu_framebuffer *amdgpu_fb =
  1592. to_amdgpu_framebuffer(plane_state->fb);
  1593. const struct drm_crtc *crtc = plane_state->crtc;
  1594. struct dc_transfer_func *input_tf;
  1595. int ret = 0;
  1596. if (!fill_rects_from_plane_state(plane_state, dc_plane_state))
  1597. return -EINVAL;
  1598. ret = fill_plane_attributes_from_fb(
  1599. crtc->dev->dev_private,
  1600. dc_plane_state,
  1601. amdgpu_fb,
  1602. addrReq);
  1603. if (ret)
  1604. return ret;
  1605. input_tf = dc_create_transfer_func();
  1606. if (input_tf == NULL)
  1607. return -ENOMEM;
  1608. input_tf->type = TF_TYPE_PREDEFINED;
  1609. input_tf->tf = TRANSFER_FUNCTION_SRGB;
  1610. dc_plane_state->in_transfer_func = input_tf;
  1611. /* In case of gamma set, update gamma value */
  1612. if (crtc_state->gamma_lut)
  1613. fill_gamma_from_crtc_state(crtc_state, dc_plane_state);
  1614. return ret;
  1615. }
  1616. /*****************************************************************************/
  1617. static void update_stream_scaling_settings(const struct drm_display_mode *mode,
  1618. const struct dm_connector_state *dm_state,
  1619. struct dc_stream_state *stream)
  1620. {
  1621. enum amdgpu_rmx_type rmx_type;
  1622. struct rect src = { 0 }; /* viewport in composition space*/
  1623. struct rect dst = { 0 }; /* stream addressable area */
  1624. /* no mode. nothing to be done */
  1625. if (!mode)
  1626. return;
  1627. /* Full screen scaling by default */
  1628. src.width = mode->hdisplay;
  1629. src.height = mode->vdisplay;
  1630. dst.width = stream->timing.h_addressable;
  1631. dst.height = stream->timing.v_addressable;
  1632. rmx_type = dm_state->scaling;
  1633. if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
  1634. if (src.width * dst.height <
  1635. src.height * dst.width) {
  1636. /* height needs less upscaling/more downscaling */
  1637. dst.width = src.width *
  1638. dst.height / src.height;
  1639. } else {
  1640. /* width needs less upscaling/more downscaling */
  1641. dst.height = src.height *
  1642. dst.width / src.width;
  1643. }
  1644. } else if (rmx_type == RMX_CENTER) {
  1645. dst = src;
  1646. }
  1647. dst.x = (stream->timing.h_addressable - dst.width) / 2;
  1648. dst.y = (stream->timing.v_addressable - dst.height) / 2;
  1649. if (dm_state->underscan_enable) {
  1650. dst.x += dm_state->underscan_hborder / 2;
  1651. dst.y += dm_state->underscan_vborder / 2;
  1652. dst.width -= dm_state->underscan_hborder;
  1653. dst.height -= dm_state->underscan_vborder;
  1654. }
  1655. stream->src = src;
  1656. stream->dst = dst;
  1657. DRM_DEBUG_DRIVER("Destination Rectangle x:%d y:%d width:%d height:%d\n",
  1658. dst.x, dst.y, dst.width, dst.height);
  1659. }
  1660. static enum dc_color_depth
  1661. convert_color_depth_from_display_info(const struct drm_connector *connector)
  1662. {
  1663. uint32_t bpc = connector->display_info.bpc;
  1664. /* Limited color depth to 8bit
  1665. * TODO: Still need to handle deep color
  1666. */
  1667. if (bpc > 8)
  1668. bpc = 8;
  1669. switch (bpc) {
  1670. case 0:
  1671. /* Temporary Work around, DRM don't parse color depth for
  1672. * EDID revision before 1.4
  1673. * TODO: Fix edid parsing
  1674. */
  1675. return COLOR_DEPTH_888;
  1676. case 6:
  1677. return COLOR_DEPTH_666;
  1678. case 8:
  1679. return COLOR_DEPTH_888;
  1680. case 10:
  1681. return COLOR_DEPTH_101010;
  1682. case 12:
  1683. return COLOR_DEPTH_121212;
  1684. case 14:
  1685. return COLOR_DEPTH_141414;
  1686. case 16:
  1687. return COLOR_DEPTH_161616;
  1688. default:
  1689. return COLOR_DEPTH_UNDEFINED;
  1690. }
  1691. }
  1692. static enum dc_aspect_ratio
  1693. get_aspect_ratio(const struct drm_display_mode *mode_in)
  1694. {
  1695. int32_t width = mode_in->crtc_hdisplay * 9;
  1696. int32_t height = mode_in->crtc_vdisplay * 16;
  1697. if ((width - height) < 10 && (width - height) > -10)
  1698. return ASPECT_RATIO_16_9;
  1699. else
  1700. return ASPECT_RATIO_4_3;
  1701. }
  1702. static enum dc_color_space
  1703. get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
  1704. {
  1705. enum dc_color_space color_space = COLOR_SPACE_SRGB;
  1706. switch (dc_crtc_timing->pixel_encoding) {
  1707. case PIXEL_ENCODING_YCBCR422:
  1708. case PIXEL_ENCODING_YCBCR444:
  1709. case PIXEL_ENCODING_YCBCR420:
  1710. {
  1711. /*
  1712. * 27030khz is the separation point between HDTV and SDTV
  1713. * according to HDMI spec, we use YCbCr709 and YCbCr601
  1714. * respectively
  1715. */
  1716. if (dc_crtc_timing->pix_clk_khz > 27030) {
  1717. if (dc_crtc_timing->flags.Y_ONLY)
  1718. color_space =
  1719. COLOR_SPACE_YCBCR709_LIMITED;
  1720. else
  1721. color_space = COLOR_SPACE_YCBCR709;
  1722. } else {
  1723. if (dc_crtc_timing->flags.Y_ONLY)
  1724. color_space =
  1725. COLOR_SPACE_YCBCR601_LIMITED;
  1726. else
  1727. color_space = COLOR_SPACE_YCBCR601;
  1728. }
  1729. }
  1730. break;
  1731. case PIXEL_ENCODING_RGB:
  1732. color_space = COLOR_SPACE_SRGB;
  1733. break;
  1734. default:
  1735. WARN_ON(1);
  1736. break;
  1737. }
  1738. return color_space;
  1739. }
  1740. /*****************************************************************************/
  1741. static void
  1742. fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
  1743. const struct drm_display_mode *mode_in,
  1744. const struct drm_connector *connector)
  1745. {
  1746. struct dc_crtc_timing *timing_out = &stream->timing;
  1747. memset(timing_out, 0, sizeof(struct dc_crtc_timing));
  1748. timing_out->h_border_left = 0;
  1749. timing_out->h_border_right = 0;
  1750. timing_out->v_border_top = 0;
  1751. timing_out->v_border_bottom = 0;
  1752. /* TODO: un-hardcode */
  1753. if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
  1754. && stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
  1755. timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
  1756. else
  1757. timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
  1758. timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
  1759. timing_out->display_color_depth = convert_color_depth_from_display_info(
  1760. connector);
  1761. timing_out->scan_type = SCANNING_TYPE_NODATA;
  1762. timing_out->hdmi_vic = 0;
  1763. timing_out->vic = drm_match_cea_mode(mode_in);
  1764. timing_out->h_addressable = mode_in->crtc_hdisplay;
  1765. timing_out->h_total = mode_in->crtc_htotal;
  1766. timing_out->h_sync_width =
  1767. mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
  1768. timing_out->h_front_porch =
  1769. mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
  1770. timing_out->v_total = mode_in->crtc_vtotal;
  1771. timing_out->v_addressable = mode_in->crtc_vdisplay;
  1772. timing_out->v_front_porch =
  1773. mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
  1774. timing_out->v_sync_width =
  1775. mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
  1776. timing_out->pix_clk_khz = mode_in->crtc_clock;
  1777. timing_out->aspect_ratio = get_aspect_ratio(mode_in);
  1778. if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
  1779. timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
  1780. if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
  1781. timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
  1782. stream->output_color_space = get_output_color_space(timing_out);
  1783. {
  1784. struct dc_transfer_func *tf = dc_create_transfer_func();
  1785. tf->type = TF_TYPE_PREDEFINED;
  1786. tf->tf = TRANSFER_FUNCTION_SRGB;
  1787. stream->out_transfer_func = tf;
  1788. }
  1789. }
  1790. static void fill_audio_info(struct audio_info *audio_info,
  1791. const struct drm_connector *drm_connector,
  1792. const struct dc_sink *dc_sink)
  1793. {
  1794. int i = 0;
  1795. int cea_revision = 0;
  1796. const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
  1797. audio_info->manufacture_id = edid_caps->manufacturer_id;
  1798. audio_info->product_id = edid_caps->product_id;
  1799. cea_revision = drm_connector->display_info.cea_rev;
  1800. while (i < AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS &&
  1801. edid_caps->display_name[i]) {
  1802. audio_info->display_name[i] = edid_caps->display_name[i];
  1803. i++;
  1804. }
  1805. if (cea_revision >= 3) {
  1806. audio_info->mode_count = edid_caps->audio_mode_count;
  1807. for (i = 0; i < audio_info->mode_count; ++i) {
  1808. audio_info->modes[i].format_code =
  1809. (enum audio_format_code)
  1810. (edid_caps->audio_modes[i].format_code);
  1811. audio_info->modes[i].channel_count =
  1812. edid_caps->audio_modes[i].channel_count;
  1813. audio_info->modes[i].sample_rates.all =
  1814. edid_caps->audio_modes[i].sample_rate;
  1815. audio_info->modes[i].sample_size =
  1816. edid_caps->audio_modes[i].sample_size;
  1817. }
  1818. }
  1819. audio_info->flags.all = edid_caps->speaker_flags;
  1820. /* TODO: We only check for the progressive mode, check for interlace mode too */
  1821. if (drm_connector->latency_present[0]) {
  1822. audio_info->video_latency = drm_connector->video_latency[0];
  1823. audio_info->audio_latency = drm_connector->audio_latency[0];
  1824. }
  1825. /* TODO: For DP, video and audio latency should be calculated from DPCD caps */
  1826. }
  1827. static void
  1828. copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
  1829. struct drm_display_mode *dst_mode)
  1830. {
  1831. dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
  1832. dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
  1833. dst_mode->crtc_clock = src_mode->crtc_clock;
  1834. dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
  1835. dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
  1836. dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start;
  1837. dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
  1838. dst_mode->crtc_htotal = src_mode->crtc_htotal;
  1839. dst_mode->crtc_hskew = src_mode->crtc_hskew;
  1840. dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
  1841. dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
  1842. dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
  1843. dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
  1844. dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
  1845. }
  1846. static void
  1847. decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
  1848. const struct drm_display_mode *native_mode,
  1849. bool scale_enabled)
  1850. {
  1851. if (scale_enabled) {
  1852. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1853. } else if (native_mode->clock == drm_mode->clock &&
  1854. native_mode->htotal == drm_mode->htotal &&
  1855. native_mode->vtotal == drm_mode->vtotal) {
  1856. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1857. } else {
  1858. /* no scaling nor amdgpu inserted, no need to patch */
  1859. }
  1860. }
  1861. static void create_fake_sink(struct amdgpu_dm_connector *aconnector)
  1862. {
  1863. struct dc_sink *sink = NULL;
  1864. struct dc_sink_init_data sink_init_data = { 0 };
  1865. sink_init_data.link = aconnector->dc_link;
  1866. sink_init_data.sink_signal = aconnector->dc_link->connector_signal;
  1867. sink = dc_sink_create(&sink_init_data);
  1868. if (!sink)
  1869. DRM_ERROR("Failed to create sink!\n");
  1870. sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
  1871. aconnector->fake_enable = true;
  1872. aconnector->dc_sink = sink;
  1873. aconnector->dc_link->local_sink = sink;
  1874. }
  1875. static struct dc_stream_state *
  1876. create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
  1877. const struct drm_display_mode *drm_mode,
  1878. const struct dm_connector_state *dm_state)
  1879. {
  1880. struct drm_display_mode *preferred_mode = NULL;
  1881. const struct drm_connector *drm_connector;
  1882. struct dc_stream_state *stream = NULL;
  1883. struct drm_display_mode mode = *drm_mode;
  1884. bool native_mode_found = false;
  1885. if (aconnector == NULL) {
  1886. DRM_ERROR("aconnector is NULL!\n");
  1887. goto drm_connector_null;
  1888. }
  1889. if (dm_state == NULL) {
  1890. DRM_ERROR("dm_state is NULL!\n");
  1891. goto dm_state_null;
  1892. }
  1893. drm_connector = &aconnector->base;
  1894. if (!aconnector->dc_sink)
  1895. create_fake_sink(aconnector);
  1896. stream = dc_create_stream_for_sink(aconnector->dc_sink);
  1897. if (stream == NULL) {
  1898. DRM_ERROR("Failed to create stream for sink!\n");
  1899. goto stream_create_fail;
  1900. }
  1901. list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
  1902. /* Search for preferred mode */
  1903. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
  1904. native_mode_found = true;
  1905. break;
  1906. }
  1907. }
  1908. if (!native_mode_found)
  1909. preferred_mode = list_first_entry_or_null(
  1910. &aconnector->base.modes,
  1911. struct drm_display_mode,
  1912. head);
  1913. if (preferred_mode == NULL) {
  1914. /* This may not be an error, the use case is when we we have no
  1915. * usermode calls to reset and set mode upon hotplug. In this
  1916. * case, we call set mode ourselves to restore the previous mode
  1917. * and the modelist may not be filled in in time.
  1918. */
  1919. DRM_DEBUG_DRIVER("No preferred mode found\n");
  1920. } else {
  1921. decide_crtc_timing_for_drm_display_mode(
  1922. &mode, preferred_mode,
  1923. dm_state->scaling != RMX_OFF);
  1924. }
  1925. fill_stream_properties_from_drm_display_mode(stream,
  1926. &mode, &aconnector->base);
  1927. update_stream_scaling_settings(&mode, dm_state, stream);
  1928. fill_audio_info(
  1929. &stream->audio_info,
  1930. drm_connector,
  1931. aconnector->dc_sink);
  1932. stream_create_fail:
  1933. dm_state_null:
  1934. drm_connector_null:
  1935. return stream;
  1936. }
  1937. static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
  1938. {
  1939. drm_crtc_cleanup(crtc);
  1940. kfree(crtc);
  1941. }
  1942. static void dm_crtc_destroy_state(struct drm_crtc *crtc,
  1943. struct drm_crtc_state *state)
  1944. {
  1945. struct dm_crtc_state *cur = to_dm_crtc_state(state);
  1946. /* TODO Destroy dc_stream objects are stream object is flattened */
  1947. if (cur->stream)
  1948. dc_stream_release(cur->stream);
  1949. __drm_atomic_helper_crtc_destroy_state(state);
  1950. kfree(state);
  1951. }
  1952. static void dm_crtc_reset_state(struct drm_crtc *crtc)
  1953. {
  1954. struct dm_crtc_state *state;
  1955. if (crtc->state)
  1956. dm_crtc_destroy_state(crtc, crtc->state);
  1957. state = kzalloc(sizeof(*state), GFP_KERNEL);
  1958. if (WARN_ON(!state))
  1959. return;
  1960. crtc->state = &state->base;
  1961. crtc->state->crtc = crtc;
  1962. }
  1963. static struct drm_crtc_state *
  1964. dm_crtc_duplicate_state(struct drm_crtc *crtc)
  1965. {
  1966. struct dm_crtc_state *state, *cur;
  1967. cur = to_dm_crtc_state(crtc->state);
  1968. if (WARN_ON(!crtc->state))
  1969. return NULL;
  1970. state = kzalloc(sizeof(*state), GFP_KERNEL);
  1971. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  1972. if (cur->stream) {
  1973. state->stream = cur->stream;
  1974. dc_stream_retain(state->stream);
  1975. }
  1976. /* TODO Duplicate dc_stream after objects are stream object is flattened */
  1977. return &state->base;
  1978. }
  1979. /* Implemented only the options currently availible for the driver */
  1980. static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
  1981. .reset = dm_crtc_reset_state,
  1982. .destroy = amdgpu_dm_crtc_destroy,
  1983. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  1984. .set_config = drm_atomic_helper_set_config,
  1985. .page_flip = drm_atomic_helper_page_flip,
  1986. .atomic_duplicate_state = dm_crtc_duplicate_state,
  1987. .atomic_destroy_state = dm_crtc_destroy_state,
  1988. };
  1989. static enum drm_connector_status
  1990. amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
  1991. {
  1992. bool connected;
  1993. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  1994. /* Notes:
  1995. * 1. This interface is NOT called in context of HPD irq.
  1996. * 2. This interface *is called* in context of user-mode ioctl. Which
  1997. * makes it a bad place for *any* MST-related activit. */
  1998. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
  1999. connected = (aconnector->dc_sink != NULL);
  2000. else
  2001. connected = (aconnector->base.force == DRM_FORCE_ON);
  2002. return (connected ? connector_status_connected :
  2003. connector_status_disconnected);
  2004. }
  2005. int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
  2006. struct drm_connector_state *connector_state,
  2007. struct drm_property *property,
  2008. uint64_t val)
  2009. {
  2010. struct drm_device *dev = connector->dev;
  2011. struct amdgpu_device *adev = dev->dev_private;
  2012. struct dm_connector_state *dm_old_state =
  2013. to_dm_connector_state(connector->state);
  2014. struct dm_connector_state *dm_new_state =
  2015. to_dm_connector_state(connector_state);
  2016. int ret = -EINVAL;
  2017. if (property == dev->mode_config.scaling_mode_property) {
  2018. enum amdgpu_rmx_type rmx_type;
  2019. switch (val) {
  2020. case DRM_MODE_SCALE_CENTER:
  2021. rmx_type = RMX_CENTER;
  2022. break;
  2023. case DRM_MODE_SCALE_ASPECT:
  2024. rmx_type = RMX_ASPECT;
  2025. break;
  2026. case DRM_MODE_SCALE_FULLSCREEN:
  2027. rmx_type = RMX_FULL;
  2028. break;
  2029. case DRM_MODE_SCALE_NONE:
  2030. default:
  2031. rmx_type = RMX_OFF;
  2032. break;
  2033. }
  2034. if (dm_old_state->scaling == rmx_type)
  2035. return 0;
  2036. dm_new_state->scaling = rmx_type;
  2037. ret = 0;
  2038. } else if (property == adev->mode_info.underscan_hborder_property) {
  2039. dm_new_state->underscan_hborder = val;
  2040. ret = 0;
  2041. } else if (property == adev->mode_info.underscan_vborder_property) {
  2042. dm_new_state->underscan_vborder = val;
  2043. ret = 0;
  2044. } else if (property == adev->mode_info.underscan_property) {
  2045. dm_new_state->underscan_enable = val;
  2046. ret = 0;
  2047. }
  2048. return ret;
  2049. }
  2050. int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
  2051. const struct drm_connector_state *state,
  2052. struct drm_property *property,
  2053. uint64_t *val)
  2054. {
  2055. struct drm_device *dev = connector->dev;
  2056. struct amdgpu_device *adev = dev->dev_private;
  2057. struct dm_connector_state *dm_state =
  2058. to_dm_connector_state(state);
  2059. int ret = -EINVAL;
  2060. if (property == dev->mode_config.scaling_mode_property) {
  2061. switch (dm_state->scaling) {
  2062. case RMX_CENTER:
  2063. *val = DRM_MODE_SCALE_CENTER;
  2064. break;
  2065. case RMX_ASPECT:
  2066. *val = DRM_MODE_SCALE_ASPECT;
  2067. break;
  2068. case RMX_FULL:
  2069. *val = DRM_MODE_SCALE_FULLSCREEN;
  2070. break;
  2071. case RMX_OFF:
  2072. default:
  2073. *val = DRM_MODE_SCALE_NONE;
  2074. break;
  2075. }
  2076. ret = 0;
  2077. } else if (property == adev->mode_info.underscan_hborder_property) {
  2078. *val = dm_state->underscan_hborder;
  2079. ret = 0;
  2080. } else if (property == adev->mode_info.underscan_vborder_property) {
  2081. *val = dm_state->underscan_vborder;
  2082. ret = 0;
  2083. } else if (property == adev->mode_info.underscan_property) {
  2084. *val = dm_state->underscan_enable;
  2085. ret = 0;
  2086. }
  2087. return ret;
  2088. }
  2089. static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
  2090. {
  2091. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2092. const struct dc_link *link = aconnector->dc_link;
  2093. struct amdgpu_device *adev = connector->dev->dev_private;
  2094. struct amdgpu_display_manager *dm = &adev->dm;
  2095. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2096. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2097. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2098. amdgpu_dm_register_backlight_device(dm);
  2099. if (dm->backlight_dev) {
  2100. backlight_device_unregister(dm->backlight_dev);
  2101. dm->backlight_dev = NULL;
  2102. }
  2103. }
  2104. #endif
  2105. drm_connector_unregister(connector);
  2106. drm_connector_cleanup(connector);
  2107. kfree(connector);
  2108. }
  2109. void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
  2110. {
  2111. struct dm_connector_state *state =
  2112. to_dm_connector_state(connector->state);
  2113. kfree(state);
  2114. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2115. if (state) {
  2116. state->scaling = RMX_OFF;
  2117. state->underscan_enable = false;
  2118. state->underscan_hborder = 0;
  2119. state->underscan_vborder = 0;
  2120. connector->state = &state->base;
  2121. connector->state->connector = connector;
  2122. }
  2123. }
  2124. struct drm_connector_state *
  2125. amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
  2126. {
  2127. struct dm_connector_state *state =
  2128. to_dm_connector_state(connector->state);
  2129. struct dm_connector_state *new_state =
  2130. kmemdup(state, sizeof(*state), GFP_KERNEL);
  2131. if (new_state) {
  2132. __drm_atomic_helper_connector_duplicate_state(connector,
  2133. &new_state->base);
  2134. return &new_state->base;
  2135. }
  2136. return NULL;
  2137. }
  2138. static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
  2139. .reset = amdgpu_dm_connector_funcs_reset,
  2140. .detect = amdgpu_dm_connector_detect,
  2141. .fill_modes = drm_helper_probe_single_connector_modes,
  2142. .destroy = amdgpu_dm_connector_destroy,
  2143. .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
  2144. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  2145. .atomic_set_property = amdgpu_dm_connector_atomic_set_property,
  2146. .atomic_get_property = amdgpu_dm_connector_atomic_get_property
  2147. };
  2148. static struct drm_encoder *best_encoder(struct drm_connector *connector)
  2149. {
  2150. int enc_id = connector->encoder_ids[0];
  2151. struct drm_mode_object *obj;
  2152. struct drm_encoder *encoder;
  2153. DRM_DEBUG_DRIVER("Finding the best encoder\n");
  2154. /* pick the encoder ids */
  2155. if (enc_id) {
  2156. obj = drm_mode_object_find(connector->dev, NULL, enc_id, DRM_MODE_OBJECT_ENCODER);
  2157. if (!obj) {
  2158. DRM_ERROR("Couldn't find a matching encoder for our connector\n");
  2159. return NULL;
  2160. }
  2161. encoder = obj_to_encoder(obj);
  2162. return encoder;
  2163. }
  2164. DRM_ERROR("No encoder id\n");
  2165. return NULL;
  2166. }
  2167. static int get_modes(struct drm_connector *connector)
  2168. {
  2169. return amdgpu_dm_connector_get_modes(connector);
  2170. }
  2171. static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
  2172. {
  2173. struct dc_sink_init_data init_params = {
  2174. .link = aconnector->dc_link,
  2175. .sink_signal = SIGNAL_TYPE_VIRTUAL
  2176. };
  2177. struct edid *edid = (struct edid *) aconnector->base.edid_blob_ptr->data;
  2178. if (!aconnector->base.edid_blob_ptr ||
  2179. !aconnector->base.edid_blob_ptr->data) {
  2180. DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
  2181. aconnector->base.name);
  2182. aconnector->base.force = DRM_FORCE_OFF;
  2183. aconnector->base.override_edid = false;
  2184. return;
  2185. }
  2186. aconnector->edid = edid;
  2187. aconnector->dc_em_sink = dc_link_add_remote_sink(
  2188. aconnector->dc_link,
  2189. (uint8_t *)edid,
  2190. (edid->extensions + 1) * EDID_LENGTH,
  2191. &init_params);
  2192. if (aconnector->base.force
  2193. == DRM_FORCE_ON)
  2194. aconnector->dc_sink = aconnector->dc_link->local_sink ?
  2195. aconnector->dc_link->local_sink :
  2196. aconnector->dc_em_sink;
  2197. }
  2198. static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
  2199. {
  2200. struct dc_link *link = (struct dc_link *)aconnector->dc_link;
  2201. /* In case of headless boot with force on for DP managed connector
  2202. * Those settings have to be != 0 to get initial modeset
  2203. */
  2204. if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
  2205. link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
  2206. link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
  2207. }
  2208. aconnector->base.override_edid = true;
  2209. create_eml_sink(aconnector);
  2210. }
  2211. int amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
  2212. struct drm_display_mode *mode)
  2213. {
  2214. int result = MODE_ERROR;
  2215. struct dc_sink *dc_sink;
  2216. struct amdgpu_device *adev = connector->dev->dev_private;
  2217. /* TODO: Unhardcode stream count */
  2218. struct dc_stream_state *stream;
  2219. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2220. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  2221. (mode->flags & DRM_MODE_FLAG_DBLSCAN))
  2222. return result;
  2223. /* Only run this the first time mode_valid is called to initilialize
  2224. * EDID mgmt
  2225. */
  2226. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
  2227. !aconnector->dc_em_sink)
  2228. handle_edid_mgmt(aconnector);
  2229. dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
  2230. if (dc_sink == NULL) {
  2231. DRM_ERROR("dc_sink is NULL!\n");
  2232. goto fail;
  2233. }
  2234. stream = dc_create_stream_for_sink(dc_sink);
  2235. if (stream == NULL) {
  2236. DRM_ERROR("Failed to create stream for sink!\n");
  2237. goto fail;
  2238. }
  2239. drm_mode_set_crtcinfo(mode, 0);
  2240. fill_stream_properties_from_drm_display_mode(stream, mode, connector);
  2241. stream->src.width = mode->hdisplay;
  2242. stream->src.height = mode->vdisplay;
  2243. stream->dst = stream->src;
  2244. if (dc_validate_stream(adev->dm.dc, stream))
  2245. result = MODE_OK;
  2246. dc_stream_release(stream);
  2247. fail:
  2248. /* TODO: error handling*/
  2249. return result;
  2250. }
  2251. static const struct drm_connector_helper_funcs
  2252. amdgpu_dm_connector_helper_funcs = {
  2253. /*
  2254. * If hotplug a second bigger display in FB Con mode, bigger resolution
  2255. * modes will be filtered by drm_mode_validate_size(), and those modes
  2256. * is missing after user start lightdm. So we need to renew modes list.
  2257. * in get_modes call back, not just return the modes count
  2258. */
  2259. .get_modes = get_modes,
  2260. .mode_valid = amdgpu_dm_connector_mode_valid,
  2261. .best_encoder = best_encoder
  2262. };
  2263. static void dm_crtc_helper_disable(struct drm_crtc *crtc)
  2264. {
  2265. }
  2266. static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
  2267. struct drm_crtc_state *state)
  2268. {
  2269. struct amdgpu_device *adev = crtc->dev->dev_private;
  2270. struct dc *dc = adev->dm.dc;
  2271. struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
  2272. int ret = -EINVAL;
  2273. if (unlikely(!dm_crtc_state->stream &&
  2274. modeset_required(state, NULL, dm_crtc_state->stream))) {
  2275. WARN_ON(1);
  2276. return ret;
  2277. }
  2278. /* In some use cases, like reset, no stream is attached */
  2279. if (!dm_crtc_state->stream)
  2280. return 0;
  2281. if (dc_validate_stream(dc, dm_crtc_state->stream))
  2282. return 0;
  2283. return ret;
  2284. }
  2285. static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
  2286. const struct drm_display_mode *mode,
  2287. struct drm_display_mode *adjusted_mode)
  2288. {
  2289. return true;
  2290. }
  2291. static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
  2292. .disable = dm_crtc_helper_disable,
  2293. .atomic_check = dm_crtc_helper_atomic_check,
  2294. .mode_fixup = dm_crtc_helper_mode_fixup
  2295. };
  2296. static void dm_encoder_helper_disable(struct drm_encoder *encoder)
  2297. {
  2298. }
  2299. static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
  2300. struct drm_crtc_state *crtc_state,
  2301. struct drm_connector_state *conn_state)
  2302. {
  2303. return 0;
  2304. }
  2305. const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
  2306. .disable = dm_encoder_helper_disable,
  2307. .atomic_check = dm_encoder_helper_atomic_check
  2308. };
  2309. static void dm_drm_plane_reset(struct drm_plane *plane)
  2310. {
  2311. struct dm_plane_state *amdgpu_state = NULL;
  2312. if (plane->state)
  2313. plane->funcs->atomic_destroy_state(plane, plane->state);
  2314. amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
  2315. if (amdgpu_state) {
  2316. plane->state = &amdgpu_state->base;
  2317. plane->state->plane = plane;
  2318. plane->state->rotation = DRM_MODE_ROTATE_0;
  2319. } else
  2320. WARN_ON(1);
  2321. }
  2322. static struct drm_plane_state *
  2323. dm_drm_plane_duplicate_state(struct drm_plane *plane)
  2324. {
  2325. struct dm_plane_state *dm_plane_state, *old_dm_plane_state;
  2326. old_dm_plane_state = to_dm_plane_state(plane->state);
  2327. dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
  2328. if (!dm_plane_state)
  2329. return NULL;
  2330. __drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);
  2331. if (old_dm_plane_state->dc_state) {
  2332. dm_plane_state->dc_state = old_dm_plane_state->dc_state;
  2333. dc_plane_state_retain(dm_plane_state->dc_state);
  2334. }
  2335. return &dm_plane_state->base;
  2336. }
  2337. void dm_drm_plane_destroy_state(struct drm_plane *plane,
  2338. struct drm_plane_state *state)
  2339. {
  2340. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2341. if (dm_plane_state->dc_state)
  2342. dc_plane_state_release(dm_plane_state->dc_state);
  2343. drm_atomic_helper_plane_destroy_state(plane, state);
  2344. }
  2345. static const struct drm_plane_funcs dm_plane_funcs = {
  2346. .update_plane = drm_atomic_helper_update_plane,
  2347. .disable_plane = drm_atomic_helper_disable_plane,
  2348. .destroy = drm_plane_cleanup,
  2349. .reset = dm_drm_plane_reset,
  2350. .atomic_duplicate_state = dm_drm_plane_duplicate_state,
  2351. .atomic_destroy_state = dm_drm_plane_destroy_state,
  2352. };
  2353. static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
  2354. struct drm_plane_state *new_state)
  2355. {
  2356. struct amdgpu_framebuffer *afb;
  2357. struct drm_gem_object *obj;
  2358. struct amdgpu_bo *rbo;
  2359. int r;
  2360. struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
  2361. unsigned int awidth;
  2362. dm_plane_state_old = to_dm_plane_state(plane->state);
  2363. dm_plane_state_new = to_dm_plane_state(new_state);
  2364. if (!new_state->fb) {
  2365. DRM_DEBUG_DRIVER("No FB bound\n");
  2366. return 0;
  2367. }
  2368. afb = to_amdgpu_framebuffer(new_state->fb);
  2369. obj = afb->obj;
  2370. rbo = gem_to_amdgpu_bo(obj);
  2371. r = amdgpu_bo_reserve(rbo, false);
  2372. if (unlikely(r != 0))
  2373. return r;
  2374. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &afb->address);
  2375. amdgpu_bo_unreserve(rbo);
  2376. if (unlikely(r != 0)) {
  2377. DRM_ERROR("Failed to pin framebuffer\n");
  2378. return r;
  2379. }
  2380. amdgpu_bo_ref(rbo);
  2381. if (dm_plane_state_new->dc_state &&
  2382. dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
  2383. struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
  2384. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  2385. plane_state->address.grph.addr.low_part = lower_32_bits(afb->address);
  2386. plane_state->address.grph.addr.high_part = upper_32_bits(afb->address);
  2387. } else {
  2388. awidth = ALIGN(new_state->fb->width, 64);
  2389. plane_state->address.video_progressive.luma_addr.low_part
  2390. = lower_32_bits(afb->address);
  2391. plane_state->address.video_progressive.chroma_addr.low_part
  2392. = lower_32_bits(afb->address) +
  2393. (awidth * new_state->fb->height);
  2394. }
  2395. }
  2396. /* It's a hack for s3 since in 4.9 kernel filter out cursor buffer
  2397. * prepare and cleanup in drm_atomic_helper_prepare_planes
  2398. * and drm_atomic_helper_cleanup_planes because fb doens't in s3.
  2399. * IN 4.10 kernel this code should be removed and amdgpu_device_suspend
  2400. * code touching fram buffers should be avoided for DC.
  2401. */
  2402. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  2403. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_state->crtc);
  2404. acrtc->cursor_bo = obj;
  2405. }
  2406. return 0;
  2407. }
  2408. static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
  2409. struct drm_plane_state *old_state)
  2410. {
  2411. struct amdgpu_bo *rbo;
  2412. struct amdgpu_framebuffer *afb;
  2413. int r;
  2414. if (!old_state->fb)
  2415. return;
  2416. afb = to_amdgpu_framebuffer(old_state->fb);
  2417. rbo = gem_to_amdgpu_bo(afb->obj);
  2418. r = amdgpu_bo_reserve(rbo, false);
  2419. if (unlikely(r)) {
  2420. DRM_ERROR("failed to reserve rbo before unpin\n");
  2421. return;
  2422. }
  2423. amdgpu_bo_unpin(rbo);
  2424. amdgpu_bo_unreserve(rbo);
  2425. amdgpu_bo_unref(&rbo);
  2426. }
  2427. static int dm_plane_atomic_check(struct drm_plane *plane,
  2428. struct drm_plane_state *state)
  2429. {
  2430. struct amdgpu_device *adev = plane->dev->dev_private;
  2431. struct dc *dc = adev->dm.dc;
  2432. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2433. if (!dm_plane_state->dc_state)
  2434. return 0;
  2435. if (dc_validate_plane(dc, dm_plane_state->dc_state))
  2436. return 0;
  2437. return -EINVAL;
  2438. }
  2439. static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
  2440. .prepare_fb = dm_plane_helper_prepare_fb,
  2441. .cleanup_fb = dm_plane_helper_cleanup_fb,
  2442. .atomic_check = dm_plane_atomic_check,
  2443. };
  2444. /*
  2445. * TODO: these are currently initialized to rgb formats only.
  2446. * For future use cases we should either initialize them dynamically based on
  2447. * plane capabilities, or initialize this array to all formats, so internal drm
  2448. * check will succeed, and let DC to implement proper check
  2449. */
  2450. static const uint32_t rgb_formats[] = {
  2451. DRM_FORMAT_RGB888,
  2452. DRM_FORMAT_XRGB8888,
  2453. DRM_FORMAT_ARGB8888,
  2454. DRM_FORMAT_RGBA8888,
  2455. DRM_FORMAT_XRGB2101010,
  2456. DRM_FORMAT_XBGR2101010,
  2457. DRM_FORMAT_ARGB2101010,
  2458. DRM_FORMAT_ABGR2101010,
  2459. };
  2460. static const uint32_t yuv_formats[] = {
  2461. DRM_FORMAT_NV12,
  2462. DRM_FORMAT_NV21,
  2463. };
  2464. static const u32 cursor_formats[] = {
  2465. DRM_FORMAT_ARGB8888
  2466. };
  2467. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  2468. struct amdgpu_plane *aplane,
  2469. unsigned long possible_crtcs)
  2470. {
  2471. int res = -EPERM;
  2472. switch (aplane->base.type) {
  2473. case DRM_PLANE_TYPE_PRIMARY:
  2474. aplane->base.format_default = true;
  2475. res = drm_universal_plane_init(
  2476. dm->adev->ddev,
  2477. &aplane->base,
  2478. possible_crtcs,
  2479. &dm_plane_funcs,
  2480. rgb_formats,
  2481. ARRAY_SIZE(rgb_formats),
  2482. NULL, aplane->base.type, NULL);
  2483. break;
  2484. case DRM_PLANE_TYPE_OVERLAY:
  2485. res = drm_universal_plane_init(
  2486. dm->adev->ddev,
  2487. &aplane->base,
  2488. possible_crtcs,
  2489. &dm_plane_funcs,
  2490. yuv_formats,
  2491. ARRAY_SIZE(yuv_formats),
  2492. NULL, aplane->base.type, NULL);
  2493. break;
  2494. case DRM_PLANE_TYPE_CURSOR:
  2495. res = drm_universal_plane_init(
  2496. dm->adev->ddev,
  2497. &aplane->base,
  2498. possible_crtcs,
  2499. &dm_plane_funcs,
  2500. cursor_formats,
  2501. ARRAY_SIZE(cursor_formats),
  2502. NULL, aplane->base.type, NULL);
  2503. break;
  2504. }
  2505. drm_plane_helper_add(&aplane->base, &dm_plane_helper_funcs);
  2506. return res;
  2507. }
  2508. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  2509. struct drm_plane *plane,
  2510. uint32_t crtc_index)
  2511. {
  2512. struct amdgpu_crtc *acrtc = NULL;
  2513. struct amdgpu_plane *cursor_plane;
  2514. int res = -ENOMEM;
  2515. cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
  2516. if (!cursor_plane)
  2517. goto fail;
  2518. cursor_plane->base.type = DRM_PLANE_TYPE_CURSOR;
  2519. res = amdgpu_dm_plane_init(dm, cursor_plane, 0);
  2520. acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
  2521. if (!acrtc)
  2522. goto fail;
  2523. res = drm_crtc_init_with_planes(
  2524. dm->ddev,
  2525. &acrtc->base,
  2526. plane,
  2527. &cursor_plane->base,
  2528. &amdgpu_dm_crtc_funcs, NULL);
  2529. if (res)
  2530. goto fail;
  2531. drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);
  2532. acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
  2533. acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;
  2534. acrtc->crtc_id = crtc_index;
  2535. acrtc->base.enabled = false;
  2536. dm->adev->mode_info.crtcs[crtc_index] = acrtc;
  2537. drm_mode_crtc_set_gamma_size(&acrtc->base, 256);
  2538. return 0;
  2539. fail:
  2540. kfree(acrtc);
  2541. kfree(cursor_plane);
  2542. return res;
  2543. }
  2544. static int to_drm_connector_type(enum signal_type st)
  2545. {
  2546. switch (st) {
  2547. case SIGNAL_TYPE_HDMI_TYPE_A:
  2548. return DRM_MODE_CONNECTOR_HDMIA;
  2549. case SIGNAL_TYPE_EDP:
  2550. return DRM_MODE_CONNECTOR_eDP;
  2551. case SIGNAL_TYPE_RGB:
  2552. return DRM_MODE_CONNECTOR_VGA;
  2553. case SIGNAL_TYPE_DISPLAY_PORT:
  2554. case SIGNAL_TYPE_DISPLAY_PORT_MST:
  2555. return DRM_MODE_CONNECTOR_DisplayPort;
  2556. case SIGNAL_TYPE_DVI_DUAL_LINK:
  2557. case SIGNAL_TYPE_DVI_SINGLE_LINK:
  2558. return DRM_MODE_CONNECTOR_DVID;
  2559. case SIGNAL_TYPE_VIRTUAL:
  2560. return DRM_MODE_CONNECTOR_VIRTUAL;
  2561. default:
  2562. return DRM_MODE_CONNECTOR_Unknown;
  2563. }
  2564. }
  2565. static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
  2566. {
  2567. const struct drm_connector_helper_funcs *helper =
  2568. connector->helper_private;
  2569. struct drm_encoder *encoder;
  2570. struct amdgpu_encoder *amdgpu_encoder;
  2571. encoder = helper->best_encoder(connector);
  2572. if (encoder == NULL)
  2573. return;
  2574. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2575. amdgpu_encoder->native_mode.clock = 0;
  2576. if (!list_empty(&connector->probed_modes)) {
  2577. struct drm_display_mode *preferred_mode = NULL;
  2578. list_for_each_entry(preferred_mode,
  2579. &connector->probed_modes,
  2580. head) {
  2581. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
  2582. amdgpu_encoder->native_mode = *preferred_mode;
  2583. break;
  2584. }
  2585. }
  2586. }
  2587. static struct drm_display_mode *
  2588. amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
  2589. char *name,
  2590. int hdisplay, int vdisplay)
  2591. {
  2592. struct drm_device *dev = encoder->dev;
  2593. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2594. struct drm_display_mode *mode = NULL;
  2595. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2596. mode = drm_mode_duplicate(dev, native_mode);
  2597. if (mode == NULL)
  2598. return NULL;
  2599. mode->hdisplay = hdisplay;
  2600. mode->vdisplay = vdisplay;
  2601. mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  2602. strncpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
  2603. return mode;
  2604. }
  2605. static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
  2606. struct drm_connector *connector)
  2607. {
  2608. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2609. struct drm_display_mode *mode = NULL;
  2610. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2611. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2612. to_amdgpu_dm_connector(connector);
  2613. int i;
  2614. int n;
  2615. struct mode_size {
  2616. char name[DRM_DISPLAY_MODE_LEN];
  2617. int w;
  2618. int h;
  2619. } common_modes[] = {
  2620. { "640x480", 640, 480},
  2621. { "800x600", 800, 600},
  2622. { "1024x768", 1024, 768},
  2623. { "1280x720", 1280, 720},
  2624. { "1280x800", 1280, 800},
  2625. {"1280x1024", 1280, 1024},
  2626. { "1440x900", 1440, 900},
  2627. {"1680x1050", 1680, 1050},
  2628. {"1600x1200", 1600, 1200},
  2629. {"1920x1080", 1920, 1080},
  2630. {"1920x1200", 1920, 1200}
  2631. };
  2632. n = ARRAY_SIZE(common_modes);
  2633. for (i = 0; i < n; i++) {
  2634. struct drm_display_mode *curmode = NULL;
  2635. bool mode_existed = false;
  2636. if (common_modes[i].w > native_mode->hdisplay ||
  2637. common_modes[i].h > native_mode->vdisplay ||
  2638. (common_modes[i].w == native_mode->hdisplay &&
  2639. common_modes[i].h == native_mode->vdisplay))
  2640. continue;
  2641. list_for_each_entry(curmode, &connector->probed_modes, head) {
  2642. if (common_modes[i].w == curmode->hdisplay &&
  2643. common_modes[i].h == curmode->vdisplay) {
  2644. mode_existed = true;
  2645. break;
  2646. }
  2647. }
  2648. if (mode_existed)
  2649. continue;
  2650. mode = amdgpu_dm_create_common_mode(encoder,
  2651. common_modes[i].name, common_modes[i].w,
  2652. common_modes[i].h);
  2653. drm_mode_probed_add(connector, mode);
  2654. amdgpu_dm_connector->num_modes++;
  2655. }
  2656. }
  2657. static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
  2658. struct edid *edid)
  2659. {
  2660. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2661. to_amdgpu_dm_connector(connector);
  2662. if (edid) {
  2663. /* empty probed_modes */
  2664. INIT_LIST_HEAD(&connector->probed_modes);
  2665. amdgpu_dm_connector->num_modes =
  2666. drm_add_edid_modes(connector, edid);
  2667. drm_edid_to_eld(connector, edid);
  2668. amdgpu_dm_get_native_mode(connector);
  2669. } else
  2670. amdgpu_dm_connector->num_modes = 0;
  2671. }
  2672. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
  2673. {
  2674. const struct drm_connector_helper_funcs *helper =
  2675. connector->helper_private;
  2676. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2677. to_amdgpu_dm_connector(connector);
  2678. struct drm_encoder *encoder;
  2679. struct edid *edid = amdgpu_dm_connector->edid;
  2680. encoder = helper->best_encoder(connector);
  2681. amdgpu_dm_connector_ddc_get_modes(connector, edid);
  2682. amdgpu_dm_connector_add_common_modes(encoder, connector);
  2683. return amdgpu_dm_connector->num_modes;
  2684. }
  2685. void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
  2686. struct amdgpu_dm_connector *aconnector,
  2687. int connector_type,
  2688. struct dc_link *link,
  2689. int link_index)
  2690. {
  2691. struct amdgpu_device *adev = dm->ddev->dev_private;
  2692. aconnector->connector_id = link_index;
  2693. aconnector->dc_link = link;
  2694. aconnector->base.interlace_allowed = false;
  2695. aconnector->base.doublescan_allowed = false;
  2696. aconnector->base.stereo_allowed = false;
  2697. aconnector->base.dpms = DRM_MODE_DPMS_OFF;
  2698. aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
  2699. mutex_init(&aconnector->hpd_lock);
  2700. /* configure support HPD hot plug connector_>polled default value is 0
  2701. * which means HPD hot plug not supported
  2702. */
  2703. switch (connector_type) {
  2704. case DRM_MODE_CONNECTOR_HDMIA:
  2705. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2706. break;
  2707. case DRM_MODE_CONNECTOR_DisplayPort:
  2708. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2709. break;
  2710. case DRM_MODE_CONNECTOR_DVID:
  2711. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2712. break;
  2713. default:
  2714. break;
  2715. }
  2716. drm_object_attach_property(&aconnector->base.base,
  2717. dm->ddev->mode_config.scaling_mode_property,
  2718. DRM_MODE_SCALE_NONE);
  2719. drm_object_attach_property(&aconnector->base.base,
  2720. adev->mode_info.underscan_property,
  2721. UNDERSCAN_OFF);
  2722. drm_object_attach_property(&aconnector->base.base,
  2723. adev->mode_info.underscan_hborder_property,
  2724. 0);
  2725. drm_object_attach_property(&aconnector->base.base,
  2726. adev->mode_info.underscan_vborder_property,
  2727. 0);
  2728. }
  2729. static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
  2730. struct i2c_msg *msgs, int num)
  2731. {
  2732. struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
  2733. struct ddc_service *ddc_service = i2c->ddc_service;
  2734. struct i2c_command cmd;
  2735. int i;
  2736. int result = -EIO;
  2737. cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
  2738. if (!cmd.payloads)
  2739. return result;
  2740. cmd.number_of_payloads = num;
  2741. cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
  2742. cmd.speed = 100;
  2743. for (i = 0; i < num; i++) {
  2744. cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
  2745. cmd.payloads[i].address = msgs[i].addr;
  2746. cmd.payloads[i].length = msgs[i].len;
  2747. cmd.payloads[i].data = msgs[i].buf;
  2748. }
  2749. if (dal_i2caux_submit_i2c_command(
  2750. ddc_service->ctx->i2caux,
  2751. ddc_service->ddc_pin,
  2752. &cmd))
  2753. result = num;
  2754. kfree(cmd.payloads);
  2755. return result;
  2756. }
  2757. static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
  2758. {
  2759. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  2760. }
  2761. static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
  2762. .master_xfer = amdgpu_dm_i2c_xfer,
  2763. .functionality = amdgpu_dm_i2c_func,
  2764. };
  2765. static struct amdgpu_i2c_adapter *
  2766. create_i2c(struct ddc_service *ddc_service,
  2767. int link_index,
  2768. int *res)
  2769. {
  2770. struct amdgpu_device *adev = ddc_service->ctx->driver_context;
  2771. struct amdgpu_i2c_adapter *i2c;
  2772. i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
  2773. i2c->base.owner = THIS_MODULE;
  2774. i2c->base.class = I2C_CLASS_DDC;
  2775. i2c->base.dev.parent = &adev->pdev->dev;
  2776. i2c->base.algo = &amdgpu_dm_i2c_algo;
  2777. snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
  2778. i2c_set_adapdata(&i2c->base, i2c);
  2779. i2c->ddc_service = ddc_service;
  2780. return i2c;
  2781. }
  2782. /* Note: this function assumes that dc_link_detect() was called for the
  2783. * dc_link which will be represented by this aconnector.
  2784. */
  2785. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  2786. struct amdgpu_dm_connector *aconnector,
  2787. uint32_t link_index,
  2788. struct amdgpu_encoder *aencoder)
  2789. {
  2790. int res = 0;
  2791. int connector_type;
  2792. struct dc *dc = dm->dc;
  2793. struct dc_link *link = dc_get_link_at_index(dc, link_index);
  2794. struct amdgpu_i2c_adapter *i2c;
  2795. ((struct dc_link *)link)->priv = aconnector;
  2796. DRM_DEBUG_DRIVER("%s()\n", __func__);
  2797. i2c = create_i2c(link->ddc, link->link_index, &res);
  2798. aconnector->i2c = i2c;
  2799. res = i2c_add_adapter(&i2c->base);
  2800. if (res) {
  2801. DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
  2802. goto out_free;
  2803. }
  2804. connector_type = to_drm_connector_type(link->connector_signal);
  2805. res = drm_connector_init(
  2806. dm->ddev,
  2807. &aconnector->base,
  2808. &amdgpu_dm_connector_funcs,
  2809. connector_type);
  2810. if (res) {
  2811. DRM_ERROR("connector_init failed\n");
  2812. aconnector->connector_id = -1;
  2813. goto out_free;
  2814. }
  2815. drm_connector_helper_add(
  2816. &aconnector->base,
  2817. &amdgpu_dm_connector_helper_funcs);
  2818. amdgpu_dm_connector_init_helper(
  2819. dm,
  2820. aconnector,
  2821. connector_type,
  2822. link,
  2823. link_index);
  2824. drm_mode_connector_attach_encoder(
  2825. &aconnector->base, &aencoder->base);
  2826. drm_connector_register(&aconnector->base);
  2827. if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
  2828. || connector_type == DRM_MODE_CONNECTOR_eDP)
  2829. amdgpu_dm_initialize_dp_connector(dm, aconnector);
  2830. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2831. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2832. /* NOTE: this currently will create backlight device even if a panel
  2833. * is not connected to the eDP/LVDS connector.
  2834. *
  2835. * This is less than ideal but we don't have sink information at this
  2836. * stage since detection happens after. We can't do detection earlier
  2837. * since MST detection needs connectors to be created first.
  2838. */
  2839. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2840. /* Event if registration failed, we should continue with
  2841. * DM initialization because not having a backlight control
  2842. * is better then a black screen.
  2843. */
  2844. amdgpu_dm_register_backlight_device(dm);
  2845. if (dm->backlight_dev)
  2846. dm->backlight_link = link;
  2847. }
  2848. #endif
  2849. out_free:
  2850. if (res) {
  2851. kfree(i2c);
  2852. aconnector->i2c = NULL;
  2853. }
  2854. return res;
  2855. }
  2856. int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
  2857. {
  2858. switch (adev->mode_info.num_crtc) {
  2859. case 1:
  2860. return 0x1;
  2861. case 2:
  2862. return 0x3;
  2863. case 3:
  2864. return 0x7;
  2865. case 4:
  2866. return 0xf;
  2867. case 5:
  2868. return 0x1f;
  2869. case 6:
  2870. default:
  2871. return 0x3f;
  2872. }
  2873. }
  2874. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  2875. struct amdgpu_encoder *aencoder,
  2876. uint32_t link_index)
  2877. {
  2878. struct amdgpu_device *adev = dev->dev_private;
  2879. int res = drm_encoder_init(dev,
  2880. &aencoder->base,
  2881. &amdgpu_dm_encoder_funcs,
  2882. DRM_MODE_ENCODER_TMDS,
  2883. NULL);
  2884. aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
  2885. if (!res)
  2886. aencoder->encoder_id = link_index;
  2887. else
  2888. aencoder->encoder_id = -1;
  2889. drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
  2890. return res;
  2891. }
  2892. static void manage_dm_interrupts(struct amdgpu_device *adev,
  2893. struct amdgpu_crtc *acrtc,
  2894. bool enable)
  2895. {
  2896. /*
  2897. * this is not correct translation but will work as soon as VBLANK
  2898. * constant is the same as PFLIP
  2899. */
  2900. int irq_type =
  2901. amdgpu_crtc_idx_to_irq_type(
  2902. adev,
  2903. acrtc->crtc_id);
  2904. if (enable) {
  2905. drm_crtc_vblank_on(&acrtc->base);
  2906. amdgpu_irq_get(
  2907. adev,
  2908. &adev->pageflip_irq,
  2909. irq_type);
  2910. } else {
  2911. amdgpu_irq_put(
  2912. adev,
  2913. &adev->pageflip_irq,
  2914. irq_type);
  2915. drm_crtc_vblank_off(&acrtc->base);
  2916. }
  2917. }
  2918. static bool
  2919. is_scaling_state_different(const struct dm_connector_state *dm_state,
  2920. const struct dm_connector_state *old_dm_state)
  2921. {
  2922. if (dm_state->scaling != old_dm_state->scaling)
  2923. return true;
  2924. if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
  2925. if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
  2926. return true;
  2927. } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
  2928. if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
  2929. return true;
  2930. } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
  2931. dm_state->underscan_vborder != old_dm_state->underscan_vborder)
  2932. return true;
  2933. return false;
  2934. }
  2935. static void remove_stream(struct amdgpu_device *adev,
  2936. struct amdgpu_crtc *acrtc,
  2937. struct dc_stream_state *stream)
  2938. {
  2939. /* this is the update mode case */
  2940. if (adev->dm.freesync_module)
  2941. mod_freesync_remove_stream(adev->dm.freesync_module, stream);
  2942. acrtc->otg_inst = -1;
  2943. acrtc->enabled = false;
  2944. }
  2945. static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
  2946. struct dc_cursor_position *position)
  2947. {
  2948. struct amdgpu_crtc *amdgpu_crtc = amdgpu_crtc = to_amdgpu_crtc(crtc);
  2949. int x, y;
  2950. int xorigin = 0, yorigin = 0;
  2951. if (!crtc || !plane->state->fb) {
  2952. position->enable = false;
  2953. position->x = 0;
  2954. position->y = 0;
  2955. return 0;
  2956. }
  2957. if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
  2958. (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
  2959. DRM_ERROR("%s: bad cursor width or height %d x %d\n",
  2960. __func__,
  2961. plane->state->crtc_w,
  2962. plane->state->crtc_h);
  2963. return -EINVAL;
  2964. }
  2965. x = plane->state->crtc_x;
  2966. y = plane->state->crtc_y;
  2967. /* avivo cursor are offset into the total surface */
  2968. x += crtc->primary->state->src_x >> 16;
  2969. y += crtc->primary->state->src_y >> 16;
  2970. if (x < 0) {
  2971. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2972. x = 0;
  2973. }
  2974. if (y < 0) {
  2975. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2976. y = 0;
  2977. }
  2978. position->enable = true;
  2979. position->x = x;
  2980. position->y = y;
  2981. position->x_hotspot = xorigin;
  2982. position->y_hotspot = yorigin;
  2983. return 0;
  2984. }
  2985. static void handle_cursor_update(struct drm_plane *plane,
  2986. struct drm_plane_state *old_plane_state)
  2987. {
  2988. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
  2989. struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
  2990. struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
  2991. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2992. uint64_t address = afb ? afb->address : 0;
  2993. struct dc_cursor_position position;
  2994. struct dc_cursor_attributes attributes;
  2995. int ret;
  2996. if (!plane->state->fb && !old_plane_state->fb)
  2997. return;
  2998. DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
  2999. __func__,
  3000. amdgpu_crtc->crtc_id,
  3001. plane->state->crtc_w,
  3002. plane->state->crtc_h);
  3003. ret = get_cursor_position(plane, crtc, &position);
  3004. if (ret)
  3005. return;
  3006. if (!position.enable) {
  3007. /* turn off cursor */
  3008. if (crtc_state && crtc_state->stream)
  3009. dc_stream_set_cursor_position(crtc_state->stream,
  3010. &position);
  3011. return;
  3012. }
  3013. amdgpu_crtc->cursor_width = plane->state->crtc_w;
  3014. amdgpu_crtc->cursor_height = plane->state->crtc_h;
  3015. attributes.address.high_part = upper_32_bits(address);
  3016. attributes.address.low_part = lower_32_bits(address);
  3017. attributes.width = plane->state->crtc_w;
  3018. attributes.height = plane->state->crtc_h;
  3019. attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
  3020. attributes.rotation_angle = 0;
  3021. attributes.attribute_flags.value = 0;
  3022. attributes.pitch = attributes.width;
  3023. if (!dc_stream_set_cursor_attributes(crtc_state->stream,
  3024. &attributes))
  3025. DRM_ERROR("DC failed to set cursor attributes\n");
  3026. if (crtc_state->stream)
  3027. if (!dc_stream_set_cursor_position(crtc_state->stream,
  3028. &position))
  3029. DRM_ERROR("DC failed to set cursor position\n");
  3030. }
  3031. static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
  3032. {
  3033. assert_spin_locked(&acrtc->base.dev->event_lock);
  3034. WARN_ON(acrtc->event);
  3035. acrtc->event = acrtc->base.state->event;
  3036. /* Set the flip status */
  3037. acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
  3038. /* Mark this event as consumed */
  3039. acrtc->base.state->event = NULL;
  3040. DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
  3041. acrtc->crtc_id);
  3042. }
  3043. /*
  3044. * Executes flip
  3045. *
  3046. * Waits on all BO's fences and for proper vblank count
  3047. */
  3048. static void amdgpu_dm_do_flip(struct drm_crtc *crtc,
  3049. struct drm_framebuffer *fb,
  3050. uint32_t target)
  3051. {
  3052. unsigned long flags;
  3053. uint32_t target_vblank;
  3054. int r, vpos, hpos;
  3055. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3056. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
  3057. struct amdgpu_bo *abo = gem_to_amdgpu_bo(afb->obj);
  3058. struct amdgpu_device *adev = crtc->dev->dev_private;
  3059. bool async_flip = (crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
  3060. struct dc_flip_addrs addr = { {0} };
  3061. /* TODO eliminate or rename surface_update */
  3062. struct dc_surface_update surface_updates[1] = { {0} };
  3063. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
  3064. /* Prepare wait for target vblank early - before the fence-waits */
  3065. target_vblank = target - drm_crtc_vblank_count(crtc) +
  3066. amdgpu_get_vblank_counter_kms(crtc->dev, acrtc->crtc_id);
  3067. /* TODO This might fail and hence better not used, wait
  3068. * explicitly on fences instead
  3069. * and in general should be called for
  3070. * blocking commit to as per framework helpers
  3071. */
  3072. r = amdgpu_bo_reserve(abo, true);
  3073. if (unlikely(r != 0)) {
  3074. DRM_ERROR("failed to reserve buffer before flip\n");
  3075. WARN_ON(1);
  3076. }
  3077. /* Wait for all fences on this FB */
  3078. WARN_ON(reservation_object_wait_timeout_rcu(abo->tbo.resv, true, false,
  3079. MAX_SCHEDULE_TIMEOUT) < 0);
  3080. amdgpu_bo_unreserve(abo);
  3081. /* Wait until we're out of the vertical blank period before the one
  3082. * targeted by the flip
  3083. */
  3084. while ((acrtc->enabled &&
  3085. (amdgpu_get_crtc_scanoutpos(adev->ddev, acrtc->crtc_id, 0,
  3086. &vpos, &hpos, NULL, NULL,
  3087. &crtc->hwmode)
  3088. & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
  3089. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
  3090. (int)(target_vblank -
  3091. amdgpu_get_vblank_counter_kms(adev->ddev, acrtc->crtc_id)) > 0)) {
  3092. usleep_range(1000, 1100);
  3093. }
  3094. /* Flip */
  3095. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3096. /* update crtc fb */
  3097. crtc->primary->fb = fb;
  3098. WARN_ON(acrtc->pflip_status != AMDGPU_FLIP_NONE);
  3099. WARN_ON(!acrtc_state->stream);
  3100. addr.address.grph.addr.low_part = lower_32_bits(afb->address);
  3101. addr.address.grph.addr.high_part = upper_32_bits(afb->address);
  3102. addr.flip_immediate = async_flip;
  3103. if (acrtc->base.state->event)
  3104. prepare_flip_isr(acrtc);
  3105. surface_updates->surface = dc_stream_get_status(acrtc_state->stream)->plane_states[0];
  3106. surface_updates->flip_addr = &addr;
  3107. dc_update_planes_and_stream(adev->dm.dc, surface_updates, 1, acrtc_state->stream, NULL);
  3108. DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
  3109. __func__,
  3110. addr.address.grph.addr.high_part,
  3111. addr.address.grph.addr.low_part);
  3112. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3113. }
  3114. static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
  3115. struct drm_device *dev,
  3116. struct amdgpu_display_manager *dm,
  3117. struct drm_crtc *pcrtc,
  3118. bool *wait_for_vblank)
  3119. {
  3120. uint32_t i;
  3121. struct drm_plane *plane;
  3122. struct drm_plane_state *old_plane_state, *new_plane_state;
  3123. struct dc_stream_state *dc_stream_attach;
  3124. struct dc_plane_state *plane_states_constructed[MAX_SURFACES];
  3125. struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
  3126. struct drm_crtc_state *new_pcrtc_state =
  3127. drm_atomic_get_new_crtc_state(state, pcrtc);
  3128. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
  3129. int planes_count = 0;
  3130. unsigned long flags;
  3131. /* update planes when needed */
  3132. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3133. struct drm_crtc *crtc = new_plane_state->crtc;
  3134. struct drm_crtc_state *new_crtc_state =
  3135. drm_atomic_get_new_crtc_state(state, crtc);
  3136. struct drm_framebuffer *fb = new_plane_state->fb;
  3137. bool pflip_needed;
  3138. struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3139. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  3140. handle_cursor_update(plane, old_plane_state);
  3141. continue;
  3142. }
  3143. if (!fb || !crtc || pcrtc != crtc || !new_crtc_state->active)
  3144. continue;
  3145. pflip_needed = !state->allow_modeset;
  3146. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3147. if (acrtc_attach->pflip_status != AMDGPU_FLIP_NONE) {
  3148. DRM_ERROR("%s: acrtc %d, already busy\n",
  3149. __func__,
  3150. acrtc_attach->crtc_id);
  3151. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3152. /* In commit tail framework this cannot happen */
  3153. WARN_ON(1);
  3154. }
  3155. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3156. if (!pflip_needed) {
  3157. WARN_ON(!dm_new_plane_state->dc_state);
  3158. plane_states_constructed[planes_count] = dm_new_plane_state->dc_state;
  3159. dc_stream_attach = acrtc_state->stream;
  3160. planes_count++;
  3161. } else if (new_crtc_state->planes_changed) {
  3162. /* Assume even ONE crtc with immediate flip means
  3163. * entire can't wait for VBLANK
  3164. * TODO Check if it's correct
  3165. */
  3166. *wait_for_vblank =
  3167. new_pcrtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ?
  3168. false : true;
  3169. /* TODO: Needs rework for multiplane flip */
  3170. if (plane->type == DRM_PLANE_TYPE_PRIMARY)
  3171. drm_crtc_vblank_get(crtc);
  3172. amdgpu_dm_do_flip(
  3173. crtc,
  3174. fb,
  3175. drm_crtc_vblank_count(crtc) + *wait_for_vblank);
  3176. }
  3177. }
  3178. if (planes_count) {
  3179. unsigned long flags;
  3180. if (new_pcrtc_state->event) {
  3181. drm_crtc_vblank_get(pcrtc);
  3182. spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
  3183. prepare_flip_isr(acrtc_attach);
  3184. spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
  3185. }
  3186. if (false == dc_commit_planes_to_stream(dm->dc,
  3187. plane_states_constructed,
  3188. planes_count,
  3189. dc_stream_attach))
  3190. dm_error("%s: Failed to attach plane!\n", __func__);
  3191. } else {
  3192. /*TODO BUG Here should go disable planes on CRTC. */
  3193. }
  3194. }
  3195. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  3196. struct drm_atomic_state *state,
  3197. bool nonblock)
  3198. {
  3199. struct drm_crtc *crtc;
  3200. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3201. struct amdgpu_device *adev = dev->dev_private;
  3202. int i;
  3203. /*
  3204. * We evade vblanks and pflips on crtc that
  3205. * should be changed. We do it here to flush & disable
  3206. * interrupts before drm_swap_state is called in drm_atomic_helper_commit
  3207. * it will update crtc->dm_crtc_state->stream pointer which is used in
  3208. * the ISRs.
  3209. */
  3210. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3211. struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3212. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3213. if (drm_atomic_crtc_needs_modeset(new_crtc_state) && dm_old_crtc_state->stream)
  3214. manage_dm_interrupts(adev, acrtc, false);
  3215. }
  3216. return drm_atomic_helper_commit(dev, state, nonblock);
  3217. /*TODO Handle EINTR, reenable IRQ*/
  3218. }
  3219. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
  3220. {
  3221. struct drm_device *dev = state->dev;
  3222. struct amdgpu_device *adev = dev->dev_private;
  3223. struct amdgpu_display_manager *dm = &adev->dm;
  3224. struct dm_atomic_state *dm_state;
  3225. uint32_t i, j;
  3226. uint32_t new_crtcs_count = 0;
  3227. struct drm_crtc *crtc;
  3228. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3229. struct amdgpu_crtc *new_crtcs[MAX_STREAMS];
  3230. struct dc_stream_state *new_stream = NULL;
  3231. unsigned long flags;
  3232. bool wait_for_vblank = true;
  3233. struct drm_connector *connector;
  3234. struct drm_connector_state *old_con_state, *new_con_state;
  3235. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3236. drm_atomic_helper_update_legacy_modeset_state(dev, state);
  3237. dm_state = to_dm_atomic_state(state);
  3238. /* update changed items */
  3239. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3240. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3241. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3242. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3243. DRM_DEBUG_DRIVER(
  3244. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3245. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3246. "connectors_changed:%d\n",
  3247. acrtc->crtc_id,
  3248. new_crtc_state->enable,
  3249. new_crtc_state->active,
  3250. new_crtc_state->planes_changed,
  3251. new_crtc_state->mode_changed,
  3252. new_crtc_state->active_changed,
  3253. new_crtc_state->connectors_changed);
  3254. /* handles headless hotplug case, updating new_state and
  3255. * aconnector as needed
  3256. */
  3257. if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
  3258. DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
  3259. if (!dm_new_crtc_state->stream) {
  3260. /*
  3261. * this could happen because of issues with
  3262. * userspace notifications delivery.
  3263. * In this case userspace tries to set mode on
  3264. * display which is disconnect in fact.
  3265. * dc_sink in NULL in this case on aconnector.
  3266. * We expect reset mode will come soon.
  3267. *
  3268. * This can also happen when unplug is done
  3269. * during resume sequence ended
  3270. *
  3271. * In this case, we want to pretend we still
  3272. * have a sink to keep the pipe running so that
  3273. * hw state is consistent with the sw state
  3274. */
  3275. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3276. __func__, acrtc->base.base.id);
  3277. continue;
  3278. }
  3279. if (dm_old_crtc_state->stream)
  3280. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3281. /*
  3282. * this loop saves set mode crtcs
  3283. * we needed to enable vblanks once all
  3284. * resources acquired in dc after dc_commit_streams
  3285. */
  3286. /*TODO move all this into dm_crtc_state, get rid of
  3287. * new_crtcs array and use old and new atomic states
  3288. * instead
  3289. */
  3290. new_crtcs[new_crtcs_count] = acrtc;
  3291. new_crtcs_count++;
  3292. new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  3293. acrtc->enabled = true;
  3294. acrtc->hw_mode = new_crtc_state->mode;
  3295. crtc->hwmode = new_crtc_state->mode;
  3296. } else if (modereset_required(new_crtc_state)) {
  3297. DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
  3298. /* i.e. reset mode */
  3299. if (dm_old_crtc_state->stream)
  3300. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3301. }
  3302. } /* for_each_crtc_in_state() */
  3303. /*
  3304. * Add streams after required streams from new and replaced streams
  3305. * are removed from freesync module
  3306. */
  3307. if (adev->dm.freesync_module) {
  3308. for (i = 0; i < new_crtcs_count; i++) {
  3309. struct amdgpu_dm_connector *aconnector = NULL;
  3310. new_crtc_state = drm_atomic_get_new_crtc_state(state,
  3311. &new_crtcs[i]->base);
  3312. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3313. new_stream = dm_new_crtc_state->stream;
  3314. aconnector = amdgpu_dm_find_first_crtc_matching_connector(
  3315. state,
  3316. &new_crtcs[i]->base);
  3317. if (!aconnector) {
  3318. DRM_DEBUG_DRIVER("Atomic commit: Failed to find connector for acrtc id:%d "
  3319. "skipping freesync init\n",
  3320. new_crtcs[i]->crtc_id);
  3321. continue;
  3322. }
  3323. mod_freesync_add_stream(adev->dm.freesync_module,
  3324. new_stream, &aconnector->caps);
  3325. }
  3326. }
  3327. if (dm_state->context)
  3328. WARN_ON(!dc_commit_state(dm->dc, dm_state->context));
  3329. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3330. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3331. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3332. if (dm_new_crtc_state->stream != NULL) {
  3333. const struct dc_stream_status *status =
  3334. dc_stream_get_status(dm_new_crtc_state->stream);
  3335. if (!status)
  3336. DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
  3337. else
  3338. acrtc->otg_inst = status->primary_otg_inst;
  3339. }
  3340. }
  3341. /* Handle scaling and underscan changes*/
  3342. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3343. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3344. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3345. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3346. struct dc_stream_status *status = NULL;
  3347. if (acrtc)
  3348. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3349. /* Skip any modesets/resets */
  3350. if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
  3351. continue;
  3352. /* Skip any thing not scale or underscan changes */
  3353. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3354. continue;
  3355. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3356. update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
  3357. dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
  3358. status = dc_stream_get_status(dm_new_crtc_state->stream);
  3359. WARN_ON(!status);
  3360. WARN_ON(!status->plane_count);
  3361. if (!dm_new_crtc_state->stream)
  3362. continue;
  3363. /*TODO How it works with MPO ?*/
  3364. if (!dc_commit_planes_to_stream(
  3365. dm->dc,
  3366. status->plane_states,
  3367. status->plane_count,
  3368. dm_new_crtc_state->stream))
  3369. dm_error("%s: Failed to update stream scaling!\n", __func__);
  3370. }
  3371. for (i = 0; i < new_crtcs_count; i++) {
  3372. /*
  3373. * loop to enable interrupts on newly arrived crtc
  3374. */
  3375. struct amdgpu_crtc *acrtc = new_crtcs[i];
  3376. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3377. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3378. if (adev->dm.freesync_module)
  3379. mod_freesync_notify_mode_change(
  3380. adev->dm.freesync_module, &dm_new_crtc_state->stream, 1);
  3381. manage_dm_interrupts(adev, acrtc, true);
  3382. }
  3383. /* update planes when needed per crtc*/
  3384. for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
  3385. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3386. if (dm_new_crtc_state->stream)
  3387. amdgpu_dm_commit_planes(state, dev, dm, crtc, &wait_for_vblank);
  3388. }
  3389. /*
  3390. * send vblank event on all events not handled in flip and
  3391. * mark consumed event for drm_atomic_helper_commit_hw_done
  3392. */
  3393. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  3394. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3395. if (new_crtc_state->event)
  3396. drm_send_event_locked(dev, &new_crtc_state->event->base);
  3397. new_crtc_state->event = NULL;
  3398. }
  3399. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  3400. /* Signal HW programming completion */
  3401. drm_atomic_helper_commit_hw_done(state);
  3402. if (wait_for_vblank)
  3403. drm_atomic_helper_wait_for_vblanks(dev, state);
  3404. drm_atomic_helper_cleanup_planes(dev, state);
  3405. }
  3406. static int dm_force_atomic_commit(struct drm_connector *connector)
  3407. {
  3408. int ret = 0;
  3409. struct drm_device *ddev = connector->dev;
  3410. struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
  3411. struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3412. struct drm_plane *plane = disconnected_acrtc->base.primary;
  3413. struct drm_connector_state *conn_state;
  3414. struct drm_crtc_state *crtc_state;
  3415. struct drm_plane_state *plane_state;
  3416. if (!state)
  3417. return -ENOMEM;
  3418. state->acquire_ctx = ddev->mode_config.acquire_ctx;
  3419. /* Construct an atomic state to restore previous display setting */
  3420. /*
  3421. * Attach connectors to drm_atomic_state
  3422. */
  3423. conn_state = drm_atomic_get_connector_state(state, connector);
  3424. ret = PTR_ERR_OR_ZERO(conn_state);
  3425. if (ret)
  3426. goto err;
  3427. /* Attach crtc to drm_atomic_state*/
  3428. crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
  3429. ret = PTR_ERR_OR_ZERO(crtc_state);
  3430. if (ret)
  3431. goto err;
  3432. /* force a restore */
  3433. crtc_state->mode_changed = true;
  3434. /* Attach plane to drm_atomic_state */
  3435. plane_state = drm_atomic_get_plane_state(state, plane);
  3436. ret = PTR_ERR_OR_ZERO(plane_state);
  3437. if (ret)
  3438. goto err;
  3439. /* Call commit internally with the state we just constructed */
  3440. ret = drm_atomic_commit(state);
  3441. if (!ret)
  3442. return 0;
  3443. err:
  3444. DRM_ERROR("Restoring old state failed with %i\n", ret);
  3445. drm_atomic_state_put(state);
  3446. return ret;
  3447. }
  3448. /*
  3449. * This functions handle all cases when set mode does not come upon hotplug.
  3450. * This include when the same display is unplugged then plugged back into the
  3451. * same port and when we are running without usermode desktop manager supprot
  3452. */
  3453. void dm_restore_drm_connector_state(struct drm_device *dev,
  3454. struct drm_connector *connector)
  3455. {
  3456. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  3457. struct amdgpu_crtc *disconnected_acrtc;
  3458. struct dm_crtc_state *acrtc_state;
  3459. if (!aconnector->dc_sink || !connector->state || !connector->encoder)
  3460. return;
  3461. disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3462. acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
  3463. if (!disconnected_acrtc || !acrtc_state->stream)
  3464. return;
  3465. /*
  3466. * If the previous sink is not released and different from the current,
  3467. * we deduce we are in a state where we can not rely on usermode call
  3468. * to turn on the display, so we do it here
  3469. */
  3470. if (acrtc_state->stream->sink != aconnector->dc_sink)
  3471. dm_force_atomic_commit(&aconnector->base);
  3472. }
  3473. /*`
  3474. * Grabs all modesetting locks to serialize against any blocking commits,
  3475. * Waits for completion of all non blocking commits.
  3476. */
  3477. static int do_aquire_global_lock(struct drm_device *dev,
  3478. struct drm_atomic_state *state)
  3479. {
  3480. struct drm_crtc *crtc;
  3481. struct drm_crtc_commit *commit;
  3482. long ret;
  3483. /* Adding all modeset locks to aquire_ctx will
  3484. * ensure that when the framework release it the
  3485. * extra locks we are locking here will get released to
  3486. */
  3487. ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
  3488. if (ret)
  3489. return ret;
  3490. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3491. spin_lock(&crtc->commit_lock);
  3492. commit = list_first_entry_or_null(&crtc->commit_list,
  3493. struct drm_crtc_commit, commit_entry);
  3494. if (commit)
  3495. drm_crtc_commit_get(commit);
  3496. spin_unlock(&crtc->commit_lock);
  3497. if (!commit)
  3498. continue;
  3499. /* Make sure all pending HW programming completed and
  3500. * page flips done
  3501. */
  3502. ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
  3503. if (ret > 0)
  3504. ret = wait_for_completion_interruptible_timeout(
  3505. &commit->flip_done, 10*HZ);
  3506. if (ret == 0)
  3507. DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
  3508. "timed out\n", crtc->base.id, crtc->name);
  3509. drm_crtc_commit_put(commit);
  3510. }
  3511. return ret < 0 ? ret : 0;
  3512. }
  3513. static int dm_update_crtcs_state(struct dc *dc,
  3514. struct drm_atomic_state *state,
  3515. bool enable,
  3516. bool *lock_and_validation_needed)
  3517. {
  3518. struct drm_crtc *crtc;
  3519. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3520. int i;
  3521. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3522. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3523. struct dc_stream_state *new_stream;
  3524. int ret = 0;
  3525. /*TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set */
  3526. /* update changed items */
  3527. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3528. struct amdgpu_crtc *acrtc = NULL;
  3529. struct amdgpu_dm_connector *aconnector = NULL;
  3530. struct drm_connector_state *new_con_state = NULL;
  3531. struct dm_connector_state *dm_conn_state = NULL;
  3532. new_stream = NULL;
  3533. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3534. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3535. acrtc = to_amdgpu_crtc(crtc);
  3536. aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
  3537. /* TODO This hack should go away */
  3538. if (aconnector) {
  3539. new_con_state = drm_atomic_get_connector_state(state,
  3540. &aconnector->base);
  3541. if (IS_ERR(new_con_state)) {
  3542. ret = PTR_ERR_OR_ZERO(new_con_state);
  3543. break;
  3544. }
  3545. dm_conn_state = to_dm_connector_state(new_con_state);
  3546. new_stream = create_stream_for_sink(aconnector,
  3547. &new_crtc_state->mode,
  3548. dm_conn_state);
  3549. /*
  3550. * we can have no stream on ACTION_SET if a display
  3551. * was disconnected during S3, in this case it not and
  3552. * error, the OS will be updated after detection, and
  3553. * do the right thing on next atomic commit
  3554. */
  3555. if (!new_stream) {
  3556. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3557. __func__, acrtc->base.base.id);
  3558. break;
  3559. }
  3560. }
  3561. if (dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream)) {
  3562. new_crtc_state->mode_changed = false;
  3563. DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
  3564. new_crtc_state->mode_changed);
  3565. }
  3566. if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
  3567. goto next_crtc;
  3568. DRM_DEBUG_DRIVER(
  3569. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3570. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3571. "connectors_changed:%d\n",
  3572. acrtc->crtc_id,
  3573. new_crtc_state->enable,
  3574. new_crtc_state->active,
  3575. new_crtc_state->planes_changed,
  3576. new_crtc_state->mode_changed,
  3577. new_crtc_state->active_changed,
  3578. new_crtc_state->connectors_changed);
  3579. /* Remove stream for any changed/disabled CRTC */
  3580. if (!enable) {
  3581. if (!dm_old_crtc_state->stream)
  3582. goto next_crtc;
  3583. DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
  3584. crtc->base.id);
  3585. /* i.e. reset mode */
  3586. if (!dc_remove_stream_from_ctx(
  3587. dc,
  3588. dm_state->context,
  3589. dm_old_crtc_state->stream)) {
  3590. ret = -EINVAL;
  3591. goto fail;
  3592. }
  3593. dc_stream_release(dm_old_crtc_state->stream);
  3594. dm_new_crtc_state->stream = NULL;
  3595. *lock_and_validation_needed = true;
  3596. } else {/* Add stream for any updated/enabled CRTC */
  3597. if (modereset_required(new_crtc_state))
  3598. goto next_crtc;
  3599. if (modeset_required(new_crtc_state, new_stream,
  3600. dm_old_crtc_state->stream)) {
  3601. WARN_ON(dm_new_crtc_state->stream);
  3602. dm_new_crtc_state->stream = new_stream;
  3603. dc_stream_retain(new_stream);
  3604. DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
  3605. crtc->base.id);
  3606. if (!dc_add_stream_to_ctx(
  3607. dc,
  3608. dm_state->context,
  3609. dm_new_crtc_state->stream)) {
  3610. ret = -EINVAL;
  3611. goto fail;
  3612. }
  3613. *lock_and_validation_needed = true;
  3614. }
  3615. }
  3616. next_crtc:
  3617. /* Release extra reference */
  3618. if (new_stream)
  3619. dc_stream_release(new_stream);
  3620. }
  3621. return ret;
  3622. fail:
  3623. if (new_stream)
  3624. dc_stream_release(new_stream);
  3625. return ret;
  3626. }
  3627. static int dm_update_planes_state(struct dc *dc,
  3628. struct drm_atomic_state *state,
  3629. bool enable,
  3630. bool *lock_and_validation_needed)
  3631. {
  3632. struct drm_crtc *new_plane_crtc, *old_plane_crtc;
  3633. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3634. struct drm_plane *plane;
  3635. struct drm_plane_state *old_plane_state, *new_plane_state;
  3636. struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
  3637. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3638. struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
  3639. int i ;
  3640. /* TODO return page_flip_needed() function */
  3641. bool pflip_needed = !state->allow_modeset;
  3642. int ret = 0;
  3643. if (pflip_needed)
  3644. return ret;
  3645. /* Add new planes */
  3646. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3647. new_plane_crtc = new_plane_state->crtc;
  3648. old_plane_crtc = old_plane_state->crtc;
  3649. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3650. dm_old_plane_state = to_dm_plane_state(old_plane_state);
  3651. /*TODO Implement atomic check for cursor plane */
  3652. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  3653. continue;
  3654. /* Remove any changed/removed planes */
  3655. if (!enable) {
  3656. if (!old_plane_crtc)
  3657. continue;
  3658. old_crtc_state = drm_atomic_get_old_crtc_state(
  3659. state, old_plane_crtc);
  3660. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3661. if (!dm_old_crtc_state->stream)
  3662. continue;
  3663. DRM_DEBUG_DRIVER("Disabling DRM plane: %d on DRM crtc %d\n",
  3664. plane->base.id, old_plane_crtc->base.id);
  3665. if (!dc_remove_plane_from_context(
  3666. dc,
  3667. dm_old_crtc_state->stream,
  3668. dm_old_plane_state->dc_state,
  3669. dm_state->context)) {
  3670. ret = EINVAL;
  3671. return ret;
  3672. }
  3673. dc_plane_state_release(dm_old_plane_state->dc_state);
  3674. dm_new_plane_state->dc_state = NULL;
  3675. *lock_and_validation_needed = true;
  3676. } else { /* Add new planes */
  3677. if (drm_atomic_plane_disabling(plane->state, new_plane_state))
  3678. continue;
  3679. if (!new_plane_crtc)
  3680. continue;
  3681. new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
  3682. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3683. if (!dm_new_crtc_state->stream)
  3684. continue;
  3685. WARN_ON(dm_new_plane_state->dc_state);
  3686. dm_new_plane_state->dc_state = dc_create_plane_state(dc);
  3687. DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
  3688. plane->base.id, new_plane_crtc->base.id);
  3689. if (!dm_new_plane_state->dc_state) {
  3690. ret = -EINVAL;
  3691. return ret;
  3692. }
  3693. ret = fill_plane_attributes(
  3694. new_plane_crtc->dev->dev_private,
  3695. dm_new_plane_state->dc_state,
  3696. new_plane_state,
  3697. new_crtc_state,
  3698. false);
  3699. if (ret)
  3700. return ret;
  3701. if (!dc_add_plane_to_context(
  3702. dc,
  3703. dm_new_crtc_state->stream,
  3704. dm_new_plane_state->dc_state,
  3705. dm_state->context)) {
  3706. ret = -EINVAL;
  3707. return ret;
  3708. }
  3709. *lock_and_validation_needed = true;
  3710. }
  3711. }
  3712. return ret;
  3713. }
  3714. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  3715. struct drm_atomic_state *state)
  3716. {
  3717. int i;
  3718. int ret;
  3719. struct amdgpu_device *adev = dev->dev_private;
  3720. struct dc *dc = adev->dm.dc;
  3721. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3722. struct drm_connector *connector;
  3723. struct drm_connector_state *old_con_state, *new_con_state;
  3724. struct drm_crtc *crtc;
  3725. struct drm_crtc_state *new_crtc_state;
  3726. /*
  3727. * This bool will be set for true for any modeset/reset
  3728. * or plane update which implies non fast surface update.
  3729. */
  3730. bool lock_and_validation_needed = false;
  3731. ret = drm_atomic_helper_check_modeset(dev, state);
  3732. if (ret) {
  3733. DRM_ERROR("Atomic state validation failed with error :%d !\n", ret);
  3734. return ret;
  3735. }
  3736. /*
  3737. * Hack: Commit needs planes right now, specifically for gamma
  3738. * TODO rework commit to check CRTC for gamma change
  3739. */
  3740. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3741. if (new_crtc_state->color_mgmt_changed) {
  3742. ret = drm_atomic_add_affected_planes(state, crtc);
  3743. if (ret)
  3744. goto fail;
  3745. }
  3746. }
  3747. dm_state->context = dc_create_state();
  3748. ASSERT(dm_state->context);
  3749. dc_resource_state_copy_construct_current(dc, dm_state->context);
  3750. /* Remove exiting planes if they are modified */
  3751. ret = dm_update_planes_state(dc, state, false, &lock_and_validation_needed);
  3752. if (ret) {
  3753. goto fail;
  3754. }
  3755. /* Disable all crtcs which require disable */
  3756. ret = dm_update_crtcs_state(dc, state, false, &lock_and_validation_needed);
  3757. if (ret) {
  3758. goto fail;
  3759. }
  3760. /* Enable all crtcs which require enable */
  3761. ret = dm_update_crtcs_state(dc, state, true, &lock_and_validation_needed);
  3762. if (ret) {
  3763. goto fail;
  3764. }
  3765. /* Add new/modified planes */
  3766. ret = dm_update_planes_state(dc, state, true, &lock_and_validation_needed);
  3767. if (ret) {
  3768. goto fail;
  3769. }
  3770. /* Run this here since we want to validate the streams we created */
  3771. ret = drm_atomic_helper_check_planes(dev, state);
  3772. if (ret)
  3773. goto fail;
  3774. /* Check scaling and underscan changes*/
  3775. /*TODO Removed scaling changes validation due to inability to commit
  3776. * new stream into context w\o causing full reset. Need to
  3777. * decide how to handle.
  3778. */
  3779. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3780. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3781. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3782. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3783. /* Skip any modesets/resets */
  3784. if (!acrtc || drm_atomic_crtc_needs_modeset(
  3785. drm_atomic_get_new_crtc_state(state, &acrtc->base)))
  3786. continue;
  3787. /* Skip any thing not scale or underscan changes */
  3788. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3789. continue;
  3790. lock_and_validation_needed = true;
  3791. }
  3792. /*
  3793. * For full updates case when
  3794. * removing/adding/updating streams on once CRTC while flipping
  3795. * on another CRTC,
  3796. * acquiring global lock will guarantee that any such full
  3797. * update commit
  3798. * will wait for completion of any outstanding flip using DRMs
  3799. * synchronization events.
  3800. */
  3801. if (lock_and_validation_needed) {
  3802. ret = do_aquire_global_lock(dev, state);
  3803. if (ret)
  3804. goto fail;
  3805. if (!dc_validate_global_state(dc, dm_state->context)) {
  3806. ret = -EINVAL;
  3807. goto fail;
  3808. }
  3809. }
  3810. /* Must be success */
  3811. WARN_ON(ret);
  3812. return ret;
  3813. fail:
  3814. if (ret == -EDEADLK)
  3815. DRM_DEBUG_DRIVER("Atomic check stopped due to to deadlock.\n");
  3816. else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
  3817. DRM_DEBUG_DRIVER("Atomic check stopped due to to signal.\n");
  3818. else
  3819. DRM_ERROR("Atomic check failed with err: %d \n", ret);
  3820. return ret;
  3821. }
  3822. static bool is_dp_capable_without_timing_msa(struct dc *dc,
  3823. struct amdgpu_dm_connector *amdgpu_dm_connector)
  3824. {
  3825. uint8_t dpcd_data;
  3826. bool capable = false;
  3827. if (amdgpu_dm_connector->dc_link &&
  3828. dm_helpers_dp_read_dpcd(
  3829. NULL,
  3830. amdgpu_dm_connector->dc_link,
  3831. DP_DOWN_STREAM_PORT_COUNT,
  3832. &dpcd_data,
  3833. sizeof(dpcd_data))) {
  3834. capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
  3835. }
  3836. return capable;
  3837. }
  3838. void amdgpu_dm_add_sink_to_freesync_module(struct drm_connector *connector,
  3839. struct edid *edid)
  3840. {
  3841. int i;
  3842. uint64_t val_capable;
  3843. bool edid_check_required;
  3844. struct detailed_timing *timing;
  3845. struct detailed_non_pixel *data;
  3846. struct detailed_data_monitor_range *range;
  3847. struct amdgpu_dm_connector *amdgpu_dm_connector =
  3848. to_amdgpu_dm_connector(connector);
  3849. struct drm_device *dev = connector->dev;
  3850. struct amdgpu_device *adev = dev->dev_private;
  3851. edid_check_required = false;
  3852. if (!amdgpu_dm_connector->dc_sink) {
  3853. DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
  3854. return;
  3855. }
  3856. if (!adev->dm.freesync_module)
  3857. return;
  3858. /*
  3859. * if edid non zero restrict freesync only for dp and edp
  3860. */
  3861. if (edid) {
  3862. if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
  3863. || amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
  3864. edid_check_required = is_dp_capable_without_timing_msa(
  3865. adev->dm.dc,
  3866. amdgpu_dm_connector);
  3867. }
  3868. }
  3869. val_capable = 0;
  3870. if (edid_check_required == true && (edid->version > 1 ||
  3871. (edid->version == 1 && edid->revision > 1))) {
  3872. for (i = 0; i < 4; i++) {
  3873. timing = &edid->detailed_timings[i];
  3874. data = &timing->data.other_data;
  3875. range = &data->data.range;
  3876. /*
  3877. * Check if monitor has continuous frequency mode
  3878. */
  3879. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  3880. continue;
  3881. /*
  3882. * Check for flag range limits only. If flag == 1 then
  3883. * no additional timing information provided.
  3884. * Default GTF, GTF Secondary curve and CVT are not
  3885. * supported
  3886. */
  3887. if (range->flags != 1)
  3888. continue;
  3889. amdgpu_dm_connector->min_vfreq = range->min_vfreq;
  3890. amdgpu_dm_connector->max_vfreq = range->max_vfreq;
  3891. amdgpu_dm_connector->pixel_clock_mhz =
  3892. range->pixel_clock_mhz * 10;
  3893. break;
  3894. }
  3895. if (amdgpu_dm_connector->max_vfreq -
  3896. amdgpu_dm_connector->min_vfreq > 10) {
  3897. amdgpu_dm_connector->caps.supported = true;
  3898. amdgpu_dm_connector->caps.min_refresh_in_micro_hz =
  3899. amdgpu_dm_connector->min_vfreq * 1000000;
  3900. amdgpu_dm_connector->caps.max_refresh_in_micro_hz =
  3901. amdgpu_dm_connector->max_vfreq * 1000000;
  3902. val_capable = 1;
  3903. }
  3904. }
  3905. /*
  3906. * TODO figure out how to notify user-mode or DRM of freesync caps
  3907. * once we figure out how to deal with freesync in an upstreamable
  3908. * fashion
  3909. */
  3910. }
  3911. void amdgpu_dm_remove_sink_from_freesync_module(struct drm_connector *connector)
  3912. {
  3913. /*
  3914. * TODO fill in once we figure out how to deal with freesync in
  3915. * an upstreamable fashion
  3916. */
  3917. }