amdgpu_connectors.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_edid.h>
  28. #include <drm/drm_crtc_helper.h>
  29. #include <drm/drm_fb_helper.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "atom.h"
  33. #include "atombios_encoders.h"
  34. #include "atombios_dp.h"
  35. #include "amdgpu_connectors.h"
  36. #include "amdgpu_i2c.h"
  37. #include <linux/pm_runtime.h>
  38. void amdgpu_connector_hotplug(struct drm_connector *connector)
  39. {
  40. struct drm_device *dev = connector->dev;
  41. struct amdgpu_device *adev = dev->dev_private;
  42. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  43. /* bail if the connector does not have hpd pin, e.g.,
  44. * VGA, TV, etc.
  45. */
  46. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE)
  47. return;
  48. amdgpu_display_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  49. /* if the connector is already off, don't turn it back on */
  50. if (connector->dpms != DRM_MODE_DPMS_ON)
  51. return;
  52. /* just deal with DP (not eDP) here. */
  53. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
  54. struct amdgpu_connector_atom_dig *dig_connector =
  55. amdgpu_connector->con_priv;
  56. /* if existing sink type was not DP no need to retrain */
  57. if (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT)
  58. return;
  59. /* first get sink type as it may be reset after (un)plug */
  60. dig_connector->dp_sink_type = amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  61. /* don't do anything if sink is not display port, i.e.,
  62. * passive dp->(dvi|hdmi) adaptor
  63. */
  64. if (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  65. int saved_dpms = connector->dpms;
  66. /* Only turn off the display if it's physically disconnected */
  67. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  68. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  69. } else if (amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) {
  70. /* Don't try to start link training before we
  71. * have the dpcd */
  72. if (amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  73. return;
  74. /* set it to OFF so that drm_helper_connector_dpms()
  75. * won't return immediately since the current state
  76. * is ON at this point.
  77. */
  78. connector->dpms = DRM_MODE_DPMS_OFF;
  79. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  80. }
  81. connector->dpms = saved_dpms;
  82. }
  83. }
  84. }
  85. static void amdgpu_connector_property_change_mode(struct drm_encoder *encoder)
  86. {
  87. struct drm_crtc *crtc = encoder->crtc;
  88. if (crtc && crtc->enabled) {
  89. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  90. crtc->x, crtc->y, crtc->primary->fb);
  91. }
  92. }
  93. int amdgpu_connector_get_monitor_bpc(struct drm_connector *connector)
  94. {
  95. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  96. struct amdgpu_connector_atom_dig *dig_connector;
  97. int bpc = 8;
  98. unsigned mode_clock, max_tmds_clock;
  99. switch (connector->connector_type) {
  100. case DRM_MODE_CONNECTOR_DVII:
  101. case DRM_MODE_CONNECTOR_HDMIB:
  102. if (amdgpu_connector->use_digital) {
  103. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  104. if (connector->display_info.bpc)
  105. bpc = connector->display_info.bpc;
  106. }
  107. }
  108. break;
  109. case DRM_MODE_CONNECTOR_DVID:
  110. case DRM_MODE_CONNECTOR_HDMIA:
  111. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  112. if (connector->display_info.bpc)
  113. bpc = connector->display_info.bpc;
  114. }
  115. break;
  116. case DRM_MODE_CONNECTOR_DisplayPort:
  117. dig_connector = amdgpu_connector->con_priv;
  118. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  119. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) ||
  120. drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  121. if (connector->display_info.bpc)
  122. bpc = connector->display_info.bpc;
  123. }
  124. break;
  125. case DRM_MODE_CONNECTOR_eDP:
  126. case DRM_MODE_CONNECTOR_LVDS:
  127. if (connector->display_info.bpc)
  128. bpc = connector->display_info.bpc;
  129. else {
  130. const struct drm_connector_helper_funcs *connector_funcs =
  131. connector->helper_private;
  132. struct drm_encoder *encoder = connector_funcs->best_encoder(connector);
  133. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  134. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  135. if (dig->lcd_misc & ATOM_PANEL_MISC_V13_6BIT_PER_COLOR)
  136. bpc = 6;
  137. else if (dig->lcd_misc & ATOM_PANEL_MISC_V13_8BIT_PER_COLOR)
  138. bpc = 8;
  139. }
  140. break;
  141. }
  142. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  143. /*
  144. * Pre DCE-8 hw can't handle > 12 bpc, and more than 12 bpc doesn't make
  145. * much sense without support for > 12 bpc framebuffers. RGB 4:4:4 at
  146. * 12 bpc is always supported on hdmi deep color sinks, as this is
  147. * required by the HDMI-1.3 spec. Clamp to a safe 12 bpc maximum.
  148. */
  149. if (bpc > 12) {
  150. DRM_DEBUG("%s: HDMI deep color %d bpc unsupported. Using 12 bpc.\n",
  151. connector->name, bpc);
  152. bpc = 12;
  153. }
  154. /* Any defined maximum tmds clock limit we must not exceed? */
  155. if (connector->display_info.max_tmds_clock > 0) {
  156. /* mode_clock is clock in kHz for mode to be modeset on this connector */
  157. mode_clock = amdgpu_connector->pixelclock_for_modeset;
  158. /* Maximum allowable input clock in kHz */
  159. max_tmds_clock = connector->display_info.max_tmds_clock;
  160. DRM_DEBUG("%s: hdmi mode dotclock %d kHz, max tmds input clock %d kHz.\n",
  161. connector->name, mode_clock, max_tmds_clock);
  162. /* Check if bpc is within clock limit. Try to degrade gracefully otherwise */
  163. if ((bpc == 12) && (mode_clock * 3/2 > max_tmds_clock)) {
  164. if ((connector->display_info.edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_30) &&
  165. (mode_clock * 5/4 <= max_tmds_clock))
  166. bpc = 10;
  167. else
  168. bpc = 8;
  169. DRM_DEBUG("%s: HDMI deep color 12 bpc exceeds max tmds clock. Using %d bpc.\n",
  170. connector->name, bpc);
  171. }
  172. if ((bpc == 10) && (mode_clock * 5/4 > max_tmds_clock)) {
  173. bpc = 8;
  174. DRM_DEBUG("%s: HDMI deep color 10 bpc exceeds max tmds clock. Using %d bpc.\n",
  175. connector->name, bpc);
  176. }
  177. } else if (bpc > 8) {
  178. /* max_tmds_clock missing, but hdmi spec mandates it for deep color. */
  179. DRM_DEBUG("%s: Required max tmds clock for HDMI deep color missing. Using 8 bpc.\n",
  180. connector->name);
  181. bpc = 8;
  182. }
  183. }
  184. if ((amdgpu_deep_color == 0) && (bpc > 8)) {
  185. DRM_DEBUG("%s: Deep color disabled. Set amdgpu module param deep_color=1 to enable.\n",
  186. connector->name);
  187. bpc = 8;
  188. }
  189. DRM_DEBUG("%s: Display bpc=%d, returned bpc=%d\n",
  190. connector->name, connector->display_info.bpc, bpc);
  191. return bpc;
  192. }
  193. static void
  194. amdgpu_connector_update_scratch_regs(struct drm_connector *connector,
  195. enum drm_connector_status status)
  196. {
  197. struct drm_encoder *best_encoder = NULL;
  198. struct drm_encoder *encoder = NULL;
  199. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  200. bool connected;
  201. int i;
  202. best_encoder = connector_funcs->best_encoder(connector);
  203. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  204. if (connector->encoder_ids[i] == 0)
  205. break;
  206. encoder = drm_encoder_find(connector->dev, NULL,
  207. connector->encoder_ids[i]);
  208. if (!encoder)
  209. continue;
  210. if ((encoder == best_encoder) && (status == connector_status_connected))
  211. connected = true;
  212. else
  213. connected = false;
  214. amdgpu_atombios_encoder_set_bios_scratch_regs(connector, encoder, connected);
  215. }
  216. }
  217. static struct drm_encoder *
  218. amdgpu_connector_find_encoder(struct drm_connector *connector,
  219. int encoder_type)
  220. {
  221. struct drm_encoder *encoder;
  222. int i;
  223. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  224. if (connector->encoder_ids[i] == 0)
  225. break;
  226. encoder = drm_encoder_find(connector->dev, NULL,
  227. connector->encoder_ids[i]);
  228. if (!encoder)
  229. continue;
  230. if (encoder->encoder_type == encoder_type)
  231. return encoder;
  232. }
  233. return NULL;
  234. }
  235. struct edid *amdgpu_connector_edid(struct drm_connector *connector)
  236. {
  237. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  238. struct drm_property_blob *edid_blob = connector->edid_blob_ptr;
  239. if (amdgpu_connector->edid) {
  240. return amdgpu_connector->edid;
  241. } else if (edid_blob) {
  242. struct edid *edid = kmemdup(edid_blob->data, edid_blob->length, GFP_KERNEL);
  243. if (edid)
  244. amdgpu_connector->edid = edid;
  245. }
  246. return amdgpu_connector->edid;
  247. }
  248. static struct edid *
  249. amdgpu_connector_get_hardcoded_edid(struct amdgpu_device *adev)
  250. {
  251. struct edid *edid;
  252. if (adev->mode_info.bios_hardcoded_edid) {
  253. edid = kmalloc(adev->mode_info.bios_hardcoded_edid_size, GFP_KERNEL);
  254. if (edid) {
  255. memcpy((unsigned char *)edid,
  256. (unsigned char *)adev->mode_info.bios_hardcoded_edid,
  257. adev->mode_info.bios_hardcoded_edid_size);
  258. return edid;
  259. }
  260. }
  261. return NULL;
  262. }
  263. static void amdgpu_connector_get_edid(struct drm_connector *connector)
  264. {
  265. struct drm_device *dev = connector->dev;
  266. struct amdgpu_device *adev = dev->dev_private;
  267. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  268. if (amdgpu_connector->edid)
  269. return;
  270. /* on hw with routers, select right port */
  271. if (amdgpu_connector->router.ddc_valid)
  272. amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
  273. if ((amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  274. ENCODER_OBJECT_ID_NONE) &&
  275. amdgpu_connector->ddc_bus->has_aux) {
  276. amdgpu_connector->edid = drm_get_edid(connector,
  277. &amdgpu_connector->ddc_bus->aux.ddc);
  278. } else if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  279. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  280. struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
  281. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  282. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
  283. amdgpu_connector->ddc_bus->has_aux)
  284. amdgpu_connector->edid = drm_get_edid(connector,
  285. &amdgpu_connector->ddc_bus->aux.ddc);
  286. else if (amdgpu_connector->ddc_bus)
  287. amdgpu_connector->edid = drm_get_edid(connector,
  288. &amdgpu_connector->ddc_bus->adapter);
  289. } else if (amdgpu_connector->ddc_bus) {
  290. amdgpu_connector->edid = drm_get_edid(connector,
  291. &amdgpu_connector->ddc_bus->adapter);
  292. }
  293. if (!amdgpu_connector->edid) {
  294. /* some laptops provide a hardcoded edid in rom for LCDs */
  295. if (((connector->connector_type == DRM_MODE_CONNECTOR_LVDS) ||
  296. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)))
  297. amdgpu_connector->edid = amdgpu_connector_get_hardcoded_edid(adev);
  298. }
  299. }
  300. static void amdgpu_connector_free_edid(struct drm_connector *connector)
  301. {
  302. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  303. kfree(amdgpu_connector->edid);
  304. amdgpu_connector->edid = NULL;
  305. }
  306. static int amdgpu_connector_ddc_get_modes(struct drm_connector *connector)
  307. {
  308. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  309. int ret;
  310. if (amdgpu_connector->edid) {
  311. drm_mode_connector_update_edid_property(connector, amdgpu_connector->edid);
  312. ret = drm_add_edid_modes(connector, amdgpu_connector->edid);
  313. drm_edid_to_eld(connector, amdgpu_connector->edid);
  314. return ret;
  315. }
  316. drm_mode_connector_update_edid_property(connector, NULL);
  317. return 0;
  318. }
  319. static struct drm_encoder *
  320. amdgpu_connector_best_single_encoder(struct drm_connector *connector)
  321. {
  322. int enc_id = connector->encoder_ids[0];
  323. /* pick the encoder ids */
  324. if (enc_id)
  325. return drm_encoder_find(connector->dev, NULL, enc_id);
  326. return NULL;
  327. }
  328. static void amdgpu_get_native_mode(struct drm_connector *connector)
  329. {
  330. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  331. struct amdgpu_encoder *amdgpu_encoder;
  332. if (encoder == NULL)
  333. return;
  334. amdgpu_encoder = to_amdgpu_encoder(encoder);
  335. if (!list_empty(&connector->probed_modes)) {
  336. struct drm_display_mode *preferred_mode =
  337. list_first_entry(&connector->probed_modes,
  338. struct drm_display_mode, head);
  339. amdgpu_encoder->native_mode = *preferred_mode;
  340. } else {
  341. amdgpu_encoder->native_mode.clock = 0;
  342. }
  343. }
  344. static struct drm_display_mode *
  345. amdgpu_connector_lcd_native_mode(struct drm_encoder *encoder)
  346. {
  347. struct drm_device *dev = encoder->dev;
  348. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  349. struct drm_display_mode *mode = NULL;
  350. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  351. if (native_mode->hdisplay != 0 &&
  352. native_mode->vdisplay != 0 &&
  353. native_mode->clock != 0) {
  354. mode = drm_mode_duplicate(dev, native_mode);
  355. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  356. drm_mode_set_name(mode);
  357. DRM_DEBUG_KMS("Adding native panel mode %s\n", mode->name);
  358. } else if (native_mode->hdisplay != 0 &&
  359. native_mode->vdisplay != 0) {
  360. /* mac laptops without an edid */
  361. /* Note that this is not necessarily the exact panel mode,
  362. * but an approximation based on the cvt formula. For these
  363. * systems we should ideally read the mode info out of the
  364. * registers or add a mode table, but this works and is much
  365. * simpler.
  366. */
  367. mode = drm_cvt_mode(dev, native_mode->hdisplay, native_mode->vdisplay, 60, true, false, false);
  368. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  369. DRM_DEBUG_KMS("Adding cvt approximation of native panel mode %s\n", mode->name);
  370. }
  371. return mode;
  372. }
  373. static void amdgpu_connector_add_common_modes(struct drm_encoder *encoder,
  374. struct drm_connector *connector)
  375. {
  376. struct drm_device *dev = encoder->dev;
  377. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  378. struct drm_display_mode *mode = NULL;
  379. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  380. int i;
  381. static const struct mode_size {
  382. int w;
  383. int h;
  384. } common_modes[17] = {
  385. { 640, 480},
  386. { 720, 480},
  387. { 800, 600},
  388. { 848, 480},
  389. {1024, 768},
  390. {1152, 768},
  391. {1280, 720},
  392. {1280, 800},
  393. {1280, 854},
  394. {1280, 960},
  395. {1280, 1024},
  396. {1440, 900},
  397. {1400, 1050},
  398. {1680, 1050},
  399. {1600, 1200},
  400. {1920, 1080},
  401. {1920, 1200}
  402. };
  403. for (i = 0; i < 17; i++) {
  404. if (amdgpu_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
  405. if (common_modes[i].w > 1024 ||
  406. common_modes[i].h > 768)
  407. continue;
  408. }
  409. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  410. if (common_modes[i].w > native_mode->hdisplay ||
  411. common_modes[i].h > native_mode->vdisplay ||
  412. (common_modes[i].w == native_mode->hdisplay &&
  413. common_modes[i].h == native_mode->vdisplay))
  414. continue;
  415. }
  416. if (common_modes[i].w < 320 || common_modes[i].h < 200)
  417. continue;
  418. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  419. drm_mode_probed_add(connector, mode);
  420. }
  421. }
  422. static int amdgpu_connector_set_property(struct drm_connector *connector,
  423. struct drm_property *property,
  424. uint64_t val)
  425. {
  426. struct drm_device *dev = connector->dev;
  427. struct amdgpu_device *adev = dev->dev_private;
  428. struct drm_encoder *encoder;
  429. struct amdgpu_encoder *amdgpu_encoder;
  430. if (property == adev->mode_info.coherent_mode_property) {
  431. struct amdgpu_encoder_atom_dig *dig;
  432. bool new_coherent_mode;
  433. /* need to find digital encoder on connector */
  434. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  435. if (!encoder)
  436. return 0;
  437. amdgpu_encoder = to_amdgpu_encoder(encoder);
  438. if (!amdgpu_encoder->enc_priv)
  439. return 0;
  440. dig = amdgpu_encoder->enc_priv;
  441. new_coherent_mode = val ? true : false;
  442. if (dig->coherent_mode != new_coherent_mode) {
  443. dig->coherent_mode = new_coherent_mode;
  444. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  445. }
  446. }
  447. if (property == adev->mode_info.audio_property) {
  448. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  449. /* need to find digital encoder on connector */
  450. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  451. if (!encoder)
  452. return 0;
  453. amdgpu_encoder = to_amdgpu_encoder(encoder);
  454. if (amdgpu_connector->audio != val) {
  455. amdgpu_connector->audio = val;
  456. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  457. }
  458. }
  459. if (property == adev->mode_info.dither_property) {
  460. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  461. /* need to find digital encoder on connector */
  462. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  463. if (!encoder)
  464. return 0;
  465. amdgpu_encoder = to_amdgpu_encoder(encoder);
  466. if (amdgpu_connector->dither != val) {
  467. amdgpu_connector->dither = val;
  468. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  469. }
  470. }
  471. if (property == adev->mode_info.underscan_property) {
  472. /* need to find digital encoder on connector */
  473. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  474. if (!encoder)
  475. return 0;
  476. amdgpu_encoder = to_amdgpu_encoder(encoder);
  477. if (amdgpu_encoder->underscan_type != val) {
  478. amdgpu_encoder->underscan_type = val;
  479. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  480. }
  481. }
  482. if (property == adev->mode_info.underscan_hborder_property) {
  483. /* need to find digital encoder on connector */
  484. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  485. if (!encoder)
  486. return 0;
  487. amdgpu_encoder = to_amdgpu_encoder(encoder);
  488. if (amdgpu_encoder->underscan_hborder != val) {
  489. amdgpu_encoder->underscan_hborder = val;
  490. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  491. }
  492. }
  493. if (property == adev->mode_info.underscan_vborder_property) {
  494. /* need to find digital encoder on connector */
  495. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  496. if (!encoder)
  497. return 0;
  498. amdgpu_encoder = to_amdgpu_encoder(encoder);
  499. if (amdgpu_encoder->underscan_vborder != val) {
  500. amdgpu_encoder->underscan_vborder = val;
  501. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  502. }
  503. }
  504. if (property == adev->mode_info.load_detect_property) {
  505. struct amdgpu_connector *amdgpu_connector =
  506. to_amdgpu_connector(connector);
  507. if (val == 0)
  508. amdgpu_connector->dac_load_detect = false;
  509. else
  510. amdgpu_connector->dac_load_detect = true;
  511. }
  512. if (property == dev->mode_config.scaling_mode_property) {
  513. enum amdgpu_rmx_type rmx_type;
  514. if (connector->encoder) {
  515. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  516. } else {
  517. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  518. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  519. }
  520. switch (val) {
  521. default:
  522. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  523. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  524. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  525. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  526. }
  527. if (amdgpu_encoder->rmx_type == rmx_type)
  528. return 0;
  529. if ((rmx_type != DRM_MODE_SCALE_NONE) &&
  530. (amdgpu_encoder->native_mode.clock == 0))
  531. return 0;
  532. amdgpu_encoder->rmx_type = rmx_type;
  533. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  534. }
  535. return 0;
  536. }
  537. static void
  538. amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder *encoder,
  539. struct drm_connector *connector)
  540. {
  541. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  542. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  543. struct drm_display_mode *t, *mode;
  544. /* If the EDID preferred mode doesn't match the native mode, use it */
  545. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  546. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  547. if (mode->hdisplay != native_mode->hdisplay ||
  548. mode->vdisplay != native_mode->vdisplay)
  549. memcpy(native_mode, mode, sizeof(*mode));
  550. }
  551. }
  552. /* Try to get native mode details from EDID if necessary */
  553. if (!native_mode->clock) {
  554. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  555. if (mode->hdisplay == native_mode->hdisplay &&
  556. mode->vdisplay == native_mode->vdisplay) {
  557. *native_mode = *mode;
  558. drm_mode_set_crtcinfo(native_mode, CRTC_INTERLACE_HALVE_V);
  559. DRM_DEBUG_KMS("Determined LVDS native mode details from EDID\n");
  560. break;
  561. }
  562. }
  563. }
  564. if (!native_mode->clock) {
  565. DRM_DEBUG_KMS("No LVDS native mode details, disabling RMX\n");
  566. amdgpu_encoder->rmx_type = RMX_OFF;
  567. }
  568. }
  569. static int amdgpu_connector_lvds_get_modes(struct drm_connector *connector)
  570. {
  571. struct drm_encoder *encoder;
  572. int ret = 0;
  573. struct drm_display_mode *mode;
  574. amdgpu_connector_get_edid(connector);
  575. ret = amdgpu_connector_ddc_get_modes(connector);
  576. if (ret > 0) {
  577. encoder = amdgpu_connector_best_single_encoder(connector);
  578. if (encoder) {
  579. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  580. /* add scaled modes */
  581. amdgpu_connector_add_common_modes(encoder, connector);
  582. }
  583. return ret;
  584. }
  585. encoder = amdgpu_connector_best_single_encoder(connector);
  586. if (!encoder)
  587. return 0;
  588. /* we have no EDID modes */
  589. mode = amdgpu_connector_lcd_native_mode(encoder);
  590. if (mode) {
  591. ret = 1;
  592. drm_mode_probed_add(connector, mode);
  593. /* add the width/height from vbios tables if available */
  594. connector->display_info.width_mm = mode->width_mm;
  595. connector->display_info.height_mm = mode->height_mm;
  596. /* add scaled modes */
  597. amdgpu_connector_add_common_modes(encoder, connector);
  598. }
  599. return ret;
  600. }
  601. static int amdgpu_connector_lvds_mode_valid(struct drm_connector *connector,
  602. struct drm_display_mode *mode)
  603. {
  604. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  605. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  606. return MODE_PANEL;
  607. if (encoder) {
  608. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  609. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  610. /* AVIVO hardware supports downscaling modes larger than the panel
  611. * to the panel size, but I'm not sure this is desirable.
  612. */
  613. if ((mode->hdisplay > native_mode->hdisplay) ||
  614. (mode->vdisplay > native_mode->vdisplay))
  615. return MODE_PANEL;
  616. /* if scaling is disabled, block non-native modes */
  617. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  618. if ((mode->hdisplay != native_mode->hdisplay) ||
  619. (mode->vdisplay != native_mode->vdisplay))
  620. return MODE_PANEL;
  621. }
  622. }
  623. return MODE_OK;
  624. }
  625. static enum drm_connector_status
  626. amdgpu_connector_lvds_detect(struct drm_connector *connector, bool force)
  627. {
  628. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  629. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  630. enum drm_connector_status ret = connector_status_disconnected;
  631. int r;
  632. r = pm_runtime_get_sync(connector->dev->dev);
  633. if (r < 0)
  634. return connector_status_disconnected;
  635. if (encoder) {
  636. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  637. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  638. /* check if panel is valid */
  639. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  640. ret = connector_status_connected;
  641. }
  642. /* check for edid as well */
  643. amdgpu_connector_get_edid(connector);
  644. if (amdgpu_connector->edid)
  645. ret = connector_status_connected;
  646. /* check acpi lid status ??? */
  647. amdgpu_connector_update_scratch_regs(connector, ret);
  648. pm_runtime_mark_last_busy(connector->dev->dev);
  649. pm_runtime_put_autosuspend(connector->dev->dev);
  650. return ret;
  651. }
  652. static void amdgpu_connector_unregister(struct drm_connector *connector)
  653. {
  654. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  655. if (amdgpu_connector->ddc_bus && amdgpu_connector->ddc_bus->has_aux) {
  656. drm_dp_aux_unregister(&amdgpu_connector->ddc_bus->aux);
  657. amdgpu_connector->ddc_bus->has_aux = false;
  658. }
  659. }
  660. static void amdgpu_connector_destroy(struct drm_connector *connector)
  661. {
  662. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  663. amdgpu_connector_free_edid(connector);
  664. kfree(amdgpu_connector->con_priv);
  665. drm_connector_unregister(connector);
  666. drm_connector_cleanup(connector);
  667. kfree(connector);
  668. }
  669. static int amdgpu_connector_set_lcd_property(struct drm_connector *connector,
  670. struct drm_property *property,
  671. uint64_t value)
  672. {
  673. struct drm_device *dev = connector->dev;
  674. struct amdgpu_encoder *amdgpu_encoder;
  675. enum amdgpu_rmx_type rmx_type;
  676. DRM_DEBUG_KMS("\n");
  677. if (property != dev->mode_config.scaling_mode_property)
  678. return 0;
  679. if (connector->encoder)
  680. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  681. else {
  682. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  683. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  684. }
  685. switch (value) {
  686. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  687. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  688. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  689. default:
  690. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  691. }
  692. if (amdgpu_encoder->rmx_type == rmx_type)
  693. return 0;
  694. amdgpu_encoder->rmx_type = rmx_type;
  695. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  696. return 0;
  697. }
  698. static const struct drm_connector_helper_funcs amdgpu_connector_lvds_helper_funcs = {
  699. .get_modes = amdgpu_connector_lvds_get_modes,
  700. .mode_valid = amdgpu_connector_lvds_mode_valid,
  701. .best_encoder = amdgpu_connector_best_single_encoder,
  702. };
  703. static const struct drm_connector_funcs amdgpu_connector_lvds_funcs = {
  704. .dpms = drm_helper_connector_dpms,
  705. .detect = amdgpu_connector_lvds_detect,
  706. .fill_modes = drm_helper_probe_single_connector_modes,
  707. .early_unregister = amdgpu_connector_unregister,
  708. .destroy = amdgpu_connector_destroy,
  709. .set_property = amdgpu_connector_set_lcd_property,
  710. };
  711. static int amdgpu_connector_vga_get_modes(struct drm_connector *connector)
  712. {
  713. int ret;
  714. amdgpu_connector_get_edid(connector);
  715. ret = amdgpu_connector_ddc_get_modes(connector);
  716. return ret;
  717. }
  718. static int amdgpu_connector_vga_mode_valid(struct drm_connector *connector,
  719. struct drm_display_mode *mode)
  720. {
  721. struct drm_device *dev = connector->dev;
  722. struct amdgpu_device *adev = dev->dev_private;
  723. /* XXX check mode bandwidth */
  724. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  725. return MODE_CLOCK_HIGH;
  726. return MODE_OK;
  727. }
  728. static enum drm_connector_status
  729. amdgpu_connector_vga_detect(struct drm_connector *connector, bool force)
  730. {
  731. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  732. struct drm_encoder *encoder;
  733. const struct drm_encoder_helper_funcs *encoder_funcs;
  734. bool dret = false;
  735. enum drm_connector_status ret = connector_status_disconnected;
  736. int r;
  737. r = pm_runtime_get_sync(connector->dev->dev);
  738. if (r < 0)
  739. return connector_status_disconnected;
  740. encoder = amdgpu_connector_best_single_encoder(connector);
  741. if (!encoder)
  742. ret = connector_status_disconnected;
  743. if (amdgpu_connector->ddc_bus)
  744. dret = amdgpu_ddc_probe(amdgpu_connector, false);
  745. if (dret) {
  746. amdgpu_connector->detected_by_load = false;
  747. amdgpu_connector_free_edid(connector);
  748. amdgpu_connector_get_edid(connector);
  749. if (!amdgpu_connector->edid) {
  750. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  751. connector->name);
  752. ret = connector_status_connected;
  753. } else {
  754. amdgpu_connector->use_digital =
  755. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  756. /* some oems have boards with separate digital and analog connectors
  757. * with a shared ddc line (often vga + hdmi)
  758. */
  759. if (amdgpu_connector->use_digital && amdgpu_connector->shared_ddc) {
  760. amdgpu_connector_free_edid(connector);
  761. ret = connector_status_disconnected;
  762. } else {
  763. ret = connector_status_connected;
  764. }
  765. }
  766. } else {
  767. /* if we aren't forcing don't do destructive polling */
  768. if (!force) {
  769. /* only return the previous status if we last
  770. * detected a monitor via load.
  771. */
  772. if (amdgpu_connector->detected_by_load)
  773. ret = connector->status;
  774. goto out;
  775. }
  776. if (amdgpu_connector->dac_load_detect && encoder) {
  777. encoder_funcs = encoder->helper_private;
  778. ret = encoder_funcs->detect(encoder, connector);
  779. if (ret != connector_status_disconnected)
  780. amdgpu_connector->detected_by_load = true;
  781. }
  782. }
  783. amdgpu_connector_update_scratch_regs(connector, ret);
  784. out:
  785. pm_runtime_mark_last_busy(connector->dev->dev);
  786. pm_runtime_put_autosuspend(connector->dev->dev);
  787. return ret;
  788. }
  789. static const struct drm_connector_helper_funcs amdgpu_connector_vga_helper_funcs = {
  790. .get_modes = amdgpu_connector_vga_get_modes,
  791. .mode_valid = amdgpu_connector_vga_mode_valid,
  792. .best_encoder = amdgpu_connector_best_single_encoder,
  793. };
  794. static const struct drm_connector_funcs amdgpu_connector_vga_funcs = {
  795. .dpms = drm_helper_connector_dpms,
  796. .detect = amdgpu_connector_vga_detect,
  797. .fill_modes = drm_helper_probe_single_connector_modes,
  798. .early_unregister = amdgpu_connector_unregister,
  799. .destroy = amdgpu_connector_destroy,
  800. .set_property = amdgpu_connector_set_property,
  801. };
  802. static bool
  803. amdgpu_connector_check_hpd_status_unchanged(struct drm_connector *connector)
  804. {
  805. struct drm_device *dev = connector->dev;
  806. struct amdgpu_device *adev = dev->dev_private;
  807. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  808. enum drm_connector_status status;
  809. if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE) {
  810. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd))
  811. status = connector_status_connected;
  812. else
  813. status = connector_status_disconnected;
  814. if (connector->status == status)
  815. return true;
  816. }
  817. return false;
  818. }
  819. /*
  820. * DVI is complicated
  821. * Do a DDC probe, if DDC probe passes, get the full EDID so
  822. * we can do analog/digital monitor detection at this point.
  823. * If the monitor is an analog monitor or we got no DDC,
  824. * we need to find the DAC encoder object for this connector.
  825. * If we got no DDC, we do load detection on the DAC encoder object.
  826. * If we got analog DDC or load detection passes on the DAC encoder
  827. * we have to check if this analog encoder is shared with anyone else (TV)
  828. * if its shared we have to set the other connector to disconnected.
  829. */
  830. static enum drm_connector_status
  831. amdgpu_connector_dvi_detect(struct drm_connector *connector, bool force)
  832. {
  833. struct drm_device *dev = connector->dev;
  834. struct amdgpu_device *adev = dev->dev_private;
  835. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  836. struct drm_encoder *encoder = NULL;
  837. const struct drm_encoder_helper_funcs *encoder_funcs;
  838. int i, r;
  839. enum drm_connector_status ret = connector_status_disconnected;
  840. bool dret = false, broken_edid = false;
  841. r = pm_runtime_get_sync(connector->dev->dev);
  842. if (r < 0)
  843. return connector_status_disconnected;
  844. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  845. ret = connector->status;
  846. goto exit;
  847. }
  848. if (amdgpu_connector->ddc_bus)
  849. dret = amdgpu_ddc_probe(amdgpu_connector, false);
  850. if (dret) {
  851. amdgpu_connector->detected_by_load = false;
  852. amdgpu_connector_free_edid(connector);
  853. amdgpu_connector_get_edid(connector);
  854. if (!amdgpu_connector->edid) {
  855. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  856. connector->name);
  857. ret = connector_status_connected;
  858. broken_edid = true; /* defer use_digital to later */
  859. } else {
  860. amdgpu_connector->use_digital =
  861. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  862. /* some oems have boards with separate digital and analog connectors
  863. * with a shared ddc line (often vga + hdmi)
  864. */
  865. if ((!amdgpu_connector->use_digital) && amdgpu_connector->shared_ddc) {
  866. amdgpu_connector_free_edid(connector);
  867. ret = connector_status_disconnected;
  868. } else {
  869. ret = connector_status_connected;
  870. }
  871. /* This gets complicated. We have boards with VGA + HDMI with a
  872. * shared DDC line and we have boards with DVI-D + HDMI with a shared
  873. * DDC line. The latter is more complex because with DVI<->HDMI adapters
  874. * you don't really know what's connected to which port as both are digital.
  875. */
  876. if (amdgpu_connector->shared_ddc && (ret == connector_status_connected)) {
  877. struct drm_connector *list_connector;
  878. struct amdgpu_connector *list_amdgpu_connector;
  879. list_for_each_entry(list_connector, &dev->mode_config.connector_list, head) {
  880. if (connector == list_connector)
  881. continue;
  882. list_amdgpu_connector = to_amdgpu_connector(list_connector);
  883. if (list_amdgpu_connector->shared_ddc &&
  884. (list_amdgpu_connector->ddc_bus->rec.i2c_id ==
  885. amdgpu_connector->ddc_bus->rec.i2c_id)) {
  886. /* cases where both connectors are digital */
  887. if (list_connector->connector_type != DRM_MODE_CONNECTOR_VGA) {
  888. /* hpd is our only option in this case */
  889. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  890. amdgpu_connector_free_edid(connector);
  891. ret = connector_status_disconnected;
  892. }
  893. }
  894. }
  895. }
  896. }
  897. }
  898. }
  899. if ((ret == connector_status_connected) && (amdgpu_connector->use_digital == true))
  900. goto out;
  901. /* DVI-D and HDMI-A are digital only */
  902. if ((connector->connector_type == DRM_MODE_CONNECTOR_DVID) ||
  903. (connector->connector_type == DRM_MODE_CONNECTOR_HDMIA))
  904. goto out;
  905. /* if we aren't forcing don't do destructive polling */
  906. if (!force) {
  907. /* only return the previous status if we last
  908. * detected a monitor via load.
  909. */
  910. if (amdgpu_connector->detected_by_load)
  911. ret = connector->status;
  912. goto out;
  913. }
  914. /* find analog encoder */
  915. if (amdgpu_connector->dac_load_detect) {
  916. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  917. if (connector->encoder_ids[i] == 0)
  918. break;
  919. encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
  920. if (!encoder)
  921. continue;
  922. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC &&
  923. encoder->encoder_type != DRM_MODE_ENCODER_TVDAC)
  924. continue;
  925. encoder_funcs = encoder->helper_private;
  926. if (encoder_funcs->detect) {
  927. if (!broken_edid) {
  928. if (ret != connector_status_connected) {
  929. /* deal with analog monitors without DDC */
  930. ret = encoder_funcs->detect(encoder, connector);
  931. if (ret == connector_status_connected) {
  932. amdgpu_connector->use_digital = false;
  933. }
  934. if (ret != connector_status_disconnected)
  935. amdgpu_connector->detected_by_load = true;
  936. }
  937. } else {
  938. enum drm_connector_status lret;
  939. /* assume digital unless load detected otherwise */
  940. amdgpu_connector->use_digital = true;
  941. lret = encoder_funcs->detect(encoder, connector);
  942. DRM_DEBUG_KMS("load_detect %x returned: %x\n",encoder->encoder_type,lret);
  943. if (lret == connector_status_connected)
  944. amdgpu_connector->use_digital = false;
  945. }
  946. break;
  947. }
  948. }
  949. }
  950. out:
  951. /* updated in get modes as well since we need to know if it's analog or digital */
  952. amdgpu_connector_update_scratch_regs(connector, ret);
  953. exit:
  954. pm_runtime_mark_last_busy(connector->dev->dev);
  955. pm_runtime_put_autosuspend(connector->dev->dev);
  956. return ret;
  957. }
  958. /* okay need to be smart in here about which encoder to pick */
  959. static struct drm_encoder *
  960. amdgpu_connector_dvi_encoder(struct drm_connector *connector)
  961. {
  962. int enc_id = connector->encoder_ids[0];
  963. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  964. struct drm_encoder *encoder;
  965. int i;
  966. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  967. if (connector->encoder_ids[i] == 0)
  968. break;
  969. encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
  970. if (!encoder)
  971. continue;
  972. if (amdgpu_connector->use_digital == true) {
  973. if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
  974. return encoder;
  975. } else {
  976. if (encoder->encoder_type == DRM_MODE_ENCODER_DAC ||
  977. encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
  978. return encoder;
  979. }
  980. }
  981. /* see if we have a default encoder TODO */
  982. /* then check use digitial */
  983. /* pick the first one */
  984. if (enc_id)
  985. return drm_encoder_find(connector->dev, NULL, enc_id);
  986. return NULL;
  987. }
  988. static void amdgpu_connector_dvi_force(struct drm_connector *connector)
  989. {
  990. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  991. if (connector->force == DRM_FORCE_ON)
  992. amdgpu_connector->use_digital = false;
  993. if (connector->force == DRM_FORCE_ON_DIGITAL)
  994. amdgpu_connector->use_digital = true;
  995. }
  996. static int amdgpu_connector_dvi_mode_valid(struct drm_connector *connector,
  997. struct drm_display_mode *mode)
  998. {
  999. struct drm_device *dev = connector->dev;
  1000. struct amdgpu_device *adev = dev->dev_private;
  1001. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1002. /* XXX check mode bandwidth */
  1003. if (amdgpu_connector->use_digital && (mode->clock > 165000)) {
  1004. if ((amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I) ||
  1005. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D) ||
  1006. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_HDMI_TYPE_B)) {
  1007. return MODE_OK;
  1008. } else if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1009. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1010. if (mode->clock > 340000)
  1011. return MODE_CLOCK_HIGH;
  1012. else
  1013. return MODE_OK;
  1014. } else {
  1015. return MODE_CLOCK_HIGH;
  1016. }
  1017. }
  1018. /* check against the max pixel clock */
  1019. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  1020. return MODE_CLOCK_HIGH;
  1021. return MODE_OK;
  1022. }
  1023. static const struct drm_connector_helper_funcs amdgpu_connector_dvi_helper_funcs = {
  1024. .get_modes = amdgpu_connector_vga_get_modes,
  1025. .mode_valid = amdgpu_connector_dvi_mode_valid,
  1026. .best_encoder = amdgpu_connector_dvi_encoder,
  1027. };
  1028. static const struct drm_connector_funcs amdgpu_connector_dvi_funcs = {
  1029. .dpms = drm_helper_connector_dpms,
  1030. .detect = amdgpu_connector_dvi_detect,
  1031. .fill_modes = drm_helper_probe_single_connector_modes,
  1032. .set_property = amdgpu_connector_set_property,
  1033. .early_unregister = amdgpu_connector_unregister,
  1034. .destroy = amdgpu_connector_destroy,
  1035. .force = amdgpu_connector_dvi_force,
  1036. };
  1037. static int amdgpu_connector_dp_get_modes(struct drm_connector *connector)
  1038. {
  1039. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1040. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1041. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1042. int ret;
  1043. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1044. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1045. struct drm_display_mode *mode;
  1046. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1047. if (!amdgpu_dig_connector->edp_on)
  1048. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1049. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1050. amdgpu_connector_get_edid(connector);
  1051. ret = amdgpu_connector_ddc_get_modes(connector);
  1052. if (!amdgpu_dig_connector->edp_on)
  1053. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1054. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1055. } else {
  1056. /* need to setup ddc on the bridge */
  1057. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1058. ENCODER_OBJECT_ID_NONE) {
  1059. if (encoder)
  1060. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1061. }
  1062. amdgpu_connector_get_edid(connector);
  1063. ret = amdgpu_connector_ddc_get_modes(connector);
  1064. }
  1065. if (ret > 0) {
  1066. if (encoder) {
  1067. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  1068. /* add scaled modes */
  1069. amdgpu_connector_add_common_modes(encoder, connector);
  1070. }
  1071. return ret;
  1072. }
  1073. if (!encoder)
  1074. return 0;
  1075. /* we have no EDID modes */
  1076. mode = amdgpu_connector_lcd_native_mode(encoder);
  1077. if (mode) {
  1078. ret = 1;
  1079. drm_mode_probed_add(connector, mode);
  1080. /* add the width/height from vbios tables if available */
  1081. connector->display_info.width_mm = mode->width_mm;
  1082. connector->display_info.height_mm = mode->height_mm;
  1083. /* add scaled modes */
  1084. amdgpu_connector_add_common_modes(encoder, connector);
  1085. }
  1086. } else {
  1087. /* need to setup ddc on the bridge */
  1088. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1089. ENCODER_OBJECT_ID_NONE) {
  1090. if (encoder)
  1091. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1092. }
  1093. amdgpu_connector_get_edid(connector);
  1094. ret = amdgpu_connector_ddc_get_modes(connector);
  1095. amdgpu_get_native_mode(connector);
  1096. }
  1097. return ret;
  1098. }
  1099. u16 amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector)
  1100. {
  1101. struct drm_encoder *encoder;
  1102. struct amdgpu_encoder *amdgpu_encoder;
  1103. int i;
  1104. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1105. if (connector->encoder_ids[i] == 0)
  1106. break;
  1107. encoder = drm_encoder_find(connector->dev, NULL,
  1108. connector->encoder_ids[i]);
  1109. if (!encoder)
  1110. continue;
  1111. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1112. switch (amdgpu_encoder->encoder_id) {
  1113. case ENCODER_OBJECT_ID_TRAVIS:
  1114. case ENCODER_OBJECT_ID_NUTMEG:
  1115. return amdgpu_encoder->encoder_id;
  1116. default:
  1117. break;
  1118. }
  1119. }
  1120. return ENCODER_OBJECT_ID_NONE;
  1121. }
  1122. static bool amdgpu_connector_encoder_is_hbr2(struct drm_connector *connector)
  1123. {
  1124. struct drm_encoder *encoder;
  1125. struct amdgpu_encoder *amdgpu_encoder;
  1126. int i;
  1127. bool found = false;
  1128. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1129. if (connector->encoder_ids[i] == 0)
  1130. break;
  1131. encoder = drm_encoder_find(connector->dev, NULL,
  1132. connector->encoder_ids[i]);
  1133. if (!encoder)
  1134. continue;
  1135. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1136. if (amdgpu_encoder->caps & ATOM_ENCODER_CAP_RECORD_HBR2)
  1137. found = true;
  1138. }
  1139. return found;
  1140. }
  1141. bool amdgpu_connector_is_dp12_capable(struct drm_connector *connector)
  1142. {
  1143. struct drm_device *dev = connector->dev;
  1144. struct amdgpu_device *adev = dev->dev_private;
  1145. if ((adev->clock.default_dispclk >= 53900) &&
  1146. amdgpu_connector_encoder_is_hbr2(connector)) {
  1147. return true;
  1148. }
  1149. return false;
  1150. }
  1151. static enum drm_connector_status
  1152. amdgpu_connector_dp_detect(struct drm_connector *connector, bool force)
  1153. {
  1154. struct drm_device *dev = connector->dev;
  1155. struct amdgpu_device *adev = dev->dev_private;
  1156. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1157. enum drm_connector_status ret = connector_status_disconnected;
  1158. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1159. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1160. int r;
  1161. r = pm_runtime_get_sync(connector->dev->dev);
  1162. if (r < 0)
  1163. return connector_status_disconnected;
  1164. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  1165. ret = connector->status;
  1166. goto out;
  1167. }
  1168. amdgpu_connector_free_edid(connector);
  1169. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1170. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1171. if (encoder) {
  1172. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1173. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1174. /* check if panel is valid */
  1175. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  1176. ret = connector_status_connected;
  1177. }
  1178. /* eDP is always DP */
  1179. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1180. if (!amdgpu_dig_connector->edp_on)
  1181. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1182. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1183. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1184. ret = connector_status_connected;
  1185. if (!amdgpu_dig_connector->edp_on)
  1186. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1187. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1188. } else if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1189. ENCODER_OBJECT_ID_NONE) {
  1190. /* DP bridges are always DP */
  1191. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1192. /* get the DPCD from the bridge */
  1193. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1194. if (encoder) {
  1195. /* setup ddc on the bridge */
  1196. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1197. /* bridge chips are always aux */
  1198. if (amdgpu_ddc_probe(amdgpu_connector, true)) /* try DDC */
  1199. ret = connector_status_connected;
  1200. else if (amdgpu_connector->dac_load_detect) { /* try load detection */
  1201. const struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  1202. ret = encoder_funcs->detect(encoder, connector);
  1203. }
  1204. }
  1205. } else {
  1206. amdgpu_dig_connector->dp_sink_type =
  1207. amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  1208. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  1209. ret = connector_status_connected;
  1210. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
  1211. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1212. } else {
  1213. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  1214. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1215. ret = connector_status_connected;
  1216. } else {
  1217. /* try non-aux ddc (DP to DVI/HDMI/etc. adapter) */
  1218. if (amdgpu_ddc_probe(amdgpu_connector, false))
  1219. ret = connector_status_connected;
  1220. }
  1221. }
  1222. }
  1223. amdgpu_connector_update_scratch_regs(connector, ret);
  1224. out:
  1225. pm_runtime_mark_last_busy(connector->dev->dev);
  1226. pm_runtime_put_autosuspend(connector->dev->dev);
  1227. return ret;
  1228. }
  1229. static int amdgpu_connector_dp_mode_valid(struct drm_connector *connector,
  1230. struct drm_display_mode *mode)
  1231. {
  1232. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1233. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1234. /* XXX check mode bandwidth */
  1235. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1236. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1237. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1238. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  1239. return MODE_PANEL;
  1240. if (encoder) {
  1241. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1242. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1243. /* AVIVO hardware supports downscaling modes larger than the panel
  1244. * to the panel size, but I'm not sure this is desirable.
  1245. */
  1246. if ((mode->hdisplay > native_mode->hdisplay) ||
  1247. (mode->vdisplay > native_mode->vdisplay))
  1248. return MODE_PANEL;
  1249. /* if scaling is disabled, block non-native modes */
  1250. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  1251. if ((mode->hdisplay != native_mode->hdisplay) ||
  1252. (mode->vdisplay != native_mode->vdisplay))
  1253. return MODE_PANEL;
  1254. }
  1255. }
  1256. return MODE_OK;
  1257. } else {
  1258. if ((amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  1259. (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  1260. return amdgpu_atombios_dp_mode_valid_helper(connector, mode);
  1261. } else {
  1262. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1263. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1264. if (mode->clock > 340000)
  1265. return MODE_CLOCK_HIGH;
  1266. } else {
  1267. if (mode->clock > 165000)
  1268. return MODE_CLOCK_HIGH;
  1269. }
  1270. }
  1271. }
  1272. return MODE_OK;
  1273. }
  1274. static const struct drm_connector_helper_funcs amdgpu_connector_dp_helper_funcs = {
  1275. .get_modes = amdgpu_connector_dp_get_modes,
  1276. .mode_valid = amdgpu_connector_dp_mode_valid,
  1277. .best_encoder = amdgpu_connector_dvi_encoder,
  1278. };
  1279. static const struct drm_connector_funcs amdgpu_connector_dp_funcs = {
  1280. .dpms = drm_helper_connector_dpms,
  1281. .detect = amdgpu_connector_dp_detect,
  1282. .fill_modes = drm_helper_probe_single_connector_modes,
  1283. .set_property = amdgpu_connector_set_property,
  1284. .early_unregister = amdgpu_connector_unregister,
  1285. .destroy = amdgpu_connector_destroy,
  1286. .force = amdgpu_connector_dvi_force,
  1287. };
  1288. static const struct drm_connector_funcs amdgpu_connector_edp_funcs = {
  1289. .dpms = drm_helper_connector_dpms,
  1290. .detect = amdgpu_connector_dp_detect,
  1291. .fill_modes = drm_helper_probe_single_connector_modes,
  1292. .set_property = amdgpu_connector_set_lcd_property,
  1293. .early_unregister = amdgpu_connector_unregister,
  1294. .destroy = amdgpu_connector_destroy,
  1295. .force = amdgpu_connector_dvi_force,
  1296. };
  1297. void
  1298. amdgpu_connector_add(struct amdgpu_device *adev,
  1299. uint32_t connector_id,
  1300. uint32_t supported_device,
  1301. int connector_type,
  1302. struct amdgpu_i2c_bus_rec *i2c_bus,
  1303. uint16_t connector_object_id,
  1304. struct amdgpu_hpd *hpd,
  1305. struct amdgpu_router *router)
  1306. {
  1307. struct drm_device *dev = adev->ddev;
  1308. struct drm_connector *connector;
  1309. struct amdgpu_connector *amdgpu_connector;
  1310. struct amdgpu_connector_atom_dig *amdgpu_dig_connector;
  1311. struct drm_encoder *encoder;
  1312. struct amdgpu_encoder *amdgpu_encoder;
  1313. uint32_t subpixel_order = SubPixelNone;
  1314. bool shared_ddc = false;
  1315. bool is_dp_bridge = false;
  1316. bool has_aux = false;
  1317. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  1318. return;
  1319. /* see if we already added it */
  1320. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1321. amdgpu_connector = to_amdgpu_connector(connector);
  1322. if (amdgpu_connector->connector_id == connector_id) {
  1323. amdgpu_connector->devices |= supported_device;
  1324. return;
  1325. }
  1326. if (amdgpu_connector->ddc_bus && i2c_bus->valid) {
  1327. if (amdgpu_connector->ddc_bus->rec.i2c_id == i2c_bus->i2c_id) {
  1328. amdgpu_connector->shared_ddc = true;
  1329. shared_ddc = true;
  1330. }
  1331. if (amdgpu_connector->router_bus && router->ddc_valid &&
  1332. (amdgpu_connector->router.router_id == router->router_id)) {
  1333. amdgpu_connector->shared_ddc = false;
  1334. shared_ddc = false;
  1335. }
  1336. }
  1337. }
  1338. /* check if it's a dp bridge */
  1339. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1340. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1341. if (amdgpu_encoder->devices & supported_device) {
  1342. switch (amdgpu_encoder->encoder_id) {
  1343. case ENCODER_OBJECT_ID_TRAVIS:
  1344. case ENCODER_OBJECT_ID_NUTMEG:
  1345. is_dp_bridge = true;
  1346. break;
  1347. default:
  1348. break;
  1349. }
  1350. }
  1351. }
  1352. amdgpu_connector = kzalloc(sizeof(struct amdgpu_connector), GFP_KERNEL);
  1353. if (!amdgpu_connector)
  1354. return;
  1355. connector = &amdgpu_connector->base;
  1356. amdgpu_connector->connector_id = connector_id;
  1357. amdgpu_connector->devices = supported_device;
  1358. amdgpu_connector->shared_ddc = shared_ddc;
  1359. amdgpu_connector->connector_object_id = connector_object_id;
  1360. amdgpu_connector->hpd = *hpd;
  1361. amdgpu_connector->router = *router;
  1362. if (router->ddc_valid || router->cd_valid) {
  1363. amdgpu_connector->router_bus = amdgpu_i2c_lookup(adev, &router->i2c_info);
  1364. if (!amdgpu_connector->router_bus)
  1365. DRM_ERROR("Failed to assign router i2c bus! Check dmesg for i2c errors.\n");
  1366. }
  1367. if (is_dp_bridge) {
  1368. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1369. if (!amdgpu_dig_connector)
  1370. goto failed;
  1371. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1372. if (i2c_bus->valid) {
  1373. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1374. if (amdgpu_connector->ddc_bus)
  1375. has_aux = true;
  1376. else
  1377. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1378. }
  1379. switch (connector_type) {
  1380. case DRM_MODE_CONNECTOR_VGA:
  1381. case DRM_MODE_CONNECTOR_DVIA:
  1382. default:
  1383. drm_connector_init(dev, &amdgpu_connector->base,
  1384. &amdgpu_connector_dp_funcs, connector_type);
  1385. drm_connector_helper_add(&amdgpu_connector->base,
  1386. &amdgpu_connector_dp_helper_funcs);
  1387. connector->interlace_allowed = true;
  1388. connector->doublescan_allowed = true;
  1389. amdgpu_connector->dac_load_detect = true;
  1390. drm_object_attach_property(&amdgpu_connector->base.base,
  1391. adev->mode_info.load_detect_property,
  1392. 1);
  1393. drm_object_attach_property(&amdgpu_connector->base.base,
  1394. dev->mode_config.scaling_mode_property,
  1395. DRM_MODE_SCALE_NONE);
  1396. break;
  1397. case DRM_MODE_CONNECTOR_DVII:
  1398. case DRM_MODE_CONNECTOR_DVID:
  1399. case DRM_MODE_CONNECTOR_HDMIA:
  1400. case DRM_MODE_CONNECTOR_HDMIB:
  1401. case DRM_MODE_CONNECTOR_DisplayPort:
  1402. drm_connector_init(dev, &amdgpu_connector->base,
  1403. &amdgpu_connector_dp_funcs, connector_type);
  1404. drm_connector_helper_add(&amdgpu_connector->base,
  1405. &amdgpu_connector_dp_helper_funcs);
  1406. drm_object_attach_property(&amdgpu_connector->base.base,
  1407. adev->mode_info.underscan_property,
  1408. UNDERSCAN_OFF);
  1409. drm_object_attach_property(&amdgpu_connector->base.base,
  1410. adev->mode_info.underscan_hborder_property,
  1411. 0);
  1412. drm_object_attach_property(&amdgpu_connector->base.base,
  1413. adev->mode_info.underscan_vborder_property,
  1414. 0);
  1415. drm_object_attach_property(&amdgpu_connector->base.base,
  1416. dev->mode_config.scaling_mode_property,
  1417. DRM_MODE_SCALE_NONE);
  1418. drm_object_attach_property(&amdgpu_connector->base.base,
  1419. adev->mode_info.dither_property,
  1420. AMDGPU_FMT_DITHER_DISABLE);
  1421. if (amdgpu_audio != 0)
  1422. drm_object_attach_property(&amdgpu_connector->base.base,
  1423. adev->mode_info.audio_property,
  1424. AMDGPU_AUDIO_AUTO);
  1425. subpixel_order = SubPixelHorizontalRGB;
  1426. connector->interlace_allowed = true;
  1427. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1428. connector->doublescan_allowed = true;
  1429. else
  1430. connector->doublescan_allowed = false;
  1431. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1432. amdgpu_connector->dac_load_detect = true;
  1433. drm_object_attach_property(&amdgpu_connector->base.base,
  1434. adev->mode_info.load_detect_property,
  1435. 1);
  1436. }
  1437. break;
  1438. case DRM_MODE_CONNECTOR_LVDS:
  1439. case DRM_MODE_CONNECTOR_eDP:
  1440. drm_connector_init(dev, &amdgpu_connector->base,
  1441. &amdgpu_connector_edp_funcs, connector_type);
  1442. drm_connector_helper_add(&amdgpu_connector->base,
  1443. &amdgpu_connector_dp_helper_funcs);
  1444. drm_object_attach_property(&amdgpu_connector->base.base,
  1445. dev->mode_config.scaling_mode_property,
  1446. DRM_MODE_SCALE_FULLSCREEN);
  1447. subpixel_order = SubPixelHorizontalRGB;
  1448. connector->interlace_allowed = false;
  1449. connector->doublescan_allowed = false;
  1450. break;
  1451. }
  1452. } else {
  1453. switch (connector_type) {
  1454. case DRM_MODE_CONNECTOR_VGA:
  1455. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1456. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1457. if (i2c_bus->valid) {
  1458. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1459. if (!amdgpu_connector->ddc_bus)
  1460. DRM_ERROR("VGA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1461. }
  1462. amdgpu_connector->dac_load_detect = true;
  1463. drm_object_attach_property(&amdgpu_connector->base.base,
  1464. adev->mode_info.load_detect_property,
  1465. 1);
  1466. drm_object_attach_property(&amdgpu_connector->base.base,
  1467. dev->mode_config.scaling_mode_property,
  1468. DRM_MODE_SCALE_NONE);
  1469. /* no HPD on analog connectors */
  1470. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1471. connector->interlace_allowed = true;
  1472. connector->doublescan_allowed = true;
  1473. break;
  1474. case DRM_MODE_CONNECTOR_DVIA:
  1475. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1476. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1477. if (i2c_bus->valid) {
  1478. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1479. if (!amdgpu_connector->ddc_bus)
  1480. DRM_ERROR("DVIA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1481. }
  1482. amdgpu_connector->dac_load_detect = true;
  1483. drm_object_attach_property(&amdgpu_connector->base.base,
  1484. adev->mode_info.load_detect_property,
  1485. 1);
  1486. drm_object_attach_property(&amdgpu_connector->base.base,
  1487. dev->mode_config.scaling_mode_property,
  1488. DRM_MODE_SCALE_NONE);
  1489. /* no HPD on analog connectors */
  1490. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1491. connector->interlace_allowed = true;
  1492. connector->doublescan_allowed = true;
  1493. break;
  1494. case DRM_MODE_CONNECTOR_DVII:
  1495. case DRM_MODE_CONNECTOR_DVID:
  1496. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1497. if (!amdgpu_dig_connector)
  1498. goto failed;
  1499. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1500. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1501. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1502. if (i2c_bus->valid) {
  1503. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1504. if (!amdgpu_connector->ddc_bus)
  1505. DRM_ERROR("DVI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1506. }
  1507. subpixel_order = SubPixelHorizontalRGB;
  1508. drm_object_attach_property(&amdgpu_connector->base.base,
  1509. adev->mode_info.coherent_mode_property,
  1510. 1);
  1511. drm_object_attach_property(&amdgpu_connector->base.base,
  1512. adev->mode_info.underscan_property,
  1513. UNDERSCAN_OFF);
  1514. drm_object_attach_property(&amdgpu_connector->base.base,
  1515. adev->mode_info.underscan_hborder_property,
  1516. 0);
  1517. drm_object_attach_property(&amdgpu_connector->base.base,
  1518. adev->mode_info.underscan_vborder_property,
  1519. 0);
  1520. drm_object_attach_property(&amdgpu_connector->base.base,
  1521. dev->mode_config.scaling_mode_property,
  1522. DRM_MODE_SCALE_NONE);
  1523. if (amdgpu_audio != 0) {
  1524. drm_object_attach_property(&amdgpu_connector->base.base,
  1525. adev->mode_info.audio_property,
  1526. AMDGPU_AUDIO_AUTO);
  1527. }
  1528. drm_object_attach_property(&amdgpu_connector->base.base,
  1529. adev->mode_info.dither_property,
  1530. AMDGPU_FMT_DITHER_DISABLE);
  1531. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1532. amdgpu_connector->dac_load_detect = true;
  1533. drm_object_attach_property(&amdgpu_connector->base.base,
  1534. adev->mode_info.load_detect_property,
  1535. 1);
  1536. }
  1537. connector->interlace_allowed = true;
  1538. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  1539. connector->doublescan_allowed = true;
  1540. else
  1541. connector->doublescan_allowed = false;
  1542. break;
  1543. case DRM_MODE_CONNECTOR_HDMIA:
  1544. case DRM_MODE_CONNECTOR_HDMIB:
  1545. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1546. if (!amdgpu_dig_connector)
  1547. goto failed;
  1548. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1549. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1550. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1551. if (i2c_bus->valid) {
  1552. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1553. if (!amdgpu_connector->ddc_bus)
  1554. DRM_ERROR("HDMI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1555. }
  1556. drm_object_attach_property(&amdgpu_connector->base.base,
  1557. adev->mode_info.coherent_mode_property,
  1558. 1);
  1559. drm_object_attach_property(&amdgpu_connector->base.base,
  1560. adev->mode_info.underscan_property,
  1561. UNDERSCAN_OFF);
  1562. drm_object_attach_property(&amdgpu_connector->base.base,
  1563. adev->mode_info.underscan_hborder_property,
  1564. 0);
  1565. drm_object_attach_property(&amdgpu_connector->base.base,
  1566. adev->mode_info.underscan_vborder_property,
  1567. 0);
  1568. drm_object_attach_property(&amdgpu_connector->base.base,
  1569. dev->mode_config.scaling_mode_property,
  1570. DRM_MODE_SCALE_NONE);
  1571. if (amdgpu_audio != 0) {
  1572. drm_object_attach_property(&amdgpu_connector->base.base,
  1573. adev->mode_info.audio_property,
  1574. AMDGPU_AUDIO_AUTO);
  1575. }
  1576. drm_object_attach_property(&amdgpu_connector->base.base,
  1577. adev->mode_info.dither_property,
  1578. AMDGPU_FMT_DITHER_DISABLE);
  1579. subpixel_order = SubPixelHorizontalRGB;
  1580. connector->interlace_allowed = true;
  1581. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1582. connector->doublescan_allowed = true;
  1583. else
  1584. connector->doublescan_allowed = false;
  1585. break;
  1586. case DRM_MODE_CONNECTOR_DisplayPort:
  1587. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1588. if (!amdgpu_dig_connector)
  1589. goto failed;
  1590. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1591. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dp_funcs, connector_type);
  1592. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1593. if (i2c_bus->valid) {
  1594. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1595. if (amdgpu_connector->ddc_bus)
  1596. has_aux = true;
  1597. else
  1598. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1599. }
  1600. subpixel_order = SubPixelHorizontalRGB;
  1601. drm_object_attach_property(&amdgpu_connector->base.base,
  1602. adev->mode_info.coherent_mode_property,
  1603. 1);
  1604. drm_object_attach_property(&amdgpu_connector->base.base,
  1605. adev->mode_info.underscan_property,
  1606. UNDERSCAN_OFF);
  1607. drm_object_attach_property(&amdgpu_connector->base.base,
  1608. adev->mode_info.underscan_hborder_property,
  1609. 0);
  1610. drm_object_attach_property(&amdgpu_connector->base.base,
  1611. adev->mode_info.underscan_vborder_property,
  1612. 0);
  1613. drm_object_attach_property(&amdgpu_connector->base.base,
  1614. dev->mode_config.scaling_mode_property,
  1615. DRM_MODE_SCALE_NONE);
  1616. if (amdgpu_audio != 0) {
  1617. drm_object_attach_property(&amdgpu_connector->base.base,
  1618. adev->mode_info.audio_property,
  1619. AMDGPU_AUDIO_AUTO);
  1620. }
  1621. drm_object_attach_property(&amdgpu_connector->base.base,
  1622. adev->mode_info.dither_property,
  1623. AMDGPU_FMT_DITHER_DISABLE);
  1624. connector->interlace_allowed = true;
  1625. /* in theory with a DP to VGA converter... */
  1626. connector->doublescan_allowed = false;
  1627. break;
  1628. case DRM_MODE_CONNECTOR_eDP:
  1629. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1630. if (!amdgpu_dig_connector)
  1631. goto failed;
  1632. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1633. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_edp_funcs, connector_type);
  1634. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1635. if (i2c_bus->valid) {
  1636. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1637. if (amdgpu_connector->ddc_bus)
  1638. has_aux = true;
  1639. else
  1640. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1641. }
  1642. drm_object_attach_property(&amdgpu_connector->base.base,
  1643. dev->mode_config.scaling_mode_property,
  1644. DRM_MODE_SCALE_FULLSCREEN);
  1645. subpixel_order = SubPixelHorizontalRGB;
  1646. connector->interlace_allowed = false;
  1647. connector->doublescan_allowed = false;
  1648. break;
  1649. case DRM_MODE_CONNECTOR_LVDS:
  1650. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1651. if (!amdgpu_dig_connector)
  1652. goto failed;
  1653. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1654. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_lvds_funcs, connector_type);
  1655. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_lvds_helper_funcs);
  1656. if (i2c_bus->valid) {
  1657. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1658. if (!amdgpu_connector->ddc_bus)
  1659. DRM_ERROR("LVDS: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1660. }
  1661. drm_object_attach_property(&amdgpu_connector->base.base,
  1662. dev->mode_config.scaling_mode_property,
  1663. DRM_MODE_SCALE_FULLSCREEN);
  1664. subpixel_order = SubPixelHorizontalRGB;
  1665. connector->interlace_allowed = false;
  1666. connector->doublescan_allowed = false;
  1667. break;
  1668. }
  1669. }
  1670. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE) {
  1671. if (i2c_bus->valid) {
  1672. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  1673. DRM_CONNECTOR_POLL_DISCONNECT;
  1674. }
  1675. } else
  1676. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1677. connector->display_info.subpixel_order = subpixel_order;
  1678. drm_connector_register(connector);
  1679. if (has_aux)
  1680. amdgpu_atombios_dp_aux_init(amdgpu_connector);
  1681. return;
  1682. failed:
  1683. drm_connector_cleanup(connector);
  1684. kfree(connector);
  1685. }