amdgpu_psp.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Author: Huang Rui
  23. *
  24. */
  25. #include <linux/firmware.h>
  26. #include <drm/drmP.h>
  27. #include "amdgpu.h"
  28. #include "amdgpu_psp.h"
  29. #include "amdgpu_ucode.h"
  30. #include "soc15_common.h"
  31. #include "psp_v3_1.h"
  32. #include "psp_v10_0.h"
  33. static void psp_set_funcs(struct amdgpu_device *adev);
  34. static int psp_early_init(void *handle)
  35. {
  36. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  37. psp_set_funcs(adev);
  38. return 0;
  39. }
  40. static int psp_sw_init(void *handle)
  41. {
  42. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  43. struct psp_context *psp = &adev->psp;
  44. int ret;
  45. switch (adev->asic_type) {
  46. case CHIP_VEGA10:
  47. psp->init_microcode = psp_v3_1_init_microcode;
  48. psp->bootloader_load_sysdrv = psp_v3_1_bootloader_load_sysdrv;
  49. psp->bootloader_load_sos = psp_v3_1_bootloader_load_sos;
  50. psp->prep_cmd_buf = psp_v3_1_prep_cmd_buf;
  51. psp->ring_init = psp_v3_1_ring_init;
  52. psp->ring_create = psp_v3_1_ring_create;
  53. psp->ring_stop = psp_v3_1_ring_stop;
  54. psp->ring_destroy = psp_v3_1_ring_destroy;
  55. psp->cmd_submit = psp_v3_1_cmd_submit;
  56. psp->compare_sram_data = psp_v3_1_compare_sram_data;
  57. psp->smu_reload_quirk = psp_v3_1_smu_reload_quirk;
  58. break;
  59. case CHIP_RAVEN:
  60. #if 0
  61. psp->init_microcode = psp_v10_0_init_microcode;
  62. #endif
  63. psp->prep_cmd_buf = psp_v10_0_prep_cmd_buf;
  64. psp->ring_init = psp_v10_0_ring_init;
  65. psp->ring_create = psp_v10_0_ring_create;
  66. psp->ring_stop = psp_v10_0_ring_stop;
  67. psp->ring_destroy = psp_v10_0_ring_destroy;
  68. psp->cmd_submit = psp_v10_0_cmd_submit;
  69. psp->compare_sram_data = psp_v10_0_compare_sram_data;
  70. break;
  71. default:
  72. return -EINVAL;
  73. }
  74. psp->adev = adev;
  75. ret = psp_init_microcode(psp);
  76. if (ret) {
  77. DRM_ERROR("Failed to load psp firmware!\n");
  78. return ret;
  79. }
  80. return 0;
  81. }
  82. static int psp_sw_fini(void *handle)
  83. {
  84. return 0;
  85. }
  86. int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
  87. uint32_t reg_val, uint32_t mask, bool check_changed)
  88. {
  89. uint32_t val;
  90. int i;
  91. struct amdgpu_device *adev = psp->adev;
  92. for (i = 0; i < adev->usec_timeout; i++) {
  93. val = RREG32(reg_index);
  94. if (check_changed) {
  95. if (val != reg_val)
  96. return 0;
  97. } else {
  98. if ((val & mask) == reg_val)
  99. return 0;
  100. }
  101. udelay(1);
  102. }
  103. return -ETIME;
  104. }
  105. static int
  106. psp_cmd_submit_buf(struct psp_context *psp,
  107. struct amdgpu_firmware_info *ucode,
  108. struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr,
  109. int index)
  110. {
  111. int ret;
  112. memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
  113. memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
  114. ret = psp_cmd_submit(psp, ucode, psp->cmd_buf_mc_addr,
  115. fence_mc_addr, index);
  116. while (*((unsigned int *)psp->fence_buf) != index) {
  117. msleep(1);
  118. }
  119. return ret;
  120. }
  121. static void psp_prep_tmr_cmd_buf(struct psp_gfx_cmd_resp *cmd,
  122. uint64_t tmr_mc, uint32_t size)
  123. {
  124. cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
  125. cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
  126. cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
  127. cmd->cmd.cmd_setup_tmr.buf_size = size;
  128. }
  129. /* Set up Trusted Memory Region */
  130. static int psp_tmr_init(struct psp_context *psp)
  131. {
  132. int ret;
  133. /*
  134. * Allocate 3M memory aligned to 1M from Frame Buffer (local
  135. * physical).
  136. *
  137. * Note: this memory need be reserved till the driver
  138. * uninitializes.
  139. */
  140. ret = amdgpu_bo_create_kernel(psp->adev, 0x300000, 0x100000,
  141. AMDGPU_GEM_DOMAIN_VRAM,
  142. &psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
  143. return ret;
  144. }
  145. static int psp_tmr_load(struct psp_context *psp)
  146. {
  147. int ret;
  148. struct psp_gfx_cmd_resp *cmd;
  149. cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
  150. if (!cmd)
  151. return -ENOMEM;
  152. psp_prep_tmr_cmd_buf(cmd, psp->tmr_mc_addr, 0x300000);
  153. ret = psp_cmd_submit_buf(psp, NULL, cmd,
  154. psp->fence_buf_mc_addr, 1);
  155. if (ret)
  156. goto failed;
  157. kfree(cmd);
  158. return 0;
  159. failed:
  160. kfree(cmd);
  161. return ret;
  162. }
  163. static void psp_prep_asd_cmd_buf(struct psp_gfx_cmd_resp *cmd,
  164. uint64_t asd_mc, uint64_t asd_mc_shared,
  165. uint32_t size, uint32_t shared_size)
  166. {
  167. cmd->cmd_id = GFX_CMD_ID_LOAD_ASD;
  168. cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(asd_mc);
  169. cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(asd_mc);
  170. cmd->cmd.cmd_load_ta.app_len = size;
  171. cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = lower_32_bits(asd_mc_shared);
  172. cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = upper_32_bits(asd_mc_shared);
  173. cmd->cmd.cmd_load_ta.cmd_buf_len = shared_size;
  174. }
  175. static int psp_asd_init(struct psp_context *psp)
  176. {
  177. int ret;
  178. /*
  179. * Allocate 16k memory aligned to 4k from Frame Buffer (local
  180. * physical) for shared ASD <-> Driver
  181. */
  182. ret = amdgpu_bo_create_kernel(psp->adev, PSP_ASD_SHARED_MEM_SIZE,
  183. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  184. &psp->asd_shared_bo,
  185. &psp->asd_shared_mc_addr,
  186. &psp->asd_shared_buf);
  187. return ret;
  188. }
  189. static int psp_asd_load(struct psp_context *psp)
  190. {
  191. int ret;
  192. struct psp_gfx_cmd_resp *cmd;
  193. /* If PSP version doesn't match ASD version, asd loading will be failed.
  194. * add workaround to bypass it for sriov now.
  195. * TODO: add version check to make it common
  196. */
  197. if (amdgpu_sriov_vf(psp->adev))
  198. return 0;
  199. cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
  200. if (!cmd)
  201. return -ENOMEM;
  202. memset(psp->fw_pri_buf, 0, PSP_1_MEG);
  203. memcpy(psp->fw_pri_buf, psp->asd_start_addr, psp->asd_ucode_size);
  204. psp_prep_asd_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->asd_shared_mc_addr,
  205. psp->asd_ucode_size, PSP_ASD_SHARED_MEM_SIZE);
  206. ret = psp_cmd_submit_buf(psp, NULL, cmd,
  207. psp->fence_buf_mc_addr, 2);
  208. kfree(cmd);
  209. return ret;
  210. }
  211. static int psp_hw_start(struct psp_context *psp)
  212. {
  213. int ret;
  214. ret = psp_bootloader_load_sysdrv(psp);
  215. if (ret)
  216. return ret;
  217. ret = psp_bootloader_load_sos(psp);
  218. if (ret)
  219. return ret;
  220. ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
  221. if (ret)
  222. return ret;
  223. ret = psp_tmr_load(psp);
  224. if (ret)
  225. return ret;
  226. ret = psp_asd_load(psp);
  227. if (ret)
  228. return ret;
  229. return 0;
  230. }
  231. static int psp_np_fw_load(struct psp_context *psp)
  232. {
  233. int i, ret;
  234. struct amdgpu_firmware_info *ucode;
  235. struct amdgpu_device* adev = psp->adev;
  236. for (i = 0; i < adev->firmware.max_ucodes; i++) {
  237. ucode = &adev->firmware.ucode[i];
  238. if (!ucode->fw)
  239. continue;
  240. if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
  241. psp_smu_reload_quirk(psp))
  242. continue;
  243. if (amdgpu_sriov_vf(adev) &&
  244. (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
  245. || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
  246. || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G))
  247. /*skip ucode loading in SRIOV VF */
  248. continue;
  249. ret = psp_prep_cmd_buf(ucode, psp->cmd);
  250. if (ret)
  251. return ret;
  252. ret = psp_cmd_submit_buf(psp, ucode, psp->cmd,
  253. psp->fence_buf_mc_addr, i + 3);
  254. if (ret)
  255. return ret;
  256. #if 0
  257. /* check if firmware loaded sucessfully */
  258. if (!amdgpu_psp_check_fw_loading_status(adev, i))
  259. return -EINVAL;
  260. #endif
  261. }
  262. return 0;
  263. }
  264. static int psp_load_fw(struct amdgpu_device *adev)
  265. {
  266. int ret;
  267. struct psp_context *psp = &adev->psp;
  268. psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
  269. if (!psp->cmd)
  270. return -ENOMEM;
  271. ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
  272. AMDGPU_GEM_DOMAIN_GTT,
  273. &psp->fw_pri_bo,
  274. &psp->fw_pri_mc_addr,
  275. &psp->fw_pri_buf);
  276. if (ret)
  277. goto failed;
  278. ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
  279. AMDGPU_GEM_DOMAIN_VRAM,
  280. &psp->fence_buf_bo,
  281. &psp->fence_buf_mc_addr,
  282. &psp->fence_buf);
  283. if (ret)
  284. goto failed_mem2;
  285. ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
  286. AMDGPU_GEM_DOMAIN_VRAM,
  287. &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
  288. (void **)&psp->cmd_buf_mem);
  289. if (ret)
  290. goto failed_mem1;
  291. memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);
  292. ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
  293. if (ret)
  294. goto failed_mem;
  295. ret = psp_tmr_init(psp);
  296. if (ret)
  297. goto failed_mem;
  298. ret = psp_asd_init(psp);
  299. if (ret)
  300. goto failed_mem;
  301. ret = psp_hw_start(psp);
  302. if (ret)
  303. goto failed_mem;
  304. ret = psp_np_fw_load(psp);
  305. if (ret)
  306. goto failed_mem;
  307. return 0;
  308. failed_mem:
  309. amdgpu_bo_free_kernel(&psp->cmd_buf_bo,
  310. &psp->cmd_buf_mc_addr,
  311. (void **)&psp->cmd_buf_mem);
  312. failed_mem1:
  313. amdgpu_bo_free_kernel(&psp->fence_buf_bo,
  314. &psp->fence_buf_mc_addr, &psp->fence_buf);
  315. failed_mem2:
  316. amdgpu_bo_free_kernel(&psp->fw_pri_bo,
  317. &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
  318. failed:
  319. kfree(psp->cmd);
  320. psp->cmd = NULL;
  321. return ret;
  322. }
  323. static int psp_hw_init(void *handle)
  324. {
  325. int ret;
  326. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  327. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  328. return 0;
  329. mutex_lock(&adev->firmware.mutex);
  330. /*
  331. * This sequence is just used on hw_init only once, no need on
  332. * resume.
  333. */
  334. ret = amdgpu_ucode_init_bo(adev);
  335. if (ret)
  336. goto failed;
  337. ret = psp_load_fw(adev);
  338. if (ret) {
  339. DRM_ERROR("PSP firmware loading failed\n");
  340. goto failed;
  341. }
  342. mutex_unlock(&adev->firmware.mutex);
  343. return 0;
  344. failed:
  345. adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
  346. mutex_unlock(&adev->firmware.mutex);
  347. return -EINVAL;
  348. }
  349. static int psp_hw_fini(void *handle)
  350. {
  351. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  352. struct psp_context *psp = &adev->psp;
  353. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  354. return 0;
  355. amdgpu_ucode_fini_bo(adev);
  356. psp_ring_destroy(psp, PSP_RING_TYPE__KM);
  357. amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
  358. amdgpu_bo_free_kernel(&psp->fw_pri_bo,
  359. &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
  360. amdgpu_bo_free_kernel(&psp->fence_buf_bo,
  361. &psp->fence_buf_mc_addr, &psp->fence_buf);
  362. amdgpu_bo_free_kernel(&psp->asd_shared_bo, &psp->asd_shared_mc_addr,
  363. &psp->asd_shared_buf);
  364. amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
  365. (void **)&psp->cmd_buf_mem);
  366. kfree(psp->cmd);
  367. psp->cmd = NULL;
  368. return 0;
  369. }
  370. static int psp_suspend(void *handle)
  371. {
  372. int ret;
  373. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  374. struct psp_context *psp = &adev->psp;
  375. ret = psp_ring_stop(psp, PSP_RING_TYPE__KM);
  376. if (ret) {
  377. DRM_ERROR("PSP ring stop failed\n");
  378. return ret;
  379. }
  380. return 0;
  381. }
  382. static int psp_resume(void *handle)
  383. {
  384. int ret;
  385. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  386. struct psp_context *psp = &adev->psp;
  387. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  388. return 0;
  389. DRM_INFO("PSP is resuming...\n");
  390. mutex_lock(&adev->firmware.mutex);
  391. ret = psp_hw_start(psp);
  392. if (ret)
  393. goto failed;
  394. ret = psp_np_fw_load(psp);
  395. if (ret)
  396. goto failed;
  397. mutex_unlock(&adev->firmware.mutex);
  398. return 0;
  399. failed:
  400. DRM_ERROR("PSP resume failed\n");
  401. mutex_unlock(&adev->firmware.mutex);
  402. return ret;
  403. }
  404. static bool psp_check_fw_loading_status(struct amdgpu_device *adev,
  405. enum AMDGPU_UCODE_ID ucode_type)
  406. {
  407. struct amdgpu_firmware_info *ucode = NULL;
  408. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  409. DRM_INFO("firmware is not loaded by PSP\n");
  410. return true;
  411. }
  412. if (!adev->firmware.fw_size)
  413. return false;
  414. ucode = &adev->firmware.ucode[ucode_type];
  415. if (!ucode->fw || !ucode->ucode_size)
  416. return false;
  417. return psp_compare_sram_data(&adev->psp, ucode, ucode_type);
  418. }
  419. static int psp_set_clockgating_state(void *handle,
  420. enum amd_clockgating_state state)
  421. {
  422. return 0;
  423. }
  424. static int psp_set_powergating_state(void *handle,
  425. enum amd_powergating_state state)
  426. {
  427. return 0;
  428. }
  429. const struct amd_ip_funcs psp_ip_funcs = {
  430. .name = "psp",
  431. .early_init = psp_early_init,
  432. .late_init = NULL,
  433. .sw_init = psp_sw_init,
  434. .sw_fini = psp_sw_fini,
  435. .hw_init = psp_hw_init,
  436. .hw_fini = psp_hw_fini,
  437. .suspend = psp_suspend,
  438. .resume = psp_resume,
  439. .is_idle = NULL,
  440. .wait_for_idle = NULL,
  441. .soft_reset = NULL,
  442. .set_clockgating_state = psp_set_clockgating_state,
  443. .set_powergating_state = psp_set_powergating_state,
  444. };
  445. static const struct amdgpu_psp_funcs psp_funcs = {
  446. .check_fw_loading_status = psp_check_fw_loading_status,
  447. };
  448. static void psp_set_funcs(struct amdgpu_device *adev)
  449. {
  450. if (NULL == adev->firmware.funcs)
  451. adev->firmware.funcs = &psp_funcs;
  452. }
  453. const struct amdgpu_ip_block_version psp_v3_1_ip_block =
  454. {
  455. .type = AMD_IP_BLOCK_TYPE_PSP,
  456. .major = 3,
  457. .minor = 1,
  458. .rev = 0,
  459. .funcs = &psp_ip_funcs,
  460. };
  461. const struct amdgpu_ip_block_version psp_v10_0_ip_block =
  462. {
  463. .type = AMD_IP_BLOCK_TYPE_PSP,
  464. .major = 10,
  465. .minor = 0,
  466. .rev = 0,
  467. .funcs = &psp_ip_funcs,
  468. };