intel_cdclk.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499
  1. /*
  2. * Copyright © 2006-2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #include "intel_drv.h"
  24. /**
  25. * DOC: CDCLK / RAWCLK
  26. *
  27. * The display engine uses several different clocks to do its work. There
  28. * are two main clocks involved that aren't directly related to the actual
  29. * pixel clock or any symbol/bit clock of the actual output port. These
  30. * are the core display clock (CDCLK) and RAWCLK.
  31. *
  32. * CDCLK clocks most of the display pipe logic, and thus its frequency
  33. * must be high enough to support the rate at which pixels are flowing
  34. * through the pipes. Downscaling must also be accounted as that increases
  35. * the effective pixel rate.
  36. *
  37. * On several platforms the CDCLK frequency can be changed dynamically
  38. * to minimize power consumption for a given display configuration.
  39. * Typically changes to the CDCLK frequency require all the display pipes
  40. * to be shut down while the frequency is being changed.
  41. *
  42. * On SKL+ the DMC will toggle the CDCLK off/on during DC5/6 entry/exit.
  43. * DMC will not change the active CDCLK frequency however, so that part
  44. * will still be performed by the driver directly.
  45. *
  46. * RAWCLK is a fixed frequency clock, often used by various auxiliary
  47. * blocks such as AUX CH or backlight PWM. Hence the only thing we
  48. * really need to know about RAWCLK is its frequency so that various
  49. * dividers can be programmed correctly.
  50. */
  51. static void fixed_133mhz_get_cdclk(struct drm_i915_private *dev_priv,
  52. struct intel_cdclk_state *cdclk_state)
  53. {
  54. cdclk_state->cdclk = 133333;
  55. }
  56. static void fixed_200mhz_get_cdclk(struct drm_i915_private *dev_priv,
  57. struct intel_cdclk_state *cdclk_state)
  58. {
  59. cdclk_state->cdclk = 200000;
  60. }
  61. static void fixed_266mhz_get_cdclk(struct drm_i915_private *dev_priv,
  62. struct intel_cdclk_state *cdclk_state)
  63. {
  64. cdclk_state->cdclk = 266667;
  65. }
  66. static void fixed_333mhz_get_cdclk(struct drm_i915_private *dev_priv,
  67. struct intel_cdclk_state *cdclk_state)
  68. {
  69. cdclk_state->cdclk = 333333;
  70. }
  71. static void fixed_400mhz_get_cdclk(struct drm_i915_private *dev_priv,
  72. struct intel_cdclk_state *cdclk_state)
  73. {
  74. cdclk_state->cdclk = 400000;
  75. }
  76. static void fixed_450mhz_get_cdclk(struct drm_i915_private *dev_priv,
  77. struct intel_cdclk_state *cdclk_state)
  78. {
  79. cdclk_state->cdclk = 450000;
  80. }
  81. static void i85x_get_cdclk(struct drm_i915_private *dev_priv,
  82. struct intel_cdclk_state *cdclk_state)
  83. {
  84. struct pci_dev *pdev = dev_priv->drm.pdev;
  85. u16 hpllcc = 0;
  86. /*
  87. * 852GM/852GMV only supports 133 MHz and the HPLLCC
  88. * encoding is different :(
  89. * FIXME is this the right way to detect 852GM/852GMV?
  90. */
  91. if (pdev->revision == 0x1) {
  92. cdclk_state->cdclk = 133333;
  93. return;
  94. }
  95. pci_bus_read_config_word(pdev->bus,
  96. PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
  97. /* Assume that the hardware is in the high speed state. This
  98. * should be the default.
  99. */
  100. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  101. case GC_CLOCK_133_200:
  102. case GC_CLOCK_133_200_2:
  103. case GC_CLOCK_100_200:
  104. cdclk_state->cdclk = 200000;
  105. break;
  106. case GC_CLOCK_166_250:
  107. cdclk_state->cdclk = 250000;
  108. break;
  109. case GC_CLOCK_100_133:
  110. cdclk_state->cdclk = 133333;
  111. break;
  112. case GC_CLOCK_133_266:
  113. case GC_CLOCK_133_266_2:
  114. case GC_CLOCK_166_266:
  115. cdclk_state->cdclk = 266667;
  116. break;
  117. }
  118. }
  119. static void i915gm_get_cdclk(struct drm_i915_private *dev_priv,
  120. struct intel_cdclk_state *cdclk_state)
  121. {
  122. struct pci_dev *pdev = dev_priv->drm.pdev;
  123. u16 gcfgc = 0;
  124. pci_read_config_word(pdev, GCFGC, &gcfgc);
  125. if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
  126. cdclk_state->cdclk = 133333;
  127. return;
  128. }
  129. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  130. case GC_DISPLAY_CLOCK_333_320_MHZ:
  131. cdclk_state->cdclk = 333333;
  132. break;
  133. default:
  134. case GC_DISPLAY_CLOCK_190_200_MHZ:
  135. cdclk_state->cdclk = 190000;
  136. break;
  137. }
  138. }
  139. static void i945gm_get_cdclk(struct drm_i915_private *dev_priv,
  140. struct intel_cdclk_state *cdclk_state)
  141. {
  142. struct pci_dev *pdev = dev_priv->drm.pdev;
  143. u16 gcfgc = 0;
  144. pci_read_config_word(pdev, GCFGC, &gcfgc);
  145. if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
  146. cdclk_state->cdclk = 133333;
  147. return;
  148. }
  149. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  150. case GC_DISPLAY_CLOCK_333_320_MHZ:
  151. cdclk_state->cdclk = 320000;
  152. break;
  153. default:
  154. case GC_DISPLAY_CLOCK_190_200_MHZ:
  155. cdclk_state->cdclk = 200000;
  156. break;
  157. }
  158. }
  159. static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
  160. {
  161. static const unsigned int blb_vco[8] = {
  162. [0] = 3200000,
  163. [1] = 4000000,
  164. [2] = 5333333,
  165. [3] = 4800000,
  166. [4] = 6400000,
  167. };
  168. static const unsigned int pnv_vco[8] = {
  169. [0] = 3200000,
  170. [1] = 4000000,
  171. [2] = 5333333,
  172. [3] = 4800000,
  173. [4] = 2666667,
  174. };
  175. static const unsigned int cl_vco[8] = {
  176. [0] = 3200000,
  177. [1] = 4000000,
  178. [2] = 5333333,
  179. [3] = 6400000,
  180. [4] = 3333333,
  181. [5] = 3566667,
  182. [6] = 4266667,
  183. };
  184. static const unsigned int elk_vco[8] = {
  185. [0] = 3200000,
  186. [1] = 4000000,
  187. [2] = 5333333,
  188. [3] = 4800000,
  189. };
  190. static const unsigned int ctg_vco[8] = {
  191. [0] = 3200000,
  192. [1] = 4000000,
  193. [2] = 5333333,
  194. [3] = 6400000,
  195. [4] = 2666667,
  196. [5] = 4266667,
  197. };
  198. const unsigned int *vco_table;
  199. unsigned int vco;
  200. uint8_t tmp = 0;
  201. /* FIXME other chipsets? */
  202. if (IS_GM45(dev_priv))
  203. vco_table = ctg_vco;
  204. else if (IS_G45(dev_priv))
  205. vco_table = elk_vco;
  206. else if (IS_I965GM(dev_priv))
  207. vco_table = cl_vco;
  208. else if (IS_PINEVIEW(dev_priv))
  209. vco_table = pnv_vco;
  210. else if (IS_G33(dev_priv))
  211. vco_table = blb_vco;
  212. else
  213. return 0;
  214. tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
  215. vco = vco_table[tmp & 0x7];
  216. if (vco == 0)
  217. DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
  218. else
  219. DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
  220. return vco;
  221. }
  222. static void g33_get_cdclk(struct drm_i915_private *dev_priv,
  223. struct intel_cdclk_state *cdclk_state)
  224. {
  225. struct pci_dev *pdev = dev_priv->drm.pdev;
  226. static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
  227. static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
  228. static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
  229. static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
  230. const uint8_t *div_table;
  231. unsigned int cdclk_sel;
  232. uint16_t tmp = 0;
  233. cdclk_state->vco = intel_hpll_vco(dev_priv);
  234. pci_read_config_word(pdev, GCFGC, &tmp);
  235. cdclk_sel = (tmp >> 4) & 0x7;
  236. if (cdclk_sel >= ARRAY_SIZE(div_3200))
  237. goto fail;
  238. switch (cdclk_state->vco) {
  239. case 3200000:
  240. div_table = div_3200;
  241. break;
  242. case 4000000:
  243. div_table = div_4000;
  244. break;
  245. case 4800000:
  246. div_table = div_4800;
  247. break;
  248. case 5333333:
  249. div_table = div_5333;
  250. break;
  251. default:
  252. goto fail;
  253. }
  254. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
  255. div_table[cdclk_sel]);
  256. return;
  257. fail:
  258. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n",
  259. cdclk_state->vco, tmp);
  260. cdclk_state->cdclk = 190476;
  261. }
  262. static void pnv_get_cdclk(struct drm_i915_private *dev_priv,
  263. struct intel_cdclk_state *cdclk_state)
  264. {
  265. struct pci_dev *pdev = dev_priv->drm.pdev;
  266. u16 gcfgc = 0;
  267. pci_read_config_word(pdev, GCFGC, &gcfgc);
  268. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  269. case GC_DISPLAY_CLOCK_267_MHZ_PNV:
  270. cdclk_state->cdclk = 266667;
  271. break;
  272. case GC_DISPLAY_CLOCK_333_MHZ_PNV:
  273. cdclk_state->cdclk = 333333;
  274. break;
  275. case GC_DISPLAY_CLOCK_444_MHZ_PNV:
  276. cdclk_state->cdclk = 444444;
  277. break;
  278. case GC_DISPLAY_CLOCK_200_MHZ_PNV:
  279. cdclk_state->cdclk = 200000;
  280. break;
  281. default:
  282. DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
  283. case GC_DISPLAY_CLOCK_133_MHZ_PNV:
  284. cdclk_state->cdclk = 133333;
  285. break;
  286. case GC_DISPLAY_CLOCK_167_MHZ_PNV:
  287. cdclk_state->cdclk = 166667;
  288. break;
  289. }
  290. }
  291. static void i965gm_get_cdclk(struct drm_i915_private *dev_priv,
  292. struct intel_cdclk_state *cdclk_state)
  293. {
  294. struct pci_dev *pdev = dev_priv->drm.pdev;
  295. static const uint8_t div_3200[] = { 16, 10, 8 };
  296. static const uint8_t div_4000[] = { 20, 12, 10 };
  297. static const uint8_t div_5333[] = { 24, 16, 14 };
  298. const uint8_t *div_table;
  299. unsigned int cdclk_sel;
  300. uint16_t tmp = 0;
  301. cdclk_state->vco = intel_hpll_vco(dev_priv);
  302. pci_read_config_word(pdev, GCFGC, &tmp);
  303. cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
  304. if (cdclk_sel >= ARRAY_SIZE(div_3200))
  305. goto fail;
  306. switch (cdclk_state->vco) {
  307. case 3200000:
  308. div_table = div_3200;
  309. break;
  310. case 4000000:
  311. div_table = div_4000;
  312. break;
  313. case 5333333:
  314. div_table = div_5333;
  315. break;
  316. default:
  317. goto fail;
  318. }
  319. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
  320. div_table[cdclk_sel]);
  321. return;
  322. fail:
  323. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n",
  324. cdclk_state->vco, tmp);
  325. cdclk_state->cdclk = 200000;
  326. }
  327. static void gm45_get_cdclk(struct drm_i915_private *dev_priv,
  328. struct intel_cdclk_state *cdclk_state)
  329. {
  330. struct pci_dev *pdev = dev_priv->drm.pdev;
  331. unsigned int cdclk_sel;
  332. uint16_t tmp = 0;
  333. cdclk_state->vco = intel_hpll_vco(dev_priv);
  334. pci_read_config_word(pdev, GCFGC, &tmp);
  335. cdclk_sel = (tmp >> 12) & 0x1;
  336. switch (cdclk_state->vco) {
  337. case 2666667:
  338. case 4000000:
  339. case 5333333:
  340. cdclk_state->cdclk = cdclk_sel ? 333333 : 222222;
  341. break;
  342. case 3200000:
  343. cdclk_state->cdclk = cdclk_sel ? 320000 : 228571;
  344. break;
  345. default:
  346. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n",
  347. cdclk_state->vco, tmp);
  348. cdclk_state->cdclk = 222222;
  349. break;
  350. }
  351. }
  352. static void hsw_get_cdclk(struct drm_i915_private *dev_priv,
  353. struct intel_cdclk_state *cdclk_state)
  354. {
  355. uint32_t lcpll = I915_READ(LCPLL_CTL);
  356. uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
  357. if (lcpll & LCPLL_CD_SOURCE_FCLK)
  358. cdclk_state->cdclk = 800000;
  359. else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  360. cdclk_state->cdclk = 450000;
  361. else if (freq == LCPLL_CLK_FREQ_450)
  362. cdclk_state->cdclk = 450000;
  363. else if (IS_HSW_ULT(dev_priv))
  364. cdclk_state->cdclk = 337500;
  365. else
  366. cdclk_state->cdclk = 540000;
  367. }
  368. static int vlv_calc_cdclk(struct drm_i915_private *dev_priv, int min_cdclk)
  369. {
  370. int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ?
  371. 333333 : 320000;
  372. /*
  373. * We seem to get an unstable or solid color picture at 200MHz.
  374. * Not sure what's wrong. For now use 200MHz only when all pipes
  375. * are off.
  376. */
  377. if (IS_VALLEYVIEW(dev_priv) && min_cdclk > freq_320)
  378. return 400000;
  379. else if (min_cdclk > 266667)
  380. return freq_320;
  381. else if (min_cdclk > 0)
  382. return 266667;
  383. else
  384. return 200000;
  385. }
  386. static u8 vlv_calc_voltage_level(struct drm_i915_private *dev_priv, int cdclk)
  387. {
  388. if (IS_VALLEYVIEW(dev_priv)) {
  389. if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
  390. return 2;
  391. else if (cdclk >= 266667)
  392. return 1;
  393. else
  394. return 0;
  395. } else {
  396. /*
  397. * Specs are full of misinformation, but testing on actual
  398. * hardware has shown that we just need to write the desired
  399. * CCK divider into the Punit register.
  400. */
  401. return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
  402. }
  403. }
  404. static void vlv_get_cdclk(struct drm_i915_private *dev_priv,
  405. struct intel_cdclk_state *cdclk_state)
  406. {
  407. u32 val;
  408. cdclk_state->vco = vlv_get_hpll_vco(dev_priv);
  409. cdclk_state->cdclk = vlv_get_cck_clock(dev_priv, "cdclk",
  410. CCK_DISPLAY_CLOCK_CONTROL,
  411. cdclk_state->vco);
  412. mutex_lock(&dev_priv->pcu_lock);
  413. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  414. mutex_unlock(&dev_priv->pcu_lock);
  415. if (IS_VALLEYVIEW(dev_priv))
  416. cdclk_state->voltage_level = (val & DSPFREQGUAR_MASK) >>
  417. DSPFREQGUAR_SHIFT;
  418. else
  419. cdclk_state->voltage_level = (val & DSPFREQGUAR_MASK_CHV) >>
  420. DSPFREQGUAR_SHIFT_CHV;
  421. }
  422. static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
  423. {
  424. unsigned int credits, default_credits;
  425. if (IS_CHERRYVIEW(dev_priv))
  426. default_credits = PFI_CREDIT(12);
  427. else
  428. default_credits = PFI_CREDIT(8);
  429. if (dev_priv->cdclk.hw.cdclk >= dev_priv->czclk_freq) {
  430. /* CHV suggested value is 31 or 63 */
  431. if (IS_CHERRYVIEW(dev_priv))
  432. credits = PFI_CREDIT_63;
  433. else
  434. credits = PFI_CREDIT(15);
  435. } else {
  436. credits = default_credits;
  437. }
  438. /*
  439. * WA - write default credits before re-programming
  440. * FIXME: should we also set the resend bit here?
  441. */
  442. I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
  443. default_credits);
  444. I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
  445. credits | PFI_CREDIT_RESEND);
  446. /*
  447. * FIXME is this guaranteed to clear
  448. * immediately or should we poll for it?
  449. */
  450. WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
  451. }
  452. static void vlv_set_cdclk(struct drm_i915_private *dev_priv,
  453. const struct intel_cdclk_state *cdclk_state)
  454. {
  455. int cdclk = cdclk_state->cdclk;
  456. u32 val, cmd = cdclk_state->voltage_level;
  457. switch (cdclk) {
  458. case 400000:
  459. case 333333:
  460. case 320000:
  461. case 266667:
  462. case 200000:
  463. break;
  464. default:
  465. MISSING_CASE(cdclk);
  466. return;
  467. }
  468. /* There are cases where we can end up here with power domains
  469. * off and a CDCLK frequency other than the minimum, like when
  470. * issuing a modeset without actually changing any display after
  471. * a system suspend. So grab the PIPE-A domain, which covers
  472. * the HW blocks needed for the following programming.
  473. */
  474. intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
  475. mutex_lock(&dev_priv->pcu_lock);
  476. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  477. val &= ~DSPFREQGUAR_MASK;
  478. val |= (cmd << DSPFREQGUAR_SHIFT);
  479. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  480. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
  481. DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
  482. 50)) {
  483. DRM_ERROR("timed out waiting for CDclk change\n");
  484. }
  485. mutex_unlock(&dev_priv->pcu_lock);
  486. mutex_lock(&dev_priv->sb_lock);
  487. if (cdclk == 400000) {
  488. u32 divider;
  489. divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1,
  490. cdclk) - 1;
  491. /* adjust cdclk divider */
  492. val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
  493. val &= ~CCK_FREQUENCY_VALUES;
  494. val |= divider;
  495. vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
  496. if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
  497. CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
  498. 50))
  499. DRM_ERROR("timed out waiting for CDclk change\n");
  500. }
  501. /* adjust self-refresh exit latency value */
  502. val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
  503. val &= ~0x7f;
  504. /*
  505. * For high bandwidth configs, we set a higher latency in the bunit
  506. * so that the core display fetch happens in time to avoid underruns.
  507. */
  508. if (cdclk == 400000)
  509. val |= 4500 / 250; /* 4.5 usec */
  510. else
  511. val |= 3000 / 250; /* 3.0 usec */
  512. vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
  513. mutex_unlock(&dev_priv->sb_lock);
  514. intel_update_cdclk(dev_priv);
  515. vlv_program_pfi_credits(dev_priv);
  516. intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
  517. }
  518. static void chv_set_cdclk(struct drm_i915_private *dev_priv,
  519. const struct intel_cdclk_state *cdclk_state)
  520. {
  521. int cdclk = cdclk_state->cdclk;
  522. u32 val, cmd = cdclk_state->voltage_level;
  523. switch (cdclk) {
  524. case 333333:
  525. case 320000:
  526. case 266667:
  527. case 200000:
  528. break;
  529. default:
  530. MISSING_CASE(cdclk);
  531. return;
  532. }
  533. /* There are cases where we can end up here with power domains
  534. * off and a CDCLK frequency other than the minimum, like when
  535. * issuing a modeset without actually changing any display after
  536. * a system suspend. So grab the PIPE-A domain, which covers
  537. * the HW blocks needed for the following programming.
  538. */
  539. intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
  540. mutex_lock(&dev_priv->pcu_lock);
  541. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  542. val &= ~DSPFREQGUAR_MASK_CHV;
  543. val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
  544. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  545. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
  546. DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
  547. 50)) {
  548. DRM_ERROR("timed out waiting for CDclk change\n");
  549. }
  550. mutex_unlock(&dev_priv->pcu_lock);
  551. intel_update_cdclk(dev_priv);
  552. vlv_program_pfi_credits(dev_priv);
  553. intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
  554. }
  555. static int bdw_calc_cdclk(int min_cdclk)
  556. {
  557. if (min_cdclk > 540000)
  558. return 675000;
  559. else if (min_cdclk > 450000)
  560. return 540000;
  561. else if (min_cdclk > 337500)
  562. return 450000;
  563. else
  564. return 337500;
  565. }
  566. static u8 bdw_calc_voltage_level(int cdclk)
  567. {
  568. switch (cdclk) {
  569. default:
  570. case 337500:
  571. return 2;
  572. case 450000:
  573. return 0;
  574. case 540000:
  575. return 1;
  576. case 675000:
  577. return 3;
  578. }
  579. }
  580. static void bdw_get_cdclk(struct drm_i915_private *dev_priv,
  581. struct intel_cdclk_state *cdclk_state)
  582. {
  583. uint32_t lcpll = I915_READ(LCPLL_CTL);
  584. uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
  585. if (lcpll & LCPLL_CD_SOURCE_FCLK)
  586. cdclk_state->cdclk = 800000;
  587. else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  588. cdclk_state->cdclk = 450000;
  589. else if (freq == LCPLL_CLK_FREQ_450)
  590. cdclk_state->cdclk = 450000;
  591. else if (freq == LCPLL_CLK_FREQ_54O_BDW)
  592. cdclk_state->cdclk = 540000;
  593. else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
  594. cdclk_state->cdclk = 337500;
  595. else
  596. cdclk_state->cdclk = 675000;
  597. /*
  598. * Can't read this out :( Let's assume it's
  599. * at least what the CDCLK frequency requires.
  600. */
  601. cdclk_state->voltage_level =
  602. bdw_calc_voltage_level(cdclk_state->cdclk);
  603. }
  604. static void bdw_set_cdclk(struct drm_i915_private *dev_priv,
  605. const struct intel_cdclk_state *cdclk_state)
  606. {
  607. int cdclk = cdclk_state->cdclk;
  608. uint32_t val;
  609. int ret;
  610. if (WARN((I915_READ(LCPLL_CTL) &
  611. (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
  612. LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
  613. LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
  614. LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
  615. "trying to change cdclk frequency with cdclk not enabled\n"))
  616. return;
  617. mutex_lock(&dev_priv->pcu_lock);
  618. ret = sandybridge_pcode_write(dev_priv,
  619. BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
  620. mutex_unlock(&dev_priv->pcu_lock);
  621. if (ret) {
  622. DRM_ERROR("failed to inform pcode about cdclk change\n");
  623. return;
  624. }
  625. val = I915_READ(LCPLL_CTL);
  626. val |= LCPLL_CD_SOURCE_FCLK;
  627. I915_WRITE(LCPLL_CTL, val);
  628. /*
  629. * According to the spec, it should be enough to poll for this 1 us.
  630. * However, extensive testing shows that this can take longer.
  631. */
  632. if (wait_for_us(I915_READ(LCPLL_CTL) &
  633. LCPLL_CD_SOURCE_FCLK_DONE, 100))
  634. DRM_ERROR("Switching to FCLK failed\n");
  635. val = I915_READ(LCPLL_CTL);
  636. val &= ~LCPLL_CLK_FREQ_MASK;
  637. switch (cdclk) {
  638. default:
  639. MISSING_CASE(cdclk);
  640. /* fall through */
  641. case 337500:
  642. val |= LCPLL_CLK_FREQ_337_5_BDW;
  643. break;
  644. case 450000:
  645. val |= LCPLL_CLK_FREQ_450;
  646. break;
  647. case 540000:
  648. val |= LCPLL_CLK_FREQ_54O_BDW;
  649. break;
  650. case 675000:
  651. val |= LCPLL_CLK_FREQ_675_BDW;
  652. break;
  653. }
  654. I915_WRITE(LCPLL_CTL, val);
  655. val = I915_READ(LCPLL_CTL);
  656. val &= ~LCPLL_CD_SOURCE_FCLK;
  657. I915_WRITE(LCPLL_CTL, val);
  658. if (wait_for_us((I915_READ(LCPLL_CTL) &
  659. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  660. DRM_ERROR("Switching back to LCPLL failed\n");
  661. mutex_lock(&dev_priv->pcu_lock);
  662. sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
  663. cdclk_state->voltage_level);
  664. mutex_unlock(&dev_priv->pcu_lock);
  665. I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
  666. intel_update_cdclk(dev_priv);
  667. }
  668. static int skl_calc_cdclk(int min_cdclk, int vco)
  669. {
  670. if (vco == 8640000) {
  671. if (min_cdclk > 540000)
  672. return 617143;
  673. else if (min_cdclk > 432000)
  674. return 540000;
  675. else if (min_cdclk > 308571)
  676. return 432000;
  677. else
  678. return 308571;
  679. } else {
  680. if (min_cdclk > 540000)
  681. return 675000;
  682. else if (min_cdclk > 450000)
  683. return 540000;
  684. else if (min_cdclk > 337500)
  685. return 450000;
  686. else
  687. return 337500;
  688. }
  689. }
  690. static u8 skl_calc_voltage_level(int cdclk)
  691. {
  692. switch (cdclk) {
  693. default:
  694. case 308571:
  695. case 337500:
  696. return 0;
  697. case 450000:
  698. case 432000:
  699. return 1;
  700. case 540000:
  701. return 2;
  702. case 617143:
  703. case 675000:
  704. return 3;
  705. }
  706. }
  707. static void skl_dpll0_update(struct drm_i915_private *dev_priv,
  708. struct intel_cdclk_state *cdclk_state)
  709. {
  710. u32 val;
  711. cdclk_state->ref = 24000;
  712. cdclk_state->vco = 0;
  713. val = I915_READ(LCPLL1_CTL);
  714. if ((val & LCPLL_PLL_ENABLE) == 0)
  715. return;
  716. if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
  717. return;
  718. val = I915_READ(DPLL_CTRL1);
  719. if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
  720. DPLL_CTRL1_SSC(SKL_DPLL0) |
  721. DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
  722. DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
  723. return;
  724. switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
  725. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
  726. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
  727. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
  728. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
  729. cdclk_state->vco = 8100000;
  730. break;
  731. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
  732. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
  733. cdclk_state->vco = 8640000;
  734. break;
  735. default:
  736. MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
  737. break;
  738. }
  739. }
  740. static void skl_get_cdclk(struct drm_i915_private *dev_priv,
  741. struct intel_cdclk_state *cdclk_state)
  742. {
  743. u32 cdctl;
  744. skl_dpll0_update(dev_priv, cdclk_state);
  745. cdclk_state->cdclk = cdclk_state->ref;
  746. if (cdclk_state->vco == 0)
  747. goto out;
  748. cdctl = I915_READ(CDCLK_CTL);
  749. if (cdclk_state->vco == 8640000) {
  750. switch (cdctl & CDCLK_FREQ_SEL_MASK) {
  751. case CDCLK_FREQ_450_432:
  752. cdclk_state->cdclk = 432000;
  753. break;
  754. case CDCLK_FREQ_337_308:
  755. cdclk_state->cdclk = 308571;
  756. break;
  757. case CDCLK_FREQ_540:
  758. cdclk_state->cdclk = 540000;
  759. break;
  760. case CDCLK_FREQ_675_617:
  761. cdclk_state->cdclk = 617143;
  762. break;
  763. default:
  764. MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
  765. break;
  766. }
  767. } else {
  768. switch (cdctl & CDCLK_FREQ_SEL_MASK) {
  769. case CDCLK_FREQ_450_432:
  770. cdclk_state->cdclk = 450000;
  771. break;
  772. case CDCLK_FREQ_337_308:
  773. cdclk_state->cdclk = 337500;
  774. break;
  775. case CDCLK_FREQ_540:
  776. cdclk_state->cdclk = 540000;
  777. break;
  778. case CDCLK_FREQ_675_617:
  779. cdclk_state->cdclk = 675000;
  780. break;
  781. default:
  782. MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
  783. break;
  784. }
  785. }
  786. out:
  787. /*
  788. * Can't read this out :( Let's assume it's
  789. * at least what the CDCLK frequency requires.
  790. */
  791. cdclk_state->voltage_level =
  792. skl_calc_voltage_level(cdclk_state->cdclk);
  793. }
  794. /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
  795. static int skl_cdclk_decimal(int cdclk)
  796. {
  797. return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
  798. }
  799. static void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv,
  800. int vco)
  801. {
  802. bool changed = dev_priv->skl_preferred_vco_freq != vco;
  803. dev_priv->skl_preferred_vco_freq = vco;
  804. if (changed)
  805. intel_update_max_cdclk(dev_priv);
  806. }
  807. static void skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
  808. {
  809. u32 val;
  810. WARN_ON(vco != 8100000 && vco != 8640000);
  811. /*
  812. * We always enable DPLL0 with the lowest link rate possible, but still
  813. * taking into account the VCO required to operate the eDP panel at the
  814. * desired frequency. The usual DP link rates operate with a VCO of
  815. * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
  816. * The modeset code is responsible for the selection of the exact link
  817. * rate later on, with the constraint of choosing a frequency that
  818. * works with vco.
  819. */
  820. val = I915_READ(DPLL_CTRL1);
  821. val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
  822. DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
  823. val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
  824. if (vco == 8640000)
  825. val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
  826. SKL_DPLL0);
  827. else
  828. val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
  829. SKL_DPLL0);
  830. I915_WRITE(DPLL_CTRL1, val);
  831. POSTING_READ(DPLL_CTRL1);
  832. I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
  833. if (intel_wait_for_register(dev_priv,
  834. LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
  835. 5))
  836. DRM_ERROR("DPLL0 not locked\n");
  837. dev_priv->cdclk.hw.vco = vco;
  838. /* We'll want to keep using the current vco from now on. */
  839. skl_set_preferred_cdclk_vco(dev_priv, vco);
  840. }
  841. static void skl_dpll0_disable(struct drm_i915_private *dev_priv)
  842. {
  843. I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
  844. if (intel_wait_for_register(dev_priv,
  845. LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
  846. 1))
  847. DRM_ERROR("Couldn't disable DPLL0\n");
  848. dev_priv->cdclk.hw.vco = 0;
  849. }
  850. static void skl_set_cdclk(struct drm_i915_private *dev_priv,
  851. const struct intel_cdclk_state *cdclk_state)
  852. {
  853. int cdclk = cdclk_state->cdclk;
  854. int vco = cdclk_state->vco;
  855. u32 freq_select, cdclk_ctl;
  856. int ret;
  857. mutex_lock(&dev_priv->pcu_lock);
  858. ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  859. SKL_CDCLK_PREPARE_FOR_CHANGE,
  860. SKL_CDCLK_READY_FOR_CHANGE,
  861. SKL_CDCLK_READY_FOR_CHANGE, 3);
  862. mutex_unlock(&dev_priv->pcu_lock);
  863. if (ret) {
  864. DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
  865. ret);
  866. return;
  867. }
  868. /* Choose frequency for this cdclk */
  869. switch (cdclk) {
  870. default:
  871. WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
  872. WARN_ON(vco != 0);
  873. /* fall through */
  874. case 308571:
  875. case 337500:
  876. freq_select = CDCLK_FREQ_337_308;
  877. break;
  878. case 450000:
  879. case 432000:
  880. freq_select = CDCLK_FREQ_450_432;
  881. break;
  882. case 540000:
  883. freq_select = CDCLK_FREQ_540;
  884. break;
  885. case 617143:
  886. case 675000:
  887. freq_select = CDCLK_FREQ_675_617;
  888. break;
  889. }
  890. if (dev_priv->cdclk.hw.vco != 0 &&
  891. dev_priv->cdclk.hw.vco != vco)
  892. skl_dpll0_disable(dev_priv);
  893. cdclk_ctl = I915_READ(CDCLK_CTL);
  894. if (dev_priv->cdclk.hw.vco != vco) {
  895. /* Wa Display #1183: skl,kbl,cfl */
  896. cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
  897. cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
  898. I915_WRITE(CDCLK_CTL, cdclk_ctl);
  899. }
  900. /* Wa Display #1183: skl,kbl,cfl */
  901. cdclk_ctl |= CDCLK_DIVMUX_CD_OVERRIDE;
  902. I915_WRITE(CDCLK_CTL, cdclk_ctl);
  903. POSTING_READ(CDCLK_CTL);
  904. if (dev_priv->cdclk.hw.vco != vco)
  905. skl_dpll0_enable(dev_priv, vco);
  906. /* Wa Display #1183: skl,kbl,cfl */
  907. cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
  908. I915_WRITE(CDCLK_CTL, cdclk_ctl);
  909. cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
  910. I915_WRITE(CDCLK_CTL, cdclk_ctl);
  911. /* Wa Display #1183: skl,kbl,cfl */
  912. cdclk_ctl &= ~CDCLK_DIVMUX_CD_OVERRIDE;
  913. I915_WRITE(CDCLK_CTL, cdclk_ctl);
  914. POSTING_READ(CDCLK_CTL);
  915. /* inform PCU of the change */
  916. mutex_lock(&dev_priv->pcu_lock);
  917. sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  918. cdclk_state->voltage_level);
  919. mutex_unlock(&dev_priv->pcu_lock);
  920. intel_update_cdclk(dev_priv);
  921. }
  922. static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
  923. {
  924. uint32_t cdctl, expected;
  925. /*
  926. * check if the pre-os initialized the display
  927. * There is SWF18 scratchpad register defined which is set by the
  928. * pre-os which can be used by the OS drivers to check the status
  929. */
  930. if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
  931. goto sanitize;
  932. intel_update_cdclk(dev_priv);
  933. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
  934. /* Is PLL enabled and locked ? */
  935. if (dev_priv->cdclk.hw.vco == 0 ||
  936. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
  937. goto sanitize;
  938. /* DPLL okay; verify the cdclock
  939. *
  940. * Noticed in some instances that the freq selection is correct but
  941. * decimal part is programmed wrong from BIOS where pre-os does not
  942. * enable display. Verify the same as well.
  943. */
  944. cdctl = I915_READ(CDCLK_CTL);
  945. expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
  946. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  947. if (cdctl == expected)
  948. /* All well; nothing to sanitize */
  949. return;
  950. sanitize:
  951. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  952. /* force cdclk programming */
  953. dev_priv->cdclk.hw.cdclk = 0;
  954. /* force full PLL disable + enable */
  955. dev_priv->cdclk.hw.vco = -1;
  956. }
  957. /**
  958. * skl_init_cdclk - Initialize CDCLK on SKL
  959. * @dev_priv: i915 device
  960. *
  961. * Initialize CDCLK for SKL and derivatives. This is generally
  962. * done only during the display core initialization sequence,
  963. * after which the DMC will take care of turning CDCLK off/on
  964. * as needed.
  965. */
  966. void skl_init_cdclk(struct drm_i915_private *dev_priv)
  967. {
  968. struct intel_cdclk_state cdclk_state;
  969. skl_sanitize_cdclk(dev_priv);
  970. if (dev_priv->cdclk.hw.cdclk != 0 &&
  971. dev_priv->cdclk.hw.vco != 0) {
  972. /*
  973. * Use the current vco as our initial
  974. * guess as to what the preferred vco is.
  975. */
  976. if (dev_priv->skl_preferred_vco_freq == 0)
  977. skl_set_preferred_cdclk_vco(dev_priv,
  978. dev_priv->cdclk.hw.vco);
  979. return;
  980. }
  981. cdclk_state = dev_priv->cdclk.hw;
  982. cdclk_state.vco = dev_priv->skl_preferred_vco_freq;
  983. if (cdclk_state.vco == 0)
  984. cdclk_state.vco = 8100000;
  985. cdclk_state.cdclk = skl_calc_cdclk(0, cdclk_state.vco);
  986. cdclk_state.voltage_level = skl_calc_voltage_level(cdclk_state.cdclk);
  987. skl_set_cdclk(dev_priv, &cdclk_state);
  988. }
  989. /**
  990. * skl_uninit_cdclk - Uninitialize CDCLK on SKL
  991. * @dev_priv: i915 device
  992. *
  993. * Uninitialize CDCLK for SKL and derivatives. This is done only
  994. * during the display core uninitialization sequence.
  995. */
  996. void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
  997. {
  998. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  999. cdclk_state.cdclk = cdclk_state.ref;
  1000. cdclk_state.vco = 0;
  1001. cdclk_state.voltage_level = skl_calc_voltage_level(cdclk_state.cdclk);
  1002. skl_set_cdclk(dev_priv, &cdclk_state);
  1003. }
  1004. static int bxt_calc_cdclk(int min_cdclk)
  1005. {
  1006. if (min_cdclk > 576000)
  1007. return 624000;
  1008. else if (min_cdclk > 384000)
  1009. return 576000;
  1010. else if (min_cdclk > 288000)
  1011. return 384000;
  1012. else if (min_cdclk > 144000)
  1013. return 288000;
  1014. else
  1015. return 144000;
  1016. }
  1017. static int glk_calc_cdclk(int min_cdclk)
  1018. {
  1019. if (min_cdclk > 158400)
  1020. return 316800;
  1021. else if (min_cdclk > 79200)
  1022. return 158400;
  1023. else
  1024. return 79200;
  1025. }
  1026. static u8 bxt_calc_voltage_level(int cdclk)
  1027. {
  1028. return DIV_ROUND_UP(cdclk, 25000);
  1029. }
  1030. static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  1031. {
  1032. int ratio;
  1033. if (cdclk == dev_priv->cdclk.hw.ref)
  1034. return 0;
  1035. switch (cdclk) {
  1036. default:
  1037. MISSING_CASE(cdclk);
  1038. /* fall through */
  1039. case 144000:
  1040. case 288000:
  1041. case 384000:
  1042. case 576000:
  1043. ratio = 60;
  1044. break;
  1045. case 624000:
  1046. ratio = 65;
  1047. break;
  1048. }
  1049. return dev_priv->cdclk.hw.ref * ratio;
  1050. }
  1051. static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  1052. {
  1053. int ratio;
  1054. if (cdclk == dev_priv->cdclk.hw.ref)
  1055. return 0;
  1056. switch (cdclk) {
  1057. default:
  1058. MISSING_CASE(cdclk);
  1059. /* fall through */
  1060. case 79200:
  1061. case 158400:
  1062. case 316800:
  1063. ratio = 33;
  1064. break;
  1065. }
  1066. return dev_priv->cdclk.hw.ref * ratio;
  1067. }
  1068. static void bxt_de_pll_update(struct drm_i915_private *dev_priv,
  1069. struct intel_cdclk_state *cdclk_state)
  1070. {
  1071. u32 val;
  1072. cdclk_state->ref = 19200;
  1073. cdclk_state->vco = 0;
  1074. val = I915_READ(BXT_DE_PLL_ENABLE);
  1075. if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
  1076. return;
  1077. if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
  1078. return;
  1079. val = I915_READ(BXT_DE_PLL_CTL);
  1080. cdclk_state->vco = (val & BXT_DE_PLL_RATIO_MASK) * cdclk_state->ref;
  1081. }
  1082. static void bxt_get_cdclk(struct drm_i915_private *dev_priv,
  1083. struct intel_cdclk_state *cdclk_state)
  1084. {
  1085. u32 divider;
  1086. int div;
  1087. bxt_de_pll_update(dev_priv, cdclk_state);
  1088. cdclk_state->cdclk = cdclk_state->ref;
  1089. if (cdclk_state->vco == 0)
  1090. goto out;
  1091. divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
  1092. switch (divider) {
  1093. case BXT_CDCLK_CD2X_DIV_SEL_1:
  1094. div = 2;
  1095. break;
  1096. case BXT_CDCLK_CD2X_DIV_SEL_1_5:
  1097. WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
  1098. div = 3;
  1099. break;
  1100. case BXT_CDCLK_CD2X_DIV_SEL_2:
  1101. div = 4;
  1102. break;
  1103. case BXT_CDCLK_CD2X_DIV_SEL_4:
  1104. div = 8;
  1105. break;
  1106. default:
  1107. MISSING_CASE(divider);
  1108. return;
  1109. }
  1110. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
  1111. out:
  1112. /*
  1113. * Can't read this out :( Let's assume it's
  1114. * at least what the CDCLK frequency requires.
  1115. */
  1116. cdclk_state->voltage_level =
  1117. bxt_calc_voltage_level(cdclk_state->cdclk);
  1118. }
  1119. static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
  1120. {
  1121. I915_WRITE(BXT_DE_PLL_ENABLE, 0);
  1122. /* Timeout 200us */
  1123. if (intel_wait_for_register(dev_priv,
  1124. BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
  1125. 1))
  1126. DRM_ERROR("timeout waiting for DE PLL unlock\n");
  1127. dev_priv->cdclk.hw.vco = 0;
  1128. }
  1129. static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
  1130. {
  1131. int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
  1132. u32 val;
  1133. val = I915_READ(BXT_DE_PLL_CTL);
  1134. val &= ~BXT_DE_PLL_RATIO_MASK;
  1135. val |= BXT_DE_PLL_RATIO(ratio);
  1136. I915_WRITE(BXT_DE_PLL_CTL, val);
  1137. I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
  1138. /* Timeout 200us */
  1139. if (intel_wait_for_register(dev_priv,
  1140. BXT_DE_PLL_ENABLE,
  1141. BXT_DE_PLL_LOCK,
  1142. BXT_DE_PLL_LOCK,
  1143. 1))
  1144. DRM_ERROR("timeout waiting for DE PLL lock\n");
  1145. dev_priv->cdclk.hw.vco = vco;
  1146. }
  1147. static void bxt_set_cdclk(struct drm_i915_private *dev_priv,
  1148. const struct intel_cdclk_state *cdclk_state)
  1149. {
  1150. int cdclk = cdclk_state->cdclk;
  1151. int vco = cdclk_state->vco;
  1152. u32 val, divider;
  1153. int ret;
  1154. /* cdclk = vco / 2 / div{1,1.5,2,4} */
  1155. switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
  1156. default:
  1157. WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
  1158. WARN_ON(vco != 0);
  1159. /* fall through */
  1160. case 2:
  1161. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  1162. break;
  1163. case 3:
  1164. WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
  1165. divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
  1166. break;
  1167. case 4:
  1168. divider = BXT_CDCLK_CD2X_DIV_SEL_2;
  1169. break;
  1170. case 8:
  1171. divider = BXT_CDCLK_CD2X_DIV_SEL_4;
  1172. break;
  1173. }
  1174. /*
  1175. * Inform power controller of upcoming frequency change. BSpec
  1176. * requires us to wait up to 150usec, but that leads to timeouts;
  1177. * the 2ms used here is based on experiment.
  1178. */
  1179. mutex_lock(&dev_priv->pcu_lock);
  1180. ret = sandybridge_pcode_write_timeout(dev_priv,
  1181. HSW_PCODE_DE_WRITE_FREQ_REQ,
  1182. 0x80000000, 2000);
  1183. mutex_unlock(&dev_priv->pcu_lock);
  1184. if (ret) {
  1185. DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
  1186. ret, cdclk);
  1187. return;
  1188. }
  1189. if (dev_priv->cdclk.hw.vco != 0 &&
  1190. dev_priv->cdclk.hw.vco != vco)
  1191. bxt_de_pll_disable(dev_priv);
  1192. if (dev_priv->cdclk.hw.vco != vco)
  1193. bxt_de_pll_enable(dev_priv, vco);
  1194. val = divider | skl_cdclk_decimal(cdclk);
  1195. /*
  1196. * FIXME if only the cd2x divider needs changing, it could be done
  1197. * without shutting off the pipe (if only one pipe is active).
  1198. */
  1199. val |= BXT_CDCLK_CD2X_PIPE_NONE;
  1200. /*
  1201. * Disable SSA Precharge when CD clock frequency < 500 MHz,
  1202. * enable otherwise.
  1203. */
  1204. if (cdclk >= 500000)
  1205. val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
  1206. I915_WRITE(CDCLK_CTL, val);
  1207. mutex_lock(&dev_priv->pcu_lock);
  1208. /*
  1209. * The timeout isn't specified, the 2ms used here is based on
  1210. * experiment.
  1211. * FIXME: Waiting for the request completion could be delayed until
  1212. * the next PCODE request based on BSpec.
  1213. */
  1214. ret = sandybridge_pcode_write_timeout(dev_priv,
  1215. HSW_PCODE_DE_WRITE_FREQ_REQ,
  1216. cdclk_state->voltage_level, 2000);
  1217. mutex_unlock(&dev_priv->pcu_lock);
  1218. if (ret) {
  1219. DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
  1220. ret, cdclk);
  1221. return;
  1222. }
  1223. intel_update_cdclk(dev_priv);
  1224. }
  1225. static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
  1226. {
  1227. u32 cdctl, expected;
  1228. intel_update_cdclk(dev_priv);
  1229. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
  1230. if (dev_priv->cdclk.hw.vco == 0 ||
  1231. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
  1232. goto sanitize;
  1233. /* DPLL okay; verify the cdclock
  1234. *
  1235. * Some BIOS versions leave an incorrect decimal frequency value and
  1236. * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
  1237. * so sanitize this register.
  1238. */
  1239. cdctl = I915_READ(CDCLK_CTL);
  1240. /*
  1241. * Let's ignore the pipe field, since BIOS could have configured the
  1242. * dividers both synching to an active pipe, or asynchronously
  1243. * (PIPE_NONE).
  1244. */
  1245. cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
  1246. expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
  1247. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  1248. /*
  1249. * Disable SSA Precharge when CD clock frequency < 500 MHz,
  1250. * enable otherwise.
  1251. */
  1252. if (dev_priv->cdclk.hw.cdclk >= 500000)
  1253. expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
  1254. if (cdctl == expected)
  1255. /* All well; nothing to sanitize */
  1256. return;
  1257. sanitize:
  1258. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  1259. /* force cdclk programming */
  1260. dev_priv->cdclk.hw.cdclk = 0;
  1261. /* force full PLL disable + enable */
  1262. dev_priv->cdclk.hw.vco = -1;
  1263. }
  1264. /**
  1265. * bxt_init_cdclk - Initialize CDCLK on BXT
  1266. * @dev_priv: i915 device
  1267. *
  1268. * Initialize CDCLK for BXT and derivatives. This is generally
  1269. * done only during the display core initialization sequence,
  1270. * after which the DMC will take care of turning CDCLK off/on
  1271. * as needed.
  1272. */
  1273. void bxt_init_cdclk(struct drm_i915_private *dev_priv)
  1274. {
  1275. struct intel_cdclk_state cdclk_state;
  1276. bxt_sanitize_cdclk(dev_priv);
  1277. if (dev_priv->cdclk.hw.cdclk != 0 &&
  1278. dev_priv->cdclk.hw.vco != 0)
  1279. return;
  1280. cdclk_state = dev_priv->cdclk.hw;
  1281. /*
  1282. * FIXME:
  1283. * - The initial CDCLK needs to be read from VBT.
  1284. * Need to make this change after VBT has changes for BXT.
  1285. */
  1286. if (IS_GEMINILAKE(dev_priv)) {
  1287. cdclk_state.cdclk = glk_calc_cdclk(0);
  1288. cdclk_state.vco = glk_de_pll_vco(dev_priv, cdclk_state.cdclk);
  1289. } else {
  1290. cdclk_state.cdclk = bxt_calc_cdclk(0);
  1291. cdclk_state.vco = bxt_de_pll_vco(dev_priv, cdclk_state.cdclk);
  1292. }
  1293. cdclk_state.voltage_level = bxt_calc_voltage_level(cdclk_state.cdclk);
  1294. bxt_set_cdclk(dev_priv, &cdclk_state);
  1295. }
  1296. /**
  1297. * bxt_uninit_cdclk - Uninitialize CDCLK on BXT
  1298. * @dev_priv: i915 device
  1299. *
  1300. * Uninitialize CDCLK for BXT and derivatives. This is done only
  1301. * during the display core uninitialization sequence.
  1302. */
  1303. void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
  1304. {
  1305. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  1306. cdclk_state.cdclk = cdclk_state.ref;
  1307. cdclk_state.vco = 0;
  1308. cdclk_state.voltage_level = bxt_calc_voltage_level(cdclk_state.cdclk);
  1309. bxt_set_cdclk(dev_priv, &cdclk_state);
  1310. }
  1311. static int cnl_calc_cdclk(int min_cdclk)
  1312. {
  1313. if (min_cdclk > 336000)
  1314. return 528000;
  1315. else if (min_cdclk > 168000)
  1316. return 336000;
  1317. else
  1318. return 168000;
  1319. }
  1320. static u8 cnl_calc_voltage_level(int cdclk)
  1321. {
  1322. switch (cdclk) {
  1323. default:
  1324. case 168000:
  1325. return 0;
  1326. case 336000:
  1327. return 1;
  1328. case 528000:
  1329. return 2;
  1330. }
  1331. }
  1332. static void cnl_cdclk_pll_update(struct drm_i915_private *dev_priv,
  1333. struct intel_cdclk_state *cdclk_state)
  1334. {
  1335. u32 val;
  1336. if (I915_READ(SKL_DSSM) & CNL_DSSM_CDCLK_PLL_REFCLK_24MHz)
  1337. cdclk_state->ref = 24000;
  1338. else
  1339. cdclk_state->ref = 19200;
  1340. cdclk_state->vco = 0;
  1341. val = I915_READ(BXT_DE_PLL_ENABLE);
  1342. if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
  1343. return;
  1344. if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
  1345. return;
  1346. cdclk_state->vco = (val & CNL_CDCLK_PLL_RATIO_MASK) * cdclk_state->ref;
  1347. }
  1348. static void cnl_get_cdclk(struct drm_i915_private *dev_priv,
  1349. struct intel_cdclk_state *cdclk_state)
  1350. {
  1351. u32 divider;
  1352. int div;
  1353. cnl_cdclk_pll_update(dev_priv, cdclk_state);
  1354. cdclk_state->cdclk = cdclk_state->ref;
  1355. if (cdclk_state->vco == 0)
  1356. goto out;
  1357. divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
  1358. switch (divider) {
  1359. case BXT_CDCLK_CD2X_DIV_SEL_1:
  1360. div = 2;
  1361. break;
  1362. case BXT_CDCLK_CD2X_DIV_SEL_2:
  1363. div = 4;
  1364. break;
  1365. default:
  1366. MISSING_CASE(divider);
  1367. return;
  1368. }
  1369. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
  1370. out:
  1371. /*
  1372. * Can't read this out :( Let's assume it's
  1373. * at least what the CDCLK frequency requires.
  1374. */
  1375. cdclk_state->voltage_level =
  1376. cnl_calc_voltage_level(cdclk_state->cdclk);
  1377. }
  1378. static void cnl_cdclk_pll_disable(struct drm_i915_private *dev_priv)
  1379. {
  1380. u32 val;
  1381. val = I915_READ(BXT_DE_PLL_ENABLE);
  1382. val &= ~BXT_DE_PLL_PLL_ENABLE;
  1383. I915_WRITE(BXT_DE_PLL_ENABLE, val);
  1384. /* Timeout 200us */
  1385. if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
  1386. DRM_ERROR("timeout waiting for CDCLK PLL unlock\n");
  1387. dev_priv->cdclk.hw.vco = 0;
  1388. }
  1389. static void cnl_cdclk_pll_enable(struct drm_i915_private *dev_priv, int vco)
  1390. {
  1391. int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
  1392. u32 val;
  1393. val = CNL_CDCLK_PLL_RATIO(ratio);
  1394. I915_WRITE(BXT_DE_PLL_ENABLE, val);
  1395. val |= BXT_DE_PLL_PLL_ENABLE;
  1396. I915_WRITE(BXT_DE_PLL_ENABLE, val);
  1397. /* Timeout 200us */
  1398. if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
  1399. DRM_ERROR("timeout waiting for CDCLK PLL lock\n");
  1400. dev_priv->cdclk.hw.vco = vco;
  1401. }
  1402. static void cnl_set_cdclk(struct drm_i915_private *dev_priv,
  1403. const struct intel_cdclk_state *cdclk_state)
  1404. {
  1405. int cdclk = cdclk_state->cdclk;
  1406. int vco = cdclk_state->vco;
  1407. u32 val, divider;
  1408. int ret;
  1409. mutex_lock(&dev_priv->pcu_lock);
  1410. ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  1411. SKL_CDCLK_PREPARE_FOR_CHANGE,
  1412. SKL_CDCLK_READY_FOR_CHANGE,
  1413. SKL_CDCLK_READY_FOR_CHANGE, 3);
  1414. mutex_unlock(&dev_priv->pcu_lock);
  1415. if (ret) {
  1416. DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
  1417. ret);
  1418. return;
  1419. }
  1420. /* cdclk = vco / 2 / div{1,2} */
  1421. switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
  1422. default:
  1423. WARN_ON(cdclk != dev_priv->cdclk.hw.ref);
  1424. WARN_ON(vco != 0);
  1425. /* fall through */
  1426. case 2:
  1427. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  1428. break;
  1429. case 4:
  1430. divider = BXT_CDCLK_CD2X_DIV_SEL_2;
  1431. break;
  1432. }
  1433. if (dev_priv->cdclk.hw.vco != 0 &&
  1434. dev_priv->cdclk.hw.vco != vco)
  1435. cnl_cdclk_pll_disable(dev_priv);
  1436. if (dev_priv->cdclk.hw.vco != vco)
  1437. cnl_cdclk_pll_enable(dev_priv, vco);
  1438. val = divider | skl_cdclk_decimal(cdclk);
  1439. /*
  1440. * FIXME if only the cd2x divider needs changing, it could be done
  1441. * without shutting off the pipe (if only one pipe is active).
  1442. */
  1443. val |= BXT_CDCLK_CD2X_PIPE_NONE;
  1444. I915_WRITE(CDCLK_CTL, val);
  1445. /* inform PCU of the change */
  1446. mutex_lock(&dev_priv->pcu_lock);
  1447. sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  1448. cdclk_state->voltage_level);
  1449. mutex_unlock(&dev_priv->pcu_lock);
  1450. intel_update_cdclk(dev_priv);
  1451. /*
  1452. * Can't read out the voltage level :(
  1453. * Let's just assume everything is as expected.
  1454. */
  1455. dev_priv->cdclk.hw.voltage_level = cdclk_state->voltage_level;
  1456. }
  1457. static int cnl_cdclk_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  1458. {
  1459. int ratio;
  1460. if (cdclk == dev_priv->cdclk.hw.ref)
  1461. return 0;
  1462. switch (cdclk) {
  1463. default:
  1464. MISSING_CASE(cdclk);
  1465. /* fall through */
  1466. case 168000:
  1467. case 336000:
  1468. ratio = dev_priv->cdclk.hw.ref == 19200 ? 35 : 28;
  1469. break;
  1470. case 528000:
  1471. ratio = dev_priv->cdclk.hw.ref == 19200 ? 55 : 44;
  1472. break;
  1473. }
  1474. return dev_priv->cdclk.hw.ref * ratio;
  1475. }
  1476. static void cnl_sanitize_cdclk(struct drm_i915_private *dev_priv)
  1477. {
  1478. u32 cdctl, expected;
  1479. intel_update_cdclk(dev_priv);
  1480. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
  1481. if (dev_priv->cdclk.hw.vco == 0 ||
  1482. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.ref)
  1483. goto sanitize;
  1484. /* DPLL okay; verify the cdclock
  1485. *
  1486. * Some BIOS versions leave an incorrect decimal frequency value and
  1487. * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
  1488. * so sanitize this register.
  1489. */
  1490. cdctl = I915_READ(CDCLK_CTL);
  1491. /*
  1492. * Let's ignore the pipe field, since BIOS could have configured the
  1493. * dividers both synching to an active pipe, or asynchronously
  1494. * (PIPE_NONE).
  1495. */
  1496. cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
  1497. expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
  1498. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  1499. if (cdctl == expected)
  1500. /* All well; nothing to sanitize */
  1501. return;
  1502. sanitize:
  1503. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  1504. /* force cdclk programming */
  1505. dev_priv->cdclk.hw.cdclk = 0;
  1506. /* force full PLL disable + enable */
  1507. dev_priv->cdclk.hw.vco = -1;
  1508. }
  1509. /**
  1510. * cnl_init_cdclk - Initialize CDCLK on CNL
  1511. * @dev_priv: i915 device
  1512. *
  1513. * Initialize CDCLK for CNL. This is generally
  1514. * done only during the display core initialization sequence,
  1515. * after which the DMC will take care of turning CDCLK off/on
  1516. * as needed.
  1517. */
  1518. void cnl_init_cdclk(struct drm_i915_private *dev_priv)
  1519. {
  1520. struct intel_cdclk_state cdclk_state;
  1521. cnl_sanitize_cdclk(dev_priv);
  1522. if (dev_priv->cdclk.hw.cdclk != 0 &&
  1523. dev_priv->cdclk.hw.vco != 0)
  1524. return;
  1525. cdclk_state = dev_priv->cdclk.hw;
  1526. cdclk_state.cdclk = cnl_calc_cdclk(0);
  1527. cdclk_state.vco = cnl_cdclk_pll_vco(dev_priv, cdclk_state.cdclk);
  1528. cdclk_state.voltage_level = cnl_calc_voltage_level(cdclk_state.cdclk);
  1529. cnl_set_cdclk(dev_priv, &cdclk_state);
  1530. }
  1531. /**
  1532. * cnl_uninit_cdclk - Uninitialize CDCLK on CNL
  1533. * @dev_priv: i915 device
  1534. *
  1535. * Uninitialize CDCLK for CNL. This is done only
  1536. * during the display core uninitialization sequence.
  1537. */
  1538. void cnl_uninit_cdclk(struct drm_i915_private *dev_priv)
  1539. {
  1540. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  1541. cdclk_state.cdclk = cdclk_state.ref;
  1542. cdclk_state.vco = 0;
  1543. cdclk_state.voltage_level = cnl_calc_voltage_level(cdclk_state.cdclk);
  1544. cnl_set_cdclk(dev_priv, &cdclk_state);
  1545. }
  1546. /**
  1547. * intel_cdclk_needs_modeset - Determine if two CDCLK states require a modeset on all pipes
  1548. * @a: first CDCLK state
  1549. * @b: second CDCLK state
  1550. *
  1551. * Returns:
  1552. * True if the CDCLK states require pipes to be off during reprogramming, false if not.
  1553. */
  1554. bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
  1555. const struct intel_cdclk_state *b)
  1556. {
  1557. return a->cdclk != b->cdclk ||
  1558. a->vco != b->vco ||
  1559. a->ref != b->ref;
  1560. }
  1561. /**
  1562. * intel_cdclk_changed - Determine if two CDCLK states are different
  1563. * @a: first CDCLK state
  1564. * @b: second CDCLK state
  1565. *
  1566. * Returns:
  1567. * True if the CDCLK states don't match, false if they do.
  1568. */
  1569. bool intel_cdclk_changed(const struct intel_cdclk_state *a,
  1570. const struct intel_cdclk_state *b)
  1571. {
  1572. return intel_cdclk_needs_modeset(a, b) ||
  1573. a->voltage_level != b->voltage_level;
  1574. }
  1575. void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
  1576. const char *context)
  1577. {
  1578. DRM_DEBUG_DRIVER("%s %d kHz, VCO %d kHz, ref %d kHz, voltage level %d\n",
  1579. context, cdclk_state->cdclk, cdclk_state->vco,
  1580. cdclk_state->ref, cdclk_state->voltage_level);
  1581. }
  1582. /**
  1583. * intel_set_cdclk - Push the CDCLK state to the hardware
  1584. * @dev_priv: i915 device
  1585. * @cdclk_state: new CDCLK state
  1586. *
  1587. * Program the hardware based on the passed in CDCLK state,
  1588. * if necessary.
  1589. */
  1590. void intel_set_cdclk(struct drm_i915_private *dev_priv,
  1591. const struct intel_cdclk_state *cdclk_state)
  1592. {
  1593. if (!intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_state))
  1594. return;
  1595. if (WARN_ON_ONCE(!dev_priv->display.set_cdclk))
  1596. return;
  1597. intel_dump_cdclk_state(cdclk_state, "Changing CDCLK to");
  1598. dev_priv->display.set_cdclk(dev_priv, cdclk_state);
  1599. if (WARN(intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_state),
  1600. "cdclk state doesn't match!\n")) {
  1601. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "[hw state]");
  1602. intel_dump_cdclk_state(cdclk_state, "[sw state]");
  1603. }
  1604. }
  1605. static int intel_pixel_rate_to_cdclk(struct drm_i915_private *dev_priv,
  1606. int pixel_rate)
  1607. {
  1608. if (INTEL_GEN(dev_priv) >= 10)
  1609. return DIV_ROUND_UP(pixel_rate, 2);
  1610. else if (IS_GEMINILAKE(dev_priv))
  1611. /*
  1612. * FIXME: Avoid using a pixel clock that is more than 99% of the cdclk
  1613. * as a temporary workaround. Use a higher cdclk instead. (Note that
  1614. * intel_compute_max_dotclk() limits the max pixel clock to 99% of max
  1615. * cdclk.)
  1616. */
  1617. return DIV_ROUND_UP(pixel_rate * 100, 2 * 99);
  1618. else if (IS_GEN9(dev_priv) ||
  1619. IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
  1620. return pixel_rate;
  1621. else if (IS_CHERRYVIEW(dev_priv))
  1622. return DIV_ROUND_UP(pixel_rate * 100, 95);
  1623. else
  1624. return DIV_ROUND_UP(pixel_rate * 100, 90);
  1625. }
  1626. int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state)
  1627. {
  1628. struct drm_i915_private *dev_priv =
  1629. to_i915(crtc_state->base.crtc->dev);
  1630. int min_cdclk;
  1631. if (!crtc_state->base.enable)
  1632. return 0;
  1633. min_cdclk = intel_pixel_rate_to_cdclk(dev_priv, crtc_state->pixel_rate);
  1634. /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
  1635. if (IS_BROADWELL(dev_priv) && hsw_crtc_state_ips_capable(crtc_state))
  1636. min_cdclk = DIV_ROUND_UP(min_cdclk * 100, 95);
  1637. /* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
  1638. * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
  1639. * there may be audio corruption or screen corruption." This cdclk
  1640. * restriction for GLK is 316.8 MHz.
  1641. */
  1642. if (intel_crtc_has_dp_encoder(crtc_state) &&
  1643. crtc_state->has_audio &&
  1644. crtc_state->port_clock >= 540000 &&
  1645. crtc_state->lane_count == 4) {
  1646. if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv)) {
  1647. /* Display WA #1145: glk,cnl */
  1648. min_cdclk = max(316800, min_cdclk);
  1649. } else if (IS_GEN9(dev_priv) || IS_BROADWELL(dev_priv)) {
  1650. /* Display WA #1144: skl,bxt */
  1651. min_cdclk = max(432000, min_cdclk);
  1652. }
  1653. }
  1654. /* According to BSpec, "The CD clock frequency must be at least twice
  1655. * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
  1656. */
  1657. if (crtc_state->has_audio && INTEL_GEN(dev_priv) >= 9)
  1658. min_cdclk = max(2 * 96000, min_cdclk);
  1659. /*
  1660. * On Valleyview some DSI panels lose (v|h)sync when the clock is lower
  1661. * than 320000KHz.
  1662. */
  1663. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI) &&
  1664. IS_VALLEYVIEW(dev_priv))
  1665. min_cdclk = max(320000, min_cdclk);
  1666. if (min_cdclk > dev_priv->max_cdclk_freq) {
  1667. DRM_DEBUG_KMS("required cdclk (%d kHz) exceeds max (%d kHz)\n",
  1668. min_cdclk, dev_priv->max_cdclk_freq);
  1669. return -EINVAL;
  1670. }
  1671. return min_cdclk;
  1672. }
  1673. static int intel_compute_min_cdclk(struct drm_atomic_state *state)
  1674. {
  1675. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1676. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1677. struct intel_crtc *crtc;
  1678. struct intel_crtc_state *crtc_state;
  1679. int min_cdclk, i;
  1680. enum pipe pipe;
  1681. memcpy(intel_state->min_cdclk, dev_priv->min_cdclk,
  1682. sizeof(intel_state->min_cdclk));
  1683. for_each_new_intel_crtc_in_state(intel_state, crtc, crtc_state, i) {
  1684. min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
  1685. if (min_cdclk < 0)
  1686. return min_cdclk;
  1687. intel_state->min_cdclk[i] = min_cdclk;
  1688. }
  1689. min_cdclk = 0;
  1690. for_each_pipe(dev_priv, pipe)
  1691. min_cdclk = max(intel_state->min_cdclk[pipe], min_cdclk);
  1692. return min_cdclk;
  1693. }
  1694. /*
  1695. * Note that this functions assumes that 0 is
  1696. * the lowest voltage value, and higher values
  1697. * correspond to increasingly higher voltages.
  1698. *
  1699. * Should that relationship no longer hold on
  1700. * future platforms this code will need to be
  1701. * adjusted.
  1702. */
  1703. static u8 cnl_compute_min_voltage_level(struct intel_atomic_state *state)
  1704. {
  1705. struct drm_i915_private *dev_priv = to_i915(state->base.dev);
  1706. struct intel_crtc *crtc;
  1707. struct intel_crtc_state *crtc_state;
  1708. u8 min_voltage_level;
  1709. int i;
  1710. enum pipe pipe;
  1711. memcpy(state->min_voltage_level, dev_priv->min_voltage_level,
  1712. sizeof(state->min_voltage_level));
  1713. for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
  1714. if (crtc_state->base.enable)
  1715. state->min_voltage_level[i] =
  1716. crtc_state->min_voltage_level;
  1717. else
  1718. state->min_voltage_level[i] = 0;
  1719. }
  1720. min_voltage_level = 0;
  1721. for_each_pipe(dev_priv, pipe)
  1722. min_voltage_level = max(state->min_voltage_level[pipe],
  1723. min_voltage_level);
  1724. return min_voltage_level;
  1725. }
  1726. static int vlv_modeset_calc_cdclk(struct drm_atomic_state *state)
  1727. {
  1728. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1729. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1730. int min_cdclk, cdclk;
  1731. min_cdclk = intel_compute_min_cdclk(state);
  1732. if (min_cdclk < 0)
  1733. return min_cdclk;
  1734. cdclk = vlv_calc_cdclk(dev_priv, min_cdclk);
  1735. intel_state->cdclk.logical.cdclk = cdclk;
  1736. intel_state->cdclk.logical.voltage_level =
  1737. vlv_calc_voltage_level(dev_priv, cdclk);
  1738. if (!intel_state->active_crtcs) {
  1739. cdclk = vlv_calc_cdclk(dev_priv, 0);
  1740. intel_state->cdclk.actual.cdclk = cdclk;
  1741. intel_state->cdclk.actual.voltage_level =
  1742. vlv_calc_voltage_level(dev_priv, cdclk);
  1743. } else {
  1744. intel_state->cdclk.actual =
  1745. intel_state->cdclk.logical;
  1746. }
  1747. return 0;
  1748. }
  1749. static int bdw_modeset_calc_cdclk(struct drm_atomic_state *state)
  1750. {
  1751. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1752. int min_cdclk, cdclk;
  1753. min_cdclk = intel_compute_min_cdclk(state);
  1754. if (min_cdclk < 0)
  1755. return min_cdclk;
  1756. /*
  1757. * FIXME should also account for plane ratio
  1758. * once 64bpp pixel formats are supported.
  1759. */
  1760. cdclk = bdw_calc_cdclk(min_cdclk);
  1761. intel_state->cdclk.logical.cdclk = cdclk;
  1762. intel_state->cdclk.logical.voltage_level =
  1763. bdw_calc_voltage_level(cdclk);
  1764. if (!intel_state->active_crtcs) {
  1765. cdclk = bdw_calc_cdclk(0);
  1766. intel_state->cdclk.actual.cdclk = cdclk;
  1767. intel_state->cdclk.actual.voltage_level =
  1768. bdw_calc_voltage_level(cdclk);
  1769. } else {
  1770. intel_state->cdclk.actual =
  1771. intel_state->cdclk.logical;
  1772. }
  1773. return 0;
  1774. }
  1775. static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
  1776. {
  1777. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1778. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1779. int min_cdclk, cdclk, vco;
  1780. min_cdclk = intel_compute_min_cdclk(state);
  1781. if (min_cdclk < 0)
  1782. return min_cdclk;
  1783. vco = intel_state->cdclk.logical.vco;
  1784. if (!vco)
  1785. vco = dev_priv->skl_preferred_vco_freq;
  1786. /*
  1787. * FIXME should also account for plane ratio
  1788. * once 64bpp pixel formats are supported.
  1789. */
  1790. cdclk = skl_calc_cdclk(min_cdclk, vco);
  1791. intel_state->cdclk.logical.vco = vco;
  1792. intel_state->cdclk.logical.cdclk = cdclk;
  1793. intel_state->cdclk.logical.voltage_level =
  1794. skl_calc_voltage_level(cdclk);
  1795. if (!intel_state->active_crtcs) {
  1796. cdclk = skl_calc_cdclk(0, vco);
  1797. intel_state->cdclk.actual.vco = vco;
  1798. intel_state->cdclk.actual.cdclk = cdclk;
  1799. intel_state->cdclk.actual.voltage_level =
  1800. skl_calc_voltage_level(cdclk);
  1801. } else {
  1802. intel_state->cdclk.actual =
  1803. intel_state->cdclk.logical;
  1804. }
  1805. return 0;
  1806. }
  1807. static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
  1808. {
  1809. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1810. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1811. int min_cdclk, cdclk, vco;
  1812. min_cdclk = intel_compute_min_cdclk(state);
  1813. if (min_cdclk < 0)
  1814. return min_cdclk;
  1815. if (IS_GEMINILAKE(dev_priv)) {
  1816. cdclk = glk_calc_cdclk(min_cdclk);
  1817. vco = glk_de_pll_vco(dev_priv, cdclk);
  1818. } else {
  1819. cdclk = bxt_calc_cdclk(min_cdclk);
  1820. vco = bxt_de_pll_vco(dev_priv, cdclk);
  1821. }
  1822. intel_state->cdclk.logical.vco = vco;
  1823. intel_state->cdclk.logical.cdclk = cdclk;
  1824. intel_state->cdclk.logical.voltage_level =
  1825. bxt_calc_voltage_level(cdclk);
  1826. if (!intel_state->active_crtcs) {
  1827. if (IS_GEMINILAKE(dev_priv)) {
  1828. cdclk = glk_calc_cdclk(0);
  1829. vco = glk_de_pll_vco(dev_priv, cdclk);
  1830. } else {
  1831. cdclk = bxt_calc_cdclk(0);
  1832. vco = bxt_de_pll_vco(dev_priv, cdclk);
  1833. }
  1834. intel_state->cdclk.actual.vco = vco;
  1835. intel_state->cdclk.actual.cdclk = cdclk;
  1836. intel_state->cdclk.actual.voltage_level =
  1837. bxt_calc_voltage_level(cdclk);
  1838. } else {
  1839. intel_state->cdclk.actual =
  1840. intel_state->cdclk.logical;
  1841. }
  1842. return 0;
  1843. }
  1844. static int cnl_modeset_calc_cdclk(struct drm_atomic_state *state)
  1845. {
  1846. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1847. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1848. int min_cdclk, cdclk, vco;
  1849. min_cdclk = intel_compute_min_cdclk(state);
  1850. if (min_cdclk < 0)
  1851. return min_cdclk;
  1852. cdclk = cnl_calc_cdclk(min_cdclk);
  1853. vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
  1854. intel_state->cdclk.logical.vco = vco;
  1855. intel_state->cdclk.logical.cdclk = cdclk;
  1856. intel_state->cdclk.logical.voltage_level =
  1857. max(cnl_calc_voltage_level(cdclk),
  1858. cnl_compute_min_voltage_level(intel_state));
  1859. if (!intel_state->active_crtcs) {
  1860. cdclk = cnl_calc_cdclk(0);
  1861. vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
  1862. intel_state->cdclk.actual.vco = vco;
  1863. intel_state->cdclk.actual.cdclk = cdclk;
  1864. intel_state->cdclk.actual.voltage_level =
  1865. cnl_calc_voltage_level(cdclk);
  1866. } else {
  1867. intel_state->cdclk.actual =
  1868. intel_state->cdclk.logical;
  1869. }
  1870. return 0;
  1871. }
  1872. static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
  1873. {
  1874. int max_cdclk_freq = dev_priv->max_cdclk_freq;
  1875. if (INTEL_GEN(dev_priv) >= 10)
  1876. return 2 * max_cdclk_freq;
  1877. else if (IS_GEMINILAKE(dev_priv))
  1878. /*
  1879. * FIXME: Limiting to 99% as a temporary workaround. See
  1880. * intel_min_cdclk() for details.
  1881. */
  1882. return 2 * max_cdclk_freq * 99 / 100;
  1883. else if (IS_GEN9(dev_priv) ||
  1884. IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
  1885. return max_cdclk_freq;
  1886. else if (IS_CHERRYVIEW(dev_priv))
  1887. return max_cdclk_freq*95/100;
  1888. else if (INTEL_INFO(dev_priv)->gen < 4)
  1889. return 2*max_cdclk_freq*90/100;
  1890. else
  1891. return max_cdclk_freq*90/100;
  1892. }
  1893. /**
  1894. * intel_update_max_cdclk - Determine the maximum support CDCLK frequency
  1895. * @dev_priv: i915 device
  1896. *
  1897. * Determine the maximum CDCLK frequency the platform supports, and also
  1898. * derive the maximum dot clock frequency the maximum CDCLK frequency
  1899. * allows.
  1900. */
  1901. void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
  1902. {
  1903. if (IS_CANNONLAKE(dev_priv)) {
  1904. dev_priv->max_cdclk_freq = 528000;
  1905. } else if (IS_GEN9_BC(dev_priv)) {
  1906. u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
  1907. int max_cdclk, vco;
  1908. vco = dev_priv->skl_preferred_vco_freq;
  1909. WARN_ON(vco != 8100000 && vco != 8640000);
  1910. /*
  1911. * Use the lower (vco 8640) cdclk values as a
  1912. * first guess. skl_calc_cdclk() will correct it
  1913. * if the preferred vco is 8100 instead.
  1914. */
  1915. if (limit == SKL_DFSM_CDCLK_LIMIT_675)
  1916. max_cdclk = 617143;
  1917. else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
  1918. max_cdclk = 540000;
  1919. else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
  1920. max_cdclk = 432000;
  1921. else
  1922. max_cdclk = 308571;
  1923. dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
  1924. } else if (IS_GEMINILAKE(dev_priv)) {
  1925. dev_priv->max_cdclk_freq = 316800;
  1926. } else if (IS_BROXTON(dev_priv)) {
  1927. dev_priv->max_cdclk_freq = 624000;
  1928. } else if (IS_BROADWELL(dev_priv)) {
  1929. /*
  1930. * FIXME with extra cooling we can allow
  1931. * 540 MHz for ULX and 675 Mhz for ULT.
  1932. * How can we know if extra cooling is
  1933. * available? PCI ID, VTB, something else?
  1934. */
  1935. if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  1936. dev_priv->max_cdclk_freq = 450000;
  1937. else if (IS_BDW_ULX(dev_priv))
  1938. dev_priv->max_cdclk_freq = 450000;
  1939. else if (IS_BDW_ULT(dev_priv))
  1940. dev_priv->max_cdclk_freq = 540000;
  1941. else
  1942. dev_priv->max_cdclk_freq = 675000;
  1943. } else if (IS_CHERRYVIEW(dev_priv)) {
  1944. dev_priv->max_cdclk_freq = 320000;
  1945. } else if (IS_VALLEYVIEW(dev_priv)) {
  1946. dev_priv->max_cdclk_freq = 400000;
  1947. } else {
  1948. /* otherwise assume cdclk is fixed */
  1949. dev_priv->max_cdclk_freq = dev_priv->cdclk.hw.cdclk;
  1950. }
  1951. dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
  1952. DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
  1953. dev_priv->max_cdclk_freq);
  1954. DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
  1955. dev_priv->max_dotclk_freq);
  1956. }
  1957. /**
  1958. * intel_update_cdclk - Determine the current CDCLK frequency
  1959. * @dev_priv: i915 device
  1960. *
  1961. * Determine the current CDCLK frequency.
  1962. */
  1963. void intel_update_cdclk(struct drm_i915_private *dev_priv)
  1964. {
  1965. dev_priv->display.get_cdclk(dev_priv, &dev_priv->cdclk.hw);
  1966. /*
  1967. * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
  1968. * Programmng [sic] note: bit[9:2] should be programmed to the number
  1969. * of cdclk that generates 4MHz reference clock freq which is used to
  1970. * generate GMBus clock. This will vary with the cdclk freq.
  1971. */
  1972. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1973. I915_WRITE(GMBUSFREQ_VLV,
  1974. DIV_ROUND_UP(dev_priv->cdclk.hw.cdclk, 1000));
  1975. }
  1976. static int cnp_rawclk(struct drm_i915_private *dev_priv)
  1977. {
  1978. u32 rawclk;
  1979. int divider, fraction;
  1980. if (I915_READ(SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
  1981. /* 24 MHz */
  1982. divider = 24000;
  1983. fraction = 0;
  1984. } else {
  1985. /* 19.2 MHz */
  1986. divider = 19000;
  1987. fraction = 200;
  1988. }
  1989. rawclk = CNP_RAWCLK_DIV((divider / 1000) - 1);
  1990. if (fraction)
  1991. rawclk |= CNP_RAWCLK_FRAC(DIV_ROUND_CLOSEST(1000,
  1992. fraction) - 1);
  1993. I915_WRITE(PCH_RAWCLK_FREQ, rawclk);
  1994. return divider + fraction;
  1995. }
  1996. static int pch_rawclk(struct drm_i915_private *dev_priv)
  1997. {
  1998. return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
  1999. }
  2000. static int vlv_hrawclk(struct drm_i915_private *dev_priv)
  2001. {
  2002. /* RAWCLK_FREQ_VLV register updated from power well code */
  2003. return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
  2004. CCK_DISPLAY_REF_CLOCK_CONTROL);
  2005. }
  2006. static int g4x_hrawclk(struct drm_i915_private *dev_priv)
  2007. {
  2008. uint32_t clkcfg;
  2009. /* hrawclock is 1/4 the FSB frequency */
  2010. clkcfg = I915_READ(CLKCFG);
  2011. switch (clkcfg & CLKCFG_FSB_MASK) {
  2012. case CLKCFG_FSB_400:
  2013. return 100000;
  2014. case CLKCFG_FSB_533:
  2015. return 133333;
  2016. case CLKCFG_FSB_667:
  2017. return 166667;
  2018. case CLKCFG_FSB_800:
  2019. return 200000;
  2020. case CLKCFG_FSB_1067:
  2021. case CLKCFG_FSB_1067_ALT:
  2022. return 266667;
  2023. case CLKCFG_FSB_1333:
  2024. case CLKCFG_FSB_1333_ALT:
  2025. return 333333;
  2026. default:
  2027. return 133333;
  2028. }
  2029. }
  2030. /**
  2031. * intel_update_rawclk - Determine the current RAWCLK frequency
  2032. * @dev_priv: i915 device
  2033. *
  2034. * Determine the current RAWCLK frequency. RAWCLK is a fixed
  2035. * frequency clock so this needs to done only once.
  2036. */
  2037. void intel_update_rawclk(struct drm_i915_private *dev_priv)
  2038. {
  2039. if (HAS_PCH_CNP(dev_priv))
  2040. dev_priv->rawclk_freq = cnp_rawclk(dev_priv);
  2041. else if (HAS_PCH_SPLIT(dev_priv))
  2042. dev_priv->rawclk_freq = pch_rawclk(dev_priv);
  2043. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  2044. dev_priv->rawclk_freq = vlv_hrawclk(dev_priv);
  2045. else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
  2046. dev_priv->rawclk_freq = g4x_hrawclk(dev_priv);
  2047. else
  2048. /* no rawclk on other platforms, or no need to know it */
  2049. return;
  2050. DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
  2051. }
  2052. /**
  2053. * intel_init_cdclk_hooks - Initialize CDCLK related modesetting hooks
  2054. * @dev_priv: i915 device
  2055. */
  2056. void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv)
  2057. {
  2058. if (IS_CHERRYVIEW(dev_priv)) {
  2059. dev_priv->display.set_cdclk = chv_set_cdclk;
  2060. dev_priv->display.modeset_calc_cdclk =
  2061. vlv_modeset_calc_cdclk;
  2062. } else if (IS_VALLEYVIEW(dev_priv)) {
  2063. dev_priv->display.set_cdclk = vlv_set_cdclk;
  2064. dev_priv->display.modeset_calc_cdclk =
  2065. vlv_modeset_calc_cdclk;
  2066. } else if (IS_BROADWELL(dev_priv)) {
  2067. dev_priv->display.set_cdclk = bdw_set_cdclk;
  2068. dev_priv->display.modeset_calc_cdclk =
  2069. bdw_modeset_calc_cdclk;
  2070. } else if (IS_GEN9_LP(dev_priv)) {
  2071. dev_priv->display.set_cdclk = bxt_set_cdclk;
  2072. dev_priv->display.modeset_calc_cdclk =
  2073. bxt_modeset_calc_cdclk;
  2074. } else if (IS_GEN9_BC(dev_priv)) {
  2075. dev_priv->display.set_cdclk = skl_set_cdclk;
  2076. dev_priv->display.modeset_calc_cdclk =
  2077. skl_modeset_calc_cdclk;
  2078. } else if (IS_CANNONLAKE(dev_priv)) {
  2079. dev_priv->display.set_cdclk = cnl_set_cdclk;
  2080. dev_priv->display.modeset_calc_cdclk =
  2081. cnl_modeset_calc_cdclk;
  2082. }
  2083. if (IS_CANNONLAKE(dev_priv))
  2084. dev_priv->display.get_cdclk = cnl_get_cdclk;
  2085. else if (IS_GEN9_BC(dev_priv))
  2086. dev_priv->display.get_cdclk = skl_get_cdclk;
  2087. else if (IS_GEN9_LP(dev_priv))
  2088. dev_priv->display.get_cdclk = bxt_get_cdclk;
  2089. else if (IS_BROADWELL(dev_priv))
  2090. dev_priv->display.get_cdclk = bdw_get_cdclk;
  2091. else if (IS_HASWELL(dev_priv))
  2092. dev_priv->display.get_cdclk = hsw_get_cdclk;
  2093. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  2094. dev_priv->display.get_cdclk = vlv_get_cdclk;
  2095. else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
  2096. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  2097. else if (IS_GEN5(dev_priv))
  2098. dev_priv->display.get_cdclk = fixed_450mhz_get_cdclk;
  2099. else if (IS_GM45(dev_priv))
  2100. dev_priv->display.get_cdclk = gm45_get_cdclk;
  2101. else if (IS_G45(dev_priv))
  2102. dev_priv->display.get_cdclk = g33_get_cdclk;
  2103. else if (IS_I965GM(dev_priv))
  2104. dev_priv->display.get_cdclk = i965gm_get_cdclk;
  2105. else if (IS_I965G(dev_priv))
  2106. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  2107. else if (IS_PINEVIEW(dev_priv))
  2108. dev_priv->display.get_cdclk = pnv_get_cdclk;
  2109. else if (IS_G33(dev_priv))
  2110. dev_priv->display.get_cdclk = g33_get_cdclk;
  2111. else if (IS_I945GM(dev_priv))
  2112. dev_priv->display.get_cdclk = i945gm_get_cdclk;
  2113. else if (IS_I945G(dev_priv))
  2114. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  2115. else if (IS_I915GM(dev_priv))
  2116. dev_priv->display.get_cdclk = i915gm_get_cdclk;
  2117. else if (IS_I915G(dev_priv))
  2118. dev_priv->display.get_cdclk = fixed_333mhz_get_cdclk;
  2119. else if (IS_I865G(dev_priv))
  2120. dev_priv->display.get_cdclk = fixed_266mhz_get_cdclk;
  2121. else if (IS_I85X(dev_priv))
  2122. dev_priv->display.get_cdclk = i85x_get_cdclk;
  2123. else if (IS_I845G(dev_priv))
  2124. dev_priv->display.get_cdclk = fixed_200mhz_get_cdclk;
  2125. else { /* 830 */
  2126. WARN(!IS_I830(dev_priv),
  2127. "Unknown platform. Assuming 133 MHz CDCLK\n");
  2128. dev_priv->display.get_cdclk = fixed_133mhz_get_cdclk;
  2129. }
  2130. }