soc15d.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef SOC15_H
  24. #define SOC15_H
  25. #define GFX9_NUM_GFX_RINGS 1
  26. #define GFX9_NUM_COMPUTE_RINGS 8
  27. /*
  28. * PM4
  29. */
  30. #define PACKET_TYPE0 0
  31. #define PACKET_TYPE1 1
  32. #define PACKET_TYPE2 2
  33. #define PACKET_TYPE3 3
  34. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  35. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  36. #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
  37. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  38. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  39. ((reg) & 0xFFFF) | \
  40. ((n) & 0x3FFF) << 16)
  41. #define CP_PACKET2 0x80000000
  42. #define PACKET2_PAD_SHIFT 0
  43. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  44. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  45. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  46. (((op) & 0xFF) << 8) | \
  47. ((n) & 0x3FFF) << 16)
  48. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  49. /* Packet 3 types */
  50. #define PACKET3_NOP 0x10
  51. #define PACKET3_SET_BASE 0x11
  52. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  53. #define CE_PARTITION_BASE 3
  54. #define PACKET3_CLEAR_STATE 0x12
  55. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  56. #define PACKET3_DISPATCH_DIRECT 0x15
  57. #define PACKET3_DISPATCH_INDIRECT 0x16
  58. #define PACKET3_ATOMIC_GDS 0x1D
  59. #define PACKET3_ATOMIC_MEM 0x1E
  60. #define PACKET3_OCCLUSION_QUERY 0x1F
  61. #define PACKET3_SET_PREDICATION 0x20
  62. #define PACKET3_REG_RMW 0x21
  63. #define PACKET3_COND_EXEC 0x22
  64. #define PACKET3_PRED_EXEC 0x23
  65. #define PACKET3_DRAW_INDIRECT 0x24
  66. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  67. #define PACKET3_INDEX_BASE 0x26
  68. #define PACKET3_DRAW_INDEX_2 0x27
  69. #define PACKET3_CONTEXT_CONTROL 0x28
  70. #define PACKET3_INDEX_TYPE 0x2A
  71. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  72. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  73. #define PACKET3_NUM_INSTANCES 0x2F
  74. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  75. #define PACKET3_INDIRECT_BUFFER_CONST 0x33
  76. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  77. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  78. #define PACKET3_DRAW_PREAMBLE 0x36
  79. #define PACKET3_WRITE_DATA 0x37
  80. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  81. /* 0 - register
  82. * 1 - memory (sync - via GRBM)
  83. * 2 - gl2
  84. * 3 - gds
  85. * 4 - reserved
  86. * 5 - memory (async - direct)
  87. */
  88. #define WR_ONE_ADDR (1 << 16)
  89. #define WR_CONFIRM (1 << 20)
  90. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  91. /* 0 - LRU
  92. * 1 - Stream
  93. */
  94. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  95. /* 0 - me
  96. * 1 - pfp
  97. * 2 - ce
  98. */
  99. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  100. #define PACKET3_MEM_SEMAPHORE 0x39
  101. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  102. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  103. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  104. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  105. #define PACKET3_WAIT_REG_MEM 0x3C
  106. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  107. /* 0 - always
  108. * 1 - <
  109. * 2 - <=
  110. * 3 - ==
  111. * 4 - !=
  112. * 5 - >=
  113. * 6 - >
  114. */
  115. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  116. /* 0 - reg
  117. * 1 - mem
  118. */
  119. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  120. /* 0 - wait_reg_mem
  121. * 1 - wr_wait_wr_reg
  122. */
  123. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  124. /* 0 - me
  125. * 1 - pfp
  126. */
  127. #define PACKET3_INDIRECT_BUFFER 0x3F
  128. #define INDIRECT_BUFFER_VALID (1 << 23)
  129. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  130. /* 0 - LRU
  131. * 1 - Stream
  132. * 2 - Bypass
  133. */
  134. #define INDIRECT_BUFFER_PRE_ENB(x) ((x) << 21)
  135. #define PACKET3_COPY_DATA 0x40
  136. #define PACKET3_PFP_SYNC_ME 0x42
  137. #define PACKET3_COND_WRITE 0x45
  138. #define PACKET3_EVENT_WRITE 0x46
  139. #define EVENT_TYPE(x) ((x) << 0)
  140. #define EVENT_INDEX(x) ((x) << 8)
  141. /* 0 - any non-TS event
  142. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  143. * 2 - SAMPLE_PIPELINESTAT
  144. * 3 - SAMPLE_STREAMOUTSTAT*
  145. * 4 - *S_PARTIAL_FLUSH
  146. */
  147. #define PACKET3_RELEASE_MEM 0x49
  148. #define EVENT_TYPE(x) ((x) << 0)
  149. #define EVENT_INDEX(x) ((x) << 8)
  150. #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
  151. #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
  152. #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
  153. #define EOP_TCL1_ACTION_EN (1 << 16)
  154. #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
  155. #define EOP_TC_MD_ACTION_EN (1 << 21) /* L2 metadata */
  156. #define DATA_SEL(x) ((x) << 29)
  157. /* 0 - discard
  158. * 1 - send low 32bit data
  159. * 2 - send 64bit data
  160. * 3 - send 64bit GPU counter value
  161. * 4 - send 64bit sys counter value
  162. */
  163. #define INT_SEL(x) ((x) << 24)
  164. /* 0 - none
  165. * 1 - interrupt only (DATA_SEL = 0)
  166. * 2 - interrupt when data write is confirmed
  167. */
  168. #define DST_SEL(x) ((x) << 16)
  169. /* 0 - MC
  170. * 1 - TC/L2
  171. */
  172. #define PACKET3_PREAMBLE_CNTL 0x4A
  173. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  174. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  175. #define PACKET3_DMA_DATA 0x50
  176. /* 1. header
  177. * 2. CONTROL
  178. * 3. SRC_ADDR_LO or DATA [31:0]
  179. * 4. SRC_ADDR_HI [31:0]
  180. * 5. DST_ADDR_LO [31:0]
  181. * 6. DST_ADDR_HI [7:0]
  182. * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
  183. */
  184. /* CONTROL */
  185. # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
  186. /* 0 - ME
  187. * 1 - PFP
  188. */
  189. # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
  190. /* 0 - LRU
  191. * 1 - Stream
  192. */
  193. # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
  194. /* 0 - DST_ADDR using DAS
  195. * 1 - GDS
  196. * 3 - DST_ADDR using L2
  197. */
  198. # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
  199. /* 0 - LRU
  200. * 1 - Stream
  201. */
  202. # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
  203. /* 0 - SRC_ADDR using SAS
  204. * 1 - GDS
  205. * 2 - DATA
  206. * 3 - SRC_ADDR using L2
  207. */
  208. # define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
  209. /* COMMAND */
  210. # define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
  211. /* 0 - memory
  212. * 1 - register
  213. */
  214. # define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
  215. /* 0 - memory
  216. * 1 - register
  217. */
  218. # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
  219. # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
  220. # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
  221. #define PACKET3_AQUIRE_MEM 0x58
  222. #define PACKET3_REWIND 0x59
  223. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  224. #define PACKET3_LOAD_SH_REG 0x5F
  225. #define PACKET3_LOAD_CONFIG_REG 0x60
  226. #define PACKET3_LOAD_CONTEXT_REG 0x61
  227. #define PACKET3_SET_CONFIG_REG 0x68
  228. #define PACKET3_SET_CONFIG_REG_START 0x00002000
  229. #define PACKET3_SET_CONFIG_REG_END 0x00002c00
  230. #define PACKET3_SET_CONTEXT_REG 0x69
  231. #define PACKET3_SET_CONTEXT_REG_START 0x0000a000
  232. #define PACKET3_SET_CONTEXT_REG_END 0x0000a400
  233. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  234. #define PACKET3_SET_SH_REG 0x76
  235. #define PACKET3_SET_SH_REG_START 0x00002c00
  236. #define PACKET3_SET_SH_REG_END 0x00003000
  237. #define PACKET3_SET_SH_REG_OFFSET 0x77
  238. #define PACKET3_SET_QUEUE_REG 0x78
  239. #define PACKET3_SET_UCONFIG_REG 0x79
  240. #define PACKET3_SET_UCONFIG_REG_START 0x0000c000
  241. #define PACKET3_SET_UCONFIG_REG_END 0x0000c400
  242. #define PACKET3_SET_UCONFIG_REG_INDEX_TYPE (2 << 28)
  243. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  244. #define PACKET3_SCRATCH_RAM_READ 0x7E
  245. #define PACKET3_LOAD_CONST_RAM 0x80
  246. #define PACKET3_WRITE_CONST_RAM 0x81
  247. #define PACKET3_DUMP_CONST_RAM 0x83
  248. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  249. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  250. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  251. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  252. #define PACKET3_SWITCH_BUFFER 0x8B
  253. #define PACKET3_FRAME_CONTROL 0x90
  254. # define FRAME_CMD(x) ((x) << 28)
  255. /*
  256. * x=0: tmz_begin
  257. * x=1: tmz_end
  258. */
  259. #define PACKET3_SET_RESOURCES 0xA0
  260. /* 1. header
  261. * 2. CONTROL
  262. * 3. QUEUE_MASK_LO [31:0]
  263. * 4. QUEUE_MASK_HI [31:0]
  264. * 5. GWS_MASK_LO [31:0]
  265. * 6. GWS_MASK_HI [31:0]
  266. * 7. OAC_MASK [15:0]
  267. * 8. GDS_HEAP_SIZE [16:11] | GDS_HEAP_BASE [5:0]
  268. */
  269. # define PACKET3_SET_RESOURCES_VMID_MASK(x) ((x) << 0)
  270. # define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16)
  271. # define PACKET3_SET_RESOURCES_QUEUE_TYPE(x) ((x) << 29)
  272. #define PACKET3_MAP_QUEUES 0xA2
  273. /* 1. header
  274. * 2. CONTROL
  275. * 3. CONTROL2
  276. * 4. MQD_ADDR_LO [31:0]
  277. * 5. MQD_ADDR_HI [31:0]
  278. * 6. WPTR_ADDR_LO [31:0]
  279. * 7. WPTR_ADDR_HI [31:0]
  280. */
  281. /* CONTROL */
  282. # define PACKET3_MAP_QUEUES_QUEUE_SEL(x) ((x) << 4)
  283. # define PACKET3_MAP_QUEUES_VMID(x) ((x) << 8)
  284. # define PACKET3_MAP_QUEUES_QUEUE(x) ((x) << 13)
  285. # define PACKET3_MAP_QUEUES_PIPE(x) ((x) << 16)
  286. # define PACKET3_MAP_QUEUES_ME(x) ((x) << 18)
  287. # define PACKET3_MAP_QUEUES_QUEUE_TYPE(x) ((x) << 21)
  288. # define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x) ((x) << 24)
  289. # define PACKET3_MAP_QUEUES_ENGINE_SEL(x) ((x) << 26)
  290. # define PACKET3_MAP_QUEUES_NUM_QUEUES(x) ((x) << 29)
  291. /* CONTROL2 */
  292. # define PACKET3_MAP_QUEUES_CHECK_DISABLE(x) ((x) << 1)
  293. # define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2)
  294. #define PACKET3_UNMAP_QUEUES 0xA3
  295. /* 1. header
  296. * 2. CONTROL
  297. * 3. CONTROL2
  298. * 4. CONTROL3
  299. * 5. CONTROL4
  300. * 6. CONTROL5
  301. */
  302. /* CONTROL */
  303. # define PACKET3_UNMAP_QUEUES_ACTION(x) ((x) << 0)
  304. /* 0 - PREEMPT_QUEUES
  305. * 1 - RESET_QUEUES
  306. * 2 - DISABLE_PROCESS_QUEUES
  307. * 3 - PREEMPT_QUEUES_NO_UNMAP
  308. */
  309. # define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x) ((x) << 4)
  310. # define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x) ((x) << 26)
  311. # define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x) ((x) << 29)
  312. /* CONTROL2a */
  313. # define PACKET3_UNMAP_QUEUES_PASID(x) ((x) << 0)
  314. /* CONTROL2b */
  315. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2)
  316. /* CONTROL3a */
  317. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2)
  318. /* CONTROL3b */
  319. # define PACKET3_UNMAP_QUEUES_RB_WPTR(x) ((x) << 0)
  320. /* CONTROL4 */
  321. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2)
  322. /* CONTROL5 */
  323. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2)
  324. #define PACKET3_QUERY_STATUS 0xA4
  325. /* 1. header
  326. * 2. CONTROL
  327. * 3. CONTROL2
  328. * 4. ADDR_LO [31:0]
  329. * 5. ADDR_HI [31:0]
  330. * 6. DATA_LO [31:0]
  331. * 7. DATA_HI [31:0]
  332. */
  333. /* CONTROL */
  334. # define PACKET3_QUERY_STATUS_CONTEXT_ID(x) ((x) << 0)
  335. # define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x) ((x) << 28)
  336. # define PACKET3_QUERY_STATUS_COMMAND(x) ((x) << 30)
  337. /* CONTROL2a */
  338. # define PACKET3_QUERY_STATUS_PASID(x) ((x) << 0)
  339. /* CONTROL2b */
  340. # define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x) ((x) << 2)
  341. # define PACKET3_QUERY_STATUS_ENG_SEL(x) ((x) << 25)
  342. #define VCE_CMD_NO_OP 0x00000000
  343. #define VCE_CMD_END 0x00000001
  344. #define VCE_CMD_IB 0x00000002
  345. #define VCE_CMD_FENCE 0x00000003
  346. #define VCE_CMD_TRAP 0x00000004
  347. #define VCE_CMD_IB_AUTO 0x00000005
  348. #define VCE_CMD_SEMAPHORE 0x00000006
  349. #define VCE_CMD_IB_VM 0x00000102
  350. #define VCE_CMD_WAIT_GE 0x00000106
  351. #define VCE_CMD_UPDATE_PTB 0x00000107
  352. #define VCE_CMD_FLUSH_TLB 0x00000108
  353. #define VCE_CMD_REG_WRITE 0x00000109
  354. #define VCE_CMD_REG_WAIT 0x0000010a
  355. #define HEVC_ENC_CMD_NO_OP 0x00000000
  356. #define HEVC_ENC_CMD_END 0x00000001
  357. #define HEVC_ENC_CMD_FENCE 0x00000003
  358. #define HEVC_ENC_CMD_TRAP 0x00000004
  359. #define HEVC_ENC_CMD_IB_VM 0x00000102
  360. #define HEVC_ENC_CMD_REG_WRITE 0x00000109
  361. #define HEVC_ENC_CMD_REG_WAIT 0x0000010a
  362. #endif