soc15.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include <drm/drmP.h>
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "amdgpu_psp.h"
  34. #include "atom.h"
  35. #include "amd_pcie.h"
  36. #include "uvd/uvd_7_0_offset.h"
  37. #include "gc/gc_9_0_offset.h"
  38. #include "gc/gc_9_0_sh_mask.h"
  39. #include "sdma0/sdma0_4_0_offset.h"
  40. #include "sdma1/sdma1_4_0_offset.h"
  41. #include "hdp/hdp_4_0_offset.h"
  42. #include "hdp/hdp_4_0_sh_mask.h"
  43. #include "mp/mp_9_0_offset.h"
  44. #include "mp/mp_9_0_sh_mask.h"
  45. #include "smuio/smuio_9_0_offset.h"
  46. #include "smuio/smuio_9_0_sh_mask.h"
  47. #include "soc15.h"
  48. #include "soc15_common.h"
  49. #include "gfx_v9_0.h"
  50. #include "gmc_v9_0.h"
  51. #include "gfxhub_v1_0.h"
  52. #include "mmhub_v1_0.h"
  53. #include "vega10_ih.h"
  54. #include "sdma_v4_0.h"
  55. #include "uvd_v7_0.h"
  56. #include "vce_v4_0.h"
  57. #include "vcn_v1_0.h"
  58. #include "amdgpu_powerplay.h"
  59. #include "dce_virtual.h"
  60. #include "mxgpu_ai.h"
  61. #define mmFabricConfigAccessControl 0x0410
  62. #define mmFabricConfigAccessControl_BASE_IDX 0
  63. #define mmFabricConfigAccessControl_DEFAULT 0x00000000
  64. //FabricConfigAccessControl
  65. #define FabricConfigAccessControl__CfgRegInstAccEn__SHIFT 0x0
  66. #define FabricConfigAccessControl__CfgRegInstAccRegLock__SHIFT 0x1
  67. #define FabricConfigAccessControl__CfgRegInstID__SHIFT 0x10
  68. #define FabricConfigAccessControl__CfgRegInstAccEn_MASK 0x00000001L
  69. #define FabricConfigAccessControl__CfgRegInstAccRegLock_MASK 0x00000002L
  70. #define FabricConfigAccessControl__CfgRegInstID_MASK 0x00FF0000L
  71. #define mmDF_PIE_AON0_DfGlobalClkGater 0x00fc
  72. #define mmDF_PIE_AON0_DfGlobalClkGater_BASE_IDX 0
  73. //DF_PIE_AON0_DfGlobalClkGater
  74. #define DF_PIE_AON0_DfGlobalClkGater__MGCGMode__SHIFT 0x0
  75. #define DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK 0x0000000FL
  76. enum {
  77. DF_MGCG_DISABLE = 0,
  78. DF_MGCG_ENABLE_00_CYCLE_DELAY =1,
  79. DF_MGCG_ENABLE_01_CYCLE_DELAY =2,
  80. DF_MGCG_ENABLE_15_CYCLE_DELAY =13,
  81. DF_MGCG_ENABLE_31_CYCLE_DELAY =14,
  82. DF_MGCG_ENABLE_63_CYCLE_DELAY =15
  83. };
  84. #define mmMP0_MISC_CGTT_CTRL0 0x01b9
  85. #define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
  86. #define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
  87. #define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
  88. /*
  89. * Indirect registers accessor
  90. */
  91. static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  92. {
  93. unsigned long flags, address, data;
  94. u32 r;
  95. address = adev->nbio_funcs->get_pcie_index_offset(adev);
  96. data = adev->nbio_funcs->get_pcie_data_offset(adev);
  97. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  98. WREG32(address, reg);
  99. (void)RREG32(address);
  100. r = RREG32(data);
  101. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  102. return r;
  103. }
  104. static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  105. {
  106. unsigned long flags, address, data;
  107. address = adev->nbio_funcs->get_pcie_index_offset(adev);
  108. data = adev->nbio_funcs->get_pcie_data_offset(adev);
  109. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  110. WREG32(address, reg);
  111. (void)RREG32(address);
  112. WREG32(data, v);
  113. (void)RREG32(data);
  114. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  115. }
  116. static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  117. {
  118. unsigned long flags, address, data;
  119. u32 r;
  120. address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
  121. data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
  122. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  123. WREG32(address, ((reg) & 0x1ff));
  124. r = RREG32(data);
  125. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  126. return r;
  127. }
  128. static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  129. {
  130. unsigned long flags, address, data;
  131. address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
  132. data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
  133. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  134. WREG32(address, ((reg) & 0x1ff));
  135. WREG32(data, (v));
  136. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  137. }
  138. static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
  139. {
  140. unsigned long flags, address, data;
  141. u32 r;
  142. address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
  143. data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
  144. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  145. WREG32(address, (reg));
  146. r = RREG32(data);
  147. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  148. return r;
  149. }
  150. static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  151. {
  152. unsigned long flags, address, data;
  153. address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
  154. data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
  155. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  156. WREG32(address, (reg));
  157. WREG32(data, (v));
  158. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  159. }
  160. static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  161. {
  162. unsigned long flags;
  163. u32 r;
  164. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  165. WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
  166. r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
  167. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  168. return r;
  169. }
  170. static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  171. {
  172. unsigned long flags;
  173. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  174. WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
  175. WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
  176. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  177. }
  178. static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
  179. {
  180. unsigned long flags;
  181. u32 r;
  182. spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
  183. WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
  184. r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
  185. spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
  186. return r;
  187. }
  188. static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  189. {
  190. unsigned long flags;
  191. spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
  192. WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
  193. WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
  194. spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
  195. }
  196. static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
  197. {
  198. return adev->nbio_funcs->get_memsize(adev);
  199. }
  200. static u32 soc15_get_xclk(struct amdgpu_device *adev)
  201. {
  202. return adev->clock.spll.reference_freq;
  203. }
  204. void soc15_grbm_select(struct amdgpu_device *adev,
  205. u32 me, u32 pipe, u32 queue, u32 vmid)
  206. {
  207. u32 grbm_gfx_cntl = 0;
  208. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
  209. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
  210. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
  211. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
  212. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
  213. }
  214. static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
  215. {
  216. /* todo */
  217. }
  218. static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
  219. {
  220. /* todo */
  221. return false;
  222. }
  223. static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
  224. u8 *bios, u32 length_bytes)
  225. {
  226. u32 *dw_ptr;
  227. u32 i, length_dw;
  228. if (bios == NULL)
  229. return false;
  230. if (length_bytes == 0)
  231. return false;
  232. /* APU vbios image is part of sbios image */
  233. if (adev->flags & AMD_IS_APU)
  234. return false;
  235. dw_ptr = (u32 *)bios;
  236. length_dw = ALIGN(length_bytes, 4) / 4;
  237. /* set rom index to 0 */
  238. WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
  239. /* read out the rom data */
  240. for (i = 0; i < length_dw; i++)
  241. dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
  242. return true;
  243. }
  244. struct soc15_allowed_register_entry {
  245. uint32_t hwip;
  246. uint32_t inst;
  247. uint32_t seg;
  248. uint32_t reg_offset;
  249. bool grbm_indexed;
  250. };
  251. static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
  252. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
  253. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
  254. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
  255. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
  256. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
  257. { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
  258. { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
  259. { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
  260. { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
  261. { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
  262. { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
  263. { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
  264. { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
  265. { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
  266. { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
  267. { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
  268. { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
  269. { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
  270. };
  271. static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  272. u32 sh_num, u32 reg_offset)
  273. {
  274. uint32_t val;
  275. mutex_lock(&adev->grbm_idx_mutex);
  276. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  277. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  278. val = RREG32(reg_offset);
  279. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  280. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  281. mutex_unlock(&adev->grbm_idx_mutex);
  282. return val;
  283. }
  284. static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
  285. bool indexed, u32 se_num,
  286. u32 sh_num, u32 reg_offset)
  287. {
  288. if (indexed) {
  289. return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
  290. } else {
  291. if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
  292. return adev->gfx.config.gb_addr_config;
  293. return RREG32(reg_offset);
  294. }
  295. }
  296. static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
  297. u32 sh_num, u32 reg_offset, u32 *value)
  298. {
  299. uint32_t i;
  300. struct soc15_allowed_register_entry *en;
  301. *value = 0;
  302. for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
  303. en = &soc15_allowed_read_registers[i];
  304. if (reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
  305. + en->reg_offset))
  306. continue;
  307. *value = soc15_get_register_value(adev,
  308. soc15_allowed_read_registers[i].grbm_indexed,
  309. se_num, sh_num, reg_offset);
  310. return 0;
  311. }
  312. return -EINVAL;
  313. }
  314. /**
  315. * soc15_program_register_sequence - program an array of registers.
  316. *
  317. * @adev: amdgpu_device pointer
  318. * @regs: pointer to the register array
  319. * @array_size: size of the register array
  320. *
  321. * Programs an array or registers with and and or masks.
  322. * This is a helper for setting golden registers.
  323. */
  324. void soc15_program_register_sequence(struct amdgpu_device *adev,
  325. const struct soc15_reg_golden *regs,
  326. const u32 array_size)
  327. {
  328. const struct soc15_reg_golden *entry;
  329. u32 tmp, reg;
  330. int i;
  331. for (i = 0; i < array_size; ++i) {
  332. entry = &regs[i];
  333. reg = adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
  334. if (entry->and_mask == 0xffffffff) {
  335. tmp = entry->or_mask;
  336. } else {
  337. tmp = RREG32(reg);
  338. tmp &= ~(entry->and_mask);
  339. tmp |= entry->or_mask;
  340. }
  341. WREG32(reg, tmp);
  342. }
  343. }
  344. static int soc15_asic_reset(struct amdgpu_device *adev)
  345. {
  346. u32 i;
  347. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  348. dev_info(adev->dev, "GPU reset\n");
  349. /* disable BM */
  350. pci_clear_master(adev->pdev);
  351. pci_save_state(adev->pdev);
  352. for (i = 0; i < AMDGPU_MAX_IP_NUM; i++) {
  353. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP){
  354. adev->ip_blocks[i].version->funcs->soft_reset((void *)adev);
  355. break;
  356. }
  357. }
  358. pci_restore_state(adev->pdev);
  359. /* wait for asic to come out of reset */
  360. for (i = 0; i < adev->usec_timeout; i++) {
  361. u32 memsize = adev->nbio_funcs->get_memsize(adev);
  362. if (memsize != 0xffffffff)
  363. break;
  364. udelay(1);
  365. }
  366. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  367. return 0;
  368. }
  369. /*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  370. u32 cntl_reg, u32 status_reg)
  371. {
  372. return 0;
  373. }*/
  374. static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  375. {
  376. /*int r;
  377. r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  378. if (r)
  379. return r;
  380. r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  381. */
  382. return 0;
  383. }
  384. static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  385. {
  386. /* todo */
  387. return 0;
  388. }
  389. static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
  390. {
  391. if (pci_is_root_bus(adev->pdev->bus))
  392. return;
  393. if (amdgpu_pcie_gen2 == 0)
  394. return;
  395. if (adev->flags & AMD_IS_APU)
  396. return;
  397. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  398. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  399. return;
  400. /* todo */
  401. }
  402. static void soc15_program_aspm(struct amdgpu_device *adev)
  403. {
  404. if (amdgpu_aspm == 0)
  405. return;
  406. /* todo */
  407. }
  408. static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
  409. bool enable)
  410. {
  411. adev->nbio_funcs->enable_doorbell_aperture(adev, enable);
  412. adev->nbio_funcs->enable_doorbell_selfring_aperture(adev, enable);
  413. }
  414. static const struct amdgpu_ip_block_version vega10_common_ip_block =
  415. {
  416. .type = AMD_IP_BLOCK_TYPE_COMMON,
  417. .major = 2,
  418. .minor = 0,
  419. .rev = 0,
  420. .funcs = &soc15_common_ip_funcs,
  421. };
  422. int soc15_set_ip_blocks(struct amdgpu_device *adev)
  423. {
  424. /* Set IP register base before any HW register access */
  425. switch (adev->asic_type) {
  426. case CHIP_VEGA10:
  427. case CHIP_RAVEN:
  428. vega10_reg_base_init(adev);
  429. break;
  430. default:
  431. return -EINVAL;
  432. }
  433. if (adev->flags & AMD_IS_APU)
  434. adev->nbio_funcs = &nbio_v7_0_funcs;
  435. else
  436. adev->nbio_funcs = &nbio_v6_1_funcs;
  437. adev->nbio_funcs->detect_hw_virt(adev);
  438. if (amdgpu_sriov_vf(adev))
  439. adev->virt.ops = &xgpu_ai_virt_ops;
  440. switch (adev->asic_type) {
  441. case CHIP_VEGA10:
  442. amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
  443. amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
  444. amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
  445. if (amdgpu_fw_load_type == 2 || amdgpu_fw_load_type == -1)
  446. amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
  447. if (!amdgpu_sriov_vf(adev))
  448. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  449. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  450. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  451. #if defined(CONFIG_DRM_AMD_DC)
  452. else if (amdgpu_device_has_dc_support(adev))
  453. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  454. #else
  455. # warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
  456. #endif
  457. amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
  458. amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
  459. amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
  460. amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
  461. break;
  462. case CHIP_RAVEN:
  463. amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
  464. amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
  465. amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
  466. amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
  467. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  468. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  469. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  470. #if defined(CONFIG_DRM_AMD_DC)
  471. else if (amdgpu_device_has_dc_support(adev))
  472. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  473. #else
  474. # warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
  475. #endif
  476. amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
  477. amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
  478. amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
  479. break;
  480. default:
  481. return -EINVAL;
  482. }
  483. return 0;
  484. }
  485. static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
  486. {
  487. return adev->nbio_funcs->get_rev_id(adev);
  488. }
  489. static const struct amdgpu_asic_funcs soc15_asic_funcs =
  490. {
  491. .read_disabled_bios = &soc15_read_disabled_bios,
  492. .read_bios_from_rom = &soc15_read_bios_from_rom,
  493. .read_register = &soc15_read_register,
  494. .reset = &soc15_asic_reset,
  495. .set_vga_state = &soc15_vga_set_state,
  496. .get_xclk = &soc15_get_xclk,
  497. .set_uvd_clocks = &soc15_set_uvd_clocks,
  498. .set_vce_clocks = &soc15_set_vce_clocks,
  499. .get_config_memsize = &soc15_get_config_memsize,
  500. };
  501. static int soc15_common_early_init(void *handle)
  502. {
  503. bool psp_enabled = false;
  504. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  505. adev->smc_rreg = NULL;
  506. adev->smc_wreg = NULL;
  507. adev->pcie_rreg = &soc15_pcie_rreg;
  508. adev->pcie_wreg = &soc15_pcie_wreg;
  509. adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
  510. adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
  511. adev->didt_rreg = &soc15_didt_rreg;
  512. adev->didt_wreg = &soc15_didt_wreg;
  513. adev->gc_cac_rreg = &soc15_gc_cac_rreg;
  514. adev->gc_cac_wreg = &soc15_gc_cac_wreg;
  515. adev->se_cac_rreg = &soc15_se_cac_rreg;
  516. adev->se_cac_wreg = &soc15_se_cac_wreg;
  517. adev->asic_funcs = &soc15_asic_funcs;
  518. if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_PSP) &&
  519. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_PSP)))
  520. psp_enabled = true;
  521. adev->rev_id = soc15_get_rev_id(adev);
  522. adev->external_rev_id = 0xFF;
  523. switch (adev->asic_type) {
  524. case CHIP_VEGA10:
  525. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  526. AMD_CG_SUPPORT_GFX_MGLS |
  527. AMD_CG_SUPPORT_GFX_RLC_LS |
  528. AMD_CG_SUPPORT_GFX_CP_LS |
  529. AMD_CG_SUPPORT_GFX_3D_CGCG |
  530. AMD_CG_SUPPORT_GFX_3D_CGLS |
  531. AMD_CG_SUPPORT_GFX_CGCG |
  532. AMD_CG_SUPPORT_GFX_CGLS |
  533. AMD_CG_SUPPORT_BIF_MGCG |
  534. AMD_CG_SUPPORT_BIF_LS |
  535. AMD_CG_SUPPORT_HDP_LS |
  536. AMD_CG_SUPPORT_DRM_MGCG |
  537. AMD_CG_SUPPORT_DRM_LS |
  538. AMD_CG_SUPPORT_ROM_MGCG |
  539. AMD_CG_SUPPORT_DF_MGCG |
  540. AMD_CG_SUPPORT_SDMA_MGCG |
  541. AMD_CG_SUPPORT_SDMA_LS |
  542. AMD_CG_SUPPORT_MC_MGCG |
  543. AMD_CG_SUPPORT_MC_LS;
  544. adev->pg_flags = 0;
  545. adev->external_rev_id = 0x1;
  546. break;
  547. case CHIP_RAVEN:
  548. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  549. AMD_CG_SUPPORT_GFX_MGLS |
  550. AMD_CG_SUPPORT_GFX_RLC_LS |
  551. AMD_CG_SUPPORT_GFX_CP_LS |
  552. AMD_CG_SUPPORT_GFX_3D_CGCG |
  553. AMD_CG_SUPPORT_GFX_3D_CGLS |
  554. AMD_CG_SUPPORT_GFX_CGCG |
  555. AMD_CG_SUPPORT_GFX_CGLS |
  556. AMD_CG_SUPPORT_BIF_MGCG |
  557. AMD_CG_SUPPORT_BIF_LS |
  558. AMD_CG_SUPPORT_HDP_MGCG |
  559. AMD_CG_SUPPORT_HDP_LS |
  560. AMD_CG_SUPPORT_DRM_MGCG |
  561. AMD_CG_SUPPORT_DRM_LS |
  562. AMD_CG_SUPPORT_ROM_MGCG |
  563. AMD_CG_SUPPORT_MC_MGCG |
  564. AMD_CG_SUPPORT_MC_LS |
  565. AMD_CG_SUPPORT_SDMA_MGCG |
  566. AMD_CG_SUPPORT_SDMA_LS;
  567. adev->pg_flags = AMD_PG_SUPPORT_SDMA;
  568. adev->external_rev_id = 0x1;
  569. break;
  570. default:
  571. /* FIXME: not supported yet */
  572. return -EINVAL;
  573. }
  574. if (amdgpu_sriov_vf(adev)) {
  575. amdgpu_virt_init_setting(adev);
  576. xgpu_ai_mailbox_set_irq_funcs(adev);
  577. }
  578. adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
  579. amdgpu_device_get_pcie_info(adev);
  580. return 0;
  581. }
  582. static int soc15_common_late_init(void *handle)
  583. {
  584. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  585. if (amdgpu_sriov_vf(adev))
  586. xgpu_ai_mailbox_get_irq(adev);
  587. return 0;
  588. }
  589. static int soc15_common_sw_init(void *handle)
  590. {
  591. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  592. if (amdgpu_sriov_vf(adev))
  593. xgpu_ai_mailbox_add_irq_id(adev);
  594. return 0;
  595. }
  596. static int soc15_common_sw_fini(void *handle)
  597. {
  598. return 0;
  599. }
  600. static int soc15_common_hw_init(void *handle)
  601. {
  602. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  603. /* enable pcie gen2/3 link */
  604. soc15_pcie_gen3_enable(adev);
  605. /* enable aspm */
  606. soc15_program_aspm(adev);
  607. /* setup nbio registers */
  608. adev->nbio_funcs->init_registers(adev);
  609. /* enable the doorbell aperture */
  610. soc15_enable_doorbell_aperture(adev, true);
  611. return 0;
  612. }
  613. static int soc15_common_hw_fini(void *handle)
  614. {
  615. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  616. /* disable the doorbell aperture */
  617. soc15_enable_doorbell_aperture(adev, false);
  618. if (amdgpu_sriov_vf(adev))
  619. xgpu_ai_mailbox_put_irq(adev);
  620. return 0;
  621. }
  622. static int soc15_common_suspend(void *handle)
  623. {
  624. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  625. return soc15_common_hw_fini(adev);
  626. }
  627. static int soc15_common_resume(void *handle)
  628. {
  629. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  630. return soc15_common_hw_init(adev);
  631. }
  632. static bool soc15_common_is_idle(void *handle)
  633. {
  634. return true;
  635. }
  636. static int soc15_common_wait_for_idle(void *handle)
  637. {
  638. return 0;
  639. }
  640. static int soc15_common_soft_reset(void *handle)
  641. {
  642. return 0;
  643. }
  644. static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
  645. {
  646. uint32_t def, data;
  647. def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
  648. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  649. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  650. else
  651. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  652. if (def != data)
  653. WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
  654. }
  655. static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
  656. {
  657. uint32_t def, data;
  658. def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
  659. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
  660. data &= ~(0x01000000 |
  661. 0x02000000 |
  662. 0x04000000 |
  663. 0x08000000 |
  664. 0x10000000 |
  665. 0x20000000 |
  666. 0x40000000 |
  667. 0x80000000);
  668. else
  669. data |= (0x01000000 |
  670. 0x02000000 |
  671. 0x04000000 |
  672. 0x08000000 |
  673. 0x10000000 |
  674. 0x20000000 |
  675. 0x40000000 |
  676. 0x80000000);
  677. if (def != data)
  678. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
  679. }
  680. static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
  681. {
  682. uint32_t def, data;
  683. def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
  684. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  685. data |= 1;
  686. else
  687. data &= ~1;
  688. if (def != data)
  689. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
  690. }
  691. static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  692. bool enable)
  693. {
  694. uint32_t def, data;
  695. def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
  696. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  697. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  698. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  699. else
  700. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  701. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  702. if (def != data)
  703. WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
  704. }
  705. static void soc15_update_df_medium_grain_clock_gating(struct amdgpu_device *adev,
  706. bool enable)
  707. {
  708. uint32_t data;
  709. /* Put DF on broadcast mode */
  710. data = RREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl));
  711. data &= ~FabricConfigAccessControl__CfgRegInstAccEn_MASK;
  712. WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl), data);
  713. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DF_MGCG)) {
  714. data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
  715. data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
  716. data |= DF_MGCG_ENABLE_15_CYCLE_DELAY;
  717. WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
  718. } else {
  719. data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
  720. data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
  721. data |= DF_MGCG_DISABLE;
  722. WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
  723. }
  724. WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl),
  725. mmFabricConfigAccessControl_DEFAULT);
  726. }
  727. static int soc15_common_set_clockgating_state(void *handle,
  728. enum amd_clockgating_state state)
  729. {
  730. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  731. if (amdgpu_sriov_vf(adev))
  732. return 0;
  733. switch (adev->asic_type) {
  734. case CHIP_VEGA10:
  735. adev->nbio_funcs->update_medium_grain_clock_gating(adev,
  736. state == AMD_CG_STATE_GATE ? true : false);
  737. adev->nbio_funcs->update_medium_grain_light_sleep(adev,
  738. state == AMD_CG_STATE_GATE ? true : false);
  739. soc15_update_hdp_light_sleep(adev,
  740. state == AMD_CG_STATE_GATE ? true : false);
  741. soc15_update_drm_clock_gating(adev,
  742. state == AMD_CG_STATE_GATE ? true : false);
  743. soc15_update_drm_light_sleep(adev,
  744. state == AMD_CG_STATE_GATE ? true : false);
  745. soc15_update_rom_medium_grain_clock_gating(adev,
  746. state == AMD_CG_STATE_GATE ? true : false);
  747. soc15_update_df_medium_grain_clock_gating(adev,
  748. state == AMD_CG_STATE_GATE ? true : false);
  749. break;
  750. case CHIP_RAVEN:
  751. adev->nbio_funcs->update_medium_grain_clock_gating(adev,
  752. state == AMD_CG_STATE_GATE ? true : false);
  753. adev->nbio_funcs->update_medium_grain_light_sleep(adev,
  754. state == AMD_CG_STATE_GATE ? true : false);
  755. soc15_update_hdp_light_sleep(adev,
  756. state == AMD_CG_STATE_GATE ? true : false);
  757. soc15_update_drm_clock_gating(adev,
  758. state == AMD_CG_STATE_GATE ? true : false);
  759. soc15_update_drm_light_sleep(adev,
  760. state == AMD_CG_STATE_GATE ? true : false);
  761. soc15_update_rom_medium_grain_clock_gating(adev,
  762. state == AMD_CG_STATE_GATE ? true : false);
  763. break;
  764. default:
  765. break;
  766. }
  767. return 0;
  768. }
  769. static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
  770. {
  771. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  772. int data;
  773. if (amdgpu_sriov_vf(adev))
  774. *flags = 0;
  775. adev->nbio_funcs->get_clockgating_state(adev, flags);
  776. /* AMD_CG_SUPPORT_HDP_LS */
  777. data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
  778. if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
  779. *flags |= AMD_CG_SUPPORT_HDP_LS;
  780. /* AMD_CG_SUPPORT_DRM_MGCG */
  781. data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
  782. if (!(data & 0x01000000))
  783. *flags |= AMD_CG_SUPPORT_DRM_MGCG;
  784. /* AMD_CG_SUPPORT_DRM_LS */
  785. data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
  786. if (data & 0x1)
  787. *flags |= AMD_CG_SUPPORT_DRM_LS;
  788. /* AMD_CG_SUPPORT_ROM_MGCG */
  789. data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
  790. if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
  791. *flags |= AMD_CG_SUPPORT_ROM_MGCG;
  792. /* AMD_CG_SUPPORT_DF_MGCG */
  793. data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
  794. if (data & DF_MGCG_ENABLE_15_CYCLE_DELAY)
  795. *flags |= AMD_CG_SUPPORT_DF_MGCG;
  796. }
  797. static int soc15_common_set_powergating_state(void *handle,
  798. enum amd_powergating_state state)
  799. {
  800. /* todo */
  801. return 0;
  802. }
  803. const struct amd_ip_funcs soc15_common_ip_funcs = {
  804. .name = "soc15_common",
  805. .early_init = soc15_common_early_init,
  806. .late_init = soc15_common_late_init,
  807. .sw_init = soc15_common_sw_init,
  808. .sw_fini = soc15_common_sw_fini,
  809. .hw_init = soc15_common_hw_init,
  810. .hw_fini = soc15_common_hw_fini,
  811. .suspend = soc15_common_suspend,
  812. .resume = soc15_common_resume,
  813. .is_idle = soc15_common_is_idle,
  814. .wait_for_idle = soc15_common_wait_for_idle,
  815. .soft_reset = soc15_common_soft_reset,
  816. .set_clockgating_state = soc15_common_set_clockgating_state,
  817. .set_powergating_state = soc15_common_set_powergating_state,
  818. .get_clockgating_state= soc15_common_get_clockgating_state,
  819. };