si_dpm.c 254 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_dpm.h"
  27. #include "amdgpu_atombios.h"
  28. #include "amd_pcie.h"
  29. #include "sid.h"
  30. #include "r600_dpm.h"
  31. #include "si_dpm.h"
  32. #include "atom.h"
  33. #include "../include/pptable.h"
  34. #include <linux/math64.h>
  35. #include <linux/seq_file.h>
  36. #include <linux/firmware.h>
  37. #define MC_CG_ARB_FREQ_F0 0x0a
  38. #define MC_CG_ARB_FREQ_F1 0x0b
  39. #define MC_CG_ARB_FREQ_F2 0x0c
  40. #define MC_CG_ARB_FREQ_F3 0x0d
  41. #define SMC_RAM_END 0x20000
  42. #define SCLK_MIN_DEEPSLEEP_FREQ 1350
  43. /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
  44. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
  45. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
  46. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
  47. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
  48. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
  49. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
  50. #define BIOS_SCRATCH_4 0x5cd
  51. MODULE_FIRMWARE("radeon/tahiti_smc.bin");
  52. MODULE_FIRMWARE("radeon/pitcairn_smc.bin");
  53. MODULE_FIRMWARE("radeon/pitcairn_k_smc.bin");
  54. MODULE_FIRMWARE("radeon/verde_smc.bin");
  55. MODULE_FIRMWARE("radeon/verde_k_smc.bin");
  56. MODULE_FIRMWARE("radeon/oland_smc.bin");
  57. MODULE_FIRMWARE("radeon/oland_k_smc.bin");
  58. MODULE_FIRMWARE("radeon/hainan_smc.bin");
  59. MODULE_FIRMWARE("radeon/hainan_k_smc.bin");
  60. MODULE_FIRMWARE("radeon/banks_k_2_smc.bin");
  61. union power_info {
  62. struct _ATOM_POWERPLAY_INFO info;
  63. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  64. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  65. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  66. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  67. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  68. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  69. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  70. };
  71. union fan_info {
  72. struct _ATOM_PPLIB_FANTABLE fan;
  73. struct _ATOM_PPLIB_FANTABLE2 fan2;
  74. struct _ATOM_PPLIB_FANTABLE3 fan3;
  75. };
  76. union pplib_clock_info {
  77. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  78. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  79. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  80. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  81. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  82. };
  83. static const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
  84. {
  85. R600_UTC_DFLT_00,
  86. R600_UTC_DFLT_01,
  87. R600_UTC_DFLT_02,
  88. R600_UTC_DFLT_03,
  89. R600_UTC_DFLT_04,
  90. R600_UTC_DFLT_05,
  91. R600_UTC_DFLT_06,
  92. R600_UTC_DFLT_07,
  93. R600_UTC_DFLT_08,
  94. R600_UTC_DFLT_09,
  95. R600_UTC_DFLT_10,
  96. R600_UTC_DFLT_11,
  97. R600_UTC_DFLT_12,
  98. R600_UTC_DFLT_13,
  99. R600_UTC_DFLT_14,
  100. };
  101. static const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
  102. {
  103. R600_DTC_DFLT_00,
  104. R600_DTC_DFLT_01,
  105. R600_DTC_DFLT_02,
  106. R600_DTC_DFLT_03,
  107. R600_DTC_DFLT_04,
  108. R600_DTC_DFLT_05,
  109. R600_DTC_DFLT_06,
  110. R600_DTC_DFLT_07,
  111. R600_DTC_DFLT_08,
  112. R600_DTC_DFLT_09,
  113. R600_DTC_DFLT_10,
  114. R600_DTC_DFLT_11,
  115. R600_DTC_DFLT_12,
  116. R600_DTC_DFLT_13,
  117. R600_DTC_DFLT_14,
  118. };
  119. static const struct si_cac_config_reg cac_weights_tahiti[] =
  120. {
  121. { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
  122. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  123. { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
  124. { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
  125. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  126. { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  127. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  128. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  129. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  130. { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
  131. { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  132. { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
  133. { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
  134. { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
  135. { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
  136. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  137. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  138. { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
  139. { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  140. { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
  141. { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
  142. { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
  143. { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  144. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  145. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  146. { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  147. { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  148. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  149. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  150. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  151. { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
  152. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  153. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  154. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  155. { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  156. { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  157. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  158. { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  159. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  160. { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
  161. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  162. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  163. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  164. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  165. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  166. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  167. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  168. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  169. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  170. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  171. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  172. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  173. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  174. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  175. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  176. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  177. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  178. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  179. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  180. { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
  181. { 0xFFFFFFFF }
  182. };
  183. static const struct si_cac_config_reg lcac_tahiti[] =
  184. {
  185. { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  186. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  187. { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  188. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  189. { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  190. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  191. { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  192. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  193. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  194. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  195. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  196. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  197. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  198. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  199. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  200. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  201. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  202. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  203. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  204. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  205. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  206. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  207. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  208. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  209. { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  210. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  211. { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  212. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  213. { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  214. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  215. { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  216. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  217. { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  218. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  219. { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  220. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  221. { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  222. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  223. { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  224. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  225. { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  226. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  227. { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  228. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  229. { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  230. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  231. { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  232. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  233. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  234. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  235. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  236. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  237. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  238. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  239. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  240. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  241. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  242. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  243. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  244. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  245. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  246. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  247. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  248. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  249. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  250. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  251. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  252. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  253. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  254. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  255. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  256. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  257. { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  258. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  259. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  260. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  261. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  262. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  263. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  264. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  265. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  266. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  267. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  268. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  269. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  270. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  271. { 0xFFFFFFFF }
  272. };
  273. static const struct si_cac_config_reg cac_override_tahiti[] =
  274. {
  275. { 0xFFFFFFFF }
  276. };
  277. static const struct si_powertune_data powertune_data_tahiti =
  278. {
  279. ((1 << 16) | 27027),
  280. 6,
  281. 0,
  282. 4,
  283. 95,
  284. {
  285. 0UL,
  286. 0UL,
  287. 4521550UL,
  288. 309631529UL,
  289. -1270850L,
  290. 4513710L,
  291. 40
  292. },
  293. 595000000UL,
  294. 12,
  295. {
  296. 0,
  297. 0,
  298. 0,
  299. 0,
  300. 0,
  301. 0,
  302. 0,
  303. 0
  304. },
  305. true
  306. };
  307. static const struct si_dte_data dte_data_tahiti =
  308. {
  309. { 1159409, 0, 0, 0, 0 },
  310. { 777, 0, 0, 0, 0 },
  311. 2,
  312. 54000,
  313. 127000,
  314. 25,
  315. 2,
  316. 10,
  317. 13,
  318. { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
  319. { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
  320. { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
  321. 85,
  322. false
  323. };
  324. #if 0
  325. static const struct si_dte_data dte_data_tahiti_le =
  326. {
  327. { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
  328. { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
  329. 0x5,
  330. 0xAFC8,
  331. 0x64,
  332. 0x32,
  333. 1,
  334. 0,
  335. 0x10,
  336. { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
  337. { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
  338. { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
  339. 85,
  340. true
  341. };
  342. #endif
  343. static const struct si_dte_data dte_data_tahiti_pro =
  344. {
  345. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  346. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  347. 5,
  348. 45000,
  349. 100,
  350. 0xA,
  351. 1,
  352. 0,
  353. 0x10,
  354. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  355. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  356. { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  357. 90,
  358. true
  359. };
  360. static const struct si_dte_data dte_data_new_zealand =
  361. {
  362. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
  363. { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
  364. 0x5,
  365. 0xAFC8,
  366. 0x69,
  367. 0x32,
  368. 1,
  369. 0,
  370. 0x10,
  371. { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
  372. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  373. { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
  374. 85,
  375. true
  376. };
  377. static const struct si_dte_data dte_data_aruba_pro =
  378. {
  379. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  380. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  381. 5,
  382. 45000,
  383. 100,
  384. 0xA,
  385. 1,
  386. 0,
  387. 0x10,
  388. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  389. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  390. { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  391. 90,
  392. true
  393. };
  394. static const struct si_dte_data dte_data_malta =
  395. {
  396. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  397. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  398. 5,
  399. 45000,
  400. 100,
  401. 0xA,
  402. 1,
  403. 0,
  404. 0x10,
  405. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  406. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  407. { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  408. 90,
  409. true
  410. };
  411. static const struct si_cac_config_reg cac_weights_pitcairn[] =
  412. {
  413. { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
  414. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  415. { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  416. { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
  417. { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
  418. { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  419. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  420. { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  421. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  422. { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
  423. { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
  424. { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
  425. { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
  426. { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
  427. { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  428. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  429. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  430. { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
  431. { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
  432. { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
  433. { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
  434. { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
  435. { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
  436. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  437. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  438. { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  439. { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
  440. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  441. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  442. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  443. { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
  444. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  445. { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
  446. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  447. { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
  448. { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
  449. { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
  450. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  451. { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
  452. { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  453. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  454. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  455. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  456. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  457. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  458. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  459. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  460. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  461. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  462. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  463. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  464. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  465. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  466. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  467. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  468. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  469. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  470. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  471. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  472. { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
  473. { 0xFFFFFFFF }
  474. };
  475. static const struct si_cac_config_reg lcac_pitcairn[] =
  476. {
  477. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  478. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  479. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  480. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  481. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  482. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  483. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  484. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  485. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  486. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  487. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  488. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  489. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  490. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  491. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  492. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  493. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  494. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  495. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  496. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  497. { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  498. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  499. { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  500. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  501. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  502. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  503. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  504. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  505. { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  506. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  507. { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  508. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  509. { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  510. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  511. { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  512. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  513. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  514. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  515. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  516. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  517. { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  518. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  519. { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  520. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  521. { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  522. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  523. { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  524. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  525. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  526. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  527. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  528. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  529. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  530. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  531. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  532. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  533. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  534. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  535. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  536. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  537. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  538. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  539. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  540. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  541. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  542. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  543. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  544. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  545. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  546. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  547. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  548. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  549. { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  550. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  551. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  552. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  553. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  554. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  555. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  556. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  557. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  558. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  559. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  560. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  561. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  562. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  563. { 0xFFFFFFFF }
  564. };
  565. static const struct si_cac_config_reg cac_override_pitcairn[] =
  566. {
  567. { 0xFFFFFFFF }
  568. };
  569. static const struct si_powertune_data powertune_data_pitcairn =
  570. {
  571. ((1 << 16) | 27027),
  572. 5,
  573. 0,
  574. 6,
  575. 100,
  576. {
  577. 51600000UL,
  578. 1800000UL,
  579. 7194395UL,
  580. 309631529UL,
  581. -1270850L,
  582. 4513710L,
  583. 100
  584. },
  585. 117830498UL,
  586. 12,
  587. {
  588. 0,
  589. 0,
  590. 0,
  591. 0,
  592. 0,
  593. 0,
  594. 0,
  595. 0
  596. },
  597. true
  598. };
  599. static const struct si_dte_data dte_data_pitcairn =
  600. {
  601. { 0, 0, 0, 0, 0 },
  602. { 0, 0, 0, 0, 0 },
  603. 0,
  604. 0,
  605. 0,
  606. 0,
  607. 0,
  608. 0,
  609. 0,
  610. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  611. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  612. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  613. 0,
  614. false
  615. };
  616. static const struct si_dte_data dte_data_curacao_xt =
  617. {
  618. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  619. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  620. 5,
  621. 45000,
  622. 100,
  623. 0xA,
  624. 1,
  625. 0,
  626. 0x10,
  627. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  628. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  629. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  630. 90,
  631. true
  632. };
  633. static const struct si_dte_data dte_data_curacao_pro =
  634. {
  635. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  636. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  637. 5,
  638. 45000,
  639. 100,
  640. 0xA,
  641. 1,
  642. 0,
  643. 0x10,
  644. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  645. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  646. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  647. 90,
  648. true
  649. };
  650. static const struct si_dte_data dte_data_neptune_xt =
  651. {
  652. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  653. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  654. 5,
  655. 45000,
  656. 100,
  657. 0xA,
  658. 1,
  659. 0,
  660. 0x10,
  661. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  662. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  663. { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  664. 90,
  665. true
  666. };
  667. static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
  668. {
  669. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  670. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  671. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  672. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  673. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  674. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  675. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  676. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  677. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  678. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  679. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  680. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  681. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  682. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  683. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  684. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  685. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  686. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  687. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  688. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  689. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  690. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  691. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  692. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  693. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  694. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  695. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  696. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  697. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  698. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  699. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  700. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  701. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  702. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  703. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  704. { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
  705. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  706. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  707. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  708. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  709. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  710. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  711. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  712. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  713. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  714. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  715. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  716. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  717. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  718. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  719. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  720. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  721. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  722. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  723. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  724. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  725. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  726. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  727. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  728. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  729. { 0xFFFFFFFF }
  730. };
  731. static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
  732. {
  733. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  734. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  735. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  736. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  737. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  738. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  739. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  740. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  741. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  742. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  743. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  744. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  745. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  746. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  747. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  748. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  749. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  750. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  751. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  752. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  753. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  754. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  755. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  756. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  757. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  758. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  759. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  760. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  761. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  762. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  763. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  764. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  765. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  766. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  767. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  768. { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
  769. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  770. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  771. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  772. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  773. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  774. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  775. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  776. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  777. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  778. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  779. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  780. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  781. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  782. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  783. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  784. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  785. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  786. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  787. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  788. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  789. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  790. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  791. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  792. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  793. { 0xFFFFFFFF }
  794. };
  795. static const struct si_cac_config_reg cac_weights_heathrow[] =
  796. {
  797. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  798. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  799. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  800. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  801. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  802. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  803. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  804. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  805. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  806. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  807. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  808. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  809. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  810. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  811. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  812. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  813. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  814. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  815. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  816. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  817. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  818. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  819. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  820. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  821. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  822. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  823. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  824. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  825. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  826. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  827. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  828. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  829. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  830. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  831. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  832. { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
  833. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  834. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  835. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  836. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  837. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  838. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  839. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  840. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  841. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  842. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  843. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  844. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  845. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  846. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  847. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  848. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  849. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  850. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  851. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  852. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  853. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  854. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  855. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  856. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  857. { 0xFFFFFFFF }
  858. };
  859. static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
  860. {
  861. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  862. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  863. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  864. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  865. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  866. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  867. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  868. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  869. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  870. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  871. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  872. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  873. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  874. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  875. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  876. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  877. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  878. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  879. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  880. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  881. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  882. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  883. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  884. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  885. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  886. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  887. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  888. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  889. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  890. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  891. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  892. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  893. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  894. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  895. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  896. { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
  897. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  898. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  899. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  900. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  901. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  902. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  903. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  904. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  905. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  906. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  907. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  908. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  909. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  910. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  911. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  912. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  913. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  914. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  915. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  916. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  917. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  918. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  919. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  920. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  921. { 0xFFFFFFFF }
  922. };
  923. static const struct si_cac_config_reg cac_weights_cape_verde[] =
  924. {
  925. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  926. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  927. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  928. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  929. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  930. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  931. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  932. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  933. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  934. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  935. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  936. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  937. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  938. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  939. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  940. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  941. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  942. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  943. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  944. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  945. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  946. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  947. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  948. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  949. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  950. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  951. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  952. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  953. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  954. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  955. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  956. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  957. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  958. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  959. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  960. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  961. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  962. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  963. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  964. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  965. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  966. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  967. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  968. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  969. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  970. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  971. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  972. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  973. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  974. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  975. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  976. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  977. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  978. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  979. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  980. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  981. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  982. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  983. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  984. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  985. { 0xFFFFFFFF }
  986. };
  987. static const struct si_cac_config_reg lcac_cape_verde[] =
  988. {
  989. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  990. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  991. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  992. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  993. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  994. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  995. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  996. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  997. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  998. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  999. { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1000. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1001. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1002. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1003. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1004. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1005. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1006. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1007. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1008. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1009. { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1010. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1011. { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1012. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1013. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1014. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1015. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1016. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1017. { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1018. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1019. { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1020. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1021. { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1022. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1023. { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1024. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1025. { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1026. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1027. { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1028. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1029. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1030. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1031. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1032. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1033. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1034. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1035. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1036. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1037. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1038. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1039. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1040. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1041. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1042. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1043. { 0xFFFFFFFF }
  1044. };
  1045. static const struct si_cac_config_reg cac_override_cape_verde[] =
  1046. {
  1047. { 0xFFFFFFFF }
  1048. };
  1049. static const struct si_powertune_data powertune_data_cape_verde =
  1050. {
  1051. ((1 << 16) | 0x6993),
  1052. 5,
  1053. 0,
  1054. 7,
  1055. 105,
  1056. {
  1057. 0UL,
  1058. 0UL,
  1059. 7194395UL,
  1060. 309631529UL,
  1061. -1270850L,
  1062. 4513710L,
  1063. 100
  1064. },
  1065. 117830498UL,
  1066. 12,
  1067. {
  1068. 0,
  1069. 0,
  1070. 0,
  1071. 0,
  1072. 0,
  1073. 0,
  1074. 0,
  1075. 0
  1076. },
  1077. true
  1078. };
  1079. static const struct si_dte_data dte_data_cape_verde =
  1080. {
  1081. { 0, 0, 0, 0, 0 },
  1082. { 0, 0, 0, 0, 0 },
  1083. 0,
  1084. 0,
  1085. 0,
  1086. 0,
  1087. 0,
  1088. 0,
  1089. 0,
  1090. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1091. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1092. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1093. 0,
  1094. false
  1095. };
  1096. static const struct si_dte_data dte_data_venus_xtx =
  1097. {
  1098. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1099. { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
  1100. 5,
  1101. 55000,
  1102. 0x69,
  1103. 0xA,
  1104. 1,
  1105. 0,
  1106. 0x3,
  1107. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1108. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1109. { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1110. 90,
  1111. true
  1112. };
  1113. static const struct si_dte_data dte_data_venus_xt =
  1114. {
  1115. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1116. { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
  1117. 5,
  1118. 55000,
  1119. 0x69,
  1120. 0xA,
  1121. 1,
  1122. 0,
  1123. 0x3,
  1124. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1125. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1126. { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1127. 90,
  1128. true
  1129. };
  1130. static const struct si_dte_data dte_data_venus_pro =
  1131. {
  1132. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1133. { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
  1134. 5,
  1135. 55000,
  1136. 0x69,
  1137. 0xA,
  1138. 1,
  1139. 0,
  1140. 0x3,
  1141. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1142. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1143. { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1144. 90,
  1145. true
  1146. };
  1147. static const struct si_cac_config_reg cac_weights_oland[] =
  1148. {
  1149. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  1150. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1151. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  1152. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  1153. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1154. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1155. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1156. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1157. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  1158. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  1159. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  1160. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  1161. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  1162. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1163. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  1164. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  1165. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  1166. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  1167. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  1168. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  1169. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  1170. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  1171. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  1172. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  1173. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  1174. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1175. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1176. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1177. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1178. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  1179. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1180. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  1181. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  1182. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  1183. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1184. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  1185. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1186. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1187. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1188. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1189. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  1190. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1191. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1192. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1193. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1194. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1195. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1196. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1197. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1198. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1199. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1200. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1201. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1202. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1203. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1204. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1205. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1206. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1207. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1208. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  1209. { 0xFFFFFFFF }
  1210. };
  1211. static const struct si_cac_config_reg cac_weights_mars_pro[] =
  1212. {
  1213. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1214. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1215. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1216. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1217. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1218. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1219. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1220. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1221. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1222. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1223. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1224. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1225. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1226. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1227. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1228. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1229. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1230. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1231. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1232. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1233. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1234. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1235. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1236. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1237. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1238. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1239. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1240. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1241. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1242. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1243. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1244. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1245. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1246. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1247. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1248. { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
  1249. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1250. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1251. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1252. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1253. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1254. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1255. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1256. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1257. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1258. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1259. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1260. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1261. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1262. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1263. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1264. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1265. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1266. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1267. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1268. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1269. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1270. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1271. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1272. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1273. { 0xFFFFFFFF }
  1274. };
  1275. static const struct si_cac_config_reg cac_weights_mars_xt[] =
  1276. {
  1277. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1278. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1279. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1280. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1281. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1282. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1283. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1284. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1285. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1286. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1287. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1288. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1289. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1290. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1291. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1292. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1293. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1294. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1295. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1296. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1297. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1298. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1299. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1300. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1301. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1302. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1303. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1304. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1305. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1306. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1307. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1308. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1309. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1310. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1311. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1312. { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
  1313. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1314. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1315. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1316. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1317. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1318. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1319. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1320. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1321. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1322. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1323. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1324. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1325. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1326. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1327. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1328. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1329. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1330. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1331. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1332. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1333. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1334. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1335. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1336. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1337. { 0xFFFFFFFF }
  1338. };
  1339. static const struct si_cac_config_reg cac_weights_oland_pro[] =
  1340. {
  1341. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1342. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1343. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1344. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1345. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1346. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1347. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1348. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1349. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1350. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1351. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1352. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1353. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1354. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1355. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1356. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1357. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1358. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1359. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1360. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1361. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1362. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1363. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1364. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1365. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1366. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1367. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1368. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1369. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1370. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1371. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1372. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1373. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1374. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1375. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1376. { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
  1377. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1378. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1379. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1380. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1381. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1382. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1383. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1384. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1385. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1386. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1387. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1388. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1389. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1390. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1391. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1392. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1393. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1394. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1395. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1396. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1397. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1398. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1399. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1400. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1401. { 0xFFFFFFFF }
  1402. };
  1403. static const struct si_cac_config_reg cac_weights_oland_xt[] =
  1404. {
  1405. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1406. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1407. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1408. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1409. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1410. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1411. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1412. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1413. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1414. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1415. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1416. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1417. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1418. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1419. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1420. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1421. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1422. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1423. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1424. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1425. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1426. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1427. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1428. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1429. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1430. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1431. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1432. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1433. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1434. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1435. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1436. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1437. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1438. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1439. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1440. { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
  1441. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1442. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1443. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1444. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1445. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1446. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1447. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1448. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1449. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1450. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1451. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1452. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1453. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1454. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1455. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1456. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1457. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1458. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1459. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1460. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1461. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1462. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1463. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1464. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1465. { 0xFFFFFFFF }
  1466. };
  1467. static const struct si_cac_config_reg lcac_oland[] =
  1468. {
  1469. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1470. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1471. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1472. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1473. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1474. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1475. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1476. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1477. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1478. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1479. { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  1480. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1481. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1482. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1483. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1484. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1485. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1486. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1487. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1488. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1489. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1490. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1491. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1492. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1493. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1494. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1495. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1496. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1497. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1498. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1499. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1500. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1501. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1502. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1503. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1504. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1505. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1506. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1507. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1508. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1509. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1510. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1511. { 0xFFFFFFFF }
  1512. };
  1513. static const struct si_cac_config_reg lcac_mars_pro[] =
  1514. {
  1515. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1516. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1517. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1518. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1519. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1520. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1521. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1522. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1523. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1524. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1525. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1526. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1527. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1528. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1529. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1530. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1531. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1532. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1533. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1534. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1535. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1536. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1537. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1538. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1539. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1540. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1541. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1542. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1543. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1544. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1545. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1546. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1547. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1548. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1549. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1550. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1551. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1552. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1553. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1554. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1555. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1556. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1557. { 0xFFFFFFFF }
  1558. };
  1559. static const struct si_cac_config_reg cac_override_oland[] =
  1560. {
  1561. { 0xFFFFFFFF }
  1562. };
  1563. static const struct si_powertune_data powertune_data_oland =
  1564. {
  1565. ((1 << 16) | 0x6993),
  1566. 5,
  1567. 0,
  1568. 7,
  1569. 105,
  1570. {
  1571. 0UL,
  1572. 0UL,
  1573. 7194395UL,
  1574. 309631529UL,
  1575. -1270850L,
  1576. 4513710L,
  1577. 100
  1578. },
  1579. 117830498UL,
  1580. 12,
  1581. {
  1582. 0,
  1583. 0,
  1584. 0,
  1585. 0,
  1586. 0,
  1587. 0,
  1588. 0,
  1589. 0
  1590. },
  1591. true
  1592. };
  1593. static const struct si_powertune_data powertune_data_mars_pro =
  1594. {
  1595. ((1 << 16) | 0x6993),
  1596. 5,
  1597. 0,
  1598. 7,
  1599. 105,
  1600. {
  1601. 0UL,
  1602. 0UL,
  1603. 7194395UL,
  1604. 309631529UL,
  1605. -1270850L,
  1606. 4513710L,
  1607. 100
  1608. },
  1609. 117830498UL,
  1610. 12,
  1611. {
  1612. 0,
  1613. 0,
  1614. 0,
  1615. 0,
  1616. 0,
  1617. 0,
  1618. 0,
  1619. 0
  1620. },
  1621. true
  1622. };
  1623. static const struct si_dte_data dte_data_oland =
  1624. {
  1625. { 0, 0, 0, 0, 0 },
  1626. { 0, 0, 0, 0, 0 },
  1627. 0,
  1628. 0,
  1629. 0,
  1630. 0,
  1631. 0,
  1632. 0,
  1633. 0,
  1634. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1635. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1636. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1637. 0,
  1638. false
  1639. };
  1640. static const struct si_dte_data dte_data_mars_pro =
  1641. {
  1642. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1643. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1644. 5,
  1645. 55000,
  1646. 105,
  1647. 0xA,
  1648. 1,
  1649. 0,
  1650. 0x10,
  1651. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1652. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1653. { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1654. 90,
  1655. true
  1656. };
  1657. static const struct si_dte_data dte_data_sun_xt =
  1658. {
  1659. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1660. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1661. 5,
  1662. 55000,
  1663. 105,
  1664. 0xA,
  1665. 1,
  1666. 0,
  1667. 0x10,
  1668. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1669. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1670. { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1671. 90,
  1672. true
  1673. };
  1674. static const struct si_cac_config_reg cac_weights_hainan[] =
  1675. {
  1676. { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
  1677. { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
  1678. { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
  1679. { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
  1680. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1681. { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
  1682. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1683. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1684. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1685. { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
  1686. { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
  1687. { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
  1688. { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
  1689. { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1690. { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
  1691. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1692. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1693. { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
  1694. { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
  1695. { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
  1696. { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
  1697. { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
  1698. { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
  1699. { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
  1700. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1701. { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
  1702. { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
  1703. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1704. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1705. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1706. { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
  1707. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1708. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1709. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1710. { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
  1711. { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
  1712. { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  1713. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1714. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1715. { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
  1716. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1717. { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
  1718. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1719. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1720. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1721. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1722. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1723. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1724. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1725. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1726. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1727. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1728. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1729. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1730. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1731. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1732. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1733. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1734. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1735. { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
  1736. { 0xFFFFFFFF }
  1737. };
  1738. static const struct si_powertune_data powertune_data_hainan =
  1739. {
  1740. ((1 << 16) | 0x6993),
  1741. 5,
  1742. 0,
  1743. 9,
  1744. 105,
  1745. {
  1746. 0UL,
  1747. 0UL,
  1748. 7194395UL,
  1749. 309631529UL,
  1750. -1270850L,
  1751. 4513710L,
  1752. 100
  1753. },
  1754. 117830498UL,
  1755. 12,
  1756. {
  1757. 0,
  1758. 0,
  1759. 0,
  1760. 0,
  1761. 0,
  1762. 0,
  1763. 0,
  1764. 0
  1765. },
  1766. true
  1767. };
  1768. static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev);
  1769. static struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev);
  1770. static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev);
  1771. static struct si_ps *si_get_ps(struct amdgpu_ps *rps);
  1772. static int si_populate_voltage_value(struct amdgpu_device *adev,
  1773. const struct atom_voltage_table *table,
  1774. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
  1775. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  1776. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1777. u16 *std_voltage);
  1778. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  1779. u16 reg_offset, u32 value);
  1780. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  1781. struct rv7xx_pl *pl,
  1782. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
  1783. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  1784. u32 engine_clock,
  1785. SISLANDS_SMC_SCLK_VALUE *sclk);
  1786. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  1787. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  1788. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev);
  1789. static struct si_power_info *si_get_pi(struct amdgpu_device *adev)
  1790. {
  1791. struct si_power_info *pi = adev->pm.dpm.priv;
  1792. return pi;
  1793. }
  1794. static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  1795. u16 v, s32 t, u32 ileakage, u32 *leakage)
  1796. {
  1797. s64 kt, kv, leakage_w, i_leakage, vddc;
  1798. s64 temperature, t_slope, t_intercept, av, bv, t_ref;
  1799. s64 tmp;
  1800. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1801. vddc = div64_s64(drm_int2fixp(v), 1000);
  1802. temperature = div64_s64(drm_int2fixp(t), 1000);
  1803. t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
  1804. t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
  1805. av = div64_s64(drm_int2fixp(coeff->av), 100000000);
  1806. bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
  1807. t_ref = drm_int2fixp(coeff->t_ref);
  1808. tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
  1809. kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
  1810. kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
  1811. kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
  1812. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1813. *leakage = drm_fixp2int(leakage_w * 1000);
  1814. }
  1815. static void si_calculate_leakage_for_v_and_t(struct amdgpu_device *adev,
  1816. const struct ni_leakage_coeffients *coeff,
  1817. u16 v,
  1818. s32 t,
  1819. u32 i_leakage,
  1820. u32 *leakage)
  1821. {
  1822. si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  1823. }
  1824. static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
  1825. const u32 fixed_kt, u16 v,
  1826. u32 ileakage, u32 *leakage)
  1827. {
  1828. s64 kt, kv, leakage_w, i_leakage, vddc;
  1829. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1830. vddc = div64_s64(drm_int2fixp(v), 1000);
  1831. kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
  1832. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
  1833. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
  1834. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1835. *leakage = drm_fixp2int(leakage_w * 1000);
  1836. }
  1837. static void si_calculate_leakage_for_v(struct amdgpu_device *adev,
  1838. const struct ni_leakage_coeffients *coeff,
  1839. const u32 fixed_kt,
  1840. u16 v,
  1841. u32 i_leakage,
  1842. u32 *leakage)
  1843. {
  1844. si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
  1845. }
  1846. static void si_update_dte_from_pl2(struct amdgpu_device *adev,
  1847. struct si_dte_data *dte_data)
  1848. {
  1849. u32 p_limit1 = adev->pm.dpm.tdp_limit;
  1850. u32 p_limit2 = adev->pm.dpm.near_tdp_limit;
  1851. u32 k = dte_data->k;
  1852. u32 t_max = dte_data->max_t;
  1853. u32 t_split[5] = { 10, 15, 20, 25, 30 };
  1854. u32 t_0 = dte_data->t0;
  1855. u32 i;
  1856. if (p_limit2 != 0 && p_limit2 <= p_limit1) {
  1857. dte_data->tdep_count = 3;
  1858. for (i = 0; i < k; i++) {
  1859. dte_data->r[i] =
  1860. (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
  1861. (p_limit2 * (u32)100);
  1862. }
  1863. dte_data->tdep_r[1] = dte_data->r[4] * 2;
  1864. for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
  1865. dte_data->tdep_r[i] = dte_data->r[4];
  1866. }
  1867. } else {
  1868. DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
  1869. }
  1870. }
  1871. static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev)
  1872. {
  1873. struct rv7xx_power_info *pi = adev->pm.dpm.priv;
  1874. return pi;
  1875. }
  1876. static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev)
  1877. {
  1878. struct ni_power_info *pi = adev->pm.dpm.priv;
  1879. return pi;
  1880. }
  1881. static struct si_ps *si_get_ps(struct amdgpu_ps *aps)
  1882. {
  1883. struct si_ps *ps = aps->ps_priv;
  1884. return ps;
  1885. }
  1886. static void si_initialize_powertune_defaults(struct amdgpu_device *adev)
  1887. {
  1888. struct ni_power_info *ni_pi = ni_get_pi(adev);
  1889. struct si_power_info *si_pi = si_get_pi(adev);
  1890. bool update_dte_from_pl2 = false;
  1891. if (adev->asic_type == CHIP_TAHITI) {
  1892. si_pi->cac_weights = cac_weights_tahiti;
  1893. si_pi->lcac_config = lcac_tahiti;
  1894. si_pi->cac_override = cac_override_tahiti;
  1895. si_pi->powertune_data = &powertune_data_tahiti;
  1896. si_pi->dte_data = dte_data_tahiti;
  1897. switch (adev->pdev->device) {
  1898. case 0x6798:
  1899. si_pi->dte_data.enable_dte_by_default = true;
  1900. break;
  1901. case 0x6799:
  1902. si_pi->dte_data = dte_data_new_zealand;
  1903. break;
  1904. case 0x6790:
  1905. case 0x6791:
  1906. case 0x6792:
  1907. case 0x679E:
  1908. si_pi->dte_data = dte_data_aruba_pro;
  1909. update_dte_from_pl2 = true;
  1910. break;
  1911. case 0x679B:
  1912. si_pi->dte_data = dte_data_malta;
  1913. update_dte_from_pl2 = true;
  1914. break;
  1915. case 0x679A:
  1916. si_pi->dte_data = dte_data_tahiti_pro;
  1917. update_dte_from_pl2 = true;
  1918. break;
  1919. default:
  1920. if (si_pi->dte_data.enable_dte_by_default == true)
  1921. DRM_ERROR("DTE is not enabled!\n");
  1922. break;
  1923. }
  1924. } else if (adev->asic_type == CHIP_PITCAIRN) {
  1925. si_pi->cac_weights = cac_weights_pitcairn;
  1926. si_pi->lcac_config = lcac_pitcairn;
  1927. si_pi->cac_override = cac_override_pitcairn;
  1928. si_pi->powertune_data = &powertune_data_pitcairn;
  1929. switch (adev->pdev->device) {
  1930. case 0x6810:
  1931. case 0x6818:
  1932. si_pi->dte_data = dte_data_curacao_xt;
  1933. update_dte_from_pl2 = true;
  1934. break;
  1935. case 0x6819:
  1936. case 0x6811:
  1937. si_pi->dte_data = dte_data_curacao_pro;
  1938. update_dte_from_pl2 = true;
  1939. break;
  1940. case 0x6800:
  1941. case 0x6806:
  1942. si_pi->dte_data = dte_data_neptune_xt;
  1943. update_dte_from_pl2 = true;
  1944. break;
  1945. default:
  1946. si_pi->dte_data = dte_data_pitcairn;
  1947. break;
  1948. }
  1949. } else if (adev->asic_type == CHIP_VERDE) {
  1950. si_pi->lcac_config = lcac_cape_verde;
  1951. si_pi->cac_override = cac_override_cape_verde;
  1952. si_pi->powertune_data = &powertune_data_cape_verde;
  1953. switch (adev->pdev->device) {
  1954. case 0x683B:
  1955. case 0x683F:
  1956. case 0x6829:
  1957. case 0x6835:
  1958. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1959. si_pi->dte_data = dte_data_cape_verde;
  1960. break;
  1961. case 0x682C:
  1962. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1963. si_pi->dte_data = dte_data_sun_xt;
  1964. update_dte_from_pl2 = true;
  1965. break;
  1966. case 0x6825:
  1967. case 0x6827:
  1968. si_pi->cac_weights = cac_weights_heathrow;
  1969. si_pi->dte_data = dte_data_cape_verde;
  1970. break;
  1971. case 0x6824:
  1972. case 0x682D:
  1973. si_pi->cac_weights = cac_weights_chelsea_xt;
  1974. si_pi->dte_data = dte_data_cape_verde;
  1975. break;
  1976. case 0x682F:
  1977. si_pi->cac_weights = cac_weights_chelsea_pro;
  1978. si_pi->dte_data = dte_data_cape_verde;
  1979. break;
  1980. case 0x6820:
  1981. si_pi->cac_weights = cac_weights_heathrow;
  1982. si_pi->dte_data = dte_data_venus_xtx;
  1983. break;
  1984. case 0x6821:
  1985. si_pi->cac_weights = cac_weights_heathrow;
  1986. si_pi->dte_data = dte_data_venus_xt;
  1987. break;
  1988. case 0x6823:
  1989. case 0x682B:
  1990. case 0x6822:
  1991. case 0x682A:
  1992. si_pi->cac_weights = cac_weights_chelsea_pro;
  1993. si_pi->dte_data = dte_data_venus_pro;
  1994. break;
  1995. default:
  1996. si_pi->cac_weights = cac_weights_cape_verde;
  1997. si_pi->dte_data = dte_data_cape_verde;
  1998. break;
  1999. }
  2000. } else if (adev->asic_type == CHIP_OLAND) {
  2001. si_pi->lcac_config = lcac_mars_pro;
  2002. si_pi->cac_override = cac_override_oland;
  2003. si_pi->powertune_data = &powertune_data_mars_pro;
  2004. si_pi->dte_data = dte_data_mars_pro;
  2005. switch (adev->pdev->device) {
  2006. case 0x6601:
  2007. case 0x6621:
  2008. case 0x6603:
  2009. case 0x6605:
  2010. si_pi->cac_weights = cac_weights_mars_pro;
  2011. update_dte_from_pl2 = true;
  2012. break;
  2013. case 0x6600:
  2014. case 0x6606:
  2015. case 0x6620:
  2016. case 0x6604:
  2017. si_pi->cac_weights = cac_weights_mars_xt;
  2018. update_dte_from_pl2 = true;
  2019. break;
  2020. case 0x6611:
  2021. case 0x6613:
  2022. case 0x6608:
  2023. si_pi->cac_weights = cac_weights_oland_pro;
  2024. update_dte_from_pl2 = true;
  2025. break;
  2026. case 0x6610:
  2027. si_pi->cac_weights = cac_weights_oland_xt;
  2028. update_dte_from_pl2 = true;
  2029. break;
  2030. default:
  2031. si_pi->cac_weights = cac_weights_oland;
  2032. si_pi->lcac_config = lcac_oland;
  2033. si_pi->cac_override = cac_override_oland;
  2034. si_pi->powertune_data = &powertune_data_oland;
  2035. si_pi->dte_data = dte_data_oland;
  2036. break;
  2037. }
  2038. } else if (adev->asic_type == CHIP_HAINAN) {
  2039. si_pi->cac_weights = cac_weights_hainan;
  2040. si_pi->lcac_config = lcac_oland;
  2041. si_pi->cac_override = cac_override_oland;
  2042. si_pi->powertune_data = &powertune_data_hainan;
  2043. si_pi->dte_data = dte_data_sun_xt;
  2044. update_dte_from_pl2 = true;
  2045. } else {
  2046. DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
  2047. return;
  2048. }
  2049. ni_pi->enable_power_containment = false;
  2050. ni_pi->enable_cac = false;
  2051. ni_pi->enable_sq_ramping = false;
  2052. si_pi->enable_dte = false;
  2053. if (si_pi->powertune_data->enable_powertune_by_default) {
  2054. ni_pi->enable_power_containment = true;
  2055. ni_pi->enable_cac = true;
  2056. if (si_pi->dte_data.enable_dte_by_default) {
  2057. si_pi->enable_dte = true;
  2058. if (update_dte_from_pl2)
  2059. si_update_dte_from_pl2(adev, &si_pi->dte_data);
  2060. }
  2061. ni_pi->enable_sq_ramping = true;
  2062. }
  2063. ni_pi->driver_calculate_cac_leakage = true;
  2064. ni_pi->cac_configuration_required = true;
  2065. if (ni_pi->cac_configuration_required) {
  2066. ni_pi->support_cac_long_term_average = true;
  2067. si_pi->dyn_powertune_data.l2_lta_window_size =
  2068. si_pi->powertune_data->l2_lta_window_size_default;
  2069. si_pi->dyn_powertune_data.lts_truncate =
  2070. si_pi->powertune_data->lts_truncate_default;
  2071. } else {
  2072. ni_pi->support_cac_long_term_average = false;
  2073. si_pi->dyn_powertune_data.l2_lta_window_size = 0;
  2074. si_pi->dyn_powertune_data.lts_truncate = 0;
  2075. }
  2076. si_pi->dyn_powertune_data.disable_uvd_powertune = false;
  2077. }
  2078. static u32 si_get_smc_power_scaling_factor(struct amdgpu_device *adev)
  2079. {
  2080. return 1;
  2081. }
  2082. static u32 si_calculate_cac_wintime(struct amdgpu_device *adev)
  2083. {
  2084. u32 xclk;
  2085. u32 wintime;
  2086. u32 cac_window;
  2087. u32 cac_window_size;
  2088. xclk = amdgpu_asic_get_xclk(adev);
  2089. if (xclk == 0)
  2090. return 0;
  2091. cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
  2092. cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
  2093. wintime = (cac_window_size * 100) / xclk;
  2094. return wintime;
  2095. }
  2096. static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  2097. {
  2098. return power_in_watts;
  2099. }
  2100. static int si_calculate_adjusted_tdp_limits(struct amdgpu_device *adev,
  2101. bool adjust_polarity,
  2102. u32 tdp_adjustment,
  2103. u32 *tdp_limit,
  2104. u32 *near_tdp_limit)
  2105. {
  2106. u32 adjustment_delta, max_tdp_limit;
  2107. if (tdp_adjustment > (u32)adev->pm.dpm.tdp_od_limit)
  2108. return -EINVAL;
  2109. max_tdp_limit = ((100 + 100) * adev->pm.dpm.tdp_limit) / 100;
  2110. if (adjust_polarity) {
  2111. *tdp_limit = ((100 + tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2112. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - adev->pm.dpm.tdp_limit);
  2113. } else {
  2114. *tdp_limit = ((100 - tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2115. adjustment_delta = adev->pm.dpm.tdp_limit - *tdp_limit;
  2116. if (adjustment_delta < adev->pm.dpm.near_tdp_limit_adjusted)
  2117. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
  2118. else
  2119. *near_tdp_limit = 0;
  2120. }
  2121. if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
  2122. return -EINVAL;
  2123. if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
  2124. return -EINVAL;
  2125. return 0;
  2126. }
  2127. static int si_populate_smc_tdp_limits(struct amdgpu_device *adev,
  2128. struct amdgpu_ps *amdgpu_state)
  2129. {
  2130. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2131. struct si_power_info *si_pi = si_get_pi(adev);
  2132. if (ni_pi->enable_power_containment) {
  2133. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2134. PP_SIslands_PAPMParameters *papm_parm;
  2135. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  2136. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2137. u32 tdp_limit;
  2138. u32 near_tdp_limit;
  2139. int ret;
  2140. if (scaling_factor == 0)
  2141. return -EINVAL;
  2142. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2143. ret = si_calculate_adjusted_tdp_limits(adev,
  2144. false, /* ??? */
  2145. adev->pm.dpm.tdp_adjustment,
  2146. &tdp_limit,
  2147. &near_tdp_limit);
  2148. if (ret)
  2149. return ret;
  2150. smc_table->dpm2Params.TDPLimit =
  2151. cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
  2152. smc_table->dpm2Params.NearTDPLimit =
  2153. cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
  2154. smc_table->dpm2Params.SafePowerLimit =
  2155. cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2156. ret = amdgpu_si_copy_bytes_to_smc(adev,
  2157. (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2158. offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
  2159. (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
  2160. sizeof(u32) * 3,
  2161. si_pi->sram_end);
  2162. if (ret)
  2163. return ret;
  2164. if (si_pi->enable_ppm) {
  2165. papm_parm = &si_pi->papm_parm;
  2166. memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
  2167. papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
  2168. papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
  2169. papm_parm->dGPU_T_Warning = cpu_to_be32(95);
  2170. papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
  2171. papm_parm->PlatformPowerLimit = 0xffffffff;
  2172. papm_parm->NearTDPLimitPAPM = 0xffffffff;
  2173. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->papm_cfg_table_start,
  2174. (u8 *)papm_parm,
  2175. sizeof(PP_SIslands_PAPMParameters),
  2176. si_pi->sram_end);
  2177. if (ret)
  2178. return ret;
  2179. }
  2180. }
  2181. return 0;
  2182. }
  2183. static int si_populate_smc_tdp_limits_2(struct amdgpu_device *adev,
  2184. struct amdgpu_ps *amdgpu_state)
  2185. {
  2186. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2187. struct si_power_info *si_pi = si_get_pi(adev);
  2188. if (ni_pi->enable_power_containment) {
  2189. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2190. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2191. int ret;
  2192. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2193. smc_table->dpm2Params.NearTDPLimit =
  2194. cpu_to_be32(si_scale_power_for_smc(adev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
  2195. smc_table->dpm2Params.SafePowerLimit =
  2196. cpu_to_be32(si_scale_power_for_smc((adev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2197. ret = amdgpu_si_copy_bytes_to_smc(adev,
  2198. (si_pi->state_table_start +
  2199. offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2200. offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
  2201. (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
  2202. sizeof(u32) * 2,
  2203. si_pi->sram_end);
  2204. if (ret)
  2205. return ret;
  2206. }
  2207. return 0;
  2208. }
  2209. static u16 si_calculate_power_efficiency_ratio(struct amdgpu_device *adev,
  2210. const u16 prev_std_vddc,
  2211. const u16 curr_std_vddc)
  2212. {
  2213. u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
  2214. u64 prev_vddc = (u64)prev_std_vddc;
  2215. u64 curr_vddc = (u64)curr_std_vddc;
  2216. u64 pwr_efficiency_ratio, n, d;
  2217. if ((prev_vddc == 0) || (curr_vddc == 0))
  2218. return 0;
  2219. n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
  2220. d = prev_vddc * prev_vddc;
  2221. pwr_efficiency_ratio = div64_u64(n, d);
  2222. if (pwr_efficiency_ratio > (u64)0xFFFF)
  2223. return 0;
  2224. return (u16)pwr_efficiency_ratio;
  2225. }
  2226. static bool si_should_disable_uvd_powertune(struct amdgpu_device *adev,
  2227. struct amdgpu_ps *amdgpu_state)
  2228. {
  2229. struct si_power_info *si_pi = si_get_pi(adev);
  2230. if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
  2231. amdgpu_state->vclk && amdgpu_state->dclk)
  2232. return true;
  2233. return false;
  2234. }
  2235. struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev)
  2236. {
  2237. struct evergreen_power_info *pi = adev->pm.dpm.priv;
  2238. return pi;
  2239. }
  2240. static int si_populate_power_containment_values(struct amdgpu_device *adev,
  2241. struct amdgpu_ps *amdgpu_state,
  2242. SISLANDS_SMC_SWSTATE *smc_state)
  2243. {
  2244. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2245. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2246. struct si_ps *state = si_get_ps(amdgpu_state);
  2247. SISLANDS_SMC_VOLTAGE_VALUE vddc;
  2248. u32 prev_sclk;
  2249. u32 max_sclk;
  2250. u32 min_sclk;
  2251. u16 prev_std_vddc;
  2252. u16 curr_std_vddc;
  2253. int i;
  2254. u16 pwr_efficiency_ratio;
  2255. u8 max_ps_percent;
  2256. bool disable_uvd_power_tune;
  2257. int ret;
  2258. if (ni_pi->enable_power_containment == false)
  2259. return 0;
  2260. if (state->performance_level_count == 0)
  2261. return -EINVAL;
  2262. if (smc_state->levelCount != state->performance_level_count)
  2263. return -EINVAL;
  2264. disable_uvd_power_tune = si_should_disable_uvd_powertune(adev, amdgpu_state);
  2265. smc_state->levels[0].dpm2.MaxPS = 0;
  2266. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2267. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2268. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2269. smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
  2270. for (i = 1; i < state->performance_level_count; i++) {
  2271. prev_sclk = state->performance_levels[i-1].sclk;
  2272. max_sclk = state->performance_levels[i].sclk;
  2273. if (i == 1)
  2274. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
  2275. else
  2276. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
  2277. if (prev_sclk > max_sclk)
  2278. return -EINVAL;
  2279. if ((max_ps_percent == 0) ||
  2280. (prev_sclk == max_sclk) ||
  2281. disable_uvd_power_tune)
  2282. min_sclk = max_sclk;
  2283. else if (i == 1)
  2284. min_sclk = prev_sclk;
  2285. else
  2286. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2287. if (min_sclk < state->performance_levels[0].sclk)
  2288. min_sclk = state->performance_levels[0].sclk;
  2289. if (min_sclk == 0)
  2290. return -EINVAL;
  2291. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2292. state->performance_levels[i-1].vddc, &vddc);
  2293. if (ret)
  2294. return ret;
  2295. ret = si_get_std_voltage_value(adev, &vddc, &prev_std_vddc);
  2296. if (ret)
  2297. return ret;
  2298. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2299. state->performance_levels[i].vddc, &vddc);
  2300. if (ret)
  2301. return ret;
  2302. ret = si_get_std_voltage_value(adev, &vddc, &curr_std_vddc);
  2303. if (ret)
  2304. return ret;
  2305. pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(adev,
  2306. prev_std_vddc, curr_std_vddc);
  2307. smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2308. smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
  2309. smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
  2310. smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
  2311. smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
  2312. }
  2313. return 0;
  2314. }
  2315. static int si_populate_sq_ramping_values(struct amdgpu_device *adev,
  2316. struct amdgpu_ps *amdgpu_state,
  2317. SISLANDS_SMC_SWSTATE *smc_state)
  2318. {
  2319. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2320. struct si_ps *state = si_get_ps(amdgpu_state);
  2321. u32 sq_power_throttle, sq_power_throttle2;
  2322. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2323. int i;
  2324. if (state->performance_level_count == 0)
  2325. return -EINVAL;
  2326. if (smc_state->levelCount != state->performance_level_count)
  2327. return -EINVAL;
  2328. if (adev->pm.dpm.sq_ramping_threshold == 0)
  2329. return -EINVAL;
  2330. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2331. enable_sq_ramping = false;
  2332. if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2333. enable_sq_ramping = false;
  2334. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2335. enable_sq_ramping = false;
  2336. if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2337. enable_sq_ramping = false;
  2338. if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2339. enable_sq_ramping = false;
  2340. for (i = 0; i < state->performance_level_count; i++) {
  2341. sq_power_throttle = 0;
  2342. sq_power_throttle2 = 0;
  2343. if ((state->performance_levels[i].sclk >= adev->pm.dpm.sq_ramping_threshold) &&
  2344. enable_sq_ramping) {
  2345. sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2346. sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2347. sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2348. sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2349. sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2350. } else {
  2351. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2352. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2353. }
  2354. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2355. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2356. }
  2357. return 0;
  2358. }
  2359. static int si_enable_power_containment(struct amdgpu_device *adev,
  2360. struct amdgpu_ps *amdgpu_new_state,
  2361. bool enable)
  2362. {
  2363. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2364. PPSMC_Result smc_result;
  2365. int ret = 0;
  2366. if (ni_pi->enable_power_containment) {
  2367. if (enable) {
  2368. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2369. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingActive);
  2370. if (smc_result != PPSMC_Result_OK) {
  2371. ret = -EINVAL;
  2372. ni_pi->pc_enabled = false;
  2373. } else {
  2374. ni_pi->pc_enabled = true;
  2375. }
  2376. }
  2377. } else {
  2378. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingInactive);
  2379. if (smc_result != PPSMC_Result_OK)
  2380. ret = -EINVAL;
  2381. ni_pi->pc_enabled = false;
  2382. }
  2383. }
  2384. return ret;
  2385. }
  2386. static int si_initialize_smc_dte_tables(struct amdgpu_device *adev)
  2387. {
  2388. struct si_power_info *si_pi = si_get_pi(adev);
  2389. int ret = 0;
  2390. struct si_dte_data *dte_data = &si_pi->dte_data;
  2391. Smc_SIslands_DTE_Configuration *dte_tables = NULL;
  2392. u32 table_size;
  2393. u8 tdep_count;
  2394. u32 i;
  2395. if (dte_data == NULL)
  2396. si_pi->enable_dte = false;
  2397. if (si_pi->enable_dte == false)
  2398. return 0;
  2399. if (dte_data->k <= 0)
  2400. return -EINVAL;
  2401. dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
  2402. if (dte_tables == NULL) {
  2403. si_pi->enable_dte = false;
  2404. return -ENOMEM;
  2405. }
  2406. table_size = dte_data->k;
  2407. if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
  2408. table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
  2409. tdep_count = dte_data->tdep_count;
  2410. if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
  2411. tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
  2412. dte_tables->K = cpu_to_be32(table_size);
  2413. dte_tables->T0 = cpu_to_be32(dte_data->t0);
  2414. dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
  2415. dte_tables->WindowSize = dte_data->window_size;
  2416. dte_tables->temp_select = dte_data->temp_select;
  2417. dte_tables->DTE_mode = dte_data->dte_mode;
  2418. dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
  2419. if (tdep_count > 0)
  2420. table_size--;
  2421. for (i = 0; i < table_size; i++) {
  2422. dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
  2423. dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
  2424. }
  2425. dte_tables->Tdep_count = tdep_count;
  2426. for (i = 0; i < (u32)tdep_count; i++) {
  2427. dte_tables->T_limits[i] = dte_data->t_limits[i];
  2428. dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
  2429. dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
  2430. }
  2431. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->dte_table_start,
  2432. (u8 *)dte_tables,
  2433. sizeof(Smc_SIslands_DTE_Configuration),
  2434. si_pi->sram_end);
  2435. kfree(dte_tables);
  2436. return ret;
  2437. }
  2438. static int si_get_cac_std_voltage_max_min(struct amdgpu_device *adev,
  2439. u16 *max, u16 *min)
  2440. {
  2441. struct si_power_info *si_pi = si_get_pi(adev);
  2442. struct amdgpu_cac_leakage_table *table =
  2443. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2444. u32 i;
  2445. u32 v0_loadline;
  2446. if (table == NULL)
  2447. return -EINVAL;
  2448. *max = 0;
  2449. *min = 0xFFFF;
  2450. for (i = 0; i < table->count; i++) {
  2451. if (table->entries[i].vddc > *max)
  2452. *max = table->entries[i].vddc;
  2453. if (table->entries[i].vddc < *min)
  2454. *min = table->entries[i].vddc;
  2455. }
  2456. if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
  2457. return -EINVAL;
  2458. v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
  2459. if (v0_loadline > 0xFFFFUL)
  2460. return -EINVAL;
  2461. *min = (u16)v0_loadline;
  2462. if ((*min > *max) || (*max == 0) || (*min == 0))
  2463. return -EINVAL;
  2464. return 0;
  2465. }
  2466. static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
  2467. {
  2468. return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
  2469. SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2470. }
  2471. static int si_init_dte_leakage_table(struct amdgpu_device *adev,
  2472. PP_SIslands_CacConfig *cac_tables,
  2473. u16 vddc_max, u16 vddc_min, u16 vddc_step,
  2474. u16 t0, u16 t_step)
  2475. {
  2476. struct si_power_info *si_pi = si_get_pi(adev);
  2477. u32 leakage;
  2478. unsigned int i, j;
  2479. s32 t;
  2480. u32 smc_leakage;
  2481. u32 scaling_factor;
  2482. u16 voltage;
  2483. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2484. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
  2485. t = (1000 * (i * t_step + t0));
  2486. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2487. voltage = vddc_max - (vddc_step * j);
  2488. si_calculate_leakage_for_v_and_t(adev,
  2489. &si_pi->powertune_data->leakage_coefficients,
  2490. voltage,
  2491. t,
  2492. si_pi->dyn_powertune_data.cac_leakage,
  2493. &leakage);
  2494. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2495. if (smc_leakage > 0xFFFF)
  2496. smc_leakage = 0xFFFF;
  2497. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2498. cpu_to_be16((u16)smc_leakage);
  2499. }
  2500. }
  2501. return 0;
  2502. }
  2503. static int si_init_simplified_leakage_table(struct amdgpu_device *adev,
  2504. PP_SIslands_CacConfig *cac_tables,
  2505. u16 vddc_max, u16 vddc_min, u16 vddc_step)
  2506. {
  2507. struct si_power_info *si_pi = si_get_pi(adev);
  2508. u32 leakage;
  2509. unsigned int i, j;
  2510. u32 smc_leakage;
  2511. u32 scaling_factor;
  2512. u16 voltage;
  2513. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2514. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2515. voltage = vddc_max - (vddc_step * j);
  2516. si_calculate_leakage_for_v(adev,
  2517. &si_pi->powertune_data->leakage_coefficients,
  2518. si_pi->powertune_data->fixed_kt,
  2519. voltage,
  2520. si_pi->dyn_powertune_data.cac_leakage,
  2521. &leakage);
  2522. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2523. if (smc_leakage > 0xFFFF)
  2524. smc_leakage = 0xFFFF;
  2525. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
  2526. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2527. cpu_to_be16((u16)smc_leakage);
  2528. }
  2529. return 0;
  2530. }
  2531. static int si_initialize_smc_cac_tables(struct amdgpu_device *adev)
  2532. {
  2533. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2534. struct si_power_info *si_pi = si_get_pi(adev);
  2535. PP_SIslands_CacConfig *cac_tables = NULL;
  2536. u16 vddc_max, vddc_min, vddc_step;
  2537. u16 t0, t_step;
  2538. u32 load_line_slope, reg;
  2539. int ret = 0;
  2540. u32 ticks_per_us = amdgpu_asic_get_xclk(adev) / 100;
  2541. if (ni_pi->enable_cac == false)
  2542. return 0;
  2543. cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
  2544. if (!cac_tables)
  2545. return -ENOMEM;
  2546. reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
  2547. reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
  2548. WREG32(CG_CAC_CTRL, reg);
  2549. si_pi->dyn_powertune_data.cac_leakage = adev->pm.dpm.cac_leakage;
  2550. si_pi->dyn_powertune_data.dc_pwr_value =
  2551. si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
  2552. si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(adev);
  2553. si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
  2554. si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
  2555. ret = si_get_cac_std_voltage_max_min(adev, &vddc_max, &vddc_min);
  2556. if (ret)
  2557. goto done_free;
  2558. vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
  2559. vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
  2560. t_step = 4;
  2561. t0 = 60;
  2562. if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
  2563. ret = si_init_dte_leakage_table(adev, cac_tables,
  2564. vddc_max, vddc_min, vddc_step,
  2565. t0, t_step);
  2566. else
  2567. ret = si_init_simplified_leakage_table(adev, cac_tables,
  2568. vddc_max, vddc_min, vddc_step);
  2569. if (ret)
  2570. goto done_free;
  2571. load_line_slope = ((u32)adev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
  2572. cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
  2573. cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
  2574. cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
  2575. cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
  2576. cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
  2577. cac_tables->R_LL = cpu_to_be32(load_line_slope);
  2578. cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
  2579. cac_tables->calculation_repeats = cpu_to_be32(2);
  2580. cac_tables->dc_cac = cpu_to_be32(0);
  2581. cac_tables->log2_PG_LKG_SCALE = 12;
  2582. cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
  2583. cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
  2584. cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
  2585. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->cac_table_start,
  2586. (u8 *)cac_tables,
  2587. sizeof(PP_SIslands_CacConfig),
  2588. si_pi->sram_end);
  2589. if (ret)
  2590. goto done_free;
  2591. ret = si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
  2592. done_free:
  2593. if (ret) {
  2594. ni_pi->enable_cac = false;
  2595. ni_pi->enable_power_containment = false;
  2596. }
  2597. kfree(cac_tables);
  2598. return ret;
  2599. }
  2600. static int si_program_cac_config_registers(struct amdgpu_device *adev,
  2601. const struct si_cac_config_reg *cac_config_regs)
  2602. {
  2603. const struct si_cac_config_reg *config_regs = cac_config_regs;
  2604. u32 data = 0, offset;
  2605. if (!config_regs)
  2606. return -EINVAL;
  2607. while (config_regs->offset != 0xFFFFFFFF) {
  2608. switch (config_regs->type) {
  2609. case SISLANDS_CACCONFIG_CGIND:
  2610. offset = SMC_CG_IND_START + config_regs->offset;
  2611. if (offset < SMC_CG_IND_END)
  2612. data = RREG32_SMC(offset);
  2613. break;
  2614. default:
  2615. data = RREG32(config_regs->offset);
  2616. break;
  2617. }
  2618. data &= ~config_regs->mask;
  2619. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  2620. switch (config_regs->type) {
  2621. case SISLANDS_CACCONFIG_CGIND:
  2622. offset = SMC_CG_IND_START + config_regs->offset;
  2623. if (offset < SMC_CG_IND_END)
  2624. WREG32_SMC(offset, data);
  2625. break;
  2626. default:
  2627. WREG32(config_regs->offset, data);
  2628. break;
  2629. }
  2630. config_regs++;
  2631. }
  2632. return 0;
  2633. }
  2634. static int si_initialize_hardware_cac_manager(struct amdgpu_device *adev)
  2635. {
  2636. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2637. struct si_power_info *si_pi = si_get_pi(adev);
  2638. int ret;
  2639. if ((ni_pi->enable_cac == false) ||
  2640. (ni_pi->cac_configuration_required == false))
  2641. return 0;
  2642. ret = si_program_cac_config_registers(adev, si_pi->lcac_config);
  2643. if (ret)
  2644. return ret;
  2645. ret = si_program_cac_config_registers(adev, si_pi->cac_override);
  2646. if (ret)
  2647. return ret;
  2648. ret = si_program_cac_config_registers(adev, si_pi->cac_weights);
  2649. if (ret)
  2650. return ret;
  2651. return 0;
  2652. }
  2653. static int si_enable_smc_cac(struct amdgpu_device *adev,
  2654. struct amdgpu_ps *amdgpu_new_state,
  2655. bool enable)
  2656. {
  2657. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2658. struct si_power_info *si_pi = si_get_pi(adev);
  2659. PPSMC_Result smc_result;
  2660. int ret = 0;
  2661. if (ni_pi->enable_cac) {
  2662. if (enable) {
  2663. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2664. if (ni_pi->support_cac_long_term_average) {
  2665. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgEnable);
  2666. if (smc_result != PPSMC_Result_OK)
  2667. ni_pi->support_cac_long_term_average = false;
  2668. }
  2669. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  2670. if (smc_result != PPSMC_Result_OK) {
  2671. ret = -EINVAL;
  2672. ni_pi->cac_enabled = false;
  2673. } else {
  2674. ni_pi->cac_enabled = true;
  2675. }
  2676. if (si_pi->enable_dte) {
  2677. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  2678. if (smc_result != PPSMC_Result_OK)
  2679. ret = -EINVAL;
  2680. }
  2681. }
  2682. } else if (ni_pi->cac_enabled) {
  2683. if (si_pi->enable_dte)
  2684. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  2685. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  2686. ni_pi->cac_enabled = false;
  2687. if (ni_pi->support_cac_long_term_average)
  2688. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgDisable);
  2689. }
  2690. }
  2691. return ret;
  2692. }
  2693. static int si_init_smc_spll_table(struct amdgpu_device *adev)
  2694. {
  2695. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2696. struct si_power_info *si_pi = si_get_pi(adev);
  2697. SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
  2698. SISLANDS_SMC_SCLK_VALUE sclk_params;
  2699. u32 fb_div, p_div;
  2700. u32 clk_s, clk_v;
  2701. u32 sclk = 0;
  2702. int ret = 0;
  2703. u32 tmp;
  2704. int i;
  2705. if (si_pi->spll_table_start == 0)
  2706. return -EINVAL;
  2707. spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  2708. if (spll_table == NULL)
  2709. return -ENOMEM;
  2710. for (i = 0; i < 256; i++) {
  2711. ret = si_calculate_sclk_params(adev, sclk, &sclk_params);
  2712. if (ret)
  2713. break;
  2714. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  2715. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  2716. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  2717. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  2718. fb_div &= ~0x00001FFF;
  2719. fb_div >>= 1;
  2720. clk_v >>= 6;
  2721. if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  2722. ret = -EINVAL;
  2723. if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
  2724. ret = -EINVAL;
  2725. if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  2726. ret = -EINVAL;
  2727. if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  2728. ret = -EINVAL;
  2729. if (ret)
  2730. break;
  2731. tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  2732. ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  2733. spll_table->freq[i] = cpu_to_be32(tmp);
  2734. tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  2735. ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  2736. spll_table->ss[i] = cpu_to_be32(tmp);
  2737. sclk += 512;
  2738. }
  2739. if (!ret)
  2740. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->spll_table_start,
  2741. (u8 *)spll_table,
  2742. sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
  2743. si_pi->sram_end);
  2744. if (ret)
  2745. ni_pi->enable_power_containment = false;
  2746. kfree(spll_table);
  2747. return ret;
  2748. }
  2749. static u16 si_get_lower_of_leakage_and_vce_voltage(struct amdgpu_device *adev,
  2750. u16 vce_voltage)
  2751. {
  2752. u16 highest_leakage = 0;
  2753. struct si_power_info *si_pi = si_get_pi(adev);
  2754. int i;
  2755. for (i = 0; i < si_pi->leakage_voltage.count; i++){
  2756. if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
  2757. highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
  2758. }
  2759. if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
  2760. return highest_leakage;
  2761. return vce_voltage;
  2762. }
  2763. static int si_get_vce_clock_voltage(struct amdgpu_device *adev,
  2764. u32 evclk, u32 ecclk, u16 *voltage)
  2765. {
  2766. u32 i;
  2767. int ret = -EINVAL;
  2768. struct amdgpu_vce_clock_voltage_dependency_table *table =
  2769. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2770. if (((evclk == 0) && (ecclk == 0)) ||
  2771. (table && (table->count == 0))) {
  2772. *voltage = 0;
  2773. return 0;
  2774. }
  2775. for (i = 0; i < table->count; i++) {
  2776. if ((evclk <= table->entries[i].evclk) &&
  2777. (ecclk <= table->entries[i].ecclk)) {
  2778. *voltage = table->entries[i].v;
  2779. ret = 0;
  2780. break;
  2781. }
  2782. }
  2783. /* if no match return the highest voltage */
  2784. if (ret)
  2785. *voltage = table->entries[table->count - 1].v;
  2786. *voltage = si_get_lower_of_leakage_and_vce_voltage(adev, *voltage);
  2787. return ret;
  2788. }
  2789. static bool si_dpm_vblank_too_short(void *handle)
  2790. {
  2791. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2792. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  2793. /* we never hit the non-gddr5 limit so disable it */
  2794. u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 0;
  2795. if (vblank_time < switch_limit)
  2796. return true;
  2797. else
  2798. return false;
  2799. }
  2800. static int ni_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  2801. u32 arb_freq_src, u32 arb_freq_dest)
  2802. {
  2803. u32 mc_arb_dram_timing;
  2804. u32 mc_arb_dram_timing2;
  2805. u32 burst_time;
  2806. u32 mc_cg_config;
  2807. switch (arb_freq_src) {
  2808. case MC_CG_ARB_FREQ_F0:
  2809. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  2810. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  2811. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  2812. break;
  2813. case MC_CG_ARB_FREQ_F1:
  2814. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  2815. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  2816. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  2817. break;
  2818. case MC_CG_ARB_FREQ_F2:
  2819. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  2820. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  2821. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  2822. break;
  2823. case MC_CG_ARB_FREQ_F3:
  2824. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  2825. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  2826. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  2827. break;
  2828. default:
  2829. return -EINVAL;
  2830. }
  2831. switch (arb_freq_dest) {
  2832. case MC_CG_ARB_FREQ_F0:
  2833. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  2834. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  2835. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  2836. break;
  2837. case MC_CG_ARB_FREQ_F1:
  2838. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  2839. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  2840. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  2841. break;
  2842. case MC_CG_ARB_FREQ_F2:
  2843. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  2844. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  2845. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  2846. break;
  2847. case MC_CG_ARB_FREQ_F3:
  2848. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  2849. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  2850. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  2851. break;
  2852. default:
  2853. return -EINVAL;
  2854. }
  2855. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  2856. WREG32(MC_CG_CONFIG, mc_cg_config);
  2857. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  2858. return 0;
  2859. }
  2860. static void ni_update_current_ps(struct amdgpu_device *adev,
  2861. struct amdgpu_ps *rps)
  2862. {
  2863. struct si_ps *new_ps = si_get_ps(rps);
  2864. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2865. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2866. eg_pi->current_rps = *rps;
  2867. ni_pi->current_ps = *new_ps;
  2868. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  2869. adev->pm.dpm.current_ps = &eg_pi->current_rps;
  2870. }
  2871. static void ni_update_requested_ps(struct amdgpu_device *adev,
  2872. struct amdgpu_ps *rps)
  2873. {
  2874. struct si_ps *new_ps = si_get_ps(rps);
  2875. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2876. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2877. eg_pi->requested_rps = *rps;
  2878. ni_pi->requested_ps = *new_ps;
  2879. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  2880. adev->pm.dpm.requested_ps = &eg_pi->requested_rps;
  2881. }
  2882. static void ni_set_uvd_clock_before_set_eng_clock(struct amdgpu_device *adev,
  2883. struct amdgpu_ps *new_ps,
  2884. struct amdgpu_ps *old_ps)
  2885. {
  2886. struct si_ps *new_state = si_get_ps(new_ps);
  2887. struct si_ps *current_state = si_get_ps(old_ps);
  2888. if ((new_ps->vclk == old_ps->vclk) &&
  2889. (new_ps->dclk == old_ps->dclk))
  2890. return;
  2891. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
  2892. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2893. return;
  2894. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2895. }
  2896. static void ni_set_uvd_clock_after_set_eng_clock(struct amdgpu_device *adev,
  2897. struct amdgpu_ps *new_ps,
  2898. struct amdgpu_ps *old_ps)
  2899. {
  2900. struct si_ps *new_state = si_get_ps(new_ps);
  2901. struct si_ps *current_state = si_get_ps(old_ps);
  2902. if ((new_ps->vclk == old_ps->vclk) &&
  2903. (new_ps->dclk == old_ps->dclk))
  2904. return;
  2905. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
  2906. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2907. return;
  2908. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2909. }
  2910. static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
  2911. {
  2912. unsigned int i;
  2913. for (i = 0; i < table->count; i++)
  2914. if (voltage <= table->entries[i].value)
  2915. return table->entries[i].value;
  2916. return table->entries[table->count - 1].value;
  2917. }
  2918. static u32 btc_find_valid_clock(struct amdgpu_clock_array *clocks,
  2919. u32 max_clock, u32 requested_clock)
  2920. {
  2921. unsigned int i;
  2922. if ((clocks == NULL) || (clocks->count == 0))
  2923. return (requested_clock < max_clock) ? requested_clock : max_clock;
  2924. for (i = 0; i < clocks->count; i++) {
  2925. if (clocks->values[i] >= requested_clock)
  2926. return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
  2927. }
  2928. return (clocks->values[clocks->count - 1] < max_clock) ?
  2929. clocks->values[clocks->count - 1] : max_clock;
  2930. }
  2931. static u32 btc_get_valid_mclk(struct amdgpu_device *adev,
  2932. u32 max_mclk, u32 requested_mclk)
  2933. {
  2934. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_mclk_values,
  2935. max_mclk, requested_mclk);
  2936. }
  2937. static u32 btc_get_valid_sclk(struct amdgpu_device *adev,
  2938. u32 max_sclk, u32 requested_sclk)
  2939. {
  2940. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_sclk_values,
  2941. max_sclk, requested_sclk);
  2942. }
  2943. static void btc_get_max_clock_from_voltage_dependency_table(struct amdgpu_clock_voltage_dependency_table *table,
  2944. u32 *max_clock)
  2945. {
  2946. u32 i, clock = 0;
  2947. if ((table == NULL) || (table->count == 0)) {
  2948. *max_clock = clock;
  2949. return;
  2950. }
  2951. for (i = 0; i < table->count; i++) {
  2952. if (clock < table->entries[i].clk)
  2953. clock = table->entries[i].clk;
  2954. }
  2955. *max_clock = clock;
  2956. }
  2957. static void btc_apply_voltage_dependency_rules(struct amdgpu_clock_voltage_dependency_table *table,
  2958. u32 clock, u16 max_voltage, u16 *voltage)
  2959. {
  2960. u32 i;
  2961. if ((table == NULL) || (table->count == 0))
  2962. return;
  2963. for (i= 0; i < table->count; i++) {
  2964. if (clock <= table->entries[i].clk) {
  2965. if (*voltage < table->entries[i].v)
  2966. *voltage = (u16)((table->entries[i].v < max_voltage) ?
  2967. table->entries[i].v : max_voltage);
  2968. return;
  2969. }
  2970. }
  2971. *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
  2972. }
  2973. static void btc_adjust_clock_combinations(struct amdgpu_device *adev,
  2974. const struct amdgpu_clock_and_voltage_limits *max_limits,
  2975. struct rv7xx_pl *pl)
  2976. {
  2977. if ((pl->mclk == 0) || (pl->sclk == 0))
  2978. return;
  2979. if (pl->mclk == pl->sclk)
  2980. return;
  2981. if (pl->mclk > pl->sclk) {
  2982. if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > adev->pm.dpm.dyn_state.mclk_sclk_ratio)
  2983. pl->sclk = btc_get_valid_sclk(adev,
  2984. max_limits->sclk,
  2985. (pl->mclk +
  2986. (adev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
  2987. adev->pm.dpm.dyn_state.mclk_sclk_ratio);
  2988. } else {
  2989. if ((pl->sclk - pl->mclk) > adev->pm.dpm.dyn_state.sclk_mclk_delta)
  2990. pl->mclk = btc_get_valid_mclk(adev,
  2991. max_limits->mclk,
  2992. pl->sclk -
  2993. adev->pm.dpm.dyn_state.sclk_mclk_delta);
  2994. }
  2995. }
  2996. static void btc_apply_voltage_delta_rules(struct amdgpu_device *adev,
  2997. u16 max_vddc, u16 max_vddci,
  2998. u16 *vddc, u16 *vddci)
  2999. {
  3000. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3001. u16 new_voltage;
  3002. if ((0 == *vddc) || (0 == *vddci))
  3003. return;
  3004. if (*vddc > *vddci) {
  3005. if ((*vddc - *vddci) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3006. new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
  3007. (*vddc - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3008. *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
  3009. }
  3010. } else {
  3011. if ((*vddci - *vddc) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3012. new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
  3013. (*vddci - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3014. *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
  3015. }
  3016. }
  3017. }
  3018. static void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  3019. u32 *p, u32 *u)
  3020. {
  3021. u32 b_c = 0;
  3022. u32 i_c;
  3023. u32 tmp;
  3024. i_c = (i * r_c) / 100;
  3025. tmp = i_c >> p_b;
  3026. while (tmp) {
  3027. b_c++;
  3028. tmp >>= 1;
  3029. }
  3030. *u = (b_c + 1) / 2;
  3031. *p = i_c / (1 << (2 * (*u)));
  3032. }
  3033. static int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
  3034. {
  3035. u32 k, a, ah, al;
  3036. u32 t1;
  3037. if ((fl == 0) || (fh == 0) || (fl > fh))
  3038. return -EINVAL;
  3039. k = (100 * fh) / fl;
  3040. t1 = (t * (k - 100));
  3041. a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
  3042. a = (a + 5) / 10;
  3043. ah = ((a * t) + 5000) / 10000;
  3044. al = a - ah;
  3045. *th = t - ah;
  3046. *tl = t + al;
  3047. return 0;
  3048. }
  3049. static bool r600_is_uvd_state(u32 class, u32 class2)
  3050. {
  3051. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3052. return true;
  3053. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  3054. return true;
  3055. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  3056. return true;
  3057. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  3058. return true;
  3059. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  3060. return true;
  3061. return false;
  3062. }
  3063. static u8 rv770_get_memory_module_index(struct amdgpu_device *adev)
  3064. {
  3065. return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
  3066. }
  3067. static void rv770_get_max_vddc(struct amdgpu_device *adev)
  3068. {
  3069. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3070. u16 vddc;
  3071. if (amdgpu_atombios_get_max_vddc(adev, 0, 0, &vddc))
  3072. pi->max_vddc = 0;
  3073. else
  3074. pi->max_vddc = vddc;
  3075. }
  3076. static void rv770_get_engine_memory_ss(struct amdgpu_device *adev)
  3077. {
  3078. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3079. struct amdgpu_atom_ss ss;
  3080. pi->sclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3081. ASIC_INTERNAL_ENGINE_SS, 0);
  3082. pi->mclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3083. ASIC_INTERNAL_MEMORY_SS, 0);
  3084. if (pi->sclk_ss || pi->mclk_ss)
  3085. pi->dynamic_ss = true;
  3086. else
  3087. pi->dynamic_ss = false;
  3088. }
  3089. static void si_apply_state_adjust_rules(struct amdgpu_device *adev,
  3090. struct amdgpu_ps *rps)
  3091. {
  3092. struct si_ps *ps = si_get_ps(rps);
  3093. struct amdgpu_clock_and_voltage_limits *max_limits;
  3094. bool disable_mclk_switching = false;
  3095. bool disable_sclk_switching = false;
  3096. u32 mclk, sclk;
  3097. u16 vddc, vddci, min_vce_voltage = 0;
  3098. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  3099. u32 max_sclk = 0, max_mclk = 0;
  3100. int i;
  3101. if (adev->asic_type == CHIP_HAINAN) {
  3102. if ((adev->pdev->revision == 0x81) ||
  3103. (adev->pdev->revision == 0x83) ||
  3104. (adev->pdev->revision == 0xC3) ||
  3105. (adev->pdev->device == 0x6664) ||
  3106. (adev->pdev->device == 0x6665) ||
  3107. (adev->pdev->device == 0x6667)) {
  3108. max_sclk = 75000;
  3109. }
  3110. if ((adev->pdev->revision == 0xC3) ||
  3111. (adev->pdev->device == 0x6665)) {
  3112. max_sclk = 60000;
  3113. max_mclk = 80000;
  3114. }
  3115. } else if (adev->asic_type == CHIP_OLAND) {
  3116. if ((adev->pdev->revision == 0xC7) ||
  3117. (adev->pdev->revision == 0x80) ||
  3118. (adev->pdev->revision == 0x81) ||
  3119. (adev->pdev->revision == 0x83) ||
  3120. (adev->pdev->revision == 0x87) ||
  3121. (adev->pdev->device == 0x6604) ||
  3122. (adev->pdev->device == 0x6605)) {
  3123. max_sclk = 75000;
  3124. }
  3125. }
  3126. if (rps->vce_active) {
  3127. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  3128. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  3129. si_get_vce_clock_voltage(adev, rps->evclk, rps->ecclk,
  3130. &min_vce_voltage);
  3131. } else {
  3132. rps->evclk = 0;
  3133. rps->ecclk = 0;
  3134. }
  3135. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  3136. si_dpm_vblank_too_short(adev))
  3137. disable_mclk_switching = true;
  3138. if (rps->vclk || rps->dclk) {
  3139. disable_mclk_switching = true;
  3140. disable_sclk_switching = true;
  3141. }
  3142. if (adev->pm.dpm.ac_power)
  3143. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3144. else
  3145. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3146. for (i = ps->performance_level_count - 2; i >= 0; i--) {
  3147. if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
  3148. ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
  3149. }
  3150. if (adev->pm.dpm.ac_power == false) {
  3151. for (i = 0; i < ps->performance_level_count; i++) {
  3152. if (ps->performance_levels[i].mclk > max_limits->mclk)
  3153. ps->performance_levels[i].mclk = max_limits->mclk;
  3154. if (ps->performance_levels[i].sclk > max_limits->sclk)
  3155. ps->performance_levels[i].sclk = max_limits->sclk;
  3156. if (ps->performance_levels[i].vddc > max_limits->vddc)
  3157. ps->performance_levels[i].vddc = max_limits->vddc;
  3158. if (ps->performance_levels[i].vddci > max_limits->vddci)
  3159. ps->performance_levels[i].vddci = max_limits->vddci;
  3160. }
  3161. }
  3162. /* limit clocks to max supported clocks based on voltage dependency tables */
  3163. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3164. &max_sclk_vddc);
  3165. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3166. &max_mclk_vddci);
  3167. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3168. &max_mclk_vddc);
  3169. for (i = 0; i < ps->performance_level_count; i++) {
  3170. if (max_sclk_vddc) {
  3171. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  3172. ps->performance_levels[i].sclk = max_sclk_vddc;
  3173. }
  3174. if (max_mclk_vddci) {
  3175. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  3176. ps->performance_levels[i].mclk = max_mclk_vddci;
  3177. }
  3178. if (max_mclk_vddc) {
  3179. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  3180. ps->performance_levels[i].mclk = max_mclk_vddc;
  3181. }
  3182. if (max_mclk) {
  3183. if (ps->performance_levels[i].mclk > max_mclk)
  3184. ps->performance_levels[i].mclk = max_mclk;
  3185. }
  3186. if (max_sclk) {
  3187. if (ps->performance_levels[i].sclk > max_sclk)
  3188. ps->performance_levels[i].sclk = max_sclk;
  3189. }
  3190. }
  3191. /* XXX validate the min clocks required for display */
  3192. if (disable_mclk_switching) {
  3193. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  3194. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  3195. } else {
  3196. mclk = ps->performance_levels[0].mclk;
  3197. vddci = ps->performance_levels[0].vddci;
  3198. }
  3199. if (disable_sclk_switching) {
  3200. sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
  3201. vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
  3202. } else {
  3203. sclk = ps->performance_levels[0].sclk;
  3204. vddc = ps->performance_levels[0].vddc;
  3205. }
  3206. if (rps->vce_active) {
  3207. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  3208. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  3209. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  3210. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  3211. }
  3212. /* adjusted low state */
  3213. ps->performance_levels[0].sclk = sclk;
  3214. ps->performance_levels[0].mclk = mclk;
  3215. ps->performance_levels[0].vddc = vddc;
  3216. ps->performance_levels[0].vddci = vddci;
  3217. if (disable_sclk_switching) {
  3218. sclk = ps->performance_levels[0].sclk;
  3219. for (i = 1; i < ps->performance_level_count; i++) {
  3220. if (sclk < ps->performance_levels[i].sclk)
  3221. sclk = ps->performance_levels[i].sclk;
  3222. }
  3223. for (i = 0; i < ps->performance_level_count; i++) {
  3224. ps->performance_levels[i].sclk = sclk;
  3225. ps->performance_levels[i].vddc = vddc;
  3226. }
  3227. } else {
  3228. for (i = 1; i < ps->performance_level_count; i++) {
  3229. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  3230. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  3231. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  3232. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  3233. }
  3234. }
  3235. if (disable_mclk_switching) {
  3236. mclk = ps->performance_levels[0].mclk;
  3237. for (i = 1; i < ps->performance_level_count; i++) {
  3238. if (mclk < ps->performance_levels[i].mclk)
  3239. mclk = ps->performance_levels[i].mclk;
  3240. }
  3241. for (i = 0; i < ps->performance_level_count; i++) {
  3242. ps->performance_levels[i].mclk = mclk;
  3243. ps->performance_levels[i].vddci = vddci;
  3244. }
  3245. } else {
  3246. for (i = 1; i < ps->performance_level_count; i++) {
  3247. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  3248. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  3249. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  3250. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  3251. }
  3252. }
  3253. for (i = 0; i < ps->performance_level_count; i++)
  3254. btc_adjust_clock_combinations(adev, max_limits,
  3255. &ps->performance_levels[i]);
  3256. for (i = 0; i < ps->performance_level_count; i++) {
  3257. if (ps->performance_levels[i].vddc < min_vce_voltage)
  3258. ps->performance_levels[i].vddc = min_vce_voltage;
  3259. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3260. ps->performance_levels[i].sclk,
  3261. max_limits->vddc, &ps->performance_levels[i].vddc);
  3262. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3263. ps->performance_levels[i].mclk,
  3264. max_limits->vddci, &ps->performance_levels[i].vddci);
  3265. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3266. ps->performance_levels[i].mclk,
  3267. max_limits->vddc, &ps->performance_levels[i].vddc);
  3268. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  3269. adev->clock.current_dispclk,
  3270. max_limits->vddc, &ps->performance_levels[i].vddc);
  3271. }
  3272. for (i = 0; i < ps->performance_level_count; i++) {
  3273. btc_apply_voltage_delta_rules(adev,
  3274. max_limits->vddc, max_limits->vddci,
  3275. &ps->performance_levels[i].vddc,
  3276. &ps->performance_levels[i].vddci);
  3277. }
  3278. ps->dc_compatible = true;
  3279. for (i = 0; i < ps->performance_level_count; i++) {
  3280. if (ps->performance_levels[i].vddc > adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  3281. ps->dc_compatible = false;
  3282. }
  3283. }
  3284. #if 0
  3285. static int si_read_smc_soft_register(struct amdgpu_device *adev,
  3286. u16 reg_offset, u32 *value)
  3287. {
  3288. struct si_power_info *si_pi = si_get_pi(adev);
  3289. return amdgpu_si_read_smc_sram_dword(adev,
  3290. si_pi->soft_regs_start + reg_offset, value,
  3291. si_pi->sram_end);
  3292. }
  3293. #endif
  3294. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  3295. u16 reg_offset, u32 value)
  3296. {
  3297. struct si_power_info *si_pi = si_get_pi(adev);
  3298. return amdgpu_si_write_smc_sram_dword(adev,
  3299. si_pi->soft_regs_start + reg_offset,
  3300. value, si_pi->sram_end);
  3301. }
  3302. static bool si_is_special_1gb_platform(struct amdgpu_device *adev)
  3303. {
  3304. bool ret = false;
  3305. u32 tmp, width, row, column, bank, density;
  3306. bool is_memory_gddr5, is_special;
  3307. tmp = RREG32(MC_SEQ_MISC0);
  3308. is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
  3309. is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
  3310. & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
  3311. WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
  3312. width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
  3313. tmp = RREG32(MC_ARB_RAMCFG);
  3314. row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
  3315. column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
  3316. bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
  3317. density = (1 << (row + column - 20 + bank)) * width;
  3318. if ((adev->pdev->device == 0x6819) &&
  3319. is_memory_gddr5 && is_special && (density == 0x400))
  3320. ret = true;
  3321. return ret;
  3322. }
  3323. static void si_get_leakage_vddc(struct amdgpu_device *adev)
  3324. {
  3325. struct si_power_info *si_pi = si_get_pi(adev);
  3326. u16 vddc, count = 0;
  3327. int i, ret;
  3328. for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
  3329. ret = amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(adev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
  3330. if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
  3331. si_pi->leakage_voltage.entries[count].voltage = vddc;
  3332. si_pi->leakage_voltage.entries[count].leakage_index =
  3333. SISLANDS_LEAKAGE_INDEX0 + i;
  3334. count++;
  3335. }
  3336. }
  3337. si_pi->leakage_voltage.count = count;
  3338. }
  3339. static int si_get_leakage_voltage_from_leakage_index(struct amdgpu_device *adev,
  3340. u32 index, u16 *leakage_voltage)
  3341. {
  3342. struct si_power_info *si_pi = si_get_pi(adev);
  3343. int i;
  3344. if (leakage_voltage == NULL)
  3345. return -EINVAL;
  3346. if ((index & 0xff00) != 0xff00)
  3347. return -EINVAL;
  3348. if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
  3349. return -EINVAL;
  3350. if (index < SISLANDS_LEAKAGE_INDEX0)
  3351. return -EINVAL;
  3352. for (i = 0; i < si_pi->leakage_voltage.count; i++) {
  3353. if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
  3354. *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
  3355. return 0;
  3356. }
  3357. }
  3358. return -EAGAIN;
  3359. }
  3360. static void si_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  3361. {
  3362. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3363. bool want_thermal_protection;
  3364. enum amdgpu_dpm_event_src dpm_event_src;
  3365. switch (sources) {
  3366. case 0:
  3367. default:
  3368. want_thermal_protection = false;
  3369. break;
  3370. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  3371. want_thermal_protection = true;
  3372. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  3373. break;
  3374. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  3375. want_thermal_protection = true;
  3376. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  3377. break;
  3378. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  3379. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  3380. want_thermal_protection = true;
  3381. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  3382. break;
  3383. }
  3384. if (want_thermal_protection) {
  3385. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  3386. if (pi->thermal_protection)
  3387. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3388. } else {
  3389. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3390. }
  3391. }
  3392. static void si_enable_auto_throttle_source(struct amdgpu_device *adev,
  3393. enum amdgpu_dpm_auto_throttle_src source,
  3394. bool enable)
  3395. {
  3396. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3397. if (enable) {
  3398. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  3399. pi->active_auto_throttle_sources |= 1 << source;
  3400. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3401. }
  3402. } else {
  3403. if (pi->active_auto_throttle_sources & (1 << source)) {
  3404. pi->active_auto_throttle_sources &= ~(1 << source);
  3405. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3406. }
  3407. }
  3408. }
  3409. static void si_start_dpm(struct amdgpu_device *adev)
  3410. {
  3411. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  3412. }
  3413. static void si_stop_dpm(struct amdgpu_device *adev)
  3414. {
  3415. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  3416. }
  3417. static void si_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  3418. {
  3419. if (enable)
  3420. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  3421. else
  3422. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  3423. }
  3424. #if 0
  3425. static int si_notify_hardware_of_thermal_state(struct amdgpu_device *adev,
  3426. u32 thermal_level)
  3427. {
  3428. PPSMC_Result ret;
  3429. if (thermal_level == 0) {
  3430. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  3431. if (ret == PPSMC_Result_OK)
  3432. return 0;
  3433. else
  3434. return -EINVAL;
  3435. }
  3436. return 0;
  3437. }
  3438. static void si_notify_hardware_vpu_recovery_event(struct amdgpu_device *adev)
  3439. {
  3440. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
  3441. }
  3442. #endif
  3443. #if 0
  3444. static int si_notify_hw_of_powersource(struct amdgpu_device *adev, bool ac_power)
  3445. {
  3446. if (ac_power)
  3447. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  3448. 0 : -EINVAL;
  3449. return 0;
  3450. }
  3451. #endif
  3452. static PPSMC_Result si_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  3453. PPSMC_Msg msg, u32 parameter)
  3454. {
  3455. WREG32(SMC_SCRATCH0, parameter);
  3456. return amdgpu_si_send_msg_to_smc(adev, msg);
  3457. }
  3458. static int si_restrict_performance_levels_before_switch(struct amdgpu_device *adev)
  3459. {
  3460. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  3461. return -EINVAL;
  3462. return (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  3463. 0 : -EINVAL;
  3464. }
  3465. static int si_dpm_force_performance_level(void *handle,
  3466. enum amd_dpm_forced_level level)
  3467. {
  3468. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3469. struct amdgpu_ps *rps = adev->pm.dpm.current_ps;
  3470. struct si_ps *ps = si_get_ps(rps);
  3471. u32 levels = ps->performance_level_count;
  3472. if (level == AMD_DPM_FORCED_LEVEL_HIGH) {
  3473. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3474. return -EINVAL;
  3475. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  3476. return -EINVAL;
  3477. } else if (level == AMD_DPM_FORCED_LEVEL_LOW) {
  3478. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3479. return -EINVAL;
  3480. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  3481. return -EINVAL;
  3482. } else if (level == AMD_DPM_FORCED_LEVEL_AUTO) {
  3483. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3484. return -EINVAL;
  3485. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3486. return -EINVAL;
  3487. }
  3488. adev->pm.dpm.forced_level = level;
  3489. return 0;
  3490. }
  3491. #if 0
  3492. static int si_set_boot_state(struct amdgpu_device *adev)
  3493. {
  3494. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
  3495. 0 : -EINVAL;
  3496. }
  3497. #endif
  3498. static int si_set_sw_state(struct amdgpu_device *adev)
  3499. {
  3500. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
  3501. 0 : -EINVAL;
  3502. }
  3503. static int si_halt_smc(struct amdgpu_device *adev)
  3504. {
  3505. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
  3506. return -EINVAL;
  3507. return (amdgpu_si_wait_for_smc_inactive(adev) == PPSMC_Result_OK) ?
  3508. 0 : -EINVAL;
  3509. }
  3510. static int si_resume_smc(struct amdgpu_device *adev)
  3511. {
  3512. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
  3513. return -EINVAL;
  3514. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
  3515. 0 : -EINVAL;
  3516. }
  3517. static void si_dpm_start_smc(struct amdgpu_device *adev)
  3518. {
  3519. amdgpu_si_program_jump_on_start(adev);
  3520. amdgpu_si_start_smc(adev);
  3521. amdgpu_si_smc_clock(adev, true);
  3522. }
  3523. static void si_dpm_stop_smc(struct amdgpu_device *adev)
  3524. {
  3525. amdgpu_si_reset_smc(adev);
  3526. amdgpu_si_smc_clock(adev, false);
  3527. }
  3528. static int si_process_firmware_header(struct amdgpu_device *adev)
  3529. {
  3530. struct si_power_info *si_pi = si_get_pi(adev);
  3531. u32 tmp;
  3532. int ret;
  3533. ret = amdgpu_si_read_smc_sram_dword(adev,
  3534. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3535. SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  3536. &tmp, si_pi->sram_end);
  3537. if (ret)
  3538. return ret;
  3539. si_pi->state_table_start = tmp;
  3540. ret = amdgpu_si_read_smc_sram_dword(adev,
  3541. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3542. SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  3543. &tmp, si_pi->sram_end);
  3544. if (ret)
  3545. return ret;
  3546. si_pi->soft_regs_start = tmp;
  3547. ret = amdgpu_si_read_smc_sram_dword(adev,
  3548. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3549. SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  3550. &tmp, si_pi->sram_end);
  3551. if (ret)
  3552. return ret;
  3553. si_pi->mc_reg_table_start = tmp;
  3554. ret = amdgpu_si_read_smc_sram_dword(adev,
  3555. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3556. SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  3557. &tmp, si_pi->sram_end);
  3558. if (ret)
  3559. return ret;
  3560. si_pi->fan_table_start = tmp;
  3561. ret = amdgpu_si_read_smc_sram_dword(adev,
  3562. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3563. SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  3564. &tmp, si_pi->sram_end);
  3565. if (ret)
  3566. return ret;
  3567. si_pi->arb_table_start = tmp;
  3568. ret = amdgpu_si_read_smc_sram_dword(adev,
  3569. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3570. SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
  3571. &tmp, si_pi->sram_end);
  3572. if (ret)
  3573. return ret;
  3574. si_pi->cac_table_start = tmp;
  3575. ret = amdgpu_si_read_smc_sram_dword(adev,
  3576. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3577. SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
  3578. &tmp, si_pi->sram_end);
  3579. if (ret)
  3580. return ret;
  3581. si_pi->dte_table_start = tmp;
  3582. ret = amdgpu_si_read_smc_sram_dword(adev,
  3583. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3584. SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  3585. &tmp, si_pi->sram_end);
  3586. if (ret)
  3587. return ret;
  3588. si_pi->spll_table_start = tmp;
  3589. ret = amdgpu_si_read_smc_sram_dword(adev,
  3590. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3591. SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
  3592. &tmp, si_pi->sram_end);
  3593. if (ret)
  3594. return ret;
  3595. si_pi->papm_cfg_table_start = tmp;
  3596. return ret;
  3597. }
  3598. static void si_read_clock_registers(struct amdgpu_device *adev)
  3599. {
  3600. struct si_power_info *si_pi = si_get_pi(adev);
  3601. si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  3602. si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  3603. si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  3604. si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  3605. si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  3606. si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  3607. si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  3608. si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  3609. si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  3610. si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  3611. si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  3612. si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  3613. si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  3614. si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  3615. si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  3616. }
  3617. static void si_enable_thermal_protection(struct amdgpu_device *adev,
  3618. bool enable)
  3619. {
  3620. if (enable)
  3621. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3622. else
  3623. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3624. }
  3625. static void si_enable_acpi_power_management(struct amdgpu_device *adev)
  3626. {
  3627. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  3628. }
  3629. #if 0
  3630. static int si_enter_ulp_state(struct amdgpu_device *adev)
  3631. {
  3632. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  3633. udelay(25000);
  3634. return 0;
  3635. }
  3636. static int si_exit_ulp_state(struct amdgpu_device *adev)
  3637. {
  3638. int i;
  3639. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  3640. udelay(7000);
  3641. for (i = 0; i < adev->usec_timeout; i++) {
  3642. if (RREG32(SMC_RESP_0) == 1)
  3643. break;
  3644. udelay(1000);
  3645. }
  3646. return 0;
  3647. }
  3648. #endif
  3649. static int si_notify_smc_display_change(struct amdgpu_device *adev,
  3650. bool has_display)
  3651. {
  3652. PPSMC_Msg msg = has_display ?
  3653. PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  3654. return (amdgpu_si_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ?
  3655. 0 : -EINVAL;
  3656. }
  3657. static void si_program_response_times(struct amdgpu_device *adev)
  3658. {
  3659. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  3660. u32 vddc_dly, acpi_dly, vbi_dly;
  3661. u32 reference_clock;
  3662. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  3663. voltage_response_time = (u32)adev->pm.dpm.voltage_response_time;
  3664. backbias_response_time = (u32)adev->pm.dpm.backbias_response_time;
  3665. if (voltage_response_time == 0)
  3666. voltage_response_time = 1000;
  3667. acpi_delay_time = 15000;
  3668. vbi_time_out = 100000;
  3669. reference_clock = amdgpu_asic_get_xclk(adev);
  3670. vddc_dly = (voltage_response_time * reference_clock) / 100;
  3671. acpi_dly = (acpi_delay_time * reference_clock) / 100;
  3672. vbi_dly = (vbi_time_out * reference_clock) / 100;
  3673. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  3674. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  3675. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  3676. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  3677. }
  3678. static void si_program_ds_registers(struct amdgpu_device *adev)
  3679. {
  3680. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3681. u32 tmp;
  3682. /* DEEP_SLEEP_CLK_SEL field should be 0x10 on tahiti A0 */
  3683. if (adev->asic_type == CHIP_TAHITI && adev->rev_id == 0x0)
  3684. tmp = 0x10;
  3685. else
  3686. tmp = 0x1;
  3687. if (eg_pi->sclk_deep_sleep) {
  3688. WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
  3689. WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
  3690. ~AUTOSCALE_ON_SS_CLEAR);
  3691. }
  3692. }
  3693. static void si_program_display_gap(struct amdgpu_device *adev)
  3694. {
  3695. u32 tmp, pipe;
  3696. int i;
  3697. tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3698. if (adev->pm.dpm.new_active_crtc_count > 0)
  3699. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3700. else
  3701. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3702. if (adev->pm.dpm.new_active_crtc_count > 1)
  3703. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3704. else
  3705. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3706. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3707. tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
  3708. pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
  3709. if ((adev->pm.dpm.new_active_crtc_count > 0) &&
  3710. (!(adev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
  3711. /* find the first active crtc */
  3712. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  3713. if (adev->pm.dpm.new_active_crtcs & (1 << i))
  3714. break;
  3715. }
  3716. if (i == adev->mode_info.num_crtc)
  3717. pipe = 0;
  3718. else
  3719. pipe = i;
  3720. tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
  3721. tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
  3722. WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
  3723. }
  3724. /* Setting this to false forces the performance state to low if the crtcs are disabled.
  3725. * This can be a problem on PowerXpress systems or if you want to use the card
  3726. * for offscreen rendering or compute if there are no crtcs enabled.
  3727. */
  3728. si_notify_smc_display_change(adev, adev->pm.dpm.new_active_crtc_count > 0);
  3729. }
  3730. static void si_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  3731. {
  3732. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3733. if (enable) {
  3734. if (pi->sclk_ss)
  3735. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  3736. } else {
  3737. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  3738. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  3739. }
  3740. }
  3741. static void si_setup_bsp(struct amdgpu_device *adev)
  3742. {
  3743. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3744. u32 xclk = amdgpu_asic_get_xclk(adev);
  3745. r600_calculate_u_and_p(pi->asi,
  3746. xclk,
  3747. 16,
  3748. &pi->bsp,
  3749. &pi->bsu);
  3750. r600_calculate_u_and_p(pi->pasi,
  3751. xclk,
  3752. 16,
  3753. &pi->pbsp,
  3754. &pi->pbsu);
  3755. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  3756. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  3757. WREG32(CG_BSP, pi->dsp);
  3758. }
  3759. static void si_program_git(struct amdgpu_device *adev)
  3760. {
  3761. WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
  3762. }
  3763. static void si_program_tp(struct amdgpu_device *adev)
  3764. {
  3765. int i;
  3766. enum r600_td td = R600_TD_DFLT;
  3767. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  3768. WREG32(CG_FFCT_0 + i, (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
  3769. if (td == R600_TD_AUTO)
  3770. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  3771. else
  3772. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  3773. if (td == R600_TD_UP)
  3774. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  3775. if (td == R600_TD_DOWN)
  3776. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  3777. }
  3778. static void si_program_tpp(struct amdgpu_device *adev)
  3779. {
  3780. WREG32(CG_TPC, R600_TPC_DFLT);
  3781. }
  3782. static void si_program_sstp(struct amdgpu_device *adev)
  3783. {
  3784. WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  3785. }
  3786. static void si_enable_display_gap(struct amdgpu_device *adev)
  3787. {
  3788. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  3789. tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3790. tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  3791. DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
  3792. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  3793. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
  3794. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  3795. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3796. }
  3797. static void si_program_vc(struct amdgpu_device *adev)
  3798. {
  3799. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3800. WREG32(CG_FTV, pi->vrc);
  3801. }
  3802. static void si_clear_vc(struct amdgpu_device *adev)
  3803. {
  3804. WREG32(CG_FTV, 0);
  3805. }
  3806. static u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  3807. {
  3808. u8 mc_para_index;
  3809. if (memory_clock < 10000)
  3810. mc_para_index = 0;
  3811. else if (memory_clock >= 80000)
  3812. mc_para_index = 0x0f;
  3813. else
  3814. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  3815. return mc_para_index;
  3816. }
  3817. static u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  3818. {
  3819. u8 mc_para_index;
  3820. if (strobe_mode) {
  3821. if (memory_clock < 12500)
  3822. mc_para_index = 0x00;
  3823. else if (memory_clock > 47500)
  3824. mc_para_index = 0x0f;
  3825. else
  3826. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  3827. } else {
  3828. if (memory_clock < 65000)
  3829. mc_para_index = 0x00;
  3830. else if (memory_clock > 135000)
  3831. mc_para_index = 0x0f;
  3832. else
  3833. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  3834. }
  3835. return mc_para_index;
  3836. }
  3837. static u8 si_get_strobe_mode_settings(struct amdgpu_device *adev, u32 mclk)
  3838. {
  3839. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3840. bool strobe_mode = false;
  3841. u8 result = 0;
  3842. if (mclk <= pi->mclk_strobe_mode_threshold)
  3843. strobe_mode = true;
  3844. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3845. result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
  3846. else
  3847. result = si_get_ddr3_mclk_frequency_ratio(mclk);
  3848. if (strobe_mode)
  3849. result |= SISLANDS_SMC_STROBE_ENABLE;
  3850. return result;
  3851. }
  3852. static int si_upload_firmware(struct amdgpu_device *adev)
  3853. {
  3854. struct si_power_info *si_pi = si_get_pi(adev);
  3855. amdgpu_si_reset_smc(adev);
  3856. amdgpu_si_smc_clock(adev, false);
  3857. return amdgpu_si_load_smc_ucode(adev, si_pi->sram_end);
  3858. }
  3859. static bool si_validate_phase_shedding_tables(struct amdgpu_device *adev,
  3860. const struct atom_voltage_table *table,
  3861. const struct amdgpu_phase_shedding_limits_table *limits)
  3862. {
  3863. u32 data, num_bits, num_levels;
  3864. if ((table == NULL) || (limits == NULL))
  3865. return false;
  3866. data = table->mask_low;
  3867. num_bits = hweight32(data);
  3868. if (num_bits == 0)
  3869. return false;
  3870. num_levels = (1 << num_bits);
  3871. if (table->count != num_levels)
  3872. return false;
  3873. if (limits->count != (num_levels - 1))
  3874. return false;
  3875. return true;
  3876. }
  3877. static void si_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  3878. u32 max_voltage_steps,
  3879. struct atom_voltage_table *voltage_table)
  3880. {
  3881. unsigned int i, diff;
  3882. if (voltage_table->count <= max_voltage_steps)
  3883. return;
  3884. diff = voltage_table->count - max_voltage_steps;
  3885. for (i= 0; i < max_voltage_steps; i++)
  3886. voltage_table->entries[i] = voltage_table->entries[i + diff];
  3887. voltage_table->count = max_voltage_steps;
  3888. }
  3889. static int si_get_svi2_voltage_table(struct amdgpu_device *adev,
  3890. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  3891. struct atom_voltage_table *voltage_table)
  3892. {
  3893. u32 i;
  3894. if (voltage_dependency_table == NULL)
  3895. return -EINVAL;
  3896. voltage_table->mask_low = 0;
  3897. voltage_table->phase_delay = 0;
  3898. voltage_table->count = voltage_dependency_table->count;
  3899. for (i = 0; i < voltage_table->count; i++) {
  3900. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  3901. voltage_table->entries[i].smio_low = 0;
  3902. }
  3903. return 0;
  3904. }
  3905. static int si_construct_voltage_tables(struct amdgpu_device *adev)
  3906. {
  3907. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3908. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3909. struct si_power_info *si_pi = si_get_pi(adev);
  3910. int ret;
  3911. if (pi->voltage_control) {
  3912. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  3913. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
  3914. if (ret)
  3915. return ret;
  3916. if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3917. si_trim_voltage_table_to_fit_state_table(adev,
  3918. SISLANDS_MAX_NO_VREG_STEPS,
  3919. &eg_pi->vddc_voltage_table);
  3920. } else if (si_pi->voltage_control_svi2) {
  3921. ret = si_get_svi2_voltage_table(adev,
  3922. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3923. &eg_pi->vddc_voltage_table);
  3924. if (ret)
  3925. return ret;
  3926. } else {
  3927. return -EINVAL;
  3928. }
  3929. if (eg_pi->vddci_control) {
  3930. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  3931. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
  3932. if (ret)
  3933. return ret;
  3934. if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3935. si_trim_voltage_table_to_fit_state_table(adev,
  3936. SISLANDS_MAX_NO_VREG_STEPS,
  3937. &eg_pi->vddci_voltage_table);
  3938. }
  3939. if (si_pi->vddci_control_svi2) {
  3940. ret = si_get_svi2_voltage_table(adev,
  3941. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3942. &eg_pi->vddci_voltage_table);
  3943. if (ret)
  3944. return ret;
  3945. }
  3946. if (pi->mvdd_control) {
  3947. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  3948. VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
  3949. if (ret) {
  3950. pi->mvdd_control = false;
  3951. return ret;
  3952. }
  3953. if (si_pi->mvdd_voltage_table.count == 0) {
  3954. pi->mvdd_control = false;
  3955. return -EINVAL;
  3956. }
  3957. if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3958. si_trim_voltage_table_to_fit_state_table(adev,
  3959. SISLANDS_MAX_NO_VREG_STEPS,
  3960. &si_pi->mvdd_voltage_table);
  3961. }
  3962. if (si_pi->vddc_phase_shed_control) {
  3963. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  3964. VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
  3965. if (ret)
  3966. si_pi->vddc_phase_shed_control = false;
  3967. if ((si_pi->vddc_phase_shed_table.count == 0) ||
  3968. (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
  3969. si_pi->vddc_phase_shed_control = false;
  3970. }
  3971. return 0;
  3972. }
  3973. static void si_populate_smc_voltage_table(struct amdgpu_device *adev,
  3974. const struct atom_voltage_table *voltage_table,
  3975. SISLANDS_SMC_STATETABLE *table)
  3976. {
  3977. unsigned int i;
  3978. for (i = 0; i < voltage_table->count; i++)
  3979. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  3980. }
  3981. static int si_populate_smc_voltage_tables(struct amdgpu_device *adev,
  3982. SISLANDS_SMC_STATETABLE *table)
  3983. {
  3984. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3985. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3986. struct si_power_info *si_pi = si_get_pi(adev);
  3987. u8 i;
  3988. if (si_pi->voltage_control_svi2) {
  3989. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
  3990. si_pi->svc_gpio_id);
  3991. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
  3992. si_pi->svd_gpio_id);
  3993. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
  3994. 2);
  3995. } else {
  3996. if (eg_pi->vddc_voltage_table.count) {
  3997. si_populate_smc_voltage_table(adev, &eg_pi->vddc_voltage_table, table);
  3998. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  3999. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  4000. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  4001. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  4002. table->maxVDDCIndexInPPTable = i;
  4003. break;
  4004. }
  4005. }
  4006. }
  4007. if (eg_pi->vddci_voltage_table.count) {
  4008. si_populate_smc_voltage_table(adev, &eg_pi->vddci_voltage_table, table);
  4009. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  4010. cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
  4011. }
  4012. if (si_pi->mvdd_voltage_table.count) {
  4013. si_populate_smc_voltage_table(adev, &si_pi->mvdd_voltage_table, table);
  4014. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
  4015. cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
  4016. }
  4017. if (si_pi->vddc_phase_shed_control) {
  4018. if (si_validate_phase_shedding_tables(adev, &si_pi->vddc_phase_shed_table,
  4019. &adev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
  4020. si_populate_smc_voltage_table(adev, &si_pi->vddc_phase_shed_table, table);
  4021. table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING] =
  4022. cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
  4023. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
  4024. (u32)si_pi->vddc_phase_shed_table.phase_delay);
  4025. } else {
  4026. si_pi->vddc_phase_shed_control = false;
  4027. }
  4028. }
  4029. }
  4030. return 0;
  4031. }
  4032. static int si_populate_voltage_value(struct amdgpu_device *adev,
  4033. const struct atom_voltage_table *table,
  4034. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4035. {
  4036. unsigned int i;
  4037. for (i = 0; i < table->count; i++) {
  4038. if (value <= table->entries[i].value) {
  4039. voltage->index = (u8)i;
  4040. voltage->value = cpu_to_be16(table->entries[i].value);
  4041. break;
  4042. }
  4043. }
  4044. if (i >= table->count)
  4045. return -EINVAL;
  4046. return 0;
  4047. }
  4048. static int si_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  4049. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4050. {
  4051. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4052. struct si_power_info *si_pi = si_get_pi(adev);
  4053. if (pi->mvdd_control) {
  4054. if (mclk <= pi->mvdd_split_frequency)
  4055. voltage->index = 0;
  4056. else
  4057. voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
  4058. voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
  4059. }
  4060. return 0;
  4061. }
  4062. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  4063. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  4064. u16 *std_voltage)
  4065. {
  4066. u16 v_index;
  4067. bool voltage_found = false;
  4068. *std_voltage = be16_to_cpu(voltage->value);
  4069. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  4070. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
  4071. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  4072. return -EINVAL;
  4073. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4074. if (be16_to_cpu(voltage->value) ==
  4075. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4076. voltage_found = true;
  4077. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4078. *std_voltage =
  4079. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4080. else
  4081. *std_voltage =
  4082. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4083. break;
  4084. }
  4085. }
  4086. if (!voltage_found) {
  4087. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4088. if (be16_to_cpu(voltage->value) <=
  4089. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4090. voltage_found = true;
  4091. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4092. *std_voltage =
  4093. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4094. else
  4095. *std_voltage =
  4096. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4097. break;
  4098. }
  4099. }
  4100. }
  4101. } else {
  4102. if ((u32)voltage->index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4103. *std_voltage = adev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  4104. }
  4105. }
  4106. return 0;
  4107. }
  4108. static int si_populate_std_voltage_value(struct amdgpu_device *adev,
  4109. u16 value, u8 index,
  4110. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4111. {
  4112. voltage->index = index;
  4113. voltage->value = cpu_to_be16(value);
  4114. return 0;
  4115. }
  4116. static int si_populate_phase_shedding_value(struct amdgpu_device *adev,
  4117. const struct amdgpu_phase_shedding_limits_table *limits,
  4118. u16 voltage, u32 sclk, u32 mclk,
  4119. SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
  4120. {
  4121. unsigned int i;
  4122. for (i = 0; i < limits->count; i++) {
  4123. if ((voltage <= limits->entries[i].voltage) &&
  4124. (sclk <= limits->entries[i].sclk) &&
  4125. (mclk <= limits->entries[i].mclk))
  4126. break;
  4127. }
  4128. smc_voltage->phase_settings = (u8)i;
  4129. return 0;
  4130. }
  4131. static int si_init_arb_table_index(struct amdgpu_device *adev)
  4132. {
  4133. struct si_power_info *si_pi = si_get_pi(adev);
  4134. u32 tmp;
  4135. int ret;
  4136. ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
  4137. &tmp, si_pi->sram_end);
  4138. if (ret)
  4139. return ret;
  4140. tmp &= 0x00FFFFFF;
  4141. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  4142. return amdgpu_si_write_smc_sram_dword(adev, si_pi->arb_table_start,
  4143. tmp, si_pi->sram_end);
  4144. }
  4145. static int si_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  4146. {
  4147. return ni_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  4148. }
  4149. static int si_reset_to_default(struct amdgpu_device *adev)
  4150. {
  4151. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  4152. 0 : -EINVAL;
  4153. }
  4154. static int si_force_switch_to_arb_f0(struct amdgpu_device *adev)
  4155. {
  4156. struct si_power_info *si_pi = si_get_pi(adev);
  4157. u32 tmp;
  4158. int ret;
  4159. ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
  4160. &tmp, si_pi->sram_end);
  4161. if (ret)
  4162. return ret;
  4163. tmp = (tmp >> 24) & 0xff;
  4164. if (tmp == MC_CG_ARB_FREQ_F0)
  4165. return 0;
  4166. return ni_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  4167. }
  4168. static u32 si_calculate_memory_refresh_rate(struct amdgpu_device *adev,
  4169. u32 engine_clock)
  4170. {
  4171. u32 dram_rows;
  4172. u32 dram_refresh_rate;
  4173. u32 mc_arb_rfsh_rate;
  4174. u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  4175. if (tmp >= 4)
  4176. dram_rows = 16384;
  4177. else
  4178. dram_rows = 1 << (tmp + 10);
  4179. dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
  4180. mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  4181. return mc_arb_rfsh_rate;
  4182. }
  4183. static int si_populate_memory_timing_parameters(struct amdgpu_device *adev,
  4184. struct rv7xx_pl *pl,
  4185. SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
  4186. {
  4187. u32 dram_timing;
  4188. u32 dram_timing2;
  4189. u32 burst_time;
  4190. arb_regs->mc_arb_rfsh_rate =
  4191. (u8)si_calculate_memory_refresh_rate(adev, pl->sclk);
  4192. amdgpu_atombios_set_engine_dram_timings(adev,
  4193. pl->sclk,
  4194. pl->mclk);
  4195. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  4196. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  4197. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  4198. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  4199. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  4200. arb_regs->mc_arb_burst_time = (u8)burst_time;
  4201. return 0;
  4202. }
  4203. static int si_do_program_memory_timing_parameters(struct amdgpu_device *adev,
  4204. struct amdgpu_ps *amdgpu_state,
  4205. unsigned int first_arb_set)
  4206. {
  4207. struct si_power_info *si_pi = si_get_pi(adev);
  4208. struct si_ps *state = si_get_ps(amdgpu_state);
  4209. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4210. int i, ret = 0;
  4211. for (i = 0; i < state->performance_level_count; i++) {
  4212. ret = si_populate_memory_timing_parameters(adev, &state->performance_levels[i], &arb_regs);
  4213. if (ret)
  4214. break;
  4215. ret = amdgpu_si_copy_bytes_to_smc(adev,
  4216. si_pi->arb_table_start +
  4217. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4218. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
  4219. (u8 *)&arb_regs,
  4220. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4221. si_pi->sram_end);
  4222. if (ret)
  4223. break;
  4224. }
  4225. return ret;
  4226. }
  4227. static int si_program_memory_timing_parameters(struct amdgpu_device *adev,
  4228. struct amdgpu_ps *amdgpu_new_state)
  4229. {
  4230. return si_do_program_memory_timing_parameters(adev, amdgpu_new_state,
  4231. SISLANDS_DRIVER_STATE_ARB_INDEX);
  4232. }
  4233. static int si_populate_initial_mvdd_value(struct amdgpu_device *adev,
  4234. struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4235. {
  4236. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4237. struct si_power_info *si_pi = si_get_pi(adev);
  4238. if (pi->mvdd_control)
  4239. return si_populate_voltage_value(adev, &si_pi->mvdd_voltage_table,
  4240. si_pi->mvdd_bootup_value, voltage);
  4241. return 0;
  4242. }
  4243. static int si_populate_smc_initial_state(struct amdgpu_device *adev,
  4244. struct amdgpu_ps *amdgpu_initial_state,
  4245. SISLANDS_SMC_STATETABLE *table)
  4246. {
  4247. struct si_ps *initial_state = si_get_ps(amdgpu_initial_state);
  4248. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4249. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4250. struct si_power_info *si_pi = si_get_pi(adev);
  4251. u32 reg;
  4252. int ret;
  4253. table->initialState.levels[0].mclk.vDLL_CNTL =
  4254. cpu_to_be32(si_pi->clock_registers.dll_cntl);
  4255. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4256. cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
  4257. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4258. cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
  4259. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4260. cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
  4261. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4262. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
  4263. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4264. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
  4265. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4266. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
  4267. table->initialState.levels[0].mclk.vMPLL_SS =
  4268. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4269. table->initialState.levels[0].mclk.vMPLL_SS2 =
  4270. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4271. table->initialState.levels[0].mclk.mclk_value =
  4272. cpu_to_be32(initial_state->performance_levels[0].mclk);
  4273. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4274. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
  4275. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4276. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
  4277. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4278. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
  4279. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4280. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
  4281. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  4282. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
  4283. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  4284. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
  4285. table->initialState.levels[0].sclk.sclk_value =
  4286. cpu_to_be32(initial_state->performance_levels[0].sclk);
  4287. table->initialState.levels[0].arbRefreshState =
  4288. SISLANDS_INITIAL_STATE_ARB_INDEX;
  4289. table->initialState.levels[0].ACIndex = 0;
  4290. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4291. initial_state->performance_levels[0].vddc,
  4292. &table->initialState.levels[0].vddc);
  4293. if (!ret) {
  4294. u16 std_vddc;
  4295. ret = si_get_std_voltage_value(adev,
  4296. &table->initialState.levels[0].vddc,
  4297. &std_vddc);
  4298. if (!ret)
  4299. si_populate_std_voltage_value(adev, std_vddc,
  4300. table->initialState.levels[0].vddc.index,
  4301. &table->initialState.levels[0].std_vddc);
  4302. }
  4303. if (eg_pi->vddci_control)
  4304. si_populate_voltage_value(adev,
  4305. &eg_pi->vddci_voltage_table,
  4306. initial_state->performance_levels[0].vddci,
  4307. &table->initialState.levels[0].vddci);
  4308. if (si_pi->vddc_phase_shed_control)
  4309. si_populate_phase_shedding_value(adev,
  4310. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4311. initial_state->performance_levels[0].vddc,
  4312. initial_state->performance_levels[0].sclk,
  4313. initial_state->performance_levels[0].mclk,
  4314. &table->initialState.levels[0].vddc);
  4315. si_populate_initial_mvdd_value(adev, &table->initialState.levels[0].mvdd);
  4316. reg = CG_R(0xffff) | CG_L(0);
  4317. table->initialState.levels[0].aT = cpu_to_be32(reg);
  4318. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  4319. table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
  4320. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4321. table->initialState.levels[0].strobeMode =
  4322. si_get_strobe_mode_settings(adev,
  4323. initial_state->performance_levels[0].mclk);
  4324. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  4325. table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
  4326. else
  4327. table->initialState.levels[0].mcFlags = 0;
  4328. }
  4329. table->initialState.levelCount = 1;
  4330. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  4331. table->initialState.levels[0].dpm2.MaxPS = 0;
  4332. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  4333. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  4334. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  4335. table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4336. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4337. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4338. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4339. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4340. return 0;
  4341. }
  4342. static int si_populate_smc_acpi_state(struct amdgpu_device *adev,
  4343. SISLANDS_SMC_STATETABLE *table)
  4344. {
  4345. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4346. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4347. struct si_power_info *si_pi = si_get_pi(adev);
  4348. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4349. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4350. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4351. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4352. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4353. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4354. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4355. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4356. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4357. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4358. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4359. u32 reg;
  4360. int ret;
  4361. table->ACPIState = table->initialState;
  4362. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  4363. if (pi->acpi_vddc) {
  4364. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4365. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  4366. if (!ret) {
  4367. u16 std_vddc;
  4368. ret = si_get_std_voltage_value(adev,
  4369. &table->ACPIState.levels[0].vddc, &std_vddc);
  4370. if (!ret)
  4371. si_populate_std_voltage_value(adev, std_vddc,
  4372. table->ACPIState.levels[0].vddc.index,
  4373. &table->ACPIState.levels[0].std_vddc);
  4374. }
  4375. table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
  4376. if (si_pi->vddc_phase_shed_control) {
  4377. si_populate_phase_shedding_value(adev,
  4378. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4379. pi->acpi_vddc,
  4380. 0,
  4381. 0,
  4382. &table->ACPIState.levels[0].vddc);
  4383. }
  4384. } else {
  4385. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4386. pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
  4387. if (!ret) {
  4388. u16 std_vddc;
  4389. ret = si_get_std_voltage_value(adev,
  4390. &table->ACPIState.levels[0].vddc, &std_vddc);
  4391. if (!ret)
  4392. si_populate_std_voltage_value(adev, std_vddc,
  4393. table->ACPIState.levels[0].vddc.index,
  4394. &table->ACPIState.levels[0].std_vddc);
  4395. }
  4396. table->ACPIState.levels[0].gen2PCIE =
  4397. (u8)amdgpu_get_pcie_gen_support(adev,
  4398. si_pi->sys_pcie_mask,
  4399. si_pi->boot_pcie_gen,
  4400. AMDGPU_PCIE_GEN1);
  4401. if (si_pi->vddc_phase_shed_control)
  4402. si_populate_phase_shedding_value(adev,
  4403. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4404. pi->min_vddc_in_table,
  4405. 0,
  4406. 0,
  4407. &table->ACPIState.levels[0].vddc);
  4408. }
  4409. if (pi->acpi_vddc) {
  4410. if (eg_pi->acpi_vddci)
  4411. si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4412. eg_pi->acpi_vddci,
  4413. &table->ACPIState.levels[0].vddci);
  4414. }
  4415. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  4416. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4417. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  4418. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4419. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  4420. table->ACPIState.levels[0].mclk.vDLL_CNTL =
  4421. cpu_to_be32(dll_cntl);
  4422. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4423. cpu_to_be32(mclk_pwrmgt_cntl);
  4424. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4425. cpu_to_be32(mpll_ad_func_cntl);
  4426. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4427. cpu_to_be32(mpll_dq_func_cntl);
  4428. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4429. cpu_to_be32(mpll_func_cntl);
  4430. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4431. cpu_to_be32(mpll_func_cntl_1);
  4432. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4433. cpu_to_be32(mpll_func_cntl_2);
  4434. table->ACPIState.levels[0].mclk.vMPLL_SS =
  4435. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4436. table->ACPIState.levels[0].mclk.vMPLL_SS2 =
  4437. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4438. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4439. cpu_to_be32(spll_func_cntl);
  4440. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4441. cpu_to_be32(spll_func_cntl_2);
  4442. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4443. cpu_to_be32(spll_func_cntl_3);
  4444. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4445. cpu_to_be32(spll_func_cntl_4);
  4446. table->ACPIState.levels[0].mclk.mclk_value = 0;
  4447. table->ACPIState.levels[0].sclk.sclk_value = 0;
  4448. si_populate_mvdd_value(adev, 0, &table->ACPIState.levels[0].mvdd);
  4449. if (eg_pi->dynamic_ac_timing)
  4450. table->ACPIState.levels[0].ACIndex = 0;
  4451. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  4452. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  4453. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  4454. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  4455. table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4456. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4457. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4458. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4459. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4460. return 0;
  4461. }
  4462. static int si_populate_ulv_state(struct amdgpu_device *adev,
  4463. SISLANDS_SMC_SWSTATE *state)
  4464. {
  4465. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4466. struct si_power_info *si_pi = si_get_pi(adev);
  4467. struct si_ulv_param *ulv = &si_pi->ulv;
  4468. u32 sclk_in_sr = 1350; /* ??? */
  4469. int ret;
  4470. ret = si_convert_power_level_to_smc(adev, &ulv->pl,
  4471. &state->levels[0]);
  4472. if (!ret) {
  4473. if (eg_pi->sclk_deep_sleep) {
  4474. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4475. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4476. else
  4477. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4478. }
  4479. if (ulv->one_pcie_lane_in_ulv)
  4480. state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
  4481. state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
  4482. state->levels[0].ACIndex = 1;
  4483. state->levels[0].std_vddc = state->levels[0].vddc;
  4484. state->levelCount = 1;
  4485. state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4486. }
  4487. return ret;
  4488. }
  4489. static int si_program_ulv_memory_timing_parameters(struct amdgpu_device *adev)
  4490. {
  4491. struct si_power_info *si_pi = si_get_pi(adev);
  4492. struct si_ulv_param *ulv = &si_pi->ulv;
  4493. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4494. int ret;
  4495. ret = si_populate_memory_timing_parameters(adev, &ulv->pl,
  4496. &arb_regs);
  4497. if (ret)
  4498. return ret;
  4499. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
  4500. ulv->volt_change_delay);
  4501. ret = amdgpu_si_copy_bytes_to_smc(adev,
  4502. si_pi->arb_table_start +
  4503. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4504. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
  4505. (u8 *)&arb_regs,
  4506. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4507. si_pi->sram_end);
  4508. return ret;
  4509. }
  4510. static void si_get_mvdd_configuration(struct amdgpu_device *adev)
  4511. {
  4512. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4513. pi->mvdd_split_frequency = 30000;
  4514. }
  4515. static int si_init_smc_table(struct amdgpu_device *adev)
  4516. {
  4517. struct si_power_info *si_pi = si_get_pi(adev);
  4518. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  4519. const struct si_ulv_param *ulv = &si_pi->ulv;
  4520. SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
  4521. int ret;
  4522. u32 lane_width;
  4523. u32 vr_hot_gpio;
  4524. si_populate_smc_voltage_tables(adev, table);
  4525. switch (adev->pm.int_thermal_type) {
  4526. case THERMAL_TYPE_SI:
  4527. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  4528. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  4529. break;
  4530. case THERMAL_TYPE_NONE:
  4531. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  4532. break;
  4533. default:
  4534. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  4535. break;
  4536. }
  4537. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  4538. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  4539. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
  4540. if ((adev->pdev->device != 0x6818) && (adev->pdev->device != 0x6819))
  4541. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  4542. }
  4543. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  4544. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  4545. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4546. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  4547. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
  4548. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
  4549. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
  4550. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
  4551. vr_hot_gpio = adev->pm.dpm.backbias_response_time;
  4552. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
  4553. vr_hot_gpio);
  4554. }
  4555. ret = si_populate_smc_initial_state(adev, amdgpu_boot_state, table);
  4556. if (ret)
  4557. return ret;
  4558. ret = si_populate_smc_acpi_state(adev, table);
  4559. if (ret)
  4560. return ret;
  4561. table->driverState = table->initialState;
  4562. ret = si_do_program_memory_timing_parameters(adev, amdgpu_boot_state,
  4563. SISLANDS_INITIAL_STATE_ARB_INDEX);
  4564. if (ret)
  4565. return ret;
  4566. if (ulv->supported && ulv->pl.vddc) {
  4567. ret = si_populate_ulv_state(adev, &table->ULVState);
  4568. if (ret)
  4569. return ret;
  4570. ret = si_program_ulv_memory_timing_parameters(adev);
  4571. if (ret)
  4572. return ret;
  4573. WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
  4574. WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  4575. lane_width = amdgpu_get_pcie_lanes(adev);
  4576. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  4577. } else {
  4578. table->ULVState = table->initialState;
  4579. }
  4580. return amdgpu_si_copy_bytes_to_smc(adev, si_pi->state_table_start,
  4581. (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
  4582. si_pi->sram_end);
  4583. }
  4584. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  4585. u32 engine_clock,
  4586. SISLANDS_SMC_SCLK_VALUE *sclk)
  4587. {
  4588. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4589. struct si_power_info *si_pi = si_get_pi(adev);
  4590. struct atom_clock_dividers dividers;
  4591. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4592. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4593. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4594. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4595. u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
  4596. u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
  4597. u64 tmp;
  4598. u32 reference_clock = adev->clock.spll.reference_freq;
  4599. u32 reference_divider;
  4600. u32 fbdiv;
  4601. int ret;
  4602. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  4603. engine_clock, false, &dividers);
  4604. if (ret)
  4605. return ret;
  4606. reference_divider = 1 + dividers.ref_div;
  4607. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
  4608. do_div(tmp, reference_clock);
  4609. fbdiv = (u32) tmp;
  4610. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  4611. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  4612. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  4613. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4614. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  4615. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  4616. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  4617. spll_func_cntl_3 |= SPLL_DITHEN;
  4618. if (pi->sclk_ss) {
  4619. struct amdgpu_atom_ss ss;
  4620. u32 vco_freq = engine_clock * dividers.post_div;
  4621. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4622. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  4623. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  4624. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  4625. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  4626. cg_spll_spread_spectrum |= CLK_S(clk_s);
  4627. cg_spll_spread_spectrum |= SSEN;
  4628. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  4629. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  4630. }
  4631. }
  4632. sclk->sclk_value = engine_clock;
  4633. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  4634. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  4635. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  4636. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  4637. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  4638. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  4639. return 0;
  4640. }
  4641. static int si_populate_sclk_value(struct amdgpu_device *adev,
  4642. u32 engine_clock,
  4643. SISLANDS_SMC_SCLK_VALUE *sclk)
  4644. {
  4645. SISLANDS_SMC_SCLK_VALUE sclk_tmp;
  4646. int ret;
  4647. ret = si_calculate_sclk_params(adev, engine_clock, &sclk_tmp);
  4648. if (!ret) {
  4649. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  4650. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  4651. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  4652. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  4653. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  4654. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  4655. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  4656. }
  4657. return ret;
  4658. }
  4659. static int si_populate_mclk_value(struct amdgpu_device *adev,
  4660. u32 engine_clock,
  4661. u32 memory_clock,
  4662. SISLANDS_SMC_MCLK_VALUE *mclk,
  4663. bool strobe_mode,
  4664. bool dll_state_on)
  4665. {
  4666. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4667. struct si_power_info *si_pi = si_get_pi(adev);
  4668. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4669. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4670. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4671. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4672. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4673. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4674. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4675. u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
  4676. u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
  4677. struct atom_mpll_param mpll_param;
  4678. int ret;
  4679. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  4680. if (ret)
  4681. return ret;
  4682. mpll_func_cntl &= ~BWCTRL_MASK;
  4683. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  4684. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  4685. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  4686. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  4687. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  4688. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  4689. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4690. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  4691. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  4692. YCLK_POST_DIV(mpll_param.post_div);
  4693. }
  4694. if (pi->mclk_ss) {
  4695. struct amdgpu_atom_ss ss;
  4696. u32 freq_nom;
  4697. u32 tmp;
  4698. u32 reference_clock = adev->clock.mpll.reference_freq;
  4699. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4700. freq_nom = memory_clock * 4;
  4701. else
  4702. freq_nom = memory_clock * 2;
  4703. tmp = freq_nom / reference_clock;
  4704. tmp = tmp * tmp;
  4705. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4706. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  4707. u32 clks = reference_clock * 5 / ss.rate;
  4708. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  4709. mpll_ss1 &= ~CLKV_MASK;
  4710. mpll_ss1 |= CLKV(clkv);
  4711. mpll_ss2 &= ~CLKS_MASK;
  4712. mpll_ss2 |= CLKS(clks);
  4713. }
  4714. }
  4715. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  4716. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  4717. if (dll_state_on)
  4718. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  4719. else
  4720. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4721. mclk->mclk_value = cpu_to_be32(memory_clock);
  4722. mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
  4723. mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
  4724. mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
  4725. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  4726. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  4727. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  4728. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  4729. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  4730. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  4731. return 0;
  4732. }
  4733. static void si_populate_smc_sp(struct amdgpu_device *adev,
  4734. struct amdgpu_ps *amdgpu_state,
  4735. SISLANDS_SMC_SWSTATE *smc_state)
  4736. {
  4737. struct si_ps *ps = si_get_ps(amdgpu_state);
  4738. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4739. int i;
  4740. for (i = 0; i < ps->performance_level_count - 1; i++)
  4741. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  4742. smc_state->levels[ps->performance_level_count - 1].bSP =
  4743. cpu_to_be32(pi->psp);
  4744. }
  4745. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  4746. struct rv7xx_pl *pl,
  4747. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  4748. {
  4749. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4750. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4751. struct si_power_info *si_pi = si_get_pi(adev);
  4752. int ret;
  4753. bool dll_state_on;
  4754. u16 std_vddc;
  4755. bool gmc_pg = false;
  4756. if (eg_pi->pcie_performance_request &&
  4757. (si_pi->force_pcie_gen != AMDGPU_PCIE_GEN_INVALID))
  4758. level->gen2PCIE = (u8)si_pi->force_pcie_gen;
  4759. else
  4760. level->gen2PCIE = (u8)pl->pcie_gen;
  4761. ret = si_populate_sclk_value(adev, pl->sclk, &level->sclk);
  4762. if (ret)
  4763. return ret;
  4764. level->mcFlags = 0;
  4765. if (pi->mclk_stutter_mode_threshold &&
  4766. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  4767. !eg_pi->uvd_enabled &&
  4768. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  4769. (adev->pm.dpm.new_active_crtc_count <= 2)) {
  4770. level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
  4771. if (gmc_pg)
  4772. level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
  4773. }
  4774. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4775. if (pl->mclk > pi->mclk_edc_enable_threshold)
  4776. level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
  4777. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  4778. level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
  4779. level->strobeMode = si_get_strobe_mode_settings(adev, pl->mclk);
  4780. if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
  4781. if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
  4782. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  4783. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4784. else
  4785. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  4786. } else {
  4787. dll_state_on = false;
  4788. }
  4789. } else {
  4790. level->strobeMode = si_get_strobe_mode_settings(adev,
  4791. pl->mclk);
  4792. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4793. }
  4794. ret = si_populate_mclk_value(adev,
  4795. pl->sclk,
  4796. pl->mclk,
  4797. &level->mclk,
  4798. (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
  4799. if (ret)
  4800. return ret;
  4801. ret = si_populate_voltage_value(adev,
  4802. &eg_pi->vddc_voltage_table,
  4803. pl->vddc, &level->vddc);
  4804. if (ret)
  4805. return ret;
  4806. ret = si_get_std_voltage_value(adev, &level->vddc, &std_vddc);
  4807. if (ret)
  4808. return ret;
  4809. ret = si_populate_std_voltage_value(adev, std_vddc,
  4810. level->vddc.index, &level->std_vddc);
  4811. if (ret)
  4812. return ret;
  4813. if (eg_pi->vddci_control) {
  4814. ret = si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4815. pl->vddci, &level->vddci);
  4816. if (ret)
  4817. return ret;
  4818. }
  4819. if (si_pi->vddc_phase_shed_control) {
  4820. ret = si_populate_phase_shedding_value(adev,
  4821. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4822. pl->vddc,
  4823. pl->sclk,
  4824. pl->mclk,
  4825. &level->vddc);
  4826. if (ret)
  4827. return ret;
  4828. }
  4829. level->MaxPoweredUpCU = si_pi->max_cu;
  4830. ret = si_populate_mvdd_value(adev, pl->mclk, &level->mvdd);
  4831. return ret;
  4832. }
  4833. static int si_populate_smc_t(struct amdgpu_device *adev,
  4834. struct amdgpu_ps *amdgpu_state,
  4835. SISLANDS_SMC_SWSTATE *smc_state)
  4836. {
  4837. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4838. struct si_ps *state = si_get_ps(amdgpu_state);
  4839. u32 a_t;
  4840. u32 t_l, t_h;
  4841. u32 high_bsp;
  4842. int i, ret;
  4843. if (state->performance_level_count >= 9)
  4844. return -EINVAL;
  4845. if (state->performance_level_count < 2) {
  4846. a_t = CG_R(0xffff) | CG_L(0);
  4847. smc_state->levels[0].aT = cpu_to_be32(a_t);
  4848. return 0;
  4849. }
  4850. smc_state->levels[0].aT = cpu_to_be32(0);
  4851. for (i = 0; i <= state->performance_level_count - 2; i++) {
  4852. ret = r600_calculate_at(
  4853. (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
  4854. 100 * R600_AH_DFLT,
  4855. state->performance_levels[i + 1].sclk,
  4856. state->performance_levels[i].sclk,
  4857. &t_l,
  4858. &t_h);
  4859. if (ret) {
  4860. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  4861. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  4862. }
  4863. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  4864. a_t |= CG_R(t_l * pi->bsp / 20000);
  4865. smc_state->levels[i].aT = cpu_to_be32(a_t);
  4866. high_bsp = (i == state->performance_level_count - 2) ?
  4867. pi->pbsp : pi->bsp;
  4868. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  4869. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  4870. }
  4871. return 0;
  4872. }
  4873. static int si_disable_ulv(struct amdgpu_device *adev)
  4874. {
  4875. struct si_power_info *si_pi = si_get_pi(adev);
  4876. struct si_ulv_param *ulv = &si_pi->ulv;
  4877. if (ulv->supported)
  4878. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  4879. 0 : -EINVAL;
  4880. return 0;
  4881. }
  4882. static bool si_is_state_ulv_compatible(struct amdgpu_device *adev,
  4883. struct amdgpu_ps *amdgpu_state)
  4884. {
  4885. const struct si_power_info *si_pi = si_get_pi(adev);
  4886. const struct si_ulv_param *ulv = &si_pi->ulv;
  4887. const struct si_ps *state = si_get_ps(amdgpu_state);
  4888. int i;
  4889. if (state->performance_levels[0].mclk != ulv->pl.mclk)
  4890. return false;
  4891. /* XXX validate against display requirements! */
  4892. for (i = 0; i < adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
  4893. if (adev->clock.current_dispclk <=
  4894. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
  4895. if (ulv->pl.vddc <
  4896. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
  4897. return false;
  4898. }
  4899. }
  4900. if ((amdgpu_state->vclk != 0) || (amdgpu_state->dclk != 0))
  4901. return false;
  4902. return true;
  4903. }
  4904. static int si_set_power_state_conditionally_enable_ulv(struct amdgpu_device *adev,
  4905. struct amdgpu_ps *amdgpu_new_state)
  4906. {
  4907. const struct si_power_info *si_pi = si_get_pi(adev);
  4908. const struct si_ulv_param *ulv = &si_pi->ulv;
  4909. if (ulv->supported) {
  4910. if (si_is_state_ulv_compatible(adev, amdgpu_new_state))
  4911. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  4912. 0 : -EINVAL;
  4913. }
  4914. return 0;
  4915. }
  4916. static int si_convert_power_state_to_smc(struct amdgpu_device *adev,
  4917. struct amdgpu_ps *amdgpu_state,
  4918. SISLANDS_SMC_SWSTATE *smc_state)
  4919. {
  4920. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4921. struct ni_power_info *ni_pi = ni_get_pi(adev);
  4922. struct si_power_info *si_pi = si_get_pi(adev);
  4923. struct si_ps *state = si_get_ps(amdgpu_state);
  4924. int i, ret;
  4925. u32 threshold;
  4926. u32 sclk_in_sr = 1350; /* ??? */
  4927. if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
  4928. return -EINVAL;
  4929. threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
  4930. if (amdgpu_state->vclk && amdgpu_state->dclk) {
  4931. eg_pi->uvd_enabled = true;
  4932. if (eg_pi->smu_uvd_hs)
  4933. smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
  4934. } else {
  4935. eg_pi->uvd_enabled = false;
  4936. }
  4937. if (state->dc_compatible)
  4938. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4939. smc_state->levelCount = 0;
  4940. for (i = 0; i < state->performance_level_count; i++) {
  4941. if (eg_pi->sclk_deep_sleep) {
  4942. if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
  4943. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4944. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4945. else
  4946. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4947. }
  4948. }
  4949. ret = si_convert_power_level_to_smc(adev, &state->performance_levels[i],
  4950. &smc_state->levels[i]);
  4951. smc_state->levels[i].arbRefreshState =
  4952. (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
  4953. if (ret)
  4954. return ret;
  4955. if (ni_pi->enable_power_containment)
  4956. smc_state->levels[i].displayWatermark =
  4957. (state->performance_levels[i].sclk < threshold) ?
  4958. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4959. else
  4960. smc_state->levels[i].displayWatermark = (i < 2) ?
  4961. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4962. if (eg_pi->dynamic_ac_timing)
  4963. smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  4964. else
  4965. smc_state->levels[i].ACIndex = 0;
  4966. smc_state->levelCount++;
  4967. }
  4968. si_write_smc_soft_register(adev,
  4969. SI_SMC_SOFT_REGISTER_watermark_threshold,
  4970. threshold / 512);
  4971. si_populate_smc_sp(adev, amdgpu_state, smc_state);
  4972. ret = si_populate_power_containment_values(adev, amdgpu_state, smc_state);
  4973. if (ret)
  4974. ni_pi->enable_power_containment = false;
  4975. ret = si_populate_sq_ramping_values(adev, amdgpu_state, smc_state);
  4976. if (ret)
  4977. ni_pi->enable_sq_ramping = false;
  4978. return si_populate_smc_t(adev, amdgpu_state, smc_state);
  4979. }
  4980. static int si_upload_sw_state(struct amdgpu_device *adev,
  4981. struct amdgpu_ps *amdgpu_new_state)
  4982. {
  4983. struct si_power_info *si_pi = si_get_pi(adev);
  4984. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  4985. int ret;
  4986. u32 address = si_pi->state_table_start +
  4987. offsetof(SISLANDS_SMC_STATETABLE, driverState);
  4988. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
  4989. ((new_state->performance_level_count - 1) *
  4990. sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  4991. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
  4992. memset(smc_state, 0, state_size);
  4993. ret = si_convert_power_state_to_smc(adev, amdgpu_new_state, smc_state);
  4994. if (ret)
  4995. return ret;
  4996. return amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  4997. state_size, si_pi->sram_end);
  4998. }
  4999. static int si_upload_ulv_state(struct amdgpu_device *adev)
  5000. {
  5001. struct si_power_info *si_pi = si_get_pi(adev);
  5002. struct si_ulv_param *ulv = &si_pi->ulv;
  5003. int ret = 0;
  5004. if (ulv->supported && ulv->pl.vddc) {
  5005. u32 address = si_pi->state_table_start +
  5006. offsetof(SISLANDS_SMC_STATETABLE, ULVState);
  5007. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
  5008. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
  5009. memset(smc_state, 0, state_size);
  5010. ret = si_populate_ulv_state(adev, smc_state);
  5011. if (!ret)
  5012. ret = amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  5013. state_size, si_pi->sram_end);
  5014. }
  5015. return ret;
  5016. }
  5017. static int si_upload_smc_data(struct amdgpu_device *adev)
  5018. {
  5019. struct amdgpu_crtc *amdgpu_crtc = NULL;
  5020. int i;
  5021. if (adev->pm.dpm.new_active_crtc_count == 0)
  5022. return 0;
  5023. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  5024. if (adev->pm.dpm.new_active_crtcs & (1 << i)) {
  5025. amdgpu_crtc = adev->mode_info.crtcs[i];
  5026. break;
  5027. }
  5028. }
  5029. if (amdgpu_crtc == NULL)
  5030. return 0;
  5031. if (amdgpu_crtc->line_time <= 0)
  5032. return 0;
  5033. if (si_write_smc_soft_register(adev,
  5034. SI_SMC_SOFT_REGISTER_crtc_index,
  5035. amdgpu_crtc->crtc_id) != PPSMC_Result_OK)
  5036. return 0;
  5037. if (si_write_smc_soft_register(adev,
  5038. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
  5039. amdgpu_crtc->wm_high / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5040. return 0;
  5041. if (si_write_smc_soft_register(adev,
  5042. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
  5043. amdgpu_crtc->wm_low / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5044. return 0;
  5045. return 0;
  5046. }
  5047. static int si_set_mc_special_registers(struct amdgpu_device *adev,
  5048. struct si_mc_reg_table *table)
  5049. {
  5050. u8 i, j, k;
  5051. u32 temp_reg;
  5052. for (i = 0, j = table->last; i < table->last; i++) {
  5053. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5054. return -EINVAL;
  5055. switch (table->mc_reg_address[i].s1) {
  5056. case MC_SEQ_MISC1:
  5057. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  5058. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS;
  5059. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP;
  5060. for (k = 0; k < table->num_entries; k++)
  5061. table->mc_reg_table_entry[k].mc_data[j] =
  5062. ((temp_reg & 0xffff0000)) |
  5063. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  5064. j++;
  5065. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5066. return -EINVAL;
  5067. temp_reg = RREG32(MC_PMG_CMD_MRS);
  5068. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS;
  5069. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP;
  5070. for (k = 0; k < table->num_entries; k++) {
  5071. table->mc_reg_table_entry[k].mc_data[j] =
  5072. (temp_reg & 0xffff0000) |
  5073. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5074. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  5075. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  5076. }
  5077. j++;
  5078. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  5079. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5080. return -EINVAL;
  5081. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD;
  5082. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD;
  5083. for (k = 0; k < table->num_entries; k++)
  5084. table->mc_reg_table_entry[k].mc_data[j] =
  5085. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  5086. j++;
  5087. }
  5088. break;
  5089. case MC_SEQ_RESERVE_M:
  5090. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  5091. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1;
  5092. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP;
  5093. for(k = 0; k < table->num_entries; k++)
  5094. table->mc_reg_table_entry[k].mc_data[j] =
  5095. (temp_reg & 0xffff0000) |
  5096. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5097. j++;
  5098. break;
  5099. default:
  5100. break;
  5101. }
  5102. }
  5103. table->last = j;
  5104. return 0;
  5105. }
  5106. static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  5107. {
  5108. bool result = true;
  5109. switch (in_reg) {
  5110. case MC_SEQ_RAS_TIMING:
  5111. *out_reg = MC_SEQ_RAS_TIMING_LP;
  5112. break;
  5113. case MC_SEQ_CAS_TIMING:
  5114. *out_reg = MC_SEQ_CAS_TIMING_LP;
  5115. break;
  5116. case MC_SEQ_MISC_TIMING:
  5117. *out_reg = MC_SEQ_MISC_TIMING_LP;
  5118. break;
  5119. case MC_SEQ_MISC_TIMING2:
  5120. *out_reg = MC_SEQ_MISC_TIMING2_LP;
  5121. break;
  5122. case MC_SEQ_RD_CTL_D0:
  5123. *out_reg = MC_SEQ_RD_CTL_D0_LP;
  5124. break;
  5125. case MC_SEQ_RD_CTL_D1:
  5126. *out_reg = MC_SEQ_RD_CTL_D1_LP;
  5127. break;
  5128. case MC_SEQ_WR_CTL_D0:
  5129. *out_reg = MC_SEQ_WR_CTL_D0_LP;
  5130. break;
  5131. case MC_SEQ_WR_CTL_D1:
  5132. *out_reg = MC_SEQ_WR_CTL_D1_LP;
  5133. break;
  5134. case MC_PMG_CMD_EMRS:
  5135. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP;
  5136. break;
  5137. case MC_PMG_CMD_MRS:
  5138. *out_reg = MC_SEQ_PMG_CMD_MRS_LP;
  5139. break;
  5140. case MC_PMG_CMD_MRS1:
  5141. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP;
  5142. break;
  5143. case MC_SEQ_PMG_TIMING:
  5144. *out_reg = MC_SEQ_PMG_TIMING_LP;
  5145. break;
  5146. case MC_PMG_CMD_MRS2:
  5147. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP;
  5148. break;
  5149. case MC_SEQ_WR_CTL_2:
  5150. *out_reg = MC_SEQ_WR_CTL_2_LP;
  5151. break;
  5152. default:
  5153. result = false;
  5154. break;
  5155. }
  5156. return result;
  5157. }
  5158. static void si_set_valid_flag(struct si_mc_reg_table *table)
  5159. {
  5160. u8 i, j;
  5161. for (i = 0; i < table->last; i++) {
  5162. for (j = 1; j < table->num_entries; j++) {
  5163. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  5164. table->valid_flag |= 1 << i;
  5165. break;
  5166. }
  5167. }
  5168. }
  5169. }
  5170. static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
  5171. {
  5172. u32 i;
  5173. u16 address;
  5174. for (i = 0; i < table->last; i++)
  5175. table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  5176. address : table->mc_reg_address[i].s1;
  5177. }
  5178. static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  5179. struct si_mc_reg_table *si_table)
  5180. {
  5181. u8 i, j;
  5182. if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5183. return -EINVAL;
  5184. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  5185. return -EINVAL;
  5186. for (i = 0; i < table->last; i++)
  5187. si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  5188. si_table->last = table->last;
  5189. for (i = 0; i < table->num_entries; i++) {
  5190. si_table->mc_reg_table_entry[i].mclk_max =
  5191. table->mc_reg_table_entry[i].mclk_max;
  5192. for (j = 0; j < table->last; j++) {
  5193. si_table->mc_reg_table_entry[i].mc_data[j] =
  5194. table->mc_reg_table_entry[i].mc_data[j];
  5195. }
  5196. }
  5197. si_table->num_entries = table->num_entries;
  5198. return 0;
  5199. }
  5200. static int si_initialize_mc_reg_table(struct amdgpu_device *adev)
  5201. {
  5202. struct si_power_info *si_pi = si_get_pi(adev);
  5203. struct atom_mc_reg_table *table;
  5204. struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
  5205. u8 module_index = rv770_get_memory_module_index(adev);
  5206. int ret;
  5207. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  5208. if (!table)
  5209. return -ENOMEM;
  5210. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  5211. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  5212. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  5213. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  5214. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  5215. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  5216. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  5217. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  5218. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  5219. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  5220. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  5221. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  5222. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  5223. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  5224. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  5225. if (ret)
  5226. goto init_mc_done;
  5227. ret = si_copy_vbios_mc_reg_table(table, si_table);
  5228. if (ret)
  5229. goto init_mc_done;
  5230. si_set_s0_mc_reg_index(si_table);
  5231. ret = si_set_mc_special_registers(adev, si_table);
  5232. if (ret)
  5233. goto init_mc_done;
  5234. si_set_valid_flag(si_table);
  5235. init_mc_done:
  5236. kfree(table);
  5237. return ret;
  5238. }
  5239. static void si_populate_mc_reg_addresses(struct amdgpu_device *adev,
  5240. SMC_SIslands_MCRegisters *mc_reg_table)
  5241. {
  5242. struct si_power_info *si_pi = si_get_pi(adev);
  5243. u32 i, j;
  5244. for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
  5245. if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
  5246. if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5247. break;
  5248. mc_reg_table->address[i].s0 =
  5249. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
  5250. mc_reg_table->address[i].s1 =
  5251. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
  5252. i++;
  5253. }
  5254. }
  5255. mc_reg_table->last = (u8)i;
  5256. }
  5257. static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
  5258. SMC_SIslands_MCRegisterSet *data,
  5259. u32 num_entries, u32 valid_flag)
  5260. {
  5261. u32 i, j;
  5262. for(i = 0, j = 0; j < num_entries; j++) {
  5263. if (valid_flag & (1 << j)) {
  5264. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  5265. i++;
  5266. }
  5267. }
  5268. }
  5269. static void si_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  5270. struct rv7xx_pl *pl,
  5271. SMC_SIslands_MCRegisterSet *mc_reg_table_data)
  5272. {
  5273. struct si_power_info *si_pi = si_get_pi(adev);
  5274. u32 i = 0;
  5275. for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
  5276. if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  5277. break;
  5278. }
  5279. if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
  5280. --i;
  5281. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
  5282. mc_reg_table_data, si_pi->mc_reg_table.last,
  5283. si_pi->mc_reg_table.valid_flag);
  5284. }
  5285. static void si_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  5286. struct amdgpu_ps *amdgpu_state,
  5287. SMC_SIslands_MCRegisters *mc_reg_table)
  5288. {
  5289. struct si_ps *state = si_get_ps(amdgpu_state);
  5290. int i;
  5291. for (i = 0; i < state->performance_level_count; i++) {
  5292. si_convert_mc_reg_table_entry_to_smc(adev,
  5293. &state->performance_levels[i],
  5294. &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  5295. }
  5296. }
  5297. static int si_populate_mc_reg_table(struct amdgpu_device *adev,
  5298. struct amdgpu_ps *amdgpu_boot_state)
  5299. {
  5300. struct si_ps *boot_state = si_get_ps(amdgpu_boot_state);
  5301. struct si_power_info *si_pi = si_get_pi(adev);
  5302. struct si_ulv_param *ulv = &si_pi->ulv;
  5303. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5304. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5305. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_seq_index, 1);
  5306. si_populate_mc_reg_addresses(adev, smc_mc_reg_table);
  5307. si_convert_mc_reg_table_entry_to_smc(adev, &boot_state->performance_levels[0],
  5308. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
  5309. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5310. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
  5311. si_pi->mc_reg_table.last,
  5312. si_pi->mc_reg_table.valid_flag);
  5313. if (ulv->supported && ulv->pl.vddc != 0)
  5314. si_convert_mc_reg_table_entry_to_smc(adev, &ulv->pl,
  5315. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
  5316. else
  5317. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5318. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
  5319. si_pi->mc_reg_table.last,
  5320. si_pi->mc_reg_table.valid_flag);
  5321. si_convert_mc_reg_table_to_smc(adev, amdgpu_boot_state, smc_mc_reg_table);
  5322. return amdgpu_si_copy_bytes_to_smc(adev, si_pi->mc_reg_table_start,
  5323. (u8 *)smc_mc_reg_table,
  5324. sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
  5325. }
  5326. static int si_upload_mc_reg_table(struct amdgpu_device *adev,
  5327. struct amdgpu_ps *amdgpu_new_state)
  5328. {
  5329. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  5330. struct si_power_info *si_pi = si_get_pi(adev);
  5331. u32 address = si_pi->mc_reg_table_start +
  5332. offsetof(SMC_SIslands_MCRegisters,
  5333. data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  5334. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5335. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5336. si_convert_mc_reg_table_to_smc(adev, amdgpu_new_state, smc_mc_reg_table);
  5337. return amdgpu_si_copy_bytes_to_smc(adev, address,
  5338. (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  5339. sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
  5340. si_pi->sram_end);
  5341. }
  5342. static void si_enable_voltage_control(struct amdgpu_device *adev, bool enable)
  5343. {
  5344. if (enable)
  5345. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  5346. else
  5347. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  5348. }
  5349. static enum amdgpu_pcie_gen si_get_maximum_link_speed(struct amdgpu_device *adev,
  5350. struct amdgpu_ps *amdgpu_state)
  5351. {
  5352. struct si_ps *state = si_get_ps(amdgpu_state);
  5353. int i;
  5354. u16 pcie_speed, max_speed = 0;
  5355. for (i = 0; i < state->performance_level_count; i++) {
  5356. pcie_speed = state->performance_levels[i].pcie_gen;
  5357. if (max_speed < pcie_speed)
  5358. max_speed = pcie_speed;
  5359. }
  5360. return max_speed;
  5361. }
  5362. static u16 si_get_current_pcie_speed(struct amdgpu_device *adev)
  5363. {
  5364. u32 speed_cntl;
  5365. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  5366. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  5367. return (u16)speed_cntl;
  5368. }
  5369. static void si_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  5370. struct amdgpu_ps *amdgpu_new_state,
  5371. struct amdgpu_ps *amdgpu_current_state)
  5372. {
  5373. struct si_power_info *si_pi = si_get_pi(adev);
  5374. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5375. enum amdgpu_pcie_gen current_link_speed;
  5376. if (si_pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  5377. current_link_speed = si_get_maximum_link_speed(adev, amdgpu_current_state);
  5378. else
  5379. current_link_speed = si_pi->force_pcie_gen;
  5380. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  5381. si_pi->pspp_notify_required = false;
  5382. if (target_link_speed > current_link_speed) {
  5383. switch (target_link_speed) {
  5384. #if defined(CONFIG_ACPI)
  5385. case AMDGPU_PCIE_GEN3:
  5386. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  5387. break;
  5388. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  5389. if (current_link_speed == AMDGPU_PCIE_GEN2)
  5390. break;
  5391. case AMDGPU_PCIE_GEN2:
  5392. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  5393. break;
  5394. #endif
  5395. default:
  5396. si_pi->force_pcie_gen = si_get_current_pcie_speed(adev);
  5397. break;
  5398. }
  5399. } else {
  5400. if (target_link_speed < current_link_speed)
  5401. si_pi->pspp_notify_required = true;
  5402. }
  5403. }
  5404. static void si_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  5405. struct amdgpu_ps *amdgpu_new_state,
  5406. struct amdgpu_ps *amdgpu_current_state)
  5407. {
  5408. struct si_power_info *si_pi = si_get_pi(adev);
  5409. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5410. u8 request;
  5411. if (si_pi->pspp_notify_required) {
  5412. if (target_link_speed == AMDGPU_PCIE_GEN3)
  5413. request = PCIE_PERF_REQ_PECI_GEN3;
  5414. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  5415. request = PCIE_PERF_REQ_PECI_GEN2;
  5416. else
  5417. request = PCIE_PERF_REQ_PECI_GEN1;
  5418. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  5419. (si_get_current_pcie_speed(adev) > 0))
  5420. return;
  5421. #if defined(CONFIG_ACPI)
  5422. amdgpu_acpi_pcie_performance_request(adev, request, false);
  5423. #endif
  5424. }
  5425. }
  5426. #if 0
  5427. static int si_ds_request(struct amdgpu_device *adev,
  5428. bool ds_status_on, u32 count_write)
  5429. {
  5430. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5431. if (eg_pi->sclk_deep_sleep) {
  5432. if (ds_status_on)
  5433. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
  5434. PPSMC_Result_OK) ?
  5435. 0 : -EINVAL;
  5436. else
  5437. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
  5438. PPSMC_Result_OK) ? 0 : -EINVAL;
  5439. }
  5440. return 0;
  5441. }
  5442. #endif
  5443. static void si_set_max_cu_value(struct amdgpu_device *adev)
  5444. {
  5445. struct si_power_info *si_pi = si_get_pi(adev);
  5446. if (adev->asic_type == CHIP_VERDE) {
  5447. switch (adev->pdev->device) {
  5448. case 0x6820:
  5449. case 0x6825:
  5450. case 0x6821:
  5451. case 0x6823:
  5452. case 0x6827:
  5453. si_pi->max_cu = 10;
  5454. break;
  5455. case 0x682D:
  5456. case 0x6824:
  5457. case 0x682F:
  5458. case 0x6826:
  5459. si_pi->max_cu = 8;
  5460. break;
  5461. case 0x6828:
  5462. case 0x6830:
  5463. case 0x6831:
  5464. case 0x6838:
  5465. case 0x6839:
  5466. case 0x683D:
  5467. si_pi->max_cu = 10;
  5468. break;
  5469. case 0x683B:
  5470. case 0x683F:
  5471. case 0x6829:
  5472. si_pi->max_cu = 8;
  5473. break;
  5474. default:
  5475. si_pi->max_cu = 0;
  5476. break;
  5477. }
  5478. } else {
  5479. si_pi->max_cu = 0;
  5480. }
  5481. }
  5482. static int si_patch_single_dependency_table_based_on_leakage(struct amdgpu_device *adev,
  5483. struct amdgpu_clock_voltage_dependency_table *table)
  5484. {
  5485. u32 i;
  5486. int j;
  5487. u16 leakage_voltage;
  5488. if (table) {
  5489. for (i = 0; i < table->count; i++) {
  5490. switch (si_get_leakage_voltage_from_leakage_index(adev,
  5491. table->entries[i].v,
  5492. &leakage_voltage)) {
  5493. case 0:
  5494. table->entries[i].v = leakage_voltage;
  5495. break;
  5496. case -EAGAIN:
  5497. return -EINVAL;
  5498. case -EINVAL:
  5499. default:
  5500. break;
  5501. }
  5502. }
  5503. for (j = (table->count - 2); j >= 0; j--) {
  5504. table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
  5505. table->entries[j].v : table->entries[j + 1].v;
  5506. }
  5507. }
  5508. return 0;
  5509. }
  5510. static int si_patch_dependency_tables_based_on_leakage(struct amdgpu_device *adev)
  5511. {
  5512. int ret = 0;
  5513. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5514. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  5515. if (ret)
  5516. DRM_ERROR("Could not patch vddc_on_sclk leakage table\n");
  5517. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5518. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  5519. if (ret)
  5520. DRM_ERROR("Could not patch vddc_on_mclk leakage table\n");
  5521. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5522. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  5523. if (ret)
  5524. DRM_ERROR("Could not patch vddci_on_mclk leakage table\n");
  5525. return ret;
  5526. }
  5527. static void si_set_pcie_lane_width_in_smc(struct amdgpu_device *adev,
  5528. struct amdgpu_ps *amdgpu_new_state,
  5529. struct amdgpu_ps *amdgpu_current_state)
  5530. {
  5531. u32 lane_width;
  5532. u32 new_lane_width =
  5533. (amdgpu_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  5534. u32 current_lane_width =
  5535. (amdgpu_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  5536. if (new_lane_width != current_lane_width) {
  5537. amdgpu_set_pcie_lanes(adev, new_lane_width);
  5538. lane_width = amdgpu_get_pcie_lanes(adev);
  5539. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  5540. }
  5541. }
  5542. static void si_dpm_setup_asic(struct amdgpu_device *adev)
  5543. {
  5544. si_read_clock_registers(adev);
  5545. si_enable_acpi_power_management(adev);
  5546. }
  5547. static int si_thermal_enable_alert(struct amdgpu_device *adev,
  5548. bool enable)
  5549. {
  5550. u32 thermal_int = RREG32(CG_THERMAL_INT);
  5551. if (enable) {
  5552. PPSMC_Result result;
  5553. thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5554. WREG32(CG_THERMAL_INT, thermal_int);
  5555. result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  5556. if (result != PPSMC_Result_OK) {
  5557. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  5558. return -EINVAL;
  5559. }
  5560. } else {
  5561. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5562. WREG32(CG_THERMAL_INT, thermal_int);
  5563. }
  5564. return 0;
  5565. }
  5566. static int si_thermal_set_temperature_range(struct amdgpu_device *adev,
  5567. int min_temp, int max_temp)
  5568. {
  5569. int low_temp = 0 * 1000;
  5570. int high_temp = 255 * 1000;
  5571. if (low_temp < min_temp)
  5572. low_temp = min_temp;
  5573. if (high_temp > max_temp)
  5574. high_temp = max_temp;
  5575. if (high_temp < low_temp) {
  5576. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  5577. return -EINVAL;
  5578. }
  5579. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  5580. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  5581. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  5582. adev->pm.dpm.thermal.min_temp = low_temp;
  5583. adev->pm.dpm.thermal.max_temp = high_temp;
  5584. return 0;
  5585. }
  5586. static void si_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  5587. {
  5588. struct si_power_info *si_pi = si_get_pi(adev);
  5589. u32 tmp;
  5590. if (si_pi->fan_ctrl_is_in_default_mode) {
  5591. tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
  5592. si_pi->fan_ctrl_default_mode = tmp;
  5593. tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
  5594. si_pi->t_min = tmp;
  5595. si_pi->fan_ctrl_is_in_default_mode = false;
  5596. }
  5597. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5598. tmp |= TMIN(0);
  5599. WREG32(CG_FDO_CTRL2, tmp);
  5600. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5601. tmp |= FDO_PWM_MODE(mode);
  5602. WREG32(CG_FDO_CTRL2, tmp);
  5603. }
  5604. static int si_thermal_setup_fan_table(struct amdgpu_device *adev)
  5605. {
  5606. struct si_power_info *si_pi = si_get_pi(adev);
  5607. PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
  5608. u32 duty100;
  5609. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  5610. u16 fdo_min, slope1, slope2;
  5611. u32 reference_clock, tmp;
  5612. int ret;
  5613. u64 tmp64;
  5614. if (!si_pi->fan_table_start) {
  5615. adev->pm.dpm.fan.ucode_fan_control = false;
  5616. return 0;
  5617. }
  5618. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5619. if (duty100 == 0) {
  5620. adev->pm.dpm.fan.ucode_fan_control = false;
  5621. return 0;
  5622. }
  5623. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  5624. do_div(tmp64, 10000);
  5625. fdo_min = (u16)tmp64;
  5626. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  5627. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  5628. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  5629. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  5630. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  5631. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  5632. fan_table.temp_min = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  5633. fan_table.temp_med = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  5634. fan_table.temp_max = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  5635. fan_table.slope1 = cpu_to_be16(slope1);
  5636. fan_table.slope2 = cpu_to_be16(slope2);
  5637. fan_table.fdo_min = cpu_to_be16(fdo_min);
  5638. fan_table.hys_down = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  5639. fan_table.hys_up = cpu_to_be16(1);
  5640. fan_table.hys_slope = cpu_to_be16(1);
  5641. fan_table.temp_resp_lim = cpu_to_be16(5);
  5642. reference_clock = amdgpu_asic_get_xclk(adev);
  5643. fan_table.refresh_period = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  5644. reference_clock) / 1600);
  5645. fan_table.fdo_max = cpu_to_be16((u16)duty100);
  5646. tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
  5647. fan_table.temp_src = (uint8_t)tmp;
  5648. ret = amdgpu_si_copy_bytes_to_smc(adev,
  5649. si_pi->fan_table_start,
  5650. (u8 *)(&fan_table),
  5651. sizeof(fan_table),
  5652. si_pi->sram_end);
  5653. if (ret) {
  5654. DRM_ERROR("Failed to load fan table to the SMC.");
  5655. adev->pm.dpm.fan.ucode_fan_control = false;
  5656. }
  5657. return ret;
  5658. }
  5659. static int si_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  5660. {
  5661. struct si_power_info *si_pi = si_get_pi(adev);
  5662. PPSMC_Result ret;
  5663. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StartFanControl);
  5664. if (ret == PPSMC_Result_OK) {
  5665. si_pi->fan_is_controlled_by_smc = true;
  5666. return 0;
  5667. } else {
  5668. return -EINVAL;
  5669. }
  5670. }
  5671. static int si_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  5672. {
  5673. struct si_power_info *si_pi = si_get_pi(adev);
  5674. PPSMC_Result ret;
  5675. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StopFanControl);
  5676. if (ret == PPSMC_Result_OK) {
  5677. si_pi->fan_is_controlled_by_smc = false;
  5678. return 0;
  5679. } else {
  5680. return -EINVAL;
  5681. }
  5682. }
  5683. static int si_dpm_get_fan_speed_percent(void *handle,
  5684. u32 *speed)
  5685. {
  5686. u32 duty, duty100;
  5687. u64 tmp64;
  5688. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5689. if (adev->pm.no_fan)
  5690. return -ENOENT;
  5691. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5692. duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
  5693. if (duty100 == 0)
  5694. return -EINVAL;
  5695. tmp64 = (u64)duty * 100;
  5696. do_div(tmp64, duty100);
  5697. *speed = (u32)tmp64;
  5698. if (*speed > 100)
  5699. *speed = 100;
  5700. return 0;
  5701. }
  5702. static int si_dpm_set_fan_speed_percent(void *handle,
  5703. u32 speed)
  5704. {
  5705. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5706. struct si_power_info *si_pi = si_get_pi(adev);
  5707. u32 tmp;
  5708. u32 duty, duty100;
  5709. u64 tmp64;
  5710. if (adev->pm.no_fan)
  5711. return -ENOENT;
  5712. if (si_pi->fan_is_controlled_by_smc)
  5713. return -EINVAL;
  5714. if (speed > 100)
  5715. return -EINVAL;
  5716. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5717. if (duty100 == 0)
  5718. return -EINVAL;
  5719. tmp64 = (u64)speed * duty100;
  5720. do_div(tmp64, 100);
  5721. duty = (u32)tmp64;
  5722. tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
  5723. tmp |= FDO_STATIC_DUTY(duty);
  5724. WREG32(CG_FDO_CTRL0, tmp);
  5725. return 0;
  5726. }
  5727. static void si_dpm_set_fan_control_mode(void *handle, u32 mode)
  5728. {
  5729. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5730. if (mode) {
  5731. /* stop auto-manage */
  5732. if (adev->pm.dpm.fan.ucode_fan_control)
  5733. si_fan_ctrl_stop_smc_fan_control(adev);
  5734. si_fan_ctrl_set_static_mode(adev, mode);
  5735. } else {
  5736. /* restart auto-manage */
  5737. if (adev->pm.dpm.fan.ucode_fan_control)
  5738. si_thermal_start_smc_fan_control(adev);
  5739. else
  5740. si_fan_ctrl_set_default_mode(adev);
  5741. }
  5742. }
  5743. static u32 si_dpm_get_fan_control_mode(void *handle)
  5744. {
  5745. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5746. struct si_power_info *si_pi = si_get_pi(adev);
  5747. u32 tmp;
  5748. if (si_pi->fan_is_controlled_by_smc)
  5749. return 0;
  5750. tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
  5751. return (tmp >> FDO_PWM_MODE_SHIFT);
  5752. }
  5753. #if 0
  5754. static int si_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  5755. u32 *speed)
  5756. {
  5757. u32 tach_period;
  5758. u32 xclk = amdgpu_asic_get_xclk(adev);
  5759. if (adev->pm.no_fan)
  5760. return -ENOENT;
  5761. if (adev->pm.fan_pulses_per_revolution == 0)
  5762. return -ENOENT;
  5763. tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
  5764. if (tach_period == 0)
  5765. return -ENOENT;
  5766. *speed = 60 * xclk * 10000 / tach_period;
  5767. return 0;
  5768. }
  5769. static int si_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  5770. u32 speed)
  5771. {
  5772. u32 tach_period, tmp;
  5773. u32 xclk = amdgpu_asic_get_xclk(adev);
  5774. if (adev->pm.no_fan)
  5775. return -ENOENT;
  5776. if (adev->pm.fan_pulses_per_revolution == 0)
  5777. return -ENOENT;
  5778. if ((speed < adev->pm.fan_min_rpm) ||
  5779. (speed > adev->pm.fan_max_rpm))
  5780. return -EINVAL;
  5781. if (adev->pm.dpm.fan.ucode_fan_control)
  5782. si_fan_ctrl_stop_smc_fan_control(adev);
  5783. tach_period = 60 * xclk * 10000 / (8 * speed);
  5784. tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
  5785. tmp |= TARGET_PERIOD(tach_period);
  5786. WREG32(CG_TACH_CTRL, tmp);
  5787. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  5788. return 0;
  5789. }
  5790. #endif
  5791. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  5792. {
  5793. struct si_power_info *si_pi = si_get_pi(adev);
  5794. u32 tmp;
  5795. if (!si_pi->fan_ctrl_is_in_default_mode) {
  5796. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5797. tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
  5798. WREG32(CG_FDO_CTRL2, tmp);
  5799. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5800. tmp |= TMIN(si_pi->t_min);
  5801. WREG32(CG_FDO_CTRL2, tmp);
  5802. si_pi->fan_ctrl_is_in_default_mode = true;
  5803. }
  5804. }
  5805. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  5806. {
  5807. if (adev->pm.dpm.fan.ucode_fan_control) {
  5808. si_fan_ctrl_start_smc_fan_control(adev);
  5809. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  5810. }
  5811. }
  5812. static void si_thermal_initialize(struct amdgpu_device *adev)
  5813. {
  5814. u32 tmp;
  5815. if (adev->pm.fan_pulses_per_revolution) {
  5816. tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
  5817. tmp |= EDGE_PER_REV(adev->pm.fan_pulses_per_revolution -1);
  5818. WREG32(CG_TACH_CTRL, tmp);
  5819. }
  5820. tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
  5821. tmp |= TACH_PWM_RESP_RATE(0x28);
  5822. WREG32(CG_FDO_CTRL2, tmp);
  5823. }
  5824. static int si_thermal_start_thermal_controller(struct amdgpu_device *adev)
  5825. {
  5826. int ret;
  5827. si_thermal_initialize(adev);
  5828. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5829. if (ret)
  5830. return ret;
  5831. ret = si_thermal_enable_alert(adev, true);
  5832. if (ret)
  5833. return ret;
  5834. if (adev->pm.dpm.fan.ucode_fan_control) {
  5835. ret = si_halt_smc(adev);
  5836. if (ret)
  5837. return ret;
  5838. ret = si_thermal_setup_fan_table(adev);
  5839. if (ret)
  5840. return ret;
  5841. ret = si_resume_smc(adev);
  5842. if (ret)
  5843. return ret;
  5844. si_thermal_start_smc_fan_control(adev);
  5845. }
  5846. return 0;
  5847. }
  5848. static void si_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  5849. {
  5850. if (!adev->pm.no_fan) {
  5851. si_fan_ctrl_set_default_mode(adev);
  5852. si_fan_ctrl_stop_smc_fan_control(adev);
  5853. }
  5854. }
  5855. static int si_dpm_enable(struct amdgpu_device *adev)
  5856. {
  5857. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  5858. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5859. struct si_power_info *si_pi = si_get_pi(adev);
  5860. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  5861. int ret;
  5862. if (amdgpu_si_is_smc_running(adev))
  5863. return -EINVAL;
  5864. if (pi->voltage_control || si_pi->voltage_control_svi2)
  5865. si_enable_voltage_control(adev, true);
  5866. if (pi->mvdd_control)
  5867. si_get_mvdd_configuration(adev);
  5868. if (pi->voltage_control || si_pi->voltage_control_svi2) {
  5869. ret = si_construct_voltage_tables(adev);
  5870. if (ret) {
  5871. DRM_ERROR("si_construct_voltage_tables failed\n");
  5872. return ret;
  5873. }
  5874. }
  5875. if (eg_pi->dynamic_ac_timing) {
  5876. ret = si_initialize_mc_reg_table(adev);
  5877. if (ret)
  5878. eg_pi->dynamic_ac_timing = false;
  5879. }
  5880. if (pi->dynamic_ss)
  5881. si_enable_spread_spectrum(adev, true);
  5882. if (pi->thermal_protection)
  5883. si_enable_thermal_protection(adev, true);
  5884. si_setup_bsp(adev);
  5885. si_program_git(adev);
  5886. si_program_tp(adev);
  5887. si_program_tpp(adev);
  5888. si_program_sstp(adev);
  5889. si_enable_display_gap(adev);
  5890. si_program_vc(adev);
  5891. ret = si_upload_firmware(adev);
  5892. if (ret) {
  5893. DRM_ERROR("si_upload_firmware failed\n");
  5894. return ret;
  5895. }
  5896. ret = si_process_firmware_header(adev);
  5897. if (ret) {
  5898. DRM_ERROR("si_process_firmware_header failed\n");
  5899. return ret;
  5900. }
  5901. ret = si_initial_switch_from_arb_f0_to_f1(adev);
  5902. if (ret) {
  5903. DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
  5904. return ret;
  5905. }
  5906. ret = si_init_smc_table(adev);
  5907. if (ret) {
  5908. DRM_ERROR("si_init_smc_table failed\n");
  5909. return ret;
  5910. }
  5911. ret = si_init_smc_spll_table(adev);
  5912. if (ret) {
  5913. DRM_ERROR("si_init_smc_spll_table failed\n");
  5914. return ret;
  5915. }
  5916. ret = si_init_arb_table_index(adev);
  5917. if (ret) {
  5918. DRM_ERROR("si_init_arb_table_index failed\n");
  5919. return ret;
  5920. }
  5921. if (eg_pi->dynamic_ac_timing) {
  5922. ret = si_populate_mc_reg_table(adev, boot_ps);
  5923. if (ret) {
  5924. DRM_ERROR("si_populate_mc_reg_table failed\n");
  5925. return ret;
  5926. }
  5927. }
  5928. ret = si_initialize_smc_cac_tables(adev);
  5929. if (ret) {
  5930. DRM_ERROR("si_initialize_smc_cac_tables failed\n");
  5931. return ret;
  5932. }
  5933. ret = si_initialize_hardware_cac_manager(adev);
  5934. if (ret) {
  5935. DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
  5936. return ret;
  5937. }
  5938. ret = si_initialize_smc_dte_tables(adev);
  5939. if (ret) {
  5940. DRM_ERROR("si_initialize_smc_dte_tables failed\n");
  5941. return ret;
  5942. }
  5943. ret = si_populate_smc_tdp_limits(adev, boot_ps);
  5944. if (ret) {
  5945. DRM_ERROR("si_populate_smc_tdp_limits failed\n");
  5946. return ret;
  5947. }
  5948. ret = si_populate_smc_tdp_limits_2(adev, boot_ps);
  5949. if (ret) {
  5950. DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
  5951. return ret;
  5952. }
  5953. si_program_response_times(adev);
  5954. si_program_ds_registers(adev);
  5955. si_dpm_start_smc(adev);
  5956. ret = si_notify_smc_display_change(adev, false);
  5957. if (ret) {
  5958. DRM_ERROR("si_notify_smc_display_change failed\n");
  5959. return ret;
  5960. }
  5961. si_enable_sclk_control(adev, true);
  5962. si_start_dpm(adev);
  5963. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  5964. si_thermal_start_thermal_controller(adev);
  5965. ni_update_current_ps(adev, boot_ps);
  5966. return 0;
  5967. }
  5968. static int si_set_temperature_range(struct amdgpu_device *adev)
  5969. {
  5970. int ret;
  5971. ret = si_thermal_enable_alert(adev, false);
  5972. if (ret)
  5973. return ret;
  5974. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5975. if (ret)
  5976. return ret;
  5977. ret = si_thermal_enable_alert(adev, true);
  5978. if (ret)
  5979. return ret;
  5980. return ret;
  5981. }
  5982. static void si_dpm_disable(struct amdgpu_device *adev)
  5983. {
  5984. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  5985. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  5986. if (!amdgpu_si_is_smc_running(adev))
  5987. return;
  5988. si_thermal_stop_thermal_controller(adev);
  5989. si_disable_ulv(adev);
  5990. si_clear_vc(adev);
  5991. if (pi->thermal_protection)
  5992. si_enable_thermal_protection(adev, false);
  5993. si_enable_power_containment(adev, boot_ps, false);
  5994. si_enable_smc_cac(adev, boot_ps, false);
  5995. si_enable_spread_spectrum(adev, false);
  5996. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  5997. si_stop_dpm(adev);
  5998. si_reset_to_default(adev);
  5999. si_dpm_stop_smc(adev);
  6000. si_force_switch_to_arb_f0(adev);
  6001. ni_update_current_ps(adev, boot_ps);
  6002. }
  6003. static int si_dpm_pre_set_power_state(void *handle)
  6004. {
  6005. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6006. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6007. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  6008. struct amdgpu_ps *new_ps = &requested_ps;
  6009. ni_update_requested_ps(adev, new_ps);
  6010. si_apply_state_adjust_rules(adev, &eg_pi->requested_rps);
  6011. return 0;
  6012. }
  6013. static int si_power_control_set_level(struct amdgpu_device *adev)
  6014. {
  6015. struct amdgpu_ps *new_ps = adev->pm.dpm.requested_ps;
  6016. int ret;
  6017. ret = si_restrict_performance_levels_before_switch(adev);
  6018. if (ret)
  6019. return ret;
  6020. ret = si_halt_smc(adev);
  6021. if (ret)
  6022. return ret;
  6023. ret = si_populate_smc_tdp_limits(adev, new_ps);
  6024. if (ret)
  6025. return ret;
  6026. ret = si_populate_smc_tdp_limits_2(adev, new_ps);
  6027. if (ret)
  6028. return ret;
  6029. ret = si_resume_smc(adev);
  6030. if (ret)
  6031. return ret;
  6032. ret = si_set_sw_state(adev);
  6033. if (ret)
  6034. return ret;
  6035. return 0;
  6036. }
  6037. static int si_dpm_set_power_state(void *handle)
  6038. {
  6039. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6040. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6041. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6042. struct amdgpu_ps *old_ps = &eg_pi->current_rps;
  6043. int ret;
  6044. ret = si_disable_ulv(adev);
  6045. if (ret) {
  6046. DRM_ERROR("si_disable_ulv failed\n");
  6047. return ret;
  6048. }
  6049. ret = si_restrict_performance_levels_before_switch(adev);
  6050. if (ret) {
  6051. DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
  6052. return ret;
  6053. }
  6054. if (eg_pi->pcie_performance_request)
  6055. si_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  6056. ni_set_uvd_clock_before_set_eng_clock(adev, new_ps, old_ps);
  6057. ret = si_enable_power_containment(adev, new_ps, false);
  6058. if (ret) {
  6059. DRM_ERROR("si_enable_power_containment failed\n");
  6060. return ret;
  6061. }
  6062. ret = si_enable_smc_cac(adev, new_ps, false);
  6063. if (ret) {
  6064. DRM_ERROR("si_enable_smc_cac failed\n");
  6065. return ret;
  6066. }
  6067. ret = si_halt_smc(adev);
  6068. if (ret) {
  6069. DRM_ERROR("si_halt_smc failed\n");
  6070. return ret;
  6071. }
  6072. ret = si_upload_sw_state(adev, new_ps);
  6073. if (ret) {
  6074. DRM_ERROR("si_upload_sw_state failed\n");
  6075. return ret;
  6076. }
  6077. ret = si_upload_smc_data(adev);
  6078. if (ret) {
  6079. DRM_ERROR("si_upload_smc_data failed\n");
  6080. return ret;
  6081. }
  6082. ret = si_upload_ulv_state(adev);
  6083. if (ret) {
  6084. DRM_ERROR("si_upload_ulv_state failed\n");
  6085. return ret;
  6086. }
  6087. if (eg_pi->dynamic_ac_timing) {
  6088. ret = si_upload_mc_reg_table(adev, new_ps);
  6089. if (ret) {
  6090. DRM_ERROR("si_upload_mc_reg_table failed\n");
  6091. return ret;
  6092. }
  6093. }
  6094. ret = si_program_memory_timing_parameters(adev, new_ps);
  6095. if (ret) {
  6096. DRM_ERROR("si_program_memory_timing_parameters failed\n");
  6097. return ret;
  6098. }
  6099. si_set_pcie_lane_width_in_smc(adev, new_ps, old_ps);
  6100. ret = si_resume_smc(adev);
  6101. if (ret) {
  6102. DRM_ERROR("si_resume_smc failed\n");
  6103. return ret;
  6104. }
  6105. ret = si_set_sw_state(adev);
  6106. if (ret) {
  6107. DRM_ERROR("si_set_sw_state failed\n");
  6108. return ret;
  6109. }
  6110. ni_set_uvd_clock_after_set_eng_clock(adev, new_ps, old_ps);
  6111. if (eg_pi->pcie_performance_request)
  6112. si_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  6113. ret = si_set_power_state_conditionally_enable_ulv(adev, new_ps);
  6114. if (ret) {
  6115. DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
  6116. return ret;
  6117. }
  6118. ret = si_enable_smc_cac(adev, new_ps, true);
  6119. if (ret) {
  6120. DRM_ERROR("si_enable_smc_cac failed\n");
  6121. return ret;
  6122. }
  6123. ret = si_enable_power_containment(adev, new_ps, true);
  6124. if (ret) {
  6125. DRM_ERROR("si_enable_power_containment failed\n");
  6126. return ret;
  6127. }
  6128. ret = si_power_control_set_level(adev);
  6129. if (ret) {
  6130. DRM_ERROR("si_power_control_set_level failed\n");
  6131. return ret;
  6132. }
  6133. return 0;
  6134. }
  6135. static void si_dpm_post_set_power_state(void *handle)
  6136. {
  6137. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6138. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6139. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6140. ni_update_current_ps(adev, new_ps);
  6141. }
  6142. #if 0
  6143. void si_dpm_reset_asic(struct amdgpu_device *adev)
  6144. {
  6145. si_restrict_performance_levels_before_switch(adev);
  6146. si_disable_ulv(adev);
  6147. si_set_boot_state(adev);
  6148. }
  6149. #endif
  6150. static void si_dpm_display_configuration_changed(void *handle)
  6151. {
  6152. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6153. si_program_display_gap(adev);
  6154. }
  6155. static void si_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  6156. struct amdgpu_ps *rps,
  6157. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  6158. u8 table_rev)
  6159. {
  6160. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  6161. rps->class = le16_to_cpu(non_clock_info->usClassification);
  6162. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  6163. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  6164. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  6165. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  6166. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  6167. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  6168. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  6169. } else {
  6170. rps->vclk = 0;
  6171. rps->dclk = 0;
  6172. }
  6173. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  6174. adev->pm.dpm.boot_ps = rps;
  6175. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  6176. adev->pm.dpm.uvd_ps = rps;
  6177. }
  6178. static void si_parse_pplib_clock_info(struct amdgpu_device *adev,
  6179. struct amdgpu_ps *rps, int index,
  6180. union pplib_clock_info *clock_info)
  6181. {
  6182. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  6183. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6184. struct si_power_info *si_pi = si_get_pi(adev);
  6185. struct si_ps *ps = si_get_ps(rps);
  6186. u16 leakage_voltage;
  6187. struct rv7xx_pl *pl = &ps->performance_levels[index];
  6188. int ret;
  6189. ps->performance_level_count = index + 1;
  6190. pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6191. pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
  6192. pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6193. pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6194. pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
  6195. pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
  6196. pl->flags = le32_to_cpu(clock_info->si.ulFlags);
  6197. pl->pcie_gen = amdgpu_get_pcie_gen_support(adev,
  6198. si_pi->sys_pcie_mask,
  6199. si_pi->boot_pcie_gen,
  6200. clock_info->si.ucPCIEGen);
  6201. /* patch up vddc if necessary */
  6202. ret = si_get_leakage_voltage_from_leakage_index(adev, pl->vddc,
  6203. &leakage_voltage);
  6204. if (ret == 0)
  6205. pl->vddc = leakage_voltage;
  6206. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  6207. pi->acpi_vddc = pl->vddc;
  6208. eg_pi->acpi_vddci = pl->vddci;
  6209. si_pi->acpi_pcie_gen = pl->pcie_gen;
  6210. }
  6211. if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
  6212. index == 0) {
  6213. /* XXX disable for A0 tahiti */
  6214. si_pi->ulv.supported = false;
  6215. si_pi->ulv.pl = *pl;
  6216. si_pi->ulv.one_pcie_lane_in_ulv = false;
  6217. si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
  6218. si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
  6219. si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
  6220. }
  6221. if (pi->min_vddc_in_table > pl->vddc)
  6222. pi->min_vddc_in_table = pl->vddc;
  6223. if (pi->max_vddc_in_table < pl->vddc)
  6224. pi->max_vddc_in_table = pl->vddc;
  6225. /* patch up boot state */
  6226. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  6227. u16 vddc, vddci, mvdd;
  6228. amdgpu_atombios_get_default_voltages(adev, &vddc, &vddci, &mvdd);
  6229. pl->mclk = adev->clock.default_mclk;
  6230. pl->sclk = adev->clock.default_sclk;
  6231. pl->vddc = vddc;
  6232. pl->vddci = vddci;
  6233. si_pi->mvdd_bootup_value = mvdd;
  6234. }
  6235. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  6236. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  6237. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  6238. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  6239. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  6240. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  6241. }
  6242. }
  6243. union pplib_power_state {
  6244. struct _ATOM_PPLIB_STATE v1;
  6245. struct _ATOM_PPLIB_STATE_V2 v2;
  6246. };
  6247. static int si_parse_power_table(struct amdgpu_device *adev)
  6248. {
  6249. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  6250. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  6251. union pplib_power_state *power_state;
  6252. int i, j, k, non_clock_array_index, clock_array_index;
  6253. union pplib_clock_info *clock_info;
  6254. struct _StateArray *state_array;
  6255. struct _ClockInfoArray *clock_info_array;
  6256. struct _NonClockInfoArray *non_clock_info_array;
  6257. union power_info *power_info;
  6258. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  6259. u16 data_offset;
  6260. u8 frev, crev;
  6261. u8 *power_state_offset;
  6262. struct si_ps *ps;
  6263. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  6264. &frev, &crev, &data_offset))
  6265. return -EINVAL;
  6266. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  6267. amdgpu_add_thermal_controller(adev);
  6268. state_array = (struct _StateArray *)
  6269. (mode_info->atom_context->bios + data_offset +
  6270. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  6271. clock_info_array = (struct _ClockInfoArray *)
  6272. (mode_info->atom_context->bios + data_offset +
  6273. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  6274. non_clock_info_array = (struct _NonClockInfoArray *)
  6275. (mode_info->atom_context->bios + data_offset +
  6276. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  6277. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  6278. state_array->ucNumEntries, GFP_KERNEL);
  6279. if (!adev->pm.dpm.ps)
  6280. return -ENOMEM;
  6281. power_state_offset = (u8 *)state_array->states;
  6282. for (i = 0; i < state_array->ucNumEntries; i++) {
  6283. u8 *idx;
  6284. power_state = (union pplib_power_state *)power_state_offset;
  6285. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  6286. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  6287. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  6288. ps = kzalloc(sizeof(struct si_ps), GFP_KERNEL);
  6289. if (ps == NULL) {
  6290. kfree(adev->pm.dpm.ps);
  6291. return -ENOMEM;
  6292. }
  6293. adev->pm.dpm.ps[i].ps_priv = ps;
  6294. si_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  6295. non_clock_info,
  6296. non_clock_info_array->ucEntrySize);
  6297. k = 0;
  6298. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  6299. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  6300. clock_array_index = idx[j];
  6301. if (clock_array_index >= clock_info_array->ucNumEntries)
  6302. continue;
  6303. if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
  6304. break;
  6305. clock_info = (union pplib_clock_info *)
  6306. ((u8 *)&clock_info_array->clockInfo[0] +
  6307. (clock_array_index * clock_info_array->ucEntrySize));
  6308. si_parse_pplib_clock_info(adev,
  6309. &adev->pm.dpm.ps[i], k,
  6310. clock_info);
  6311. k++;
  6312. }
  6313. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  6314. }
  6315. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  6316. /* fill in the vce power states */
  6317. for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
  6318. u32 sclk, mclk;
  6319. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  6320. clock_info = (union pplib_clock_info *)
  6321. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  6322. sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6323. sclk |= clock_info->si.ucEngineClockHigh << 16;
  6324. mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6325. mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6326. adev->pm.dpm.vce_states[i].sclk = sclk;
  6327. adev->pm.dpm.vce_states[i].mclk = mclk;
  6328. }
  6329. return 0;
  6330. }
  6331. static int si_dpm_init(struct amdgpu_device *adev)
  6332. {
  6333. struct rv7xx_power_info *pi;
  6334. struct evergreen_power_info *eg_pi;
  6335. struct ni_power_info *ni_pi;
  6336. struct si_power_info *si_pi;
  6337. struct atom_clock_dividers dividers;
  6338. int ret;
  6339. si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
  6340. if (si_pi == NULL)
  6341. return -ENOMEM;
  6342. adev->pm.dpm.priv = si_pi;
  6343. ni_pi = &si_pi->ni;
  6344. eg_pi = &ni_pi->eg;
  6345. pi = &eg_pi->rv7xx;
  6346. si_pi->sys_pcie_mask =
  6347. (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_MASK) >>
  6348. CAIL_PCIE_LINK_SPEED_SUPPORT_SHIFT;
  6349. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  6350. si_pi->boot_pcie_gen = si_get_current_pcie_speed(adev);
  6351. si_set_max_cu_value(adev);
  6352. rv770_get_max_vddc(adev);
  6353. si_get_leakage_vddc(adev);
  6354. si_patch_dependency_tables_based_on_leakage(adev);
  6355. pi->acpi_vddc = 0;
  6356. eg_pi->acpi_vddci = 0;
  6357. pi->min_vddc_in_table = 0;
  6358. pi->max_vddc_in_table = 0;
  6359. ret = amdgpu_get_platform_caps(adev);
  6360. if (ret)
  6361. return ret;
  6362. ret = amdgpu_parse_extended_power_table(adev);
  6363. if (ret)
  6364. return ret;
  6365. ret = si_parse_power_table(adev);
  6366. if (ret)
  6367. return ret;
  6368. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  6369. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  6370. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  6371. amdgpu_free_extended_power_table(adev);
  6372. return -ENOMEM;
  6373. }
  6374. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  6375. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  6376. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  6377. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  6378. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  6379. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  6380. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  6381. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  6382. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  6383. if (adev->pm.dpm.voltage_response_time == 0)
  6384. adev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  6385. if (adev->pm.dpm.backbias_response_time == 0)
  6386. adev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  6387. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  6388. 0, false, &dividers);
  6389. if (ret)
  6390. pi->ref_div = dividers.ref_div + 1;
  6391. else
  6392. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  6393. eg_pi->smu_uvd_hs = false;
  6394. pi->mclk_strobe_mode_threshold = 40000;
  6395. if (si_is_special_1gb_platform(adev))
  6396. pi->mclk_stutter_mode_threshold = 0;
  6397. else
  6398. pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
  6399. pi->mclk_edc_enable_threshold = 40000;
  6400. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  6401. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  6402. pi->voltage_control =
  6403. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6404. VOLTAGE_OBJ_GPIO_LUT);
  6405. if (!pi->voltage_control) {
  6406. si_pi->voltage_control_svi2 =
  6407. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6408. VOLTAGE_OBJ_SVID2);
  6409. if (si_pi->voltage_control_svi2)
  6410. amdgpu_atombios_get_svi2_info(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6411. &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
  6412. }
  6413. pi->mvdd_control =
  6414. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
  6415. VOLTAGE_OBJ_GPIO_LUT);
  6416. eg_pi->vddci_control =
  6417. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6418. VOLTAGE_OBJ_GPIO_LUT);
  6419. if (!eg_pi->vddci_control)
  6420. si_pi->vddci_control_svi2 =
  6421. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6422. VOLTAGE_OBJ_SVID2);
  6423. si_pi->vddc_phase_shed_control =
  6424. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6425. VOLTAGE_OBJ_PHASE_LUT);
  6426. rv770_get_engine_memory_ss(adev);
  6427. pi->asi = RV770_ASI_DFLT;
  6428. pi->pasi = CYPRESS_HASI_DFLT;
  6429. pi->vrc = SISLANDS_VRC_DFLT;
  6430. pi->gfx_clock_gating = true;
  6431. eg_pi->sclk_deep_sleep = true;
  6432. si_pi->sclk_deep_sleep_above_low = false;
  6433. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  6434. pi->thermal_protection = true;
  6435. else
  6436. pi->thermal_protection = false;
  6437. eg_pi->dynamic_ac_timing = true;
  6438. eg_pi->light_sleep = true;
  6439. #if defined(CONFIG_ACPI)
  6440. eg_pi->pcie_performance_request =
  6441. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  6442. #else
  6443. eg_pi->pcie_performance_request = false;
  6444. #endif
  6445. si_pi->sram_end = SMC_RAM_END;
  6446. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  6447. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  6448. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  6449. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  6450. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  6451. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  6452. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  6453. si_initialize_powertune_defaults(adev);
  6454. /* make sure dc limits are valid */
  6455. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  6456. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  6457. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  6458. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  6459. si_pi->fan_ctrl_is_in_default_mode = true;
  6460. return 0;
  6461. }
  6462. static void si_dpm_fini(struct amdgpu_device *adev)
  6463. {
  6464. int i;
  6465. if (adev->pm.dpm.ps)
  6466. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  6467. kfree(adev->pm.dpm.ps[i].ps_priv);
  6468. kfree(adev->pm.dpm.ps);
  6469. kfree(adev->pm.dpm.priv);
  6470. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  6471. amdgpu_free_extended_power_table(adev);
  6472. }
  6473. static void si_dpm_debugfs_print_current_performance_level(void *handle,
  6474. struct seq_file *m)
  6475. {
  6476. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6477. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6478. struct amdgpu_ps *rps = &eg_pi->current_rps;
  6479. struct si_ps *ps = si_get_ps(rps);
  6480. struct rv7xx_pl *pl;
  6481. u32 current_index =
  6482. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6483. CURRENT_STATE_INDEX_SHIFT;
  6484. if (current_index >= ps->performance_level_count) {
  6485. seq_printf(m, "invalid dpm profile %d\n", current_index);
  6486. } else {
  6487. pl = &ps->performance_levels[current_index];
  6488. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6489. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6490. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6491. }
  6492. }
  6493. static int si_dpm_set_interrupt_state(struct amdgpu_device *adev,
  6494. struct amdgpu_irq_src *source,
  6495. unsigned type,
  6496. enum amdgpu_interrupt_state state)
  6497. {
  6498. u32 cg_thermal_int;
  6499. switch (type) {
  6500. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  6501. switch (state) {
  6502. case AMDGPU_IRQ_STATE_DISABLE:
  6503. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6504. cg_thermal_int |= THERM_INT_MASK_HIGH;
  6505. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6506. break;
  6507. case AMDGPU_IRQ_STATE_ENABLE:
  6508. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6509. cg_thermal_int &= ~THERM_INT_MASK_HIGH;
  6510. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6511. break;
  6512. default:
  6513. break;
  6514. }
  6515. break;
  6516. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  6517. switch (state) {
  6518. case AMDGPU_IRQ_STATE_DISABLE:
  6519. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6520. cg_thermal_int |= THERM_INT_MASK_LOW;
  6521. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6522. break;
  6523. case AMDGPU_IRQ_STATE_ENABLE:
  6524. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6525. cg_thermal_int &= ~THERM_INT_MASK_LOW;
  6526. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6527. break;
  6528. default:
  6529. break;
  6530. }
  6531. break;
  6532. default:
  6533. break;
  6534. }
  6535. return 0;
  6536. }
  6537. static int si_dpm_process_interrupt(struct amdgpu_device *adev,
  6538. struct amdgpu_irq_src *source,
  6539. struct amdgpu_iv_entry *entry)
  6540. {
  6541. bool queue_thermal = false;
  6542. if (entry == NULL)
  6543. return -EINVAL;
  6544. switch (entry->src_id) {
  6545. case 230: /* thermal low to high */
  6546. DRM_DEBUG("IH: thermal low to high\n");
  6547. adev->pm.dpm.thermal.high_to_low = false;
  6548. queue_thermal = true;
  6549. break;
  6550. case 231: /* thermal high to low */
  6551. DRM_DEBUG("IH: thermal high to low\n");
  6552. adev->pm.dpm.thermal.high_to_low = true;
  6553. queue_thermal = true;
  6554. break;
  6555. default:
  6556. break;
  6557. }
  6558. if (queue_thermal)
  6559. schedule_work(&adev->pm.dpm.thermal.work);
  6560. return 0;
  6561. }
  6562. static int si_dpm_late_init(void *handle)
  6563. {
  6564. int ret;
  6565. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6566. if (!amdgpu_dpm)
  6567. return 0;
  6568. ret = si_set_temperature_range(adev);
  6569. if (ret)
  6570. return ret;
  6571. #if 0 //TODO ?
  6572. si_dpm_powergate_uvd(adev, true);
  6573. #endif
  6574. return 0;
  6575. }
  6576. /**
  6577. * si_dpm_init_microcode - load ucode images from disk
  6578. *
  6579. * @adev: amdgpu_device pointer
  6580. *
  6581. * Use the firmware interface to load the ucode images into
  6582. * the driver (not loaded into hw).
  6583. * Returns 0 on success, error on failure.
  6584. */
  6585. static int si_dpm_init_microcode(struct amdgpu_device *adev)
  6586. {
  6587. const char *chip_name;
  6588. char fw_name[30];
  6589. int err;
  6590. DRM_DEBUG("\n");
  6591. switch (adev->asic_type) {
  6592. case CHIP_TAHITI:
  6593. chip_name = "tahiti";
  6594. break;
  6595. case CHIP_PITCAIRN:
  6596. if ((adev->pdev->revision == 0x81) &&
  6597. ((adev->pdev->device == 0x6810) ||
  6598. (adev->pdev->device == 0x6811)))
  6599. chip_name = "pitcairn_k";
  6600. else
  6601. chip_name = "pitcairn";
  6602. break;
  6603. case CHIP_VERDE:
  6604. if (((adev->pdev->device == 0x6820) &&
  6605. ((adev->pdev->revision == 0x81) ||
  6606. (adev->pdev->revision == 0x83))) ||
  6607. ((adev->pdev->device == 0x6821) &&
  6608. ((adev->pdev->revision == 0x83) ||
  6609. (adev->pdev->revision == 0x87))) ||
  6610. ((adev->pdev->revision == 0x87) &&
  6611. ((adev->pdev->device == 0x6823) ||
  6612. (adev->pdev->device == 0x682b))))
  6613. chip_name = "verde_k";
  6614. else
  6615. chip_name = "verde";
  6616. break;
  6617. case CHIP_OLAND:
  6618. if (((adev->pdev->revision == 0x81) &&
  6619. ((adev->pdev->device == 0x6600) ||
  6620. (adev->pdev->device == 0x6604) ||
  6621. (adev->pdev->device == 0x6605) ||
  6622. (adev->pdev->device == 0x6610))) ||
  6623. ((adev->pdev->revision == 0x83) &&
  6624. (adev->pdev->device == 0x6610)))
  6625. chip_name = "oland_k";
  6626. else
  6627. chip_name = "oland";
  6628. break;
  6629. case CHIP_HAINAN:
  6630. if (((adev->pdev->revision == 0x81) &&
  6631. (adev->pdev->device == 0x6660)) ||
  6632. ((adev->pdev->revision == 0x83) &&
  6633. ((adev->pdev->device == 0x6660) ||
  6634. (adev->pdev->device == 0x6663) ||
  6635. (adev->pdev->device == 0x6665) ||
  6636. (adev->pdev->device == 0x6667))))
  6637. chip_name = "hainan_k";
  6638. else if ((adev->pdev->revision == 0xc3) &&
  6639. (adev->pdev->device == 0x6665))
  6640. chip_name = "banks_k_2";
  6641. else
  6642. chip_name = "hainan";
  6643. break;
  6644. default: BUG();
  6645. }
  6646. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  6647. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  6648. if (err)
  6649. goto out;
  6650. err = amdgpu_ucode_validate(adev->pm.fw);
  6651. out:
  6652. if (err) {
  6653. DRM_ERROR("si_smc: Failed to load firmware. err = %d\"%s\"\n",
  6654. err, fw_name);
  6655. release_firmware(adev->pm.fw);
  6656. adev->pm.fw = NULL;
  6657. }
  6658. return err;
  6659. }
  6660. static int si_dpm_sw_init(void *handle)
  6661. {
  6662. int ret;
  6663. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6664. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 230, &adev->pm.dpm.thermal.irq);
  6665. if (ret)
  6666. return ret;
  6667. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 231, &adev->pm.dpm.thermal.irq);
  6668. if (ret)
  6669. return ret;
  6670. /* default to balanced state */
  6671. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  6672. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  6673. adev->pm.dpm.forced_level = AMD_DPM_FORCED_LEVEL_AUTO;
  6674. adev->pm.default_sclk = adev->clock.default_sclk;
  6675. adev->pm.default_mclk = adev->clock.default_mclk;
  6676. adev->pm.current_sclk = adev->clock.default_sclk;
  6677. adev->pm.current_mclk = adev->clock.default_mclk;
  6678. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  6679. if (amdgpu_dpm == 0)
  6680. return 0;
  6681. ret = si_dpm_init_microcode(adev);
  6682. if (ret)
  6683. return ret;
  6684. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  6685. mutex_lock(&adev->pm.mutex);
  6686. ret = si_dpm_init(adev);
  6687. if (ret)
  6688. goto dpm_failed;
  6689. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6690. if (amdgpu_dpm == 1)
  6691. amdgpu_pm_print_power_states(adev);
  6692. mutex_unlock(&adev->pm.mutex);
  6693. DRM_INFO("amdgpu: dpm initialized\n");
  6694. return 0;
  6695. dpm_failed:
  6696. si_dpm_fini(adev);
  6697. mutex_unlock(&adev->pm.mutex);
  6698. DRM_ERROR("amdgpu: dpm initialization failed\n");
  6699. return ret;
  6700. }
  6701. static int si_dpm_sw_fini(void *handle)
  6702. {
  6703. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6704. flush_work(&adev->pm.dpm.thermal.work);
  6705. mutex_lock(&adev->pm.mutex);
  6706. si_dpm_fini(adev);
  6707. mutex_unlock(&adev->pm.mutex);
  6708. return 0;
  6709. }
  6710. static int si_dpm_hw_init(void *handle)
  6711. {
  6712. int ret;
  6713. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6714. if (!amdgpu_dpm)
  6715. return 0;
  6716. mutex_lock(&adev->pm.mutex);
  6717. si_dpm_setup_asic(adev);
  6718. ret = si_dpm_enable(adev);
  6719. if (ret)
  6720. adev->pm.dpm_enabled = false;
  6721. else
  6722. adev->pm.dpm_enabled = true;
  6723. mutex_unlock(&adev->pm.mutex);
  6724. return ret;
  6725. }
  6726. static int si_dpm_hw_fini(void *handle)
  6727. {
  6728. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6729. if (adev->pm.dpm_enabled) {
  6730. mutex_lock(&adev->pm.mutex);
  6731. si_dpm_disable(adev);
  6732. mutex_unlock(&adev->pm.mutex);
  6733. }
  6734. return 0;
  6735. }
  6736. static int si_dpm_suspend(void *handle)
  6737. {
  6738. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6739. if (adev->pm.dpm_enabled) {
  6740. mutex_lock(&adev->pm.mutex);
  6741. /* disable dpm */
  6742. si_dpm_disable(adev);
  6743. /* reset the power state */
  6744. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6745. mutex_unlock(&adev->pm.mutex);
  6746. }
  6747. return 0;
  6748. }
  6749. static int si_dpm_resume(void *handle)
  6750. {
  6751. int ret;
  6752. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6753. if (adev->pm.dpm_enabled) {
  6754. /* asic init will reset to the boot state */
  6755. mutex_lock(&adev->pm.mutex);
  6756. si_dpm_setup_asic(adev);
  6757. ret = si_dpm_enable(adev);
  6758. if (ret)
  6759. adev->pm.dpm_enabled = false;
  6760. else
  6761. adev->pm.dpm_enabled = true;
  6762. mutex_unlock(&adev->pm.mutex);
  6763. if (adev->pm.dpm_enabled)
  6764. amdgpu_pm_compute_clocks(adev);
  6765. }
  6766. return 0;
  6767. }
  6768. static bool si_dpm_is_idle(void *handle)
  6769. {
  6770. /* XXX */
  6771. return true;
  6772. }
  6773. static int si_dpm_wait_for_idle(void *handle)
  6774. {
  6775. /* XXX */
  6776. return 0;
  6777. }
  6778. static int si_dpm_soft_reset(void *handle)
  6779. {
  6780. return 0;
  6781. }
  6782. static int si_dpm_set_clockgating_state(void *handle,
  6783. enum amd_clockgating_state state)
  6784. {
  6785. return 0;
  6786. }
  6787. static int si_dpm_set_powergating_state(void *handle,
  6788. enum amd_powergating_state state)
  6789. {
  6790. return 0;
  6791. }
  6792. /* get temperature in millidegrees */
  6793. static int si_dpm_get_temp(void *handle)
  6794. {
  6795. u32 temp;
  6796. int actual_temp = 0;
  6797. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6798. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  6799. CTF_TEMP_SHIFT;
  6800. if (temp & 0x200)
  6801. actual_temp = 255;
  6802. else
  6803. actual_temp = temp & 0x1ff;
  6804. actual_temp = (actual_temp * 1000);
  6805. return actual_temp;
  6806. }
  6807. static u32 si_dpm_get_sclk(void *handle, bool low)
  6808. {
  6809. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6810. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6811. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6812. if (low)
  6813. return requested_state->performance_levels[0].sclk;
  6814. else
  6815. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  6816. }
  6817. static u32 si_dpm_get_mclk(void *handle, bool low)
  6818. {
  6819. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6820. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6821. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6822. if (low)
  6823. return requested_state->performance_levels[0].mclk;
  6824. else
  6825. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  6826. }
  6827. static void si_dpm_print_power_state(void *handle,
  6828. void *current_ps)
  6829. {
  6830. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6831. struct amdgpu_ps *rps = (struct amdgpu_ps *)current_ps;
  6832. struct si_ps *ps = si_get_ps(rps);
  6833. struct rv7xx_pl *pl;
  6834. int i;
  6835. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  6836. amdgpu_dpm_print_cap_info(rps->caps);
  6837. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6838. for (i = 0; i < ps->performance_level_count; i++) {
  6839. pl = &ps->performance_levels[i];
  6840. if (adev->asic_type >= CHIP_TAHITI)
  6841. DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6842. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6843. else
  6844. DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  6845. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  6846. }
  6847. amdgpu_dpm_print_ps_status(adev, rps);
  6848. }
  6849. static int si_dpm_early_init(void *handle)
  6850. {
  6851. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6852. si_dpm_set_irq_funcs(adev);
  6853. return 0;
  6854. }
  6855. static inline bool si_are_power_levels_equal(const struct rv7xx_pl *si_cpl1,
  6856. const struct rv7xx_pl *si_cpl2)
  6857. {
  6858. return ((si_cpl1->mclk == si_cpl2->mclk) &&
  6859. (si_cpl1->sclk == si_cpl2->sclk) &&
  6860. (si_cpl1->pcie_gen == si_cpl2->pcie_gen) &&
  6861. (si_cpl1->vddc == si_cpl2->vddc) &&
  6862. (si_cpl1->vddci == si_cpl2->vddci));
  6863. }
  6864. static int si_check_state_equal(void *handle,
  6865. void *current_ps,
  6866. void *request_ps,
  6867. bool *equal)
  6868. {
  6869. struct si_ps *si_cps;
  6870. struct si_ps *si_rps;
  6871. int i;
  6872. struct amdgpu_ps *cps = (struct amdgpu_ps *)current_ps;
  6873. struct amdgpu_ps *rps = (struct amdgpu_ps *)request_ps;
  6874. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6875. if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
  6876. return -EINVAL;
  6877. si_cps = si_get_ps((struct amdgpu_ps *)cps);
  6878. si_rps = si_get_ps((struct amdgpu_ps *)rps);
  6879. if (si_cps == NULL) {
  6880. printk("si_cps is NULL\n");
  6881. *equal = false;
  6882. return 0;
  6883. }
  6884. if (si_cps->performance_level_count != si_rps->performance_level_count) {
  6885. *equal = false;
  6886. return 0;
  6887. }
  6888. for (i = 0; i < si_cps->performance_level_count; i++) {
  6889. if (!si_are_power_levels_equal(&(si_cps->performance_levels[i]),
  6890. &(si_rps->performance_levels[i]))) {
  6891. *equal = false;
  6892. return 0;
  6893. }
  6894. }
  6895. /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
  6896. *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
  6897. *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
  6898. return 0;
  6899. }
  6900. static int si_dpm_read_sensor(void *handle, int idx,
  6901. void *value, int *size)
  6902. {
  6903. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6904. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6905. struct amdgpu_ps *rps = &eg_pi->current_rps;
  6906. struct si_ps *ps = si_get_ps(rps);
  6907. uint32_t sclk, mclk;
  6908. u32 pl_index =
  6909. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6910. CURRENT_STATE_INDEX_SHIFT;
  6911. /* size must be at least 4 bytes for all sensors */
  6912. if (*size < 4)
  6913. return -EINVAL;
  6914. switch (idx) {
  6915. case AMDGPU_PP_SENSOR_GFX_SCLK:
  6916. if (pl_index < ps->performance_level_count) {
  6917. sclk = ps->performance_levels[pl_index].sclk;
  6918. *((uint32_t *)value) = sclk;
  6919. *size = 4;
  6920. return 0;
  6921. }
  6922. return -EINVAL;
  6923. case AMDGPU_PP_SENSOR_GFX_MCLK:
  6924. if (pl_index < ps->performance_level_count) {
  6925. mclk = ps->performance_levels[pl_index].mclk;
  6926. *((uint32_t *)value) = mclk;
  6927. *size = 4;
  6928. return 0;
  6929. }
  6930. return -EINVAL;
  6931. case AMDGPU_PP_SENSOR_GPU_TEMP:
  6932. *((uint32_t *)value) = si_dpm_get_temp(adev);
  6933. *size = 4;
  6934. return 0;
  6935. default:
  6936. return -EINVAL;
  6937. }
  6938. }
  6939. const struct amd_ip_funcs si_dpm_ip_funcs = {
  6940. .name = "si_dpm",
  6941. .early_init = si_dpm_early_init,
  6942. .late_init = si_dpm_late_init,
  6943. .sw_init = si_dpm_sw_init,
  6944. .sw_fini = si_dpm_sw_fini,
  6945. .hw_init = si_dpm_hw_init,
  6946. .hw_fini = si_dpm_hw_fini,
  6947. .suspend = si_dpm_suspend,
  6948. .resume = si_dpm_resume,
  6949. .is_idle = si_dpm_is_idle,
  6950. .wait_for_idle = si_dpm_wait_for_idle,
  6951. .soft_reset = si_dpm_soft_reset,
  6952. .set_clockgating_state = si_dpm_set_clockgating_state,
  6953. .set_powergating_state = si_dpm_set_powergating_state,
  6954. };
  6955. const struct amd_pm_funcs si_dpm_funcs = {
  6956. .get_temperature = &si_dpm_get_temp,
  6957. .pre_set_power_state = &si_dpm_pre_set_power_state,
  6958. .set_power_state = &si_dpm_set_power_state,
  6959. .post_set_power_state = &si_dpm_post_set_power_state,
  6960. .display_configuration_changed = &si_dpm_display_configuration_changed,
  6961. .get_sclk = &si_dpm_get_sclk,
  6962. .get_mclk = &si_dpm_get_mclk,
  6963. .print_power_state = &si_dpm_print_power_state,
  6964. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  6965. .force_performance_level = &si_dpm_force_performance_level,
  6966. .vblank_too_short = &si_dpm_vblank_too_short,
  6967. .set_fan_control_mode = &si_dpm_set_fan_control_mode,
  6968. .get_fan_control_mode = &si_dpm_get_fan_control_mode,
  6969. .set_fan_speed_percent = &si_dpm_set_fan_speed_percent,
  6970. .get_fan_speed_percent = &si_dpm_get_fan_speed_percent,
  6971. .check_state_equal = &si_check_state_equal,
  6972. .get_vce_clock_state = amdgpu_get_vce_clock_state,
  6973. .read_sensor = &si_dpm_read_sensor,
  6974. };
  6975. static const struct amdgpu_irq_src_funcs si_dpm_irq_funcs = {
  6976. .set = si_dpm_set_interrupt_state,
  6977. .process = si_dpm_process_interrupt,
  6978. };
  6979. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev)
  6980. {
  6981. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  6982. adev->pm.dpm.thermal.irq.funcs = &si_dpm_irq_funcs;
  6983. }