si_dma.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_trace.h"
  27. #include "sid.h"
  28. const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  29. {
  30. DMA0_REGISTER_OFFSET,
  31. DMA1_REGISTER_OFFSET
  32. };
  33. static void si_dma_set_ring_funcs(struct amdgpu_device *adev);
  34. static void si_dma_set_buffer_funcs(struct amdgpu_device *adev);
  35. static void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev);
  36. static void si_dma_set_irq_funcs(struct amdgpu_device *adev);
  37. static uint64_t si_dma_ring_get_rptr(struct amdgpu_ring *ring)
  38. {
  39. return ring->adev->wb.wb[ring->rptr_offs>>2];
  40. }
  41. static uint64_t si_dma_ring_get_wptr(struct amdgpu_ring *ring)
  42. {
  43. struct amdgpu_device *adev = ring->adev;
  44. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  45. return (RREG32(DMA_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  46. }
  47. static void si_dma_ring_set_wptr(struct amdgpu_ring *ring)
  48. {
  49. struct amdgpu_device *adev = ring->adev;
  50. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  51. WREG32(DMA_RB_WPTR + sdma_offsets[me],
  52. (lower_32_bits(ring->wptr) << 2) & 0x3fffc);
  53. }
  54. static void si_dma_ring_emit_ib(struct amdgpu_ring *ring,
  55. struct amdgpu_ib *ib,
  56. unsigned vmid, bool ctx_switch)
  57. {
  58. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  59. * Pad as necessary with NOPs.
  60. */
  61. while ((lower_32_bits(ring->wptr) & 7) != 5)
  62. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  63. amdgpu_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, vmid, 0));
  64. amdgpu_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  65. amdgpu_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  66. }
  67. static void si_dma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  68. {
  69. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  70. amdgpu_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL));
  71. amdgpu_ring_write(ring, 1);
  72. }
  73. static void si_dma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  74. {
  75. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  76. amdgpu_ring_write(ring, (0xf << 16) | (HDP_DEBUG0));
  77. amdgpu_ring_write(ring, 1);
  78. }
  79. /**
  80. * si_dma_ring_emit_fence - emit a fence on the DMA ring
  81. *
  82. * @ring: amdgpu ring pointer
  83. * @fence: amdgpu fence object
  84. *
  85. * Add a DMA fence packet to the ring to write
  86. * the fence seq number and DMA trap packet to generate
  87. * an interrupt if needed (VI).
  88. */
  89. static void si_dma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  90. unsigned flags)
  91. {
  92. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  93. /* write the fence */
  94. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));
  95. amdgpu_ring_write(ring, addr & 0xfffffffc);
  96. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));
  97. amdgpu_ring_write(ring, seq);
  98. /* optionally write high bits as well */
  99. if (write64bit) {
  100. addr += 4;
  101. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));
  102. amdgpu_ring_write(ring, addr & 0xfffffffc);
  103. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));
  104. amdgpu_ring_write(ring, upper_32_bits(seq));
  105. }
  106. /* generate an interrupt */
  107. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0, 0));
  108. }
  109. static void si_dma_stop(struct amdgpu_device *adev)
  110. {
  111. struct amdgpu_ring *ring;
  112. u32 rb_cntl;
  113. unsigned i;
  114. for (i = 0; i < adev->sdma.num_instances; i++) {
  115. ring = &adev->sdma.instance[i].ring;
  116. /* dma0 */
  117. rb_cntl = RREG32(DMA_RB_CNTL + sdma_offsets[i]);
  118. rb_cntl &= ~DMA_RB_ENABLE;
  119. WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl);
  120. if (adev->mman.buffer_funcs_ring == ring)
  121. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  122. ring->ready = false;
  123. }
  124. }
  125. static int si_dma_start(struct amdgpu_device *adev)
  126. {
  127. struct amdgpu_ring *ring;
  128. u32 rb_cntl, dma_cntl, ib_cntl, rb_bufsz;
  129. int i, r;
  130. uint64_t rptr_addr;
  131. for (i = 0; i < adev->sdma.num_instances; i++) {
  132. ring = &adev->sdma.instance[i].ring;
  133. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  134. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  135. /* Set ring buffer size in dwords */
  136. rb_bufsz = order_base_2(ring->ring_size / 4);
  137. rb_cntl = rb_bufsz << 1;
  138. #ifdef __BIG_ENDIAN
  139. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  140. #endif
  141. WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl);
  142. /* Initialize the ring buffer's read and write pointers */
  143. WREG32(DMA_RB_RPTR + sdma_offsets[i], 0);
  144. WREG32(DMA_RB_WPTR + sdma_offsets[i], 0);
  145. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  146. WREG32(DMA_RB_RPTR_ADDR_LO + sdma_offsets[i], lower_32_bits(rptr_addr));
  147. WREG32(DMA_RB_RPTR_ADDR_HI + sdma_offsets[i], upper_32_bits(rptr_addr) & 0xFF);
  148. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  149. WREG32(DMA_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  150. /* enable DMA IBs */
  151. ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
  152. #ifdef __BIG_ENDIAN
  153. ib_cntl |= DMA_IB_SWAP_ENABLE;
  154. #endif
  155. WREG32(DMA_IB_CNTL + sdma_offsets[i], ib_cntl);
  156. dma_cntl = RREG32(DMA_CNTL + sdma_offsets[i]);
  157. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  158. WREG32(DMA_CNTL + sdma_offsets[i], dma_cntl);
  159. ring->wptr = 0;
  160. WREG32(DMA_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2);
  161. WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl | DMA_RB_ENABLE);
  162. ring->ready = true;
  163. r = amdgpu_ring_test_ring(ring);
  164. if (r) {
  165. ring->ready = false;
  166. return r;
  167. }
  168. if (adev->mman.buffer_funcs_ring == ring)
  169. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  170. }
  171. return 0;
  172. }
  173. /**
  174. * si_dma_ring_test_ring - simple async dma engine test
  175. *
  176. * @ring: amdgpu_ring structure holding ring information
  177. *
  178. * Test the DMA engine by writing using it to write an
  179. * value to memory. (VI).
  180. * Returns 0 for success, error for failure.
  181. */
  182. static int si_dma_ring_test_ring(struct amdgpu_ring *ring)
  183. {
  184. struct amdgpu_device *adev = ring->adev;
  185. unsigned i;
  186. unsigned index;
  187. int r;
  188. u32 tmp;
  189. u64 gpu_addr;
  190. r = amdgpu_device_wb_get(adev, &index);
  191. if (r) {
  192. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  193. return r;
  194. }
  195. gpu_addr = adev->wb.gpu_addr + (index * 4);
  196. tmp = 0xCAFEDEAD;
  197. adev->wb.wb[index] = cpu_to_le32(tmp);
  198. r = amdgpu_ring_alloc(ring, 4);
  199. if (r) {
  200. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  201. amdgpu_device_wb_free(adev, index);
  202. return r;
  203. }
  204. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1));
  205. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  206. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xff);
  207. amdgpu_ring_write(ring, 0xDEADBEEF);
  208. amdgpu_ring_commit(ring);
  209. for (i = 0; i < adev->usec_timeout; i++) {
  210. tmp = le32_to_cpu(adev->wb.wb[index]);
  211. if (tmp == 0xDEADBEEF)
  212. break;
  213. DRM_UDELAY(1);
  214. }
  215. if (i < adev->usec_timeout) {
  216. DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  217. } else {
  218. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  219. ring->idx, tmp);
  220. r = -EINVAL;
  221. }
  222. amdgpu_device_wb_free(adev, index);
  223. return r;
  224. }
  225. /**
  226. * si_dma_ring_test_ib - test an IB on the DMA engine
  227. *
  228. * @ring: amdgpu_ring structure holding ring information
  229. *
  230. * Test a simple IB in the DMA ring (VI).
  231. * Returns 0 on success, error on failure.
  232. */
  233. static int si_dma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  234. {
  235. struct amdgpu_device *adev = ring->adev;
  236. struct amdgpu_ib ib;
  237. struct dma_fence *f = NULL;
  238. unsigned index;
  239. u32 tmp = 0;
  240. u64 gpu_addr;
  241. long r;
  242. r = amdgpu_device_wb_get(adev, &index);
  243. if (r) {
  244. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  245. return r;
  246. }
  247. gpu_addr = adev->wb.gpu_addr + (index * 4);
  248. tmp = 0xCAFEDEAD;
  249. adev->wb.wb[index] = cpu_to_le32(tmp);
  250. memset(&ib, 0, sizeof(ib));
  251. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  252. if (r) {
  253. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  254. goto err0;
  255. }
  256. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1);
  257. ib.ptr[1] = lower_32_bits(gpu_addr);
  258. ib.ptr[2] = upper_32_bits(gpu_addr) & 0xff;
  259. ib.ptr[3] = 0xDEADBEEF;
  260. ib.length_dw = 4;
  261. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  262. if (r)
  263. goto err1;
  264. r = dma_fence_wait_timeout(f, false, timeout);
  265. if (r == 0) {
  266. DRM_ERROR("amdgpu: IB test timed out\n");
  267. r = -ETIMEDOUT;
  268. goto err1;
  269. } else if (r < 0) {
  270. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  271. goto err1;
  272. }
  273. tmp = le32_to_cpu(adev->wb.wb[index]);
  274. if (tmp == 0xDEADBEEF) {
  275. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  276. r = 0;
  277. } else {
  278. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  279. r = -EINVAL;
  280. }
  281. err1:
  282. amdgpu_ib_free(adev, &ib, NULL);
  283. dma_fence_put(f);
  284. err0:
  285. amdgpu_device_wb_free(adev, index);
  286. return r;
  287. }
  288. /**
  289. * cik_dma_vm_copy_pte - update PTEs by copying them from the GART
  290. *
  291. * @ib: indirect buffer to fill with commands
  292. * @pe: addr of the page entry
  293. * @src: src addr to copy from
  294. * @count: number of page entries to update
  295. *
  296. * Update PTEs by copying them from the GART using DMA (SI).
  297. */
  298. static void si_dma_vm_copy_pte(struct amdgpu_ib *ib,
  299. uint64_t pe, uint64_t src,
  300. unsigned count)
  301. {
  302. unsigned bytes = count * 8;
  303. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY,
  304. 1, 0, 0, bytes);
  305. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  306. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  307. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  308. ib->ptr[ib->length_dw++] = upper_32_bits(src) & 0xff;
  309. }
  310. /**
  311. * si_dma_vm_write_pte - update PTEs by writing them manually
  312. *
  313. * @ib: indirect buffer to fill with commands
  314. * @pe: addr of the page entry
  315. * @value: dst addr to write into pe
  316. * @count: number of page entries to update
  317. * @incr: increase next addr by incr bytes
  318. *
  319. * Update PTEs by writing them manually using DMA (SI).
  320. */
  321. static void si_dma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  322. uint64_t value, unsigned count,
  323. uint32_t incr)
  324. {
  325. unsigned ndw = count * 2;
  326. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw);
  327. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  328. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  329. for (; ndw > 0; ndw -= 2) {
  330. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  331. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  332. value += incr;
  333. }
  334. }
  335. /**
  336. * si_dma_vm_set_pte_pde - update the page tables using sDMA
  337. *
  338. * @ib: indirect buffer to fill with commands
  339. * @pe: addr of the page entry
  340. * @addr: dst addr to write into pe
  341. * @count: number of page entries to update
  342. * @incr: increase next addr by incr bytes
  343. * @flags: access flags
  344. *
  345. * Update the page tables using sDMA (CIK).
  346. */
  347. static void si_dma_vm_set_pte_pde(struct amdgpu_ib *ib,
  348. uint64_t pe,
  349. uint64_t addr, unsigned count,
  350. uint32_t incr, uint64_t flags)
  351. {
  352. uint64_t value;
  353. unsigned ndw;
  354. while (count) {
  355. ndw = count * 2;
  356. if (ndw > 0xFFFFE)
  357. ndw = 0xFFFFE;
  358. if (flags & AMDGPU_PTE_VALID)
  359. value = addr;
  360. else
  361. value = 0;
  362. /* for physically contiguous pages (vram) */
  363. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  364. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  365. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  366. ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
  367. ib->ptr[ib->length_dw++] = upper_32_bits(flags);
  368. ib->ptr[ib->length_dw++] = value; /* value */
  369. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  370. ib->ptr[ib->length_dw++] = incr; /* increment size */
  371. ib->ptr[ib->length_dw++] = 0;
  372. pe += ndw * 4;
  373. addr += (ndw / 2) * incr;
  374. count -= ndw / 2;
  375. }
  376. }
  377. /**
  378. * si_dma_pad_ib - pad the IB to the required number of dw
  379. *
  380. * @ib: indirect buffer to fill with padding
  381. *
  382. */
  383. static void si_dma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  384. {
  385. while (ib->length_dw & 0x7)
  386. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0);
  387. }
  388. /**
  389. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  390. *
  391. * @ring: amdgpu_ring pointer
  392. *
  393. * Make sure all previous operations are completed (CIK).
  394. */
  395. static void si_dma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  396. {
  397. uint32_t seq = ring->fence_drv.sync_seq;
  398. uint64_t addr = ring->fence_drv.gpu_addr;
  399. /* wait for idle */
  400. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0) |
  401. (1 << 27)); /* Poll memory */
  402. amdgpu_ring_write(ring, lower_32_bits(addr));
  403. amdgpu_ring_write(ring, (0xff << 16) | upper_32_bits(addr)); /* retry, addr_hi */
  404. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  405. amdgpu_ring_write(ring, seq); /* value */
  406. amdgpu_ring_write(ring, (3 << 28) | 0x20); /* func(equal) | poll interval */
  407. }
  408. /**
  409. * si_dma_ring_emit_vm_flush - cik vm flush using sDMA
  410. *
  411. * @ring: amdgpu_ring pointer
  412. * @vm: amdgpu_vm pointer
  413. *
  414. * Update the page table base and flush the VM TLB
  415. * using sDMA (VI).
  416. */
  417. static void si_dma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  418. unsigned vmid, uint64_t pd_addr)
  419. {
  420. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  421. if (vmid < 8)
  422. amdgpu_ring_write(ring, (0xf << 16) | (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid));
  423. else
  424. amdgpu_ring_write(ring, (0xf << 16) | (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vmid - 8)));
  425. amdgpu_ring_write(ring, pd_addr >> 12);
  426. /* bits 0-7 are the VM contexts0-7 */
  427. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  428. amdgpu_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST));
  429. amdgpu_ring_write(ring, 1 << vmid);
  430. /* wait for invalidate to complete */
  431. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0));
  432. amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST);
  433. amdgpu_ring_write(ring, 0xff << 16); /* retry */
  434. amdgpu_ring_write(ring, 1 << vmid); /* mask */
  435. amdgpu_ring_write(ring, 0); /* value */
  436. amdgpu_ring_write(ring, (0 << 28) | 0x20); /* func(always) | poll interval */
  437. }
  438. static int si_dma_early_init(void *handle)
  439. {
  440. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  441. adev->sdma.num_instances = 2;
  442. si_dma_set_ring_funcs(adev);
  443. si_dma_set_buffer_funcs(adev);
  444. si_dma_set_vm_pte_funcs(adev);
  445. si_dma_set_irq_funcs(adev);
  446. return 0;
  447. }
  448. static int si_dma_sw_init(void *handle)
  449. {
  450. struct amdgpu_ring *ring;
  451. int r, i;
  452. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  453. /* DMA0 trap event */
  454. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 224, &adev->sdma.trap_irq);
  455. if (r)
  456. return r;
  457. /* DMA1 trap event */
  458. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 244, &adev->sdma.trap_irq_1);
  459. if (r)
  460. return r;
  461. for (i = 0; i < adev->sdma.num_instances; i++) {
  462. ring = &adev->sdma.instance[i].ring;
  463. ring->ring_obj = NULL;
  464. ring->use_doorbell = false;
  465. sprintf(ring->name, "sdma%d", i);
  466. r = amdgpu_ring_init(adev, ring, 1024,
  467. &adev->sdma.trap_irq,
  468. (i == 0) ?
  469. AMDGPU_SDMA_IRQ_TRAP0 :
  470. AMDGPU_SDMA_IRQ_TRAP1);
  471. if (r)
  472. return r;
  473. }
  474. return r;
  475. }
  476. static int si_dma_sw_fini(void *handle)
  477. {
  478. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  479. int i;
  480. for (i = 0; i < adev->sdma.num_instances; i++)
  481. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  482. return 0;
  483. }
  484. static int si_dma_hw_init(void *handle)
  485. {
  486. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  487. return si_dma_start(adev);
  488. }
  489. static int si_dma_hw_fini(void *handle)
  490. {
  491. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  492. si_dma_stop(adev);
  493. return 0;
  494. }
  495. static int si_dma_suspend(void *handle)
  496. {
  497. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  498. return si_dma_hw_fini(adev);
  499. }
  500. static int si_dma_resume(void *handle)
  501. {
  502. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  503. return si_dma_hw_init(adev);
  504. }
  505. static bool si_dma_is_idle(void *handle)
  506. {
  507. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  508. u32 tmp = RREG32(SRBM_STATUS2);
  509. if (tmp & (DMA_BUSY_MASK | DMA1_BUSY_MASK))
  510. return false;
  511. return true;
  512. }
  513. static int si_dma_wait_for_idle(void *handle)
  514. {
  515. unsigned i;
  516. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  517. for (i = 0; i < adev->usec_timeout; i++) {
  518. if (si_dma_is_idle(handle))
  519. return 0;
  520. udelay(1);
  521. }
  522. return -ETIMEDOUT;
  523. }
  524. static int si_dma_soft_reset(void *handle)
  525. {
  526. DRM_INFO("si_dma_soft_reset --- not implemented !!!!!!!\n");
  527. return 0;
  528. }
  529. static int si_dma_set_trap_irq_state(struct amdgpu_device *adev,
  530. struct amdgpu_irq_src *src,
  531. unsigned type,
  532. enum amdgpu_interrupt_state state)
  533. {
  534. u32 sdma_cntl;
  535. switch (type) {
  536. case AMDGPU_SDMA_IRQ_TRAP0:
  537. switch (state) {
  538. case AMDGPU_IRQ_STATE_DISABLE:
  539. sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET);
  540. sdma_cntl &= ~TRAP_ENABLE;
  541. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl);
  542. break;
  543. case AMDGPU_IRQ_STATE_ENABLE:
  544. sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET);
  545. sdma_cntl |= TRAP_ENABLE;
  546. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl);
  547. break;
  548. default:
  549. break;
  550. }
  551. break;
  552. case AMDGPU_SDMA_IRQ_TRAP1:
  553. switch (state) {
  554. case AMDGPU_IRQ_STATE_DISABLE:
  555. sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET);
  556. sdma_cntl &= ~TRAP_ENABLE;
  557. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl);
  558. break;
  559. case AMDGPU_IRQ_STATE_ENABLE:
  560. sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET);
  561. sdma_cntl |= TRAP_ENABLE;
  562. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl);
  563. break;
  564. default:
  565. break;
  566. }
  567. break;
  568. default:
  569. break;
  570. }
  571. return 0;
  572. }
  573. static int si_dma_process_trap_irq(struct amdgpu_device *adev,
  574. struct amdgpu_irq_src *source,
  575. struct amdgpu_iv_entry *entry)
  576. {
  577. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  578. return 0;
  579. }
  580. static int si_dma_process_trap_irq_1(struct amdgpu_device *adev,
  581. struct amdgpu_irq_src *source,
  582. struct amdgpu_iv_entry *entry)
  583. {
  584. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  585. return 0;
  586. }
  587. static int si_dma_process_illegal_inst_irq(struct amdgpu_device *adev,
  588. struct amdgpu_irq_src *source,
  589. struct amdgpu_iv_entry *entry)
  590. {
  591. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  592. schedule_work(&adev->reset_work);
  593. return 0;
  594. }
  595. static int si_dma_set_clockgating_state(void *handle,
  596. enum amd_clockgating_state state)
  597. {
  598. u32 orig, data, offset;
  599. int i;
  600. bool enable;
  601. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  602. enable = (state == AMD_CG_STATE_GATE) ? true : false;
  603. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  604. for (i = 0; i < adev->sdma.num_instances; i++) {
  605. if (i == 0)
  606. offset = DMA0_REGISTER_OFFSET;
  607. else
  608. offset = DMA1_REGISTER_OFFSET;
  609. orig = data = RREG32(DMA_POWER_CNTL + offset);
  610. data &= ~MEM_POWER_OVERRIDE;
  611. if (data != orig)
  612. WREG32(DMA_POWER_CNTL + offset, data);
  613. WREG32(DMA_CLK_CTRL + offset, 0x00000100);
  614. }
  615. } else {
  616. for (i = 0; i < adev->sdma.num_instances; i++) {
  617. if (i == 0)
  618. offset = DMA0_REGISTER_OFFSET;
  619. else
  620. offset = DMA1_REGISTER_OFFSET;
  621. orig = data = RREG32(DMA_POWER_CNTL + offset);
  622. data |= MEM_POWER_OVERRIDE;
  623. if (data != orig)
  624. WREG32(DMA_POWER_CNTL + offset, data);
  625. orig = data = RREG32(DMA_CLK_CTRL + offset);
  626. data = 0xff000000;
  627. if (data != orig)
  628. WREG32(DMA_CLK_CTRL + offset, data);
  629. }
  630. }
  631. return 0;
  632. }
  633. static int si_dma_set_powergating_state(void *handle,
  634. enum amd_powergating_state state)
  635. {
  636. u32 tmp;
  637. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  638. WREG32(DMA_PGFSM_WRITE, 0x00002000);
  639. WREG32(DMA_PGFSM_CONFIG, 0x100010ff);
  640. for (tmp = 0; tmp < 5; tmp++)
  641. WREG32(DMA_PGFSM_WRITE, 0);
  642. return 0;
  643. }
  644. static const struct amd_ip_funcs si_dma_ip_funcs = {
  645. .name = "si_dma",
  646. .early_init = si_dma_early_init,
  647. .late_init = NULL,
  648. .sw_init = si_dma_sw_init,
  649. .sw_fini = si_dma_sw_fini,
  650. .hw_init = si_dma_hw_init,
  651. .hw_fini = si_dma_hw_fini,
  652. .suspend = si_dma_suspend,
  653. .resume = si_dma_resume,
  654. .is_idle = si_dma_is_idle,
  655. .wait_for_idle = si_dma_wait_for_idle,
  656. .soft_reset = si_dma_soft_reset,
  657. .set_clockgating_state = si_dma_set_clockgating_state,
  658. .set_powergating_state = si_dma_set_powergating_state,
  659. };
  660. static const struct amdgpu_ring_funcs si_dma_ring_funcs = {
  661. .type = AMDGPU_RING_TYPE_SDMA,
  662. .align_mask = 0xf,
  663. .nop = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0),
  664. .support_64bit_ptrs = false,
  665. .get_rptr = si_dma_ring_get_rptr,
  666. .get_wptr = si_dma_ring_get_wptr,
  667. .set_wptr = si_dma_ring_set_wptr,
  668. .emit_frame_size =
  669. 3 + /* si_dma_ring_emit_hdp_flush */
  670. 3 + /* si_dma_ring_emit_hdp_invalidate */
  671. 6 + /* si_dma_ring_emit_pipeline_sync */
  672. 12 + /* si_dma_ring_emit_vm_flush */
  673. 9 + 9 + 9, /* si_dma_ring_emit_fence x3 for user fence, vm fence */
  674. .emit_ib_size = 7 + 3, /* si_dma_ring_emit_ib */
  675. .emit_ib = si_dma_ring_emit_ib,
  676. .emit_fence = si_dma_ring_emit_fence,
  677. .emit_pipeline_sync = si_dma_ring_emit_pipeline_sync,
  678. .emit_vm_flush = si_dma_ring_emit_vm_flush,
  679. .emit_hdp_flush = si_dma_ring_emit_hdp_flush,
  680. .emit_hdp_invalidate = si_dma_ring_emit_hdp_invalidate,
  681. .test_ring = si_dma_ring_test_ring,
  682. .test_ib = si_dma_ring_test_ib,
  683. .insert_nop = amdgpu_ring_insert_nop,
  684. .pad_ib = si_dma_ring_pad_ib,
  685. };
  686. static void si_dma_set_ring_funcs(struct amdgpu_device *adev)
  687. {
  688. int i;
  689. for (i = 0; i < adev->sdma.num_instances; i++)
  690. adev->sdma.instance[i].ring.funcs = &si_dma_ring_funcs;
  691. }
  692. static const struct amdgpu_irq_src_funcs si_dma_trap_irq_funcs = {
  693. .set = si_dma_set_trap_irq_state,
  694. .process = si_dma_process_trap_irq,
  695. };
  696. static const struct amdgpu_irq_src_funcs si_dma_trap_irq_funcs_1 = {
  697. .set = si_dma_set_trap_irq_state,
  698. .process = si_dma_process_trap_irq_1,
  699. };
  700. static const struct amdgpu_irq_src_funcs si_dma_illegal_inst_irq_funcs = {
  701. .process = si_dma_process_illegal_inst_irq,
  702. };
  703. static void si_dma_set_irq_funcs(struct amdgpu_device *adev)
  704. {
  705. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  706. adev->sdma.trap_irq.funcs = &si_dma_trap_irq_funcs;
  707. adev->sdma.trap_irq_1.funcs = &si_dma_trap_irq_funcs_1;
  708. adev->sdma.illegal_inst_irq.funcs = &si_dma_illegal_inst_irq_funcs;
  709. }
  710. /**
  711. * si_dma_emit_copy_buffer - copy buffer using the sDMA engine
  712. *
  713. * @ring: amdgpu_ring structure holding ring information
  714. * @src_offset: src GPU address
  715. * @dst_offset: dst GPU address
  716. * @byte_count: number of bytes to xfer
  717. *
  718. * Copy GPU buffers using the DMA engine (VI).
  719. * Used by the amdgpu ttm implementation to move pages if
  720. * registered as the asic copy callback.
  721. */
  722. static void si_dma_emit_copy_buffer(struct amdgpu_ib *ib,
  723. uint64_t src_offset,
  724. uint64_t dst_offset,
  725. uint32_t byte_count)
  726. {
  727. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY,
  728. 1, 0, 0, byte_count);
  729. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  730. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  731. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) & 0xff;
  732. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset) & 0xff;
  733. }
  734. /**
  735. * si_dma_emit_fill_buffer - fill buffer using the sDMA engine
  736. *
  737. * @ring: amdgpu_ring structure holding ring information
  738. * @src_data: value to write to buffer
  739. * @dst_offset: dst GPU address
  740. * @byte_count: number of bytes to xfer
  741. *
  742. * Fill GPU buffers using the DMA engine (VI).
  743. */
  744. static void si_dma_emit_fill_buffer(struct amdgpu_ib *ib,
  745. uint32_t src_data,
  746. uint64_t dst_offset,
  747. uint32_t byte_count)
  748. {
  749. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_CONSTANT_FILL,
  750. 0, 0, 0, byte_count / 4);
  751. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  752. ib->ptr[ib->length_dw++] = src_data;
  753. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) << 16;
  754. }
  755. static const struct amdgpu_buffer_funcs si_dma_buffer_funcs = {
  756. .copy_max_bytes = 0xffff8,
  757. .copy_num_dw = 5,
  758. .emit_copy_buffer = si_dma_emit_copy_buffer,
  759. .fill_max_bytes = 0xffff8,
  760. .fill_num_dw = 4,
  761. .emit_fill_buffer = si_dma_emit_fill_buffer,
  762. };
  763. static void si_dma_set_buffer_funcs(struct amdgpu_device *adev)
  764. {
  765. if (adev->mman.buffer_funcs == NULL) {
  766. adev->mman.buffer_funcs = &si_dma_buffer_funcs;
  767. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  768. }
  769. }
  770. static const struct amdgpu_vm_pte_funcs si_dma_vm_pte_funcs = {
  771. .copy_pte_num_dw = 5,
  772. .copy_pte = si_dma_vm_copy_pte,
  773. .write_pte = si_dma_vm_write_pte,
  774. .set_max_nums_pte_pde = 0xffff8 >> 3,
  775. .set_pte_pde_num_dw = 9,
  776. .set_pte_pde = si_dma_vm_set_pte_pde,
  777. };
  778. static void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev)
  779. {
  780. unsigned i;
  781. if (adev->vm_manager.vm_pte_funcs == NULL) {
  782. adev->vm_manager.vm_pte_funcs = &si_dma_vm_pte_funcs;
  783. for (i = 0; i < adev->sdma.num_instances; i++)
  784. adev->vm_manager.vm_pte_rings[i] =
  785. &adev->sdma.instance[i].ring;
  786. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  787. }
  788. }
  789. const struct amdgpu_ip_block_version si_dma_ip_block =
  790. {
  791. .type = AMD_IP_BLOCK_TYPE_SDMA,
  792. .major = 1,
  793. .minor = 0,
  794. .rev = 0,
  795. .funcs = &si_dma_ip_funcs,
  796. };