si.c 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include <drm/drmP.h>
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "atom.h"
  33. #include "amd_pcie.h"
  34. #include "amdgpu_powerplay.h"
  35. #include "sid.h"
  36. #include "si_ih.h"
  37. #include "gfx_v6_0.h"
  38. #include "gmc_v6_0.h"
  39. #include "si_dma.h"
  40. #include "dce_v6_0.h"
  41. #include "si.h"
  42. #include "dce_virtual.h"
  43. #include "gca/gfx_6_0_d.h"
  44. #include "oss/oss_1_0_d.h"
  45. #include "gmc/gmc_6_0_d.h"
  46. #include "dce/dce_6_0_d.h"
  47. #include "uvd/uvd_4_0_d.h"
  48. #include "bif/bif_3_0_d.h"
  49. static const u32 tahiti_golden_registers[] =
  50. {
  51. mmAZALIA_SCLK_CONTROL, 0x00000030, 0x00000011,
  52. mmCB_HW_CONTROL, 0x00010000, 0x00018208,
  53. mmDB_DEBUG, 0xffffffff, 0x00000000,
  54. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  55. mmDB_DEBUG3, 0x0002021c, 0x00020200,
  56. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  57. 0x340c, 0x000000c0, 0x00800040,
  58. 0x360c, 0x000000c0, 0x00800040,
  59. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  60. mmFBC_MISC, 0x00200000, 0x50100000,
  61. mmDIG0_HDMI_CONTROL, 0x31000311, 0x00000011,
  62. mmMC_ARB_WTM_CNTL_RD, 0x00000003, 0x000007ff,
  63. mmMC_XPB_P2P_BAR_CFG, 0x000007ff, 0x00000000,
  64. mmPA_CL_ENHANCE, 0xf000001f, 0x00000007,
  65. mmPA_SC_FORCE_EOV_MAX_CNTS, 0xffffffff, 0x00ffffff,
  66. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  67. mmPA_SC_MODE_CNTL_1, 0x07ffffff, 0x4e000000,
  68. mmPA_SC_RASTER_CONFIG, 0x3f3f3fff, 0x2a00126a,
  69. 0x000c, 0xffffffff, 0x0040,
  70. 0x000d, 0x00000040, 0x00004040,
  71. mmSPI_CONFIG_CNTL, 0x07ffffff, 0x03000000,
  72. mmSQ_DED_CNT, 0x01ff1f3f, 0x00000000,
  73. mmSQ_SEC_CNT, 0x01ff1f3f, 0x00000000,
  74. mmSX_DEBUG_1, 0x0000007f, 0x00000020,
  75. mmTA_CNTL_AUX, 0x00010000, 0x00010000,
  76. mmTCP_ADDR_CONFIG, 0x00000200, 0x000002fb,
  77. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  78. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  79. mmVGT_FIFO_DEPTHS, 0xffffffff, 0x000fff40,
  80. mmVGT_GS_VERTEX_REUSE, 0x0000001f, 0x00000010,
  81. mmVM_CONTEXT0_CNTL, 0x20000000, 0x20fffed8,
  82. mmVM_L2_CG, 0x000c0fc0, 0x000c0400,
  83. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0xffffffff,
  84. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  85. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  86. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  87. };
  88. static const u32 tahiti_golden_registers2[] =
  89. {
  90. mmMCIF_MEM_CONTROL, 0x00000001, 0x00000001,
  91. };
  92. static const u32 tahiti_golden_rlc_registers[] =
  93. {
  94. mmGB_ADDR_CONFIG, 0xffffffff, 0x12011003,
  95. mmRLC_LB_PARAMS, 0xffffffff, 0x00601005,
  96. 0x311f, 0xffffffff, 0x10104040,
  97. 0x3122, 0xffffffff, 0x0100000a,
  98. mmRLC_LB_CNTR_MAX, 0xffffffff, 0x00000800,
  99. mmRLC_LB_CNTL, 0xffffffff, 0x800000f4,
  100. mmUVD_CGC_GATE, 0x00000008, 0x00000000,
  101. };
  102. static const u32 pitcairn_golden_registers[] =
  103. {
  104. mmAZALIA_SCLK_CONTROL, 0x00000030, 0x00000011,
  105. mmCB_HW_CONTROL, 0x00010000, 0x00018208,
  106. mmDB_DEBUG, 0xffffffff, 0x00000000,
  107. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  108. mmDB_DEBUG3, 0x0002021c, 0x00020200,
  109. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  110. 0x340c, 0x000300c0, 0x00800040,
  111. 0x360c, 0x000300c0, 0x00800040,
  112. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  113. mmFBC_MISC, 0x00200000, 0x50100000,
  114. mmDIG0_HDMI_CONTROL, 0x31000311, 0x00000011,
  115. mmMC_SEQ_PMG_PG_HWCNTL, 0x00073ffe, 0x000022a2,
  116. mmMC_XPB_P2P_BAR_CFG, 0x000007ff, 0x00000000,
  117. mmPA_CL_ENHANCE, 0xf000001f, 0x00000007,
  118. mmPA_SC_FORCE_EOV_MAX_CNTS, 0xffffffff, 0x00ffffff,
  119. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  120. mmPA_SC_MODE_CNTL_1, 0x07ffffff, 0x4e000000,
  121. mmPA_SC_RASTER_CONFIG, 0x3f3f3fff, 0x2a00126a,
  122. 0x000c, 0xffffffff, 0x0040,
  123. 0x000d, 0x00000040, 0x00004040,
  124. mmSPI_CONFIG_CNTL, 0x07ffffff, 0x03000000,
  125. mmSX_DEBUG_1, 0x0000007f, 0x00000020,
  126. mmTA_CNTL_AUX, 0x00010000, 0x00010000,
  127. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  128. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  129. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x32761054,
  130. mmVGT_GS_VERTEX_REUSE, 0x0000001f, 0x00000010,
  131. mmVM_L2_CG, 0x000c0fc0, 0x000c0400,
  132. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0xffffffff,
  133. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  134. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  135. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  136. };
  137. static const u32 pitcairn_golden_rlc_registers[] =
  138. {
  139. mmGB_ADDR_CONFIG, 0xffffffff, 0x12011003,
  140. mmRLC_LB_PARAMS, 0xffffffff, 0x00601004,
  141. 0x311f, 0xffffffff, 0x10102020,
  142. 0x3122, 0xffffffff, 0x01000020,
  143. mmRLC_LB_CNTR_MAX, 0xffffffff, 0x00000800,
  144. mmRLC_LB_CNTL, 0xffffffff, 0x800000a4,
  145. };
  146. static const u32 verde_pg_init[] =
  147. {
  148. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x40000,
  149. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x200010ff,
  150. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  151. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  152. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  153. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  154. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  155. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x7007,
  156. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x300010ff,
  157. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  158. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  159. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  160. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  161. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  162. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x400000,
  163. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x100010ff,
  164. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  165. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  166. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  167. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  168. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  169. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x120200,
  170. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x500010ff,
  171. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  172. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  173. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  174. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  175. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  176. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x1e1e16,
  177. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x600010ff,
  178. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  179. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  180. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  181. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  182. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  183. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x171f1e,
  184. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x700010ff,
  185. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  186. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  187. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  188. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  189. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  190. mmGMCON_PGFSM_WRITE, 0xffffffff, 0x0,
  191. mmGMCON_PGFSM_CONFIG, 0xffffffff, 0x9ff,
  192. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x0,
  193. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x10000800,
  194. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xf,
  195. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xf,
  196. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x4,
  197. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1000051e,
  198. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xffff,
  199. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xffff,
  200. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x8,
  201. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x80500,
  202. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x12,
  203. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x9050c,
  204. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x1d,
  205. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xb052c,
  206. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x2a,
  207. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1053e,
  208. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x2d,
  209. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x10546,
  210. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x30,
  211. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xa054e,
  212. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x3c,
  213. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1055f,
  214. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x3f,
  215. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x10567,
  216. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x42,
  217. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1056f,
  218. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x45,
  219. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x10572,
  220. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x48,
  221. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x20575,
  222. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x4c,
  223. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x190801,
  224. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x67,
  225. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1082a,
  226. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x6a,
  227. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1b082d,
  228. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x87,
  229. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x310851,
  230. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xba,
  231. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x891,
  232. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xbc,
  233. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x893,
  234. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xbe,
  235. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x20895,
  236. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xc2,
  237. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x20899,
  238. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xc6,
  239. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x2089d,
  240. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xca,
  241. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x8a1,
  242. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xcc,
  243. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x8a3,
  244. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xce,
  245. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x308a5,
  246. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0xd3,
  247. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x6d08cd,
  248. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x142,
  249. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x2000095a,
  250. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x1,
  251. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x144,
  252. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x301f095b,
  253. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x165,
  254. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xc094d,
  255. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x173,
  256. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xf096d,
  257. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x184,
  258. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x15097f,
  259. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x19b,
  260. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xc0998,
  261. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x1a9,
  262. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x409a7,
  263. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x1af,
  264. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0xcdc,
  265. mmGMCON_RENG_RAM_INDEX, 0xffffffff, 0x1b1,
  266. mmGMCON_RENG_RAM_DATA, 0xffffffff, 0x800,
  267. mmGMCON_RENG_EXECUTE, 0xffffffff, 0x6c9b2000,
  268. mmGMCON_MISC2, 0xfc00, 0x2000,
  269. mmGMCON_MISC3, 0xffffffff, 0xfc0,
  270. mmMC_PMG_AUTO_CFG, 0x00000100, 0x100,
  271. };
  272. static const u32 verde_golden_rlc_registers[] =
  273. {
  274. mmGB_ADDR_CONFIG, 0xffffffff, 0x02010002,
  275. mmRLC_LB_PARAMS, 0xffffffff, 0x033f1005,
  276. 0x311f, 0xffffffff, 0x10808020,
  277. 0x3122, 0xffffffff, 0x00800008,
  278. mmRLC_LB_CNTR_MAX, 0xffffffff, 0x00001000,
  279. mmRLC_LB_CNTL, 0xffffffff, 0x80010014,
  280. };
  281. static const u32 verde_golden_registers[] =
  282. {
  283. mmAZALIA_SCLK_CONTROL, 0x00000030, 0x00000011,
  284. mmCB_HW_CONTROL, 0x00010000, 0x00018208,
  285. mmDB_DEBUG, 0xffffffff, 0x00000000,
  286. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  287. mmDB_DEBUG3, 0x0002021c, 0x00020200,
  288. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  289. 0x340c, 0x000300c0, 0x00800040,
  290. 0x360c, 0x000300c0, 0x00800040,
  291. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  292. mmFBC_MISC, 0x00200000, 0x50100000,
  293. mmDIG0_HDMI_CONTROL, 0x31000311, 0x00000011,
  294. mmMC_SEQ_PMG_PG_HWCNTL, 0x00073ffe, 0x000022a2,
  295. mmMC_XPB_P2P_BAR_CFG, 0x000007ff, 0x00000000,
  296. mmPA_CL_ENHANCE, 0xf000001f, 0x00000007,
  297. mmPA_SC_FORCE_EOV_MAX_CNTS, 0xffffffff, 0x00ffffff,
  298. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  299. mmPA_SC_MODE_CNTL_1, 0x07ffffff, 0x4e000000,
  300. mmPA_SC_RASTER_CONFIG, 0x3f3f3fff, 0x0000124a,
  301. 0x000c, 0xffffffff, 0x0040,
  302. 0x000d, 0x00000040, 0x00004040,
  303. mmSPI_CONFIG_CNTL, 0x07ffffff, 0x03000000,
  304. mmSQ_DED_CNT, 0x01ff1f3f, 0x00000000,
  305. mmSQ_SEC_CNT, 0x01ff1f3f, 0x00000000,
  306. mmSX_DEBUG_1, 0x0000007f, 0x00000020,
  307. mmTA_CNTL_AUX, 0x00010000, 0x00010000,
  308. mmTCP_ADDR_CONFIG, 0x000003ff, 0x00000003,
  309. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  310. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001032,
  311. mmVGT_GS_VERTEX_REUSE, 0x0000001f, 0x00000010,
  312. mmVM_L2_CG, 0x000c0fc0, 0x000c0400,
  313. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0xffffffff,
  314. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  315. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  316. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  317. };
  318. static const u32 oland_golden_registers[] =
  319. {
  320. mmAZALIA_SCLK_CONTROL, 0x00000030, 0x00000011,
  321. mmCB_HW_CONTROL, 0x00010000, 0x00018208,
  322. mmDB_DEBUG, 0xffffffff, 0x00000000,
  323. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  324. mmDB_DEBUG3, 0x0002021c, 0x00020200,
  325. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  326. 0x340c, 0x000300c0, 0x00800040,
  327. 0x360c, 0x000300c0, 0x00800040,
  328. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  329. mmFBC_MISC, 0x00200000, 0x50100000,
  330. mmDIG0_HDMI_CONTROL, 0x31000311, 0x00000011,
  331. mmMC_SEQ_PMG_PG_HWCNTL, 0x00073ffe, 0x000022a2,
  332. mmMC_XPB_P2P_BAR_CFG, 0x000007ff, 0x00000000,
  333. mmPA_CL_ENHANCE, 0xf000001f, 0x00000007,
  334. mmPA_SC_FORCE_EOV_MAX_CNTS, 0xffffffff, 0x00ffffff,
  335. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  336. mmPA_SC_MODE_CNTL_1, 0x07ffffff, 0x4e000000,
  337. mmPA_SC_RASTER_CONFIG, 0x3f3f3fff, 0x00000082,
  338. 0x000c, 0xffffffff, 0x0040,
  339. 0x000d, 0x00000040, 0x00004040,
  340. mmSPI_CONFIG_CNTL, 0x07ffffff, 0x03000000,
  341. mmSX_DEBUG_1, 0x0000007f, 0x00000020,
  342. mmTA_CNTL_AUX, 0x00010000, 0x00010000,
  343. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  344. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  345. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  346. mmVGT_GS_VERTEX_REUSE, 0x0000001f, 0x00000010,
  347. mmVM_L2_CG, 0x000c0fc0, 0x000c0400,
  348. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0xffffffff,
  349. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  350. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  351. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  352. };
  353. static const u32 oland_golden_rlc_registers[] =
  354. {
  355. mmGB_ADDR_CONFIG, 0xffffffff, 0x02010002,
  356. mmRLC_LB_PARAMS, 0xffffffff, 0x00601005,
  357. 0x311f, 0xffffffff, 0x10104040,
  358. 0x3122, 0xffffffff, 0x0100000a,
  359. mmRLC_LB_CNTR_MAX, 0xffffffff, 0x00000800,
  360. mmRLC_LB_CNTL, 0xffffffff, 0x800000f4,
  361. };
  362. static const u32 hainan_golden_registers[] =
  363. {
  364. 0x17bc, 0x00000030, 0x00000011,
  365. mmCB_HW_CONTROL, 0x00010000, 0x00018208,
  366. mmDB_DEBUG, 0xffffffff, 0x00000000,
  367. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  368. mmDB_DEBUG3, 0x0002021c, 0x00020200,
  369. 0x031e, 0x00000080, 0x00000000,
  370. 0x3430, 0xff000fff, 0x00000100,
  371. 0x340c, 0x000300c0, 0x00800040,
  372. 0x3630, 0xff000fff, 0x00000100,
  373. 0x360c, 0x000300c0, 0x00800040,
  374. 0x16ec, 0x000000f0, 0x00000070,
  375. 0x16f0, 0x00200000, 0x50100000,
  376. 0x1c0c, 0x31000311, 0x00000011,
  377. mmMC_SEQ_PMG_PG_HWCNTL, 0x00073ffe, 0x000022a2,
  378. mmMC_XPB_P2P_BAR_CFG, 0x000007ff, 0x00000000,
  379. mmPA_CL_ENHANCE, 0xf000001f, 0x00000007,
  380. mmPA_SC_FORCE_EOV_MAX_CNTS, 0xffffffff, 0x00ffffff,
  381. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  382. mmPA_SC_MODE_CNTL_1, 0x07ffffff, 0x4e000000,
  383. mmPA_SC_RASTER_CONFIG, 0x3f3f3fff, 0x00000000,
  384. 0x000c, 0xffffffff, 0x0040,
  385. 0x000d, 0x00000040, 0x00004040,
  386. mmSPI_CONFIG_CNTL, 0x03e00000, 0x03600000,
  387. mmSX_DEBUG_1, 0x0000007f, 0x00000020,
  388. mmTA_CNTL_AUX, 0x00010000, 0x00010000,
  389. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  390. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  391. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  392. mmVGT_GS_VERTEX_REUSE, 0x0000001f, 0x00000010,
  393. mmVM_L2_CG, 0x000c0fc0, 0x000c0400,
  394. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0xffffffff,
  395. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  396. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  397. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  398. };
  399. static const u32 hainan_golden_registers2[] =
  400. {
  401. mmGB_ADDR_CONFIG, 0xffffffff, 0x2011003,
  402. };
  403. static const u32 tahiti_mgcg_cgcg_init[] =
  404. {
  405. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xfffffffc,
  406. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  407. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  412. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  421. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  423. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  426. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  427. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  428. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  429. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  430. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  431. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  432. 0x2458, 0xffffffff, 0x00010000,
  433. 0x2459, 0xffffffff, 0x00030002,
  434. 0x245a, 0xffffffff, 0x00040007,
  435. 0x245b, 0xffffffff, 0x00060005,
  436. 0x245c, 0xffffffff, 0x00090008,
  437. 0x245d, 0xffffffff, 0x00020001,
  438. 0x245e, 0xffffffff, 0x00040003,
  439. 0x245f, 0xffffffff, 0x00000007,
  440. 0x2460, 0xffffffff, 0x00060005,
  441. 0x2461, 0xffffffff, 0x00090008,
  442. 0x2462, 0xffffffff, 0x00030002,
  443. 0x2463, 0xffffffff, 0x00050004,
  444. 0x2464, 0xffffffff, 0x00000008,
  445. 0x2465, 0xffffffff, 0x00070006,
  446. 0x2466, 0xffffffff, 0x000a0009,
  447. 0x2467, 0xffffffff, 0x00040003,
  448. 0x2468, 0xffffffff, 0x00060005,
  449. 0x2469, 0xffffffff, 0x00000009,
  450. 0x246a, 0xffffffff, 0x00080007,
  451. 0x246b, 0xffffffff, 0x000b000a,
  452. 0x246c, 0xffffffff, 0x00050004,
  453. 0x246d, 0xffffffff, 0x00070006,
  454. 0x246e, 0xffffffff, 0x0008000b,
  455. 0x246f, 0xffffffff, 0x000a0009,
  456. 0x2470, 0xffffffff, 0x000d000c,
  457. 0x2471, 0xffffffff, 0x00060005,
  458. 0x2472, 0xffffffff, 0x00080007,
  459. 0x2473, 0xffffffff, 0x0000000b,
  460. 0x2474, 0xffffffff, 0x000a0009,
  461. 0x2475, 0xffffffff, 0x000d000c,
  462. 0x2476, 0xffffffff, 0x00070006,
  463. 0x2477, 0xffffffff, 0x00090008,
  464. 0x2478, 0xffffffff, 0x0000000c,
  465. 0x2479, 0xffffffff, 0x000b000a,
  466. 0x247a, 0xffffffff, 0x000e000d,
  467. 0x247b, 0xffffffff, 0x00080007,
  468. 0x247c, 0xffffffff, 0x000a0009,
  469. 0x247d, 0xffffffff, 0x0000000d,
  470. 0x247e, 0xffffffff, 0x000c000b,
  471. 0x247f, 0xffffffff, 0x000f000e,
  472. 0x2480, 0xffffffff, 0x00090008,
  473. 0x2481, 0xffffffff, 0x000b000a,
  474. 0x2482, 0xffffffff, 0x000c000f,
  475. 0x2483, 0xffffffff, 0x000e000d,
  476. 0x2484, 0xffffffff, 0x00110010,
  477. 0x2485, 0xffffffff, 0x000a0009,
  478. 0x2486, 0xffffffff, 0x000c000b,
  479. 0x2487, 0xffffffff, 0x0000000f,
  480. 0x2488, 0xffffffff, 0x000e000d,
  481. 0x2489, 0xffffffff, 0x00110010,
  482. 0x248a, 0xffffffff, 0x000b000a,
  483. 0x248b, 0xffffffff, 0x000d000c,
  484. 0x248c, 0xffffffff, 0x00000010,
  485. 0x248d, 0xffffffff, 0x000f000e,
  486. 0x248e, 0xffffffff, 0x00120011,
  487. 0x248f, 0xffffffff, 0x000c000b,
  488. 0x2490, 0xffffffff, 0x000e000d,
  489. 0x2491, 0xffffffff, 0x00000011,
  490. 0x2492, 0xffffffff, 0x0010000f,
  491. 0x2493, 0xffffffff, 0x00130012,
  492. 0x2494, 0xffffffff, 0x000d000c,
  493. 0x2495, 0xffffffff, 0x000f000e,
  494. 0x2496, 0xffffffff, 0x00100013,
  495. 0x2497, 0xffffffff, 0x00120011,
  496. 0x2498, 0xffffffff, 0x00150014,
  497. 0x2499, 0xffffffff, 0x000e000d,
  498. 0x249a, 0xffffffff, 0x0010000f,
  499. 0x249b, 0xffffffff, 0x00000013,
  500. 0x249c, 0xffffffff, 0x00120011,
  501. 0x249d, 0xffffffff, 0x00150014,
  502. 0x249e, 0xffffffff, 0x000f000e,
  503. 0x249f, 0xffffffff, 0x00110010,
  504. 0x24a0, 0xffffffff, 0x00000014,
  505. 0x24a1, 0xffffffff, 0x00130012,
  506. 0x24a2, 0xffffffff, 0x00160015,
  507. 0x24a3, 0xffffffff, 0x0010000f,
  508. 0x24a4, 0xffffffff, 0x00120011,
  509. 0x24a5, 0xffffffff, 0x00000015,
  510. 0x24a6, 0xffffffff, 0x00140013,
  511. 0x24a7, 0xffffffff, 0x00170016,
  512. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  513. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  514. mmRLC_GCPM_GENERAL_3, 0xffffffff, 0x00000080,
  515. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  516. 0x000c, 0xffffffff, 0x0000001c,
  517. 0x000d, 0x000f0000, 0x000f0000,
  518. 0x0583, 0xffffffff, 0x00000100,
  519. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  520. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  521. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
  522. mmMC_CITF_MISC_WR_CG, 0x000c0000, 0x000c0000,
  523. mmMC_CITF_MISC_RD_CG, 0x000c0000, 0x000c0000,
  524. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  525. 0x157a, 0x00000001, 0x00000001,
  526. mmHDP_MEM_POWER_LS, 0x00000001, 0x00000001,
  527. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  528. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  529. 0x3430, 0xfffffff0, 0x00000100,
  530. 0x3630, 0xfffffff0, 0x00000100,
  531. };
  532. static const u32 pitcairn_mgcg_cgcg_init[] =
  533. {
  534. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xfffffffc,
  535. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  536. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  537. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  538. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  539. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  540. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  541. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  542. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  543. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  544. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  545. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  546. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  547. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  548. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  549. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  550. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  551. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  552. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  553. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  554. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  555. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  556. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  557. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  558. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  559. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  560. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  561. 0x2458, 0xffffffff, 0x00010000,
  562. 0x2459, 0xffffffff, 0x00030002,
  563. 0x245a, 0xffffffff, 0x00040007,
  564. 0x245b, 0xffffffff, 0x00060005,
  565. 0x245c, 0xffffffff, 0x00090008,
  566. 0x245d, 0xffffffff, 0x00020001,
  567. 0x245e, 0xffffffff, 0x00040003,
  568. 0x245f, 0xffffffff, 0x00000007,
  569. 0x2460, 0xffffffff, 0x00060005,
  570. 0x2461, 0xffffffff, 0x00090008,
  571. 0x2462, 0xffffffff, 0x00030002,
  572. 0x2463, 0xffffffff, 0x00050004,
  573. 0x2464, 0xffffffff, 0x00000008,
  574. 0x2465, 0xffffffff, 0x00070006,
  575. 0x2466, 0xffffffff, 0x000a0009,
  576. 0x2467, 0xffffffff, 0x00040003,
  577. 0x2468, 0xffffffff, 0x00060005,
  578. 0x2469, 0xffffffff, 0x00000009,
  579. 0x246a, 0xffffffff, 0x00080007,
  580. 0x246b, 0xffffffff, 0x000b000a,
  581. 0x246c, 0xffffffff, 0x00050004,
  582. 0x246d, 0xffffffff, 0x00070006,
  583. 0x246e, 0xffffffff, 0x0008000b,
  584. 0x246f, 0xffffffff, 0x000a0009,
  585. 0x2470, 0xffffffff, 0x000d000c,
  586. 0x2480, 0xffffffff, 0x00090008,
  587. 0x2481, 0xffffffff, 0x000b000a,
  588. 0x2482, 0xffffffff, 0x000c000f,
  589. 0x2483, 0xffffffff, 0x000e000d,
  590. 0x2484, 0xffffffff, 0x00110010,
  591. 0x2485, 0xffffffff, 0x000a0009,
  592. 0x2486, 0xffffffff, 0x000c000b,
  593. 0x2487, 0xffffffff, 0x0000000f,
  594. 0x2488, 0xffffffff, 0x000e000d,
  595. 0x2489, 0xffffffff, 0x00110010,
  596. 0x248a, 0xffffffff, 0x000b000a,
  597. 0x248b, 0xffffffff, 0x000d000c,
  598. 0x248c, 0xffffffff, 0x00000010,
  599. 0x248d, 0xffffffff, 0x000f000e,
  600. 0x248e, 0xffffffff, 0x00120011,
  601. 0x248f, 0xffffffff, 0x000c000b,
  602. 0x2490, 0xffffffff, 0x000e000d,
  603. 0x2491, 0xffffffff, 0x00000011,
  604. 0x2492, 0xffffffff, 0x0010000f,
  605. 0x2493, 0xffffffff, 0x00130012,
  606. 0x2494, 0xffffffff, 0x000d000c,
  607. 0x2495, 0xffffffff, 0x000f000e,
  608. 0x2496, 0xffffffff, 0x00100013,
  609. 0x2497, 0xffffffff, 0x00120011,
  610. 0x2498, 0xffffffff, 0x00150014,
  611. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  612. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  613. mmRLC_GCPM_GENERAL_3, 0xffffffff, 0x00000080,
  614. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  615. 0x000c, 0xffffffff, 0x0000001c,
  616. 0x000d, 0x000f0000, 0x000f0000,
  617. 0x0583, 0xffffffff, 0x00000100,
  618. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  619. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  620. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
  621. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  622. 0x157a, 0x00000001, 0x00000001,
  623. mmHDP_MEM_POWER_LS, 0x00000001, 0x00000001,
  624. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  625. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  626. 0x3430, 0xfffffff0, 0x00000100,
  627. 0x3630, 0xfffffff0, 0x00000100,
  628. };
  629. static const u32 verde_mgcg_cgcg_init[] =
  630. {
  631. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xfffffffc,
  632. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  633. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  634. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  635. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  636. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  637. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  638. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  639. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  640. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  641. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  642. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  643. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  644. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  645. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  646. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  647. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  648. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  649. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  650. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  651. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  652. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  653. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  654. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  655. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  656. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  657. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  658. 0x2458, 0xffffffff, 0x00010000,
  659. 0x2459, 0xffffffff, 0x00030002,
  660. 0x245a, 0xffffffff, 0x00040007,
  661. 0x245b, 0xffffffff, 0x00060005,
  662. 0x245c, 0xffffffff, 0x00090008,
  663. 0x245d, 0xffffffff, 0x00020001,
  664. 0x245e, 0xffffffff, 0x00040003,
  665. 0x245f, 0xffffffff, 0x00000007,
  666. 0x2460, 0xffffffff, 0x00060005,
  667. 0x2461, 0xffffffff, 0x00090008,
  668. 0x2462, 0xffffffff, 0x00030002,
  669. 0x2463, 0xffffffff, 0x00050004,
  670. 0x2464, 0xffffffff, 0x00000008,
  671. 0x2465, 0xffffffff, 0x00070006,
  672. 0x2466, 0xffffffff, 0x000a0009,
  673. 0x2467, 0xffffffff, 0x00040003,
  674. 0x2468, 0xffffffff, 0x00060005,
  675. 0x2469, 0xffffffff, 0x00000009,
  676. 0x246a, 0xffffffff, 0x00080007,
  677. 0x246b, 0xffffffff, 0x000b000a,
  678. 0x246c, 0xffffffff, 0x00050004,
  679. 0x246d, 0xffffffff, 0x00070006,
  680. 0x246e, 0xffffffff, 0x0008000b,
  681. 0x246f, 0xffffffff, 0x000a0009,
  682. 0x2470, 0xffffffff, 0x000d000c,
  683. 0x2480, 0xffffffff, 0x00090008,
  684. 0x2481, 0xffffffff, 0x000b000a,
  685. 0x2482, 0xffffffff, 0x000c000f,
  686. 0x2483, 0xffffffff, 0x000e000d,
  687. 0x2484, 0xffffffff, 0x00110010,
  688. 0x2485, 0xffffffff, 0x000a0009,
  689. 0x2486, 0xffffffff, 0x000c000b,
  690. 0x2487, 0xffffffff, 0x0000000f,
  691. 0x2488, 0xffffffff, 0x000e000d,
  692. 0x2489, 0xffffffff, 0x00110010,
  693. 0x248a, 0xffffffff, 0x000b000a,
  694. 0x248b, 0xffffffff, 0x000d000c,
  695. 0x248c, 0xffffffff, 0x00000010,
  696. 0x248d, 0xffffffff, 0x000f000e,
  697. 0x248e, 0xffffffff, 0x00120011,
  698. 0x248f, 0xffffffff, 0x000c000b,
  699. 0x2490, 0xffffffff, 0x000e000d,
  700. 0x2491, 0xffffffff, 0x00000011,
  701. 0x2492, 0xffffffff, 0x0010000f,
  702. 0x2493, 0xffffffff, 0x00130012,
  703. 0x2494, 0xffffffff, 0x000d000c,
  704. 0x2495, 0xffffffff, 0x000f000e,
  705. 0x2496, 0xffffffff, 0x00100013,
  706. 0x2497, 0xffffffff, 0x00120011,
  707. 0x2498, 0xffffffff, 0x00150014,
  708. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  709. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  710. mmRLC_GCPM_GENERAL_3, 0xffffffff, 0x00000080,
  711. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  712. 0x000c, 0xffffffff, 0x0000001c,
  713. 0x000d, 0x000f0000, 0x000f0000,
  714. 0x0583, 0xffffffff, 0x00000100,
  715. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  716. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  717. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
  718. mmMC_CITF_MISC_WR_CG, 0x000c0000, 0x000c0000,
  719. mmMC_CITF_MISC_RD_CG, 0x000c0000, 0x000c0000,
  720. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  721. 0x157a, 0x00000001, 0x00000001,
  722. mmHDP_MEM_POWER_LS, 0x00000001, 0x00000001,
  723. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  724. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  725. 0x3430, 0xfffffff0, 0x00000100,
  726. 0x3630, 0xfffffff0, 0x00000100,
  727. };
  728. static const u32 oland_mgcg_cgcg_init[] =
  729. {
  730. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xfffffffc,
  731. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  732. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  733. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  734. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  735. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  736. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  737. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  738. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  739. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  740. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  741. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  742. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  743. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  744. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  745. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  746. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  747. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  748. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  749. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  750. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  751. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  752. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  753. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  754. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  755. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  756. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  757. 0x2458, 0xffffffff, 0x00010000,
  758. 0x2459, 0xffffffff, 0x00030002,
  759. 0x245a, 0xffffffff, 0x00040007,
  760. 0x245b, 0xffffffff, 0x00060005,
  761. 0x245c, 0xffffffff, 0x00090008,
  762. 0x245d, 0xffffffff, 0x00020001,
  763. 0x245e, 0xffffffff, 0x00040003,
  764. 0x245f, 0xffffffff, 0x00000007,
  765. 0x2460, 0xffffffff, 0x00060005,
  766. 0x2461, 0xffffffff, 0x00090008,
  767. 0x2462, 0xffffffff, 0x00030002,
  768. 0x2463, 0xffffffff, 0x00050004,
  769. 0x2464, 0xffffffff, 0x00000008,
  770. 0x2465, 0xffffffff, 0x00070006,
  771. 0x2466, 0xffffffff, 0x000a0009,
  772. 0x2467, 0xffffffff, 0x00040003,
  773. 0x2468, 0xffffffff, 0x00060005,
  774. 0x2469, 0xffffffff, 0x00000009,
  775. 0x246a, 0xffffffff, 0x00080007,
  776. 0x246b, 0xffffffff, 0x000b000a,
  777. 0x246c, 0xffffffff, 0x00050004,
  778. 0x246d, 0xffffffff, 0x00070006,
  779. 0x246e, 0xffffffff, 0x0008000b,
  780. 0x246f, 0xffffffff, 0x000a0009,
  781. 0x2470, 0xffffffff, 0x000d000c,
  782. 0x2471, 0xffffffff, 0x00060005,
  783. 0x2472, 0xffffffff, 0x00080007,
  784. 0x2473, 0xffffffff, 0x0000000b,
  785. 0x2474, 0xffffffff, 0x000a0009,
  786. 0x2475, 0xffffffff, 0x000d000c,
  787. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  788. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  789. mmRLC_GCPM_GENERAL_3, 0xffffffff, 0x00000080,
  790. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  791. 0x000c, 0xffffffff, 0x0000001c,
  792. 0x000d, 0x000f0000, 0x000f0000,
  793. 0x0583, 0xffffffff, 0x00000100,
  794. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  795. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  796. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
  797. mmMC_CITF_MISC_WR_CG, 0x000c0000, 0x000c0000,
  798. mmMC_CITF_MISC_RD_CG, 0x000c0000, 0x000c0000,
  799. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  800. 0x157a, 0x00000001, 0x00000001,
  801. mmHDP_MEM_POWER_LS, 0x00000001, 0x00000001,
  802. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  803. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  804. 0x3430, 0xfffffff0, 0x00000100,
  805. 0x3630, 0xfffffff0, 0x00000100,
  806. };
  807. static const u32 hainan_mgcg_cgcg_init[] =
  808. {
  809. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xfffffffc,
  810. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  811. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  812. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  813. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  814. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  815. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  816. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  817. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  818. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  819. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  820. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  821. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  822. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  823. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  824. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  825. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  826. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  827. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  828. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  829. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  830. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  831. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  832. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  833. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  834. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  835. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  836. 0x2458, 0xffffffff, 0x00010000,
  837. 0x2459, 0xffffffff, 0x00030002,
  838. 0x245a, 0xffffffff, 0x00040007,
  839. 0x245b, 0xffffffff, 0x00060005,
  840. 0x245c, 0xffffffff, 0x00090008,
  841. 0x245d, 0xffffffff, 0x00020001,
  842. 0x245e, 0xffffffff, 0x00040003,
  843. 0x245f, 0xffffffff, 0x00000007,
  844. 0x2460, 0xffffffff, 0x00060005,
  845. 0x2461, 0xffffffff, 0x00090008,
  846. 0x2462, 0xffffffff, 0x00030002,
  847. 0x2463, 0xffffffff, 0x00050004,
  848. 0x2464, 0xffffffff, 0x00000008,
  849. 0x2465, 0xffffffff, 0x00070006,
  850. 0x2466, 0xffffffff, 0x000a0009,
  851. 0x2467, 0xffffffff, 0x00040003,
  852. 0x2468, 0xffffffff, 0x00060005,
  853. 0x2469, 0xffffffff, 0x00000009,
  854. 0x246a, 0xffffffff, 0x00080007,
  855. 0x246b, 0xffffffff, 0x000b000a,
  856. 0x246c, 0xffffffff, 0x00050004,
  857. 0x246d, 0xffffffff, 0x00070006,
  858. 0x246e, 0xffffffff, 0x0008000b,
  859. 0x246f, 0xffffffff, 0x000a0009,
  860. 0x2470, 0xffffffff, 0x000d000c,
  861. 0x2471, 0xffffffff, 0x00060005,
  862. 0x2472, 0xffffffff, 0x00080007,
  863. 0x2473, 0xffffffff, 0x0000000b,
  864. 0x2474, 0xffffffff, 0x000a0009,
  865. 0x2475, 0xffffffff, 0x000d000c,
  866. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  867. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  868. mmRLC_GCPM_GENERAL_3, 0xffffffff, 0x00000080,
  869. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  870. 0x000c, 0xffffffff, 0x0000001c,
  871. 0x000d, 0x000f0000, 0x000f0000,
  872. 0x0583, 0xffffffff, 0x00000100,
  873. 0x0409, 0xffffffff, 0x00000100,
  874. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104,
  875. mmMC_CITF_MISC_WR_CG, 0x000c0000, 0x000c0000,
  876. mmMC_CITF_MISC_RD_CG, 0x000c0000, 0x000c0000,
  877. mmHDP_MEM_POWER_LS, 0x00000001, 0x00000001,
  878. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  879. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  880. 0x3430, 0xfffffff0, 0x00000100,
  881. 0x3630, 0xfffffff0, 0x00000100,
  882. };
  883. static u32 si_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  884. {
  885. unsigned long flags;
  886. u32 r;
  887. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  888. WREG32(AMDGPU_PCIE_INDEX, reg);
  889. (void)RREG32(AMDGPU_PCIE_INDEX);
  890. r = RREG32(AMDGPU_PCIE_DATA);
  891. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  892. return r;
  893. }
  894. static void si_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  895. {
  896. unsigned long flags;
  897. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  898. WREG32(AMDGPU_PCIE_INDEX, reg);
  899. (void)RREG32(AMDGPU_PCIE_INDEX);
  900. WREG32(AMDGPU_PCIE_DATA, v);
  901. (void)RREG32(AMDGPU_PCIE_DATA);
  902. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  903. }
  904. static u32 si_pciep_rreg(struct amdgpu_device *adev, u32 reg)
  905. {
  906. unsigned long flags;
  907. u32 r;
  908. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  909. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  910. (void)RREG32(PCIE_PORT_INDEX);
  911. r = RREG32(PCIE_PORT_DATA);
  912. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  913. return r;
  914. }
  915. static void si_pciep_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  916. {
  917. unsigned long flags;
  918. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  919. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  920. (void)RREG32(PCIE_PORT_INDEX);
  921. WREG32(PCIE_PORT_DATA, (v));
  922. (void)RREG32(PCIE_PORT_DATA);
  923. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  924. }
  925. static u32 si_smc_rreg(struct amdgpu_device *adev, u32 reg)
  926. {
  927. unsigned long flags;
  928. u32 r;
  929. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  930. WREG32(SMC_IND_INDEX_0, (reg));
  931. r = RREG32(SMC_IND_DATA_0);
  932. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  933. return r;
  934. }
  935. static void si_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  936. {
  937. unsigned long flags;
  938. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  939. WREG32(SMC_IND_INDEX_0, (reg));
  940. WREG32(SMC_IND_DATA_0, (v));
  941. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  942. }
  943. static struct amdgpu_allowed_register_entry si_allowed_read_registers[] = {
  944. {GRBM_STATUS},
  945. {GB_ADDR_CONFIG},
  946. {MC_ARB_RAMCFG},
  947. {GB_TILE_MODE0},
  948. {GB_TILE_MODE1},
  949. {GB_TILE_MODE2},
  950. {GB_TILE_MODE3},
  951. {GB_TILE_MODE4},
  952. {GB_TILE_MODE5},
  953. {GB_TILE_MODE6},
  954. {GB_TILE_MODE7},
  955. {GB_TILE_MODE8},
  956. {GB_TILE_MODE9},
  957. {GB_TILE_MODE10},
  958. {GB_TILE_MODE11},
  959. {GB_TILE_MODE12},
  960. {GB_TILE_MODE13},
  961. {GB_TILE_MODE14},
  962. {GB_TILE_MODE15},
  963. {GB_TILE_MODE16},
  964. {GB_TILE_MODE17},
  965. {GB_TILE_MODE18},
  966. {GB_TILE_MODE19},
  967. {GB_TILE_MODE20},
  968. {GB_TILE_MODE21},
  969. {GB_TILE_MODE22},
  970. {GB_TILE_MODE23},
  971. {GB_TILE_MODE24},
  972. {GB_TILE_MODE25},
  973. {GB_TILE_MODE26},
  974. {GB_TILE_MODE27},
  975. {GB_TILE_MODE28},
  976. {GB_TILE_MODE29},
  977. {GB_TILE_MODE30},
  978. {GB_TILE_MODE31},
  979. {CC_RB_BACKEND_DISABLE, true},
  980. {GC_USER_RB_BACKEND_DISABLE, true},
  981. {PA_SC_RASTER_CONFIG, true},
  982. };
  983. static uint32_t si_get_register_value(struct amdgpu_device *adev,
  984. bool indexed, u32 se_num,
  985. u32 sh_num, u32 reg_offset)
  986. {
  987. if (indexed) {
  988. uint32_t val;
  989. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  990. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  991. switch (reg_offset) {
  992. case mmCC_RB_BACKEND_DISABLE:
  993. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  994. case mmGC_USER_RB_BACKEND_DISABLE:
  995. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  996. case mmPA_SC_RASTER_CONFIG:
  997. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  998. }
  999. mutex_lock(&adev->grbm_idx_mutex);
  1000. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  1001. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  1002. val = RREG32(reg_offset);
  1003. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  1004. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1005. mutex_unlock(&adev->grbm_idx_mutex);
  1006. return val;
  1007. } else {
  1008. unsigned idx;
  1009. switch (reg_offset) {
  1010. case mmGB_ADDR_CONFIG:
  1011. return adev->gfx.config.gb_addr_config;
  1012. case mmMC_ARB_RAMCFG:
  1013. return adev->gfx.config.mc_arb_ramcfg;
  1014. case mmGB_TILE_MODE0:
  1015. case mmGB_TILE_MODE1:
  1016. case mmGB_TILE_MODE2:
  1017. case mmGB_TILE_MODE3:
  1018. case mmGB_TILE_MODE4:
  1019. case mmGB_TILE_MODE5:
  1020. case mmGB_TILE_MODE6:
  1021. case mmGB_TILE_MODE7:
  1022. case mmGB_TILE_MODE8:
  1023. case mmGB_TILE_MODE9:
  1024. case mmGB_TILE_MODE10:
  1025. case mmGB_TILE_MODE11:
  1026. case mmGB_TILE_MODE12:
  1027. case mmGB_TILE_MODE13:
  1028. case mmGB_TILE_MODE14:
  1029. case mmGB_TILE_MODE15:
  1030. case mmGB_TILE_MODE16:
  1031. case mmGB_TILE_MODE17:
  1032. case mmGB_TILE_MODE18:
  1033. case mmGB_TILE_MODE19:
  1034. case mmGB_TILE_MODE20:
  1035. case mmGB_TILE_MODE21:
  1036. case mmGB_TILE_MODE22:
  1037. case mmGB_TILE_MODE23:
  1038. case mmGB_TILE_MODE24:
  1039. case mmGB_TILE_MODE25:
  1040. case mmGB_TILE_MODE26:
  1041. case mmGB_TILE_MODE27:
  1042. case mmGB_TILE_MODE28:
  1043. case mmGB_TILE_MODE29:
  1044. case mmGB_TILE_MODE30:
  1045. case mmGB_TILE_MODE31:
  1046. idx = (reg_offset - mmGB_TILE_MODE0);
  1047. return adev->gfx.config.tile_mode_array[idx];
  1048. default:
  1049. return RREG32(reg_offset);
  1050. }
  1051. }
  1052. }
  1053. static int si_read_register(struct amdgpu_device *adev, u32 se_num,
  1054. u32 sh_num, u32 reg_offset, u32 *value)
  1055. {
  1056. uint32_t i;
  1057. *value = 0;
  1058. for (i = 0; i < ARRAY_SIZE(si_allowed_read_registers); i++) {
  1059. bool indexed = si_allowed_read_registers[i].grbm_indexed;
  1060. if (reg_offset != si_allowed_read_registers[i].reg_offset)
  1061. continue;
  1062. *value = si_get_register_value(adev, indexed, se_num, sh_num,
  1063. reg_offset);
  1064. return 0;
  1065. }
  1066. return -EINVAL;
  1067. }
  1068. static bool si_read_disabled_bios(struct amdgpu_device *adev)
  1069. {
  1070. u32 bus_cntl;
  1071. u32 d1vga_control = 0;
  1072. u32 d2vga_control = 0;
  1073. u32 vga_render_control = 0;
  1074. u32 rom_cntl;
  1075. bool r;
  1076. bus_cntl = RREG32(R600_BUS_CNTL);
  1077. if (adev->mode_info.num_crtc) {
  1078. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  1079. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  1080. vga_render_control = RREG32(VGA_RENDER_CONTROL);
  1081. }
  1082. rom_cntl = RREG32(R600_ROM_CNTL);
  1083. /* enable the rom */
  1084. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  1085. if (adev->mode_info.num_crtc) {
  1086. /* Disable VGA mode */
  1087. WREG32(AVIVO_D1VGA_CONTROL,
  1088. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  1089. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  1090. WREG32(AVIVO_D2VGA_CONTROL,
  1091. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  1092. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  1093. WREG32(VGA_RENDER_CONTROL,
  1094. (vga_render_control & C_000300_VGA_VSTATUS_CNTL));
  1095. }
  1096. WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
  1097. r = amdgpu_read_bios(adev);
  1098. /* restore regs */
  1099. WREG32(R600_BUS_CNTL, bus_cntl);
  1100. if (adev->mode_info.num_crtc) {
  1101. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  1102. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  1103. WREG32(VGA_RENDER_CONTROL, vga_render_control);
  1104. }
  1105. WREG32(R600_ROM_CNTL, rom_cntl);
  1106. return r;
  1107. }
  1108. #define mmROM_INDEX 0x2A
  1109. #define mmROM_DATA 0x2B
  1110. static bool si_read_bios_from_rom(struct amdgpu_device *adev,
  1111. u8 *bios, u32 length_bytes)
  1112. {
  1113. u32 *dw_ptr;
  1114. u32 i, length_dw;
  1115. if (bios == NULL)
  1116. return false;
  1117. if (length_bytes == 0)
  1118. return false;
  1119. /* APU vbios image is part of sbios image */
  1120. if (adev->flags & AMD_IS_APU)
  1121. return false;
  1122. dw_ptr = (u32 *)bios;
  1123. length_dw = ALIGN(length_bytes, 4) / 4;
  1124. /* set rom index to 0 */
  1125. WREG32(mmROM_INDEX, 0);
  1126. for (i = 0; i < length_dw; i++)
  1127. dw_ptr[i] = RREG32(mmROM_DATA);
  1128. return true;
  1129. }
  1130. //xxx: not implemented
  1131. static int si_asic_reset(struct amdgpu_device *adev)
  1132. {
  1133. return 0;
  1134. }
  1135. static u32 si_get_config_memsize(struct amdgpu_device *adev)
  1136. {
  1137. return RREG32(mmCONFIG_MEMSIZE);
  1138. }
  1139. static void si_vga_set_state(struct amdgpu_device *adev, bool state)
  1140. {
  1141. uint32_t temp;
  1142. temp = RREG32(CONFIG_CNTL);
  1143. if (state == false) {
  1144. temp &= ~(1<<0);
  1145. temp |= (1<<1);
  1146. } else {
  1147. temp &= ~(1<<1);
  1148. }
  1149. WREG32(CONFIG_CNTL, temp);
  1150. }
  1151. static u32 si_get_xclk(struct amdgpu_device *adev)
  1152. {
  1153. u32 reference_clock = adev->clock.spll.reference_freq;
  1154. u32 tmp;
  1155. tmp = RREG32(CG_CLKPIN_CNTL_2);
  1156. if (tmp & MUX_TCLK_TO_XCLK)
  1157. return TCLK;
  1158. tmp = RREG32(CG_CLKPIN_CNTL);
  1159. if (tmp & XTALIN_DIVIDE)
  1160. return reference_clock / 4;
  1161. return reference_clock;
  1162. }
  1163. //xxx:not implemented
  1164. static int si_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  1165. {
  1166. return 0;
  1167. }
  1168. static void si_detect_hw_virtualization(struct amdgpu_device *adev)
  1169. {
  1170. if (is_virtual_machine()) /* passthrough mode */
  1171. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  1172. }
  1173. static const struct amdgpu_asic_funcs si_asic_funcs =
  1174. {
  1175. .read_disabled_bios = &si_read_disabled_bios,
  1176. .read_bios_from_rom = &si_read_bios_from_rom,
  1177. .read_register = &si_read_register,
  1178. .reset = &si_asic_reset,
  1179. .set_vga_state = &si_vga_set_state,
  1180. .get_xclk = &si_get_xclk,
  1181. .set_uvd_clocks = &si_set_uvd_clocks,
  1182. .set_vce_clocks = NULL,
  1183. .get_config_memsize = &si_get_config_memsize,
  1184. };
  1185. static uint32_t si_get_rev_id(struct amdgpu_device *adev)
  1186. {
  1187. return (RREG32(CC_DRM_ID_STRAPS) & CC_DRM_ID_STRAPS__ATI_REV_ID_MASK)
  1188. >> CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT;
  1189. }
  1190. static int si_common_early_init(void *handle)
  1191. {
  1192. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1193. adev->smc_rreg = &si_smc_rreg;
  1194. adev->smc_wreg = &si_smc_wreg;
  1195. adev->pcie_rreg = &si_pcie_rreg;
  1196. adev->pcie_wreg = &si_pcie_wreg;
  1197. adev->pciep_rreg = &si_pciep_rreg;
  1198. adev->pciep_wreg = &si_pciep_wreg;
  1199. adev->uvd_ctx_rreg = NULL;
  1200. adev->uvd_ctx_wreg = NULL;
  1201. adev->didt_rreg = NULL;
  1202. adev->didt_wreg = NULL;
  1203. adev->asic_funcs = &si_asic_funcs;
  1204. adev->rev_id = si_get_rev_id(adev);
  1205. adev->external_rev_id = 0xFF;
  1206. switch (adev->asic_type) {
  1207. case CHIP_TAHITI:
  1208. adev->cg_flags =
  1209. AMD_CG_SUPPORT_GFX_MGCG |
  1210. AMD_CG_SUPPORT_GFX_MGLS |
  1211. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1212. AMD_CG_SUPPORT_GFX_CGLS |
  1213. AMD_CG_SUPPORT_GFX_CGTS |
  1214. AMD_CG_SUPPORT_GFX_CP_LS |
  1215. AMD_CG_SUPPORT_MC_MGCG |
  1216. AMD_CG_SUPPORT_SDMA_MGCG |
  1217. AMD_CG_SUPPORT_BIF_LS |
  1218. AMD_CG_SUPPORT_VCE_MGCG |
  1219. AMD_CG_SUPPORT_UVD_MGCG |
  1220. AMD_CG_SUPPORT_HDP_LS |
  1221. AMD_CG_SUPPORT_HDP_MGCG;
  1222. adev->pg_flags = 0;
  1223. adev->external_rev_id = (adev->rev_id == 0) ? 1 :
  1224. (adev->rev_id == 1) ? 5 : 6;
  1225. break;
  1226. case CHIP_PITCAIRN:
  1227. adev->cg_flags =
  1228. AMD_CG_SUPPORT_GFX_MGCG |
  1229. AMD_CG_SUPPORT_GFX_MGLS |
  1230. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1231. AMD_CG_SUPPORT_GFX_CGLS |
  1232. AMD_CG_SUPPORT_GFX_CGTS |
  1233. AMD_CG_SUPPORT_GFX_CP_LS |
  1234. AMD_CG_SUPPORT_GFX_RLC_LS |
  1235. AMD_CG_SUPPORT_MC_LS |
  1236. AMD_CG_SUPPORT_MC_MGCG |
  1237. AMD_CG_SUPPORT_SDMA_MGCG |
  1238. AMD_CG_SUPPORT_BIF_LS |
  1239. AMD_CG_SUPPORT_VCE_MGCG |
  1240. AMD_CG_SUPPORT_UVD_MGCG |
  1241. AMD_CG_SUPPORT_HDP_LS |
  1242. AMD_CG_SUPPORT_HDP_MGCG;
  1243. adev->pg_flags = 0;
  1244. adev->external_rev_id = adev->rev_id + 20;
  1245. break;
  1246. case CHIP_VERDE:
  1247. adev->cg_flags =
  1248. AMD_CG_SUPPORT_GFX_MGCG |
  1249. AMD_CG_SUPPORT_GFX_MGLS |
  1250. AMD_CG_SUPPORT_GFX_CGLS |
  1251. AMD_CG_SUPPORT_GFX_CGTS |
  1252. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1253. AMD_CG_SUPPORT_GFX_CP_LS |
  1254. AMD_CG_SUPPORT_MC_LS |
  1255. AMD_CG_SUPPORT_MC_MGCG |
  1256. AMD_CG_SUPPORT_SDMA_MGCG |
  1257. AMD_CG_SUPPORT_SDMA_LS |
  1258. AMD_CG_SUPPORT_BIF_LS |
  1259. AMD_CG_SUPPORT_VCE_MGCG |
  1260. AMD_CG_SUPPORT_UVD_MGCG |
  1261. AMD_CG_SUPPORT_HDP_LS |
  1262. AMD_CG_SUPPORT_HDP_MGCG;
  1263. adev->pg_flags = 0;
  1264. //???
  1265. adev->external_rev_id = adev->rev_id + 40;
  1266. break;
  1267. case CHIP_OLAND:
  1268. adev->cg_flags =
  1269. AMD_CG_SUPPORT_GFX_MGCG |
  1270. AMD_CG_SUPPORT_GFX_MGLS |
  1271. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1272. AMD_CG_SUPPORT_GFX_CGLS |
  1273. AMD_CG_SUPPORT_GFX_CGTS |
  1274. AMD_CG_SUPPORT_GFX_CP_LS |
  1275. AMD_CG_SUPPORT_GFX_RLC_LS |
  1276. AMD_CG_SUPPORT_MC_LS |
  1277. AMD_CG_SUPPORT_MC_MGCG |
  1278. AMD_CG_SUPPORT_SDMA_MGCG |
  1279. AMD_CG_SUPPORT_BIF_LS |
  1280. AMD_CG_SUPPORT_UVD_MGCG |
  1281. AMD_CG_SUPPORT_HDP_LS |
  1282. AMD_CG_SUPPORT_HDP_MGCG;
  1283. adev->pg_flags = 0;
  1284. adev->external_rev_id = 60;
  1285. break;
  1286. case CHIP_HAINAN:
  1287. adev->cg_flags =
  1288. AMD_CG_SUPPORT_GFX_MGCG |
  1289. AMD_CG_SUPPORT_GFX_MGLS |
  1290. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1291. AMD_CG_SUPPORT_GFX_CGLS |
  1292. AMD_CG_SUPPORT_GFX_CGTS |
  1293. AMD_CG_SUPPORT_GFX_CP_LS |
  1294. AMD_CG_SUPPORT_GFX_RLC_LS |
  1295. AMD_CG_SUPPORT_MC_LS |
  1296. AMD_CG_SUPPORT_MC_MGCG |
  1297. AMD_CG_SUPPORT_SDMA_MGCG |
  1298. AMD_CG_SUPPORT_BIF_LS |
  1299. AMD_CG_SUPPORT_HDP_LS |
  1300. AMD_CG_SUPPORT_HDP_MGCG;
  1301. adev->pg_flags = 0;
  1302. adev->external_rev_id = 70;
  1303. break;
  1304. default:
  1305. return -EINVAL;
  1306. }
  1307. return 0;
  1308. }
  1309. static int si_common_sw_init(void *handle)
  1310. {
  1311. return 0;
  1312. }
  1313. static int si_common_sw_fini(void *handle)
  1314. {
  1315. return 0;
  1316. }
  1317. static void si_init_golden_registers(struct amdgpu_device *adev)
  1318. {
  1319. switch (adev->asic_type) {
  1320. case CHIP_TAHITI:
  1321. amdgpu_device_program_register_sequence(adev,
  1322. tahiti_golden_registers,
  1323. ARRAY_SIZE(tahiti_golden_registers));
  1324. amdgpu_device_program_register_sequence(adev,
  1325. tahiti_golden_rlc_registers,
  1326. ARRAY_SIZE(tahiti_golden_rlc_registers));
  1327. amdgpu_device_program_register_sequence(adev,
  1328. tahiti_mgcg_cgcg_init,
  1329. ARRAY_SIZE(tahiti_mgcg_cgcg_init));
  1330. amdgpu_device_program_register_sequence(adev,
  1331. tahiti_golden_registers2,
  1332. ARRAY_SIZE(tahiti_golden_registers2));
  1333. break;
  1334. case CHIP_PITCAIRN:
  1335. amdgpu_device_program_register_sequence(adev,
  1336. pitcairn_golden_registers,
  1337. ARRAY_SIZE(pitcairn_golden_registers));
  1338. amdgpu_device_program_register_sequence(adev,
  1339. pitcairn_golden_rlc_registers,
  1340. ARRAY_SIZE(pitcairn_golden_rlc_registers));
  1341. amdgpu_device_program_register_sequence(adev,
  1342. pitcairn_mgcg_cgcg_init,
  1343. ARRAY_SIZE(pitcairn_mgcg_cgcg_init));
  1344. break;
  1345. case CHIP_VERDE:
  1346. amdgpu_device_program_register_sequence(adev,
  1347. verde_golden_registers,
  1348. ARRAY_SIZE(verde_golden_registers));
  1349. amdgpu_device_program_register_sequence(adev,
  1350. verde_golden_rlc_registers,
  1351. ARRAY_SIZE(verde_golden_rlc_registers));
  1352. amdgpu_device_program_register_sequence(adev,
  1353. verde_mgcg_cgcg_init,
  1354. ARRAY_SIZE(verde_mgcg_cgcg_init));
  1355. amdgpu_device_program_register_sequence(adev,
  1356. verde_pg_init,
  1357. ARRAY_SIZE(verde_pg_init));
  1358. break;
  1359. case CHIP_OLAND:
  1360. amdgpu_device_program_register_sequence(adev,
  1361. oland_golden_registers,
  1362. ARRAY_SIZE(oland_golden_registers));
  1363. amdgpu_device_program_register_sequence(adev,
  1364. oland_golden_rlc_registers,
  1365. ARRAY_SIZE(oland_golden_rlc_registers));
  1366. amdgpu_device_program_register_sequence(adev,
  1367. oland_mgcg_cgcg_init,
  1368. ARRAY_SIZE(oland_mgcg_cgcg_init));
  1369. break;
  1370. case CHIP_HAINAN:
  1371. amdgpu_device_program_register_sequence(adev,
  1372. hainan_golden_registers,
  1373. ARRAY_SIZE(hainan_golden_registers));
  1374. amdgpu_device_program_register_sequence(adev,
  1375. hainan_golden_registers2,
  1376. ARRAY_SIZE(hainan_golden_registers2));
  1377. amdgpu_device_program_register_sequence(adev,
  1378. hainan_mgcg_cgcg_init,
  1379. ARRAY_SIZE(hainan_mgcg_cgcg_init));
  1380. break;
  1381. default:
  1382. BUG();
  1383. }
  1384. }
  1385. static void si_pcie_gen3_enable(struct amdgpu_device *adev)
  1386. {
  1387. struct pci_dev *root = adev->pdev->bus->self;
  1388. int bridge_pos, gpu_pos;
  1389. u32 speed_cntl, current_data_rate;
  1390. int i;
  1391. u16 tmp16;
  1392. if (pci_is_root_bus(adev->pdev->bus))
  1393. return;
  1394. if (amdgpu_pcie_gen2 == 0)
  1395. return;
  1396. if (adev->flags & AMD_IS_APU)
  1397. return;
  1398. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  1399. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  1400. return;
  1401. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1402. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  1403. LC_CURRENT_DATA_RATE_SHIFT;
  1404. if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3) {
  1405. if (current_data_rate == 2) {
  1406. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  1407. return;
  1408. }
  1409. DRM_INFO("enabling PCIE gen 3 link speeds, disable with amdgpu.pcie_gen2=0\n");
  1410. } else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2) {
  1411. if (current_data_rate == 1) {
  1412. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  1413. return;
  1414. }
  1415. DRM_INFO("enabling PCIE gen 2 link speeds, disable with amdgpu.pcie_gen2=0\n");
  1416. }
  1417. bridge_pos = pci_pcie_cap(root);
  1418. if (!bridge_pos)
  1419. return;
  1420. gpu_pos = pci_pcie_cap(adev->pdev);
  1421. if (!gpu_pos)
  1422. return;
  1423. if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3) {
  1424. if (current_data_rate != 2) {
  1425. u16 bridge_cfg, gpu_cfg;
  1426. u16 bridge_cfg2, gpu_cfg2;
  1427. u32 max_lw, current_lw, tmp;
  1428. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  1429. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  1430. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  1431. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  1432. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  1433. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  1434. tmp = RREG32_PCIE(PCIE_LC_STATUS1);
  1435. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  1436. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  1437. if (current_lw < max_lw) {
  1438. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1439. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  1440. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  1441. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  1442. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  1443. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  1444. }
  1445. }
  1446. for (i = 0; i < 10; i++) {
  1447. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  1448. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  1449. break;
  1450. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  1451. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  1452. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  1453. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  1454. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  1455. tmp |= LC_SET_QUIESCE;
  1456. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  1457. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  1458. tmp |= LC_REDO_EQ;
  1459. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  1460. mdelay(100);
  1461. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  1462. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  1463. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  1464. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  1465. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  1466. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  1467. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  1468. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  1469. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  1470. tmp16 &= ~((1 << 4) | (7 << 9));
  1471. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  1472. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  1473. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  1474. tmp16 &= ~((1 << 4) | (7 << 9));
  1475. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  1476. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  1477. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  1478. tmp &= ~LC_SET_QUIESCE;
  1479. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  1480. }
  1481. }
  1482. }
  1483. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  1484. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  1485. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1486. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  1487. tmp16 &= ~0xf;
  1488. if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)
  1489. tmp16 |= 3;
  1490. else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2)
  1491. tmp16 |= 2;
  1492. else
  1493. tmp16 |= 1;
  1494. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  1495. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1496. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  1497. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1498. for (i = 0; i < adev->usec_timeout; i++) {
  1499. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1500. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  1501. break;
  1502. udelay(1);
  1503. }
  1504. }
  1505. static inline u32 si_pif_phy0_rreg(struct amdgpu_device *adev, u32 reg)
  1506. {
  1507. unsigned long flags;
  1508. u32 r;
  1509. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  1510. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  1511. r = RREG32(EVERGREEN_PIF_PHY0_DATA);
  1512. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  1513. return r;
  1514. }
  1515. static inline void si_pif_phy0_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  1516. {
  1517. unsigned long flags;
  1518. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  1519. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  1520. WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
  1521. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  1522. }
  1523. static inline u32 si_pif_phy1_rreg(struct amdgpu_device *adev, u32 reg)
  1524. {
  1525. unsigned long flags;
  1526. u32 r;
  1527. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  1528. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  1529. r = RREG32(EVERGREEN_PIF_PHY1_DATA);
  1530. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  1531. return r;
  1532. }
  1533. static inline void si_pif_phy1_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  1534. {
  1535. unsigned long flags;
  1536. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  1537. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  1538. WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
  1539. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  1540. }
  1541. static void si_program_aspm(struct amdgpu_device *adev)
  1542. {
  1543. u32 data, orig;
  1544. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  1545. bool disable_clkreq = false;
  1546. if (amdgpu_aspm == 0)
  1547. return;
  1548. if (adev->flags & AMD_IS_APU)
  1549. return;
  1550. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  1551. data &= ~LC_XMIT_N_FTS_MASK;
  1552. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  1553. if (orig != data)
  1554. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  1555. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  1556. data |= LC_GO_TO_RECOVERY;
  1557. if (orig != data)
  1558. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  1559. orig = data = RREG32_PCIE(PCIE_P_CNTL);
  1560. data |= P_IGNORE_EDB_ERR;
  1561. if (orig != data)
  1562. WREG32_PCIE(PCIE_P_CNTL, data);
  1563. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  1564. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  1565. data |= LC_PMI_TO_L1_DIS;
  1566. if (!disable_l0s)
  1567. data |= LC_L0S_INACTIVITY(7);
  1568. if (!disable_l1) {
  1569. data |= LC_L1_INACTIVITY(7);
  1570. data &= ~LC_PMI_TO_L1_DIS;
  1571. if (orig != data)
  1572. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  1573. if (!disable_plloff_in_l1) {
  1574. bool clk_req_support;
  1575. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_0);
  1576. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  1577. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  1578. if (orig != data)
  1579. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_0, data);
  1580. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_1);
  1581. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  1582. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  1583. if (orig != data)
  1584. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_1, data);
  1585. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_0);
  1586. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  1587. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  1588. if (orig != data)
  1589. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_0, data);
  1590. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_1);
  1591. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  1592. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  1593. if (orig != data)
  1594. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_1, data);
  1595. if ((adev->family != CHIP_OLAND) && (adev->family != CHIP_HAINAN)) {
  1596. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_0);
  1597. data &= ~PLL_RAMP_UP_TIME_0_MASK;
  1598. if (orig != data)
  1599. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_0, data);
  1600. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_1);
  1601. data &= ~PLL_RAMP_UP_TIME_1_MASK;
  1602. if (orig != data)
  1603. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_1, data);
  1604. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_2);
  1605. data &= ~PLL_RAMP_UP_TIME_2_MASK;
  1606. if (orig != data)
  1607. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_2, data);
  1608. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_3);
  1609. data &= ~PLL_RAMP_UP_TIME_3_MASK;
  1610. if (orig != data)
  1611. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_3, data);
  1612. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_0);
  1613. data &= ~PLL_RAMP_UP_TIME_0_MASK;
  1614. if (orig != data)
  1615. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_0, data);
  1616. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_1);
  1617. data &= ~PLL_RAMP_UP_TIME_1_MASK;
  1618. if (orig != data)
  1619. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_1, data);
  1620. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_2);
  1621. data &= ~PLL_RAMP_UP_TIME_2_MASK;
  1622. if (orig != data)
  1623. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_2, data);
  1624. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_3);
  1625. data &= ~PLL_RAMP_UP_TIME_3_MASK;
  1626. if (orig != data)
  1627. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_3, data);
  1628. }
  1629. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1630. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  1631. data |= LC_DYN_LANES_PWR_STATE(3);
  1632. if (orig != data)
  1633. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  1634. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_CNTL);
  1635. data &= ~LS2_EXIT_TIME_MASK;
  1636. if ((adev->family == CHIP_OLAND) || (adev->family == CHIP_HAINAN))
  1637. data |= LS2_EXIT_TIME(5);
  1638. if (orig != data)
  1639. si_pif_phy0_wreg(adev,PB0_PIF_CNTL, data);
  1640. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_CNTL);
  1641. data &= ~LS2_EXIT_TIME_MASK;
  1642. if ((adev->family == CHIP_OLAND) || (adev->family == CHIP_HAINAN))
  1643. data |= LS2_EXIT_TIME(5);
  1644. if (orig != data)
  1645. si_pif_phy1_wreg(adev,PB1_PIF_CNTL, data);
  1646. if (!disable_clkreq &&
  1647. !pci_is_root_bus(adev->pdev->bus)) {
  1648. struct pci_dev *root = adev->pdev->bus->self;
  1649. u32 lnkcap;
  1650. clk_req_support = false;
  1651. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  1652. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  1653. clk_req_support = true;
  1654. } else {
  1655. clk_req_support = false;
  1656. }
  1657. if (clk_req_support) {
  1658. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  1659. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  1660. if (orig != data)
  1661. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  1662. orig = data = RREG32(THM_CLK_CNTL);
  1663. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  1664. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  1665. if (orig != data)
  1666. WREG32(THM_CLK_CNTL, data);
  1667. orig = data = RREG32(MISC_CLK_CNTL);
  1668. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  1669. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  1670. if (orig != data)
  1671. WREG32(MISC_CLK_CNTL, data);
  1672. orig = data = RREG32(CG_CLKPIN_CNTL);
  1673. data &= ~BCLK_AS_XCLK;
  1674. if (orig != data)
  1675. WREG32(CG_CLKPIN_CNTL, data);
  1676. orig = data = RREG32(CG_CLKPIN_CNTL_2);
  1677. data &= ~FORCE_BIF_REFCLK_EN;
  1678. if (orig != data)
  1679. WREG32(CG_CLKPIN_CNTL_2, data);
  1680. orig = data = RREG32(MPLL_BYPASSCLK_SEL);
  1681. data &= ~MPLL_CLKOUT_SEL_MASK;
  1682. data |= MPLL_CLKOUT_SEL(4);
  1683. if (orig != data)
  1684. WREG32(MPLL_BYPASSCLK_SEL, data);
  1685. orig = data = RREG32(SPLL_CNTL_MODE);
  1686. data &= ~SPLL_REFCLK_SEL_MASK;
  1687. if (orig != data)
  1688. WREG32(SPLL_CNTL_MODE, data);
  1689. }
  1690. }
  1691. } else {
  1692. if (orig != data)
  1693. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  1694. }
  1695. orig = data = RREG32_PCIE(PCIE_CNTL2);
  1696. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  1697. if (orig != data)
  1698. WREG32_PCIE(PCIE_CNTL2, data);
  1699. if (!disable_l0s) {
  1700. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  1701. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  1702. data = RREG32_PCIE(PCIE_LC_STATUS1);
  1703. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  1704. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  1705. data &= ~LC_L0S_INACTIVITY_MASK;
  1706. if (orig != data)
  1707. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  1708. }
  1709. }
  1710. }
  1711. }
  1712. static void si_fix_pci_max_read_req_size(struct amdgpu_device *adev)
  1713. {
  1714. int readrq;
  1715. u16 v;
  1716. readrq = pcie_get_readrq(adev->pdev);
  1717. v = ffs(readrq) - 8;
  1718. if ((v == 0) || (v == 6) || (v == 7))
  1719. pcie_set_readrq(adev->pdev, 512);
  1720. }
  1721. static int si_common_hw_init(void *handle)
  1722. {
  1723. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1724. si_fix_pci_max_read_req_size(adev);
  1725. si_init_golden_registers(adev);
  1726. si_pcie_gen3_enable(adev);
  1727. si_program_aspm(adev);
  1728. return 0;
  1729. }
  1730. static int si_common_hw_fini(void *handle)
  1731. {
  1732. return 0;
  1733. }
  1734. static int si_common_suspend(void *handle)
  1735. {
  1736. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1737. return si_common_hw_fini(adev);
  1738. }
  1739. static int si_common_resume(void *handle)
  1740. {
  1741. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1742. return si_common_hw_init(adev);
  1743. }
  1744. static bool si_common_is_idle(void *handle)
  1745. {
  1746. return true;
  1747. }
  1748. static int si_common_wait_for_idle(void *handle)
  1749. {
  1750. return 0;
  1751. }
  1752. static int si_common_soft_reset(void *handle)
  1753. {
  1754. return 0;
  1755. }
  1756. static int si_common_set_clockgating_state(void *handle,
  1757. enum amd_clockgating_state state)
  1758. {
  1759. return 0;
  1760. }
  1761. static int si_common_set_powergating_state(void *handle,
  1762. enum amd_powergating_state state)
  1763. {
  1764. return 0;
  1765. }
  1766. static const struct amd_ip_funcs si_common_ip_funcs = {
  1767. .name = "si_common",
  1768. .early_init = si_common_early_init,
  1769. .late_init = NULL,
  1770. .sw_init = si_common_sw_init,
  1771. .sw_fini = si_common_sw_fini,
  1772. .hw_init = si_common_hw_init,
  1773. .hw_fini = si_common_hw_fini,
  1774. .suspend = si_common_suspend,
  1775. .resume = si_common_resume,
  1776. .is_idle = si_common_is_idle,
  1777. .wait_for_idle = si_common_wait_for_idle,
  1778. .soft_reset = si_common_soft_reset,
  1779. .set_clockgating_state = si_common_set_clockgating_state,
  1780. .set_powergating_state = si_common_set_powergating_state,
  1781. };
  1782. static const struct amdgpu_ip_block_version si_common_ip_block =
  1783. {
  1784. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1785. .major = 1,
  1786. .minor = 0,
  1787. .rev = 0,
  1788. .funcs = &si_common_ip_funcs,
  1789. };
  1790. int si_set_ip_blocks(struct amdgpu_device *adev)
  1791. {
  1792. si_detect_hw_virtualization(adev);
  1793. switch (adev->asic_type) {
  1794. case CHIP_VERDE:
  1795. case CHIP_TAHITI:
  1796. case CHIP_PITCAIRN:
  1797. amdgpu_device_ip_block_add(adev, &si_common_ip_block);
  1798. amdgpu_device_ip_block_add(adev, &gmc_v6_0_ip_block);
  1799. amdgpu_device_ip_block_add(adev, &si_ih_ip_block);
  1800. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1801. if (adev->enable_virtual_display)
  1802. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1803. else
  1804. amdgpu_device_ip_block_add(adev, &dce_v6_0_ip_block);
  1805. amdgpu_device_ip_block_add(adev, &gfx_v6_0_ip_block);
  1806. amdgpu_device_ip_block_add(adev, &si_dma_ip_block);
  1807. /* amdgpu_device_ip_block_add(adev, &uvd_v3_1_ip_block); */
  1808. /* amdgpu_device_ip_block_add(adev, &vce_v1_0_ip_block); */
  1809. break;
  1810. case CHIP_OLAND:
  1811. amdgpu_device_ip_block_add(adev, &si_common_ip_block);
  1812. amdgpu_device_ip_block_add(adev, &gmc_v6_0_ip_block);
  1813. amdgpu_device_ip_block_add(adev, &si_ih_ip_block);
  1814. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1815. if (adev->enable_virtual_display)
  1816. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1817. else
  1818. amdgpu_device_ip_block_add(adev, &dce_v6_4_ip_block);
  1819. amdgpu_device_ip_block_add(adev, &gfx_v6_0_ip_block);
  1820. amdgpu_device_ip_block_add(adev, &si_dma_ip_block);
  1821. /* amdgpu_device_ip_block_add(adev, &uvd_v3_1_ip_block); */
  1822. /* amdgpu_device_ip_block_add(adev, &vce_v1_0_ip_block); */
  1823. break;
  1824. case CHIP_HAINAN:
  1825. amdgpu_device_ip_block_add(adev, &si_common_ip_block);
  1826. amdgpu_device_ip_block_add(adev, &gmc_v6_0_ip_block);
  1827. amdgpu_device_ip_block_add(adev, &si_ih_ip_block);
  1828. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1829. if (adev->enable_virtual_display)
  1830. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1831. amdgpu_device_ip_block_add(adev, &gfx_v6_0_ip_block);
  1832. amdgpu_device_ip_block_add(adev, &si_dma_ip_block);
  1833. break;
  1834. default:
  1835. BUG();
  1836. }
  1837. return 0;
  1838. }