sdma_v2_4.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_2_4_d.h"
  32. #include "oss/oss_2_4_sh_mask.h"
  33. #include "gmc/gmc_7_1_d.h"
  34. #include "gmc/gmc_7_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "iceland_sdma_pkt_open.h"
  41. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("amdgpu/topaz_sdma.bin");
  46. MODULE_FIRMWARE("amdgpu/topaz_sdma1.bin");
  47. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  48. {
  49. SDMA0_REGISTER_OFFSET,
  50. SDMA1_REGISTER_OFFSET
  51. };
  52. static const u32 golden_settings_iceland_a11[] =
  53. {
  54. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  55. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  56. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  57. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  58. };
  59. static const u32 iceland_mgcg_cgcg_init[] =
  60. {
  61. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  62. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  63. };
  64. /*
  65. * sDMA - System DMA
  66. * Starting with CIK, the GPU has new asynchronous
  67. * DMA engines. These engines are used for compute
  68. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  69. * and each one supports 1 ring buffer used for gfx
  70. * and 2 queues used for compute.
  71. *
  72. * The programming model is very similar to the CP
  73. * (ring buffer, IBs, etc.), but sDMA has it's own
  74. * packet format that is different from the PM4 format
  75. * used by the CP. sDMA supports copying data, writing
  76. * embedded data, solid fills, and a number of other
  77. * things. It also has support for tiling/detiling of
  78. * buffers.
  79. */
  80. static void sdma_v2_4_init_golden_registers(struct amdgpu_device *adev)
  81. {
  82. switch (adev->asic_type) {
  83. case CHIP_TOPAZ:
  84. amdgpu_device_program_register_sequence(adev,
  85. iceland_mgcg_cgcg_init,
  86. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  87. amdgpu_device_program_register_sequence(adev,
  88. golden_settings_iceland_a11,
  89. ARRAY_SIZE(golden_settings_iceland_a11));
  90. break;
  91. default:
  92. break;
  93. }
  94. }
  95. static void sdma_v2_4_free_microcode(struct amdgpu_device *adev)
  96. {
  97. int i;
  98. for (i = 0; i < adev->sdma.num_instances; i++) {
  99. release_firmware(adev->sdma.instance[i].fw);
  100. adev->sdma.instance[i].fw = NULL;
  101. }
  102. }
  103. /**
  104. * sdma_v2_4_init_microcode - load ucode images from disk
  105. *
  106. * @adev: amdgpu_device pointer
  107. *
  108. * Use the firmware interface to load the ucode images into
  109. * the driver (not loaded into hw).
  110. * Returns 0 on success, error on failure.
  111. */
  112. static int sdma_v2_4_init_microcode(struct amdgpu_device *adev)
  113. {
  114. const char *chip_name;
  115. char fw_name[30];
  116. int err = 0, i;
  117. struct amdgpu_firmware_info *info = NULL;
  118. const struct common_firmware_header *header = NULL;
  119. const struct sdma_firmware_header_v1_0 *hdr;
  120. DRM_DEBUG("\n");
  121. switch (adev->asic_type) {
  122. case CHIP_TOPAZ:
  123. chip_name = "topaz";
  124. break;
  125. default: BUG();
  126. }
  127. for (i = 0; i < adev->sdma.num_instances; i++) {
  128. if (i == 0)
  129. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  130. else
  131. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  132. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  133. if (err)
  134. goto out;
  135. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  136. if (err)
  137. goto out;
  138. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  139. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  140. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  141. if (adev->sdma.instance[i].feature_version >= 20)
  142. adev->sdma.instance[i].burst_nop = true;
  143. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  144. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  145. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  146. info->fw = adev->sdma.instance[i].fw;
  147. header = (const struct common_firmware_header *)info->fw->data;
  148. adev->firmware.fw_size +=
  149. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  150. }
  151. }
  152. out:
  153. if (err) {
  154. pr_err("sdma_v2_4: Failed to load firmware \"%s\"\n", fw_name);
  155. for (i = 0; i < adev->sdma.num_instances; i++) {
  156. release_firmware(adev->sdma.instance[i].fw);
  157. adev->sdma.instance[i].fw = NULL;
  158. }
  159. }
  160. return err;
  161. }
  162. /**
  163. * sdma_v2_4_ring_get_rptr - get the current read pointer
  164. *
  165. * @ring: amdgpu ring pointer
  166. *
  167. * Get the current rptr from the hardware (VI+).
  168. */
  169. static uint64_t sdma_v2_4_ring_get_rptr(struct amdgpu_ring *ring)
  170. {
  171. /* XXX check if swapping is necessary on BE */
  172. return ring->adev->wb.wb[ring->rptr_offs] >> 2;
  173. }
  174. /**
  175. * sdma_v2_4_ring_get_wptr - get the current write pointer
  176. *
  177. * @ring: amdgpu ring pointer
  178. *
  179. * Get the current wptr from the hardware (VI+).
  180. */
  181. static uint64_t sdma_v2_4_ring_get_wptr(struct amdgpu_ring *ring)
  182. {
  183. struct amdgpu_device *adev = ring->adev;
  184. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  185. u32 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  186. return wptr;
  187. }
  188. /**
  189. * sdma_v2_4_ring_set_wptr - commit the write pointer
  190. *
  191. * @ring: amdgpu ring pointer
  192. *
  193. * Write the wptr back to the hardware (VI+).
  194. */
  195. static void sdma_v2_4_ring_set_wptr(struct amdgpu_ring *ring)
  196. {
  197. struct amdgpu_device *adev = ring->adev;
  198. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  199. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], lower_32_bits(ring->wptr) << 2);
  200. }
  201. static void sdma_v2_4_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  202. {
  203. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  204. int i;
  205. for (i = 0; i < count; i++)
  206. if (sdma && sdma->burst_nop && (i == 0))
  207. amdgpu_ring_write(ring, ring->funcs->nop |
  208. SDMA_PKT_NOP_HEADER_COUNT(count - 1));
  209. else
  210. amdgpu_ring_write(ring, ring->funcs->nop);
  211. }
  212. /**
  213. * sdma_v2_4_ring_emit_ib - Schedule an IB on the DMA engine
  214. *
  215. * @ring: amdgpu ring pointer
  216. * @ib: IB object to schedule
  217. *
  218. * Schedule an IB in the DMA ring (VI).
  219. */
  220. static void sdma_v2_4_ring_emit_ib(struct amdgpu_ring *ring,
  221. struct amdgpu_ib *ib,
  222. unsigned vmid, bool ctx_switch)
  223. {
  224. /* IB packet must end on a 8 DW boundary */
  225. sdma_v2_4_ring_insert_nop(ring, (10 - (lower_32_bits(ring->wptr) & 7)) % 8);
  226. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  227. SDMA_PKT_INDIRECT_HEADER_VMID(vmid & 0xf));
  228. /* base must be 32 byte aligned */
  229. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  230. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  231. amdgpu_ring_write(ring, ib->length_dw);
  232. amdgpu_ring_write(ring, 0);
  233. amdgpu_ring_write(ring, 0);
  234. }
  235. /**
  236. * sdma_v2_4_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  237. *
  238. * @ring: amdgpu ring pointer
  239. *
  240. * Emit an hdp flush packet on the requested DMA ring.
  241. */
  242. static void sdma_v2_4_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  243. {
  244. u32 ref_and_mask = 0;
  245. if (ring == &ring->adev->sdma.instance[0].ring)
  246. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  247. else
  248. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  249. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  250. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  251. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  252. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  253. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  254. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  255. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  256. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  257. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  258. }
  259. static void sdma_v2_4_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  260. {
  261. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  262. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  263. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  264. amdgpu_ring_write(ring, 1);
  265. }
  266. /**
  267. * sdma_v2_4_ring_emit_fence - emit a fence on the DMA ring
  268. *
  269. * @ring: amdgpu ring pointer
  270. * @fence: amdgpu fence object
  271. *
  272. * Add a DMA fence packet to the ring to write
  273. * the fence seq number and DMA trap packet to generate
  274. * an interrupt if needed (VI).
  275. */
  276. static void sdma_v2_4_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  277. unsigned flags)
  278. {
  279. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  280. /* write the fence */
  281. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  282. amdgpu_ring_write(ring, lower_32_bits(addr));
  283. amdgpu_ring_write(ring, upper_32_bits(addr));
  284. amdgpu_ring_write(ring, lower_32_bits(seq));
  285. /* optionally write high bits as well */
  286. if (write64bit) {
  287. addr += 4;
  288. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  289. amdgpu_ring_write(ring, lower_32_bits(addr));
  290. amdgpu_ring_write(ring, upper_32_bits(addr));
  291. amdgpu_ring_write(ring, upper_32_bits(seq));
  292. }
  293. /* generate an interrupt */
  294. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  295. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  296. }
  297. /**
  298. * sdma_v2_4_gfx_stop - stop the gfx async dma engines
  299. *
  300. * @adev: amdgpu_device pointer
  301. *
  302. * Stop the gfx async dma ring buffers (VI).
  303. */
  304. static void sdma_v2_4_gfx_stop(struct amdgpu_device *adev)
  305. {
  306. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  307. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  308. u32 rb_cntl, ib_cntl;
  309. int i;
  310. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  311. (adev->mman.buffer_funcs_ring == sdma1))
  312. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  313. for (i = 0; i < adev->sdma.num_instances; i++) {
  314. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  315. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  316. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  317. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  318. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  319. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  320. }
  321. sdma0->ready = false;
  322. sdma1->ready = false;
  323. }
  324. /**
  325. * sdma_v2_4_rlc_stop - stop the compute async dma engines
  326. *
  327. * @adev: amdgpu_device pointer
  328. *
  329. * Stop the compute async dma queues (VI).
  330. */
  331. static void sdma_v2_4_rlc_stop(struct amdgpu_device *adev)
  332. {
  333. /* XXX todo */
  334. }
  335. /**
  336. * sdma_v2_4_enable - stop the async dma engines
  337. *
  338. * @adev: amdgpu_device pointer
  339. * @enable: enable/disable the DMA MEs.
  340. *
  341. * Halt or unhalt the async dma engines (VI).
  342. */
  343. static void sdma_v2_4_enable(struct amdgpu_device *adev, bool enable)
  344. {
  345. u32 f32_cntl;
  346. int i;
  347. if (!enable) {
  348. sdma_v2_4_gfx_stop(adev);
  349. sdma_v2_4_rlc_stop(adev);
  350. }
  351. for (i = 0; i < adev->sdma.num_instances; i++) {
  352. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  353. if (enable)
  354. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  355. else
  356. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  357. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  358. }
  359. }
  360. /**
  361. * sdma_v2_4_gfx_resume - setup and start the async dma engines
  362. *
  363. * @adev: amdgpu_device pointer
  364. *
  365. * Set up the gfx DMA ring buffers and enable them (VI).
  366. * Returns 0 for success, error for failure.
  367. */
  368. static int sdma_v2_4_gfx_resume(struct amdgpu_device *adev)
  369. {
  370. struct amdgpu_ring *ring;
  371. u32 rb_cntl, ib_cntl;
  372. u32 rb_bufsz;
  373. u32 wb_offset;
  374. int i, j, r;
  375. for (i = 0; i < adev->sdma.num_instances; i++) {
  376. ring = &adev->sdma.instance[i].ring;
  377. wb_offset = (ring->rptr_offs * 4);
  378. mutex_lock(&adev->srbm_mutex);
  379. for (j = 0; j < 16; j++) {
  380. vi_srbm_select(adev, 0, 0, 0, j);
  381. /* SDMA GFX */
  382. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  383. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  384. }
  385. vi_srbm_select(adev, 0, 0, 0, 0);
  386. mutex_unlock(&adev->srbm_mutex);
  387. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  388. adev->gfx.config.gb_addr_config & 0x70);
  389. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  390. /* Set ring buffer size in dwords */
  391. rb_bufsz = order_base_2(ring->ring_size / 4);
  392. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  393. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  394. #ifdef __BIG_ENDIAN
  395. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  396. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  397. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  398. #endif
  399. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  400. /* Initialize the ring buffer's read and write pointers */
  401. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  402. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  403. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  404. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  405. /* set the wb address whether it's enabled or not */
  406. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  407. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  408. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  409. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  410. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  411. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  412. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  413. ring->wptr = 0;
  414. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2);
  415. /* enable DMA RB */
  416. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  417. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  418. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  419. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  420. #ifdef __BIG_ENDIAN
  421. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  422. #endif
  423. /* enable DMA IBs */
  424. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  425. ring->ready = true;
  426. }
  427. sdma_v2_4_enable(adev, true);
  428. for (i = 0; i < adev->sdma.num_instances; i++) {
  429. ring = &adev->sdma.instance[i].ring;
  430. r = amdgpu_ring_test_ring(ring);
  431. if (r) {
  432. ring->ready = false;
  433. return r;
  434. }
  435. if (adev->mman.buffer_funcs_ring == ring)
  436. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  437. }
  438. return 0;
  439. }
  440. /**
  441. * sdma_v2_4_rlc_resume - setup and start the async dma engines
  442. *
  443. * @adev: amdgpu_device pointer
  444. *
  445. * Set up the compute DMA queues and enable them (VI).
  446. * Returns 0 for success, error for failure.
  447. */
  448. static int sdma_v2_4_rlc_resume(struct amdgpu_device *adev)
  449. {
  450. /* XXX todo */
  451. return 0;
  452. }
  453. /**
  454. * sdma_v2_4_load_microcode - load the sDMA ME ucode
  455. *
  456. * @adev: amdgpu_device pointer
  457. *
  458. * Loads the sDMA0/1 ucode.
  459. * Returns 0 for success, -EINVAL if the ucode is not available.
  460. */
  461. static int sdma_v2_4_load_microcode(struct amdgpu_device *adev)
  462. {
  463. const struct sdma_firmware_header_v1_0 *hdr;
  464. const __le32 *fw_data;
  465. u32 fw_size;
  466. int i, j;
  467. /* halt the MEs */
  468. sdma_v2_4_enable(adev, false);
  469. for (i = 0; i < adev->sdma.num_instances; i++) {
  470. if (!adev->sdma.instance[i].fw)
  471. return -EINVAL;
  472. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  473. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  474. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  475. fw_data = (const __le32 *)
  476. (adev->sdma.instance[i].fw->data +
  477. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  478. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  479. for (j = 0; j < fw_size; j++)
  480. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  481. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  482. }
  483. return 0;
  484. }
  485. /**
  486. * sdma_v2_4_start - setup and start the async dma engines
  487. *
  488. * @adev: amdgpu_device pointer
  489. *
  490. * Set up the DMA engines and enable them (VI).
  491. * Returns 0 for success, error for failure.
  492. */
  493. static int sdma_v2_4_start(struct amdgpu_device *adev)
  494. {
  495. int r;
  496. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  497. r = sdma_v2_4_load_microcode(adev);
  498. if (r)
  499. return r;
  500. }
  501. /* halt the engine before programing */
  502. sdma_v2_4_enable(adev, false);
  503. /* start the gfx rings and rlc compute queues */
  504. r = sdma_v2_4_gfx_resume(adev);
  505. if (r)
  506. return r;
  507. r = sdma_v2_4_rlc_resume(adev);
  508. if (r)
  509. return r;
  510. return 0;
  511. }
  512. /**
  513. * sdma_v2_4_ring_test_ring - simple async dma engine test
  514. *
  515. * @ring: amdgpu_ring structure holding ring information
  516. *
  517. * Test the DMA engine by writing using it to write an
  518. * value to memory. (VI).
  519. * Returns 0 for success, error for failure.
  520. */
  521. static int sdma_v2_4_ring_test_ring(struct amdgpu_ring *ring)
  522. {
  523. struct amdgpu_device *adev = ring->adev;
  524. unsigned i;
  525. unsigned index;
  526. int r;
  527. u32 tmp;
  528. u64 gpu_addr;
  529. r = amdgpu_device_wb_get(adev, &index);
  530. if (r) {
  531. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  532. return r;
  533. }
  534. gpu_addr = adev->wb.gpu_addr + (index * 4);
  535. tmp = 0xCAFEDEAD;
  536. adev->wb.wb[index] = cpu_to_le32(tmp);
  537. r = amdgpu_ring_alloc(ring, 5);
  538. if (r) {
  539. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  540. amdgpu_device_wb_free(adev, index);
  541. return r;
  542. }
  543. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  544. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  545. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  546. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  547. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  548. amdgpu_ring_write(ring, 0xDEADBEEF);
  549. amdgpu_ring_commit(ring);
  550. for (i = 0; i < adev->usec_timeout; i++) {
  551. tmp = le32_to_cpu(adev->wb.wb[index]);
  552. if (tmp == 0xDEADBEEF)
  553. break;
  554. DRM_UDELAY(1);
  555. }
  556. if (i < adev->usec_timeout) {
  557. DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  558. } else {
  559. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  560. ring->idx, tmp);
  561. r = -EINVAL;
  562. }
  563. amdgpu_device_wb_free(adev, index);
  564. return r;
  565. }
  566. /**
  567. * sdma_v2_4_ring_test_ib - test an IB on the DMA engine
  568. *
  569. * @ring: amdgpu_ring structure holding ring information
  570. *
  571. * Test a simple IB in the DMA ring (VI).
  572. * Returns 0 on success, error on failure.
  573. */
  574. static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  575. {
  576. struct amdgpu_device *adev = ring->adev;
  577. struct amdgpu_ib ib;
  578. struct dma_fence *f = NULL;
  579. unsigned index;
  580. u32 tmp = 0;
  581. u64 gpu_addr;
  582. long r;
  583. r = amdgpu_device_wb_get(adev, &index);
  584. if (r) {
  585. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  586. return r;
  587. }
  588. gpu_addr = adev->wb.gpu_addr + (index * 4);
  589. tmp = 0xCAFEDEAD;
  590. adev->wb.wb[index] = cpu_to_le32(tmp);
  591. memset(&ib, 0, sizeof(ib));
  592. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  593. if (r) {
  594. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  595. goto err0;
  596. }
  597. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  598. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  599. ib.ptr[1] = lower_32_bits(gpu_addr);
  600. ib.ptr[2] = upper_32_bits(gpu_addr);
  601. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  602. ib.ptr[4] = 0xDEADBEEF;
  603. ib.ptr[5] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  604. ib.ptr[6] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  605. ib.ptr[7] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  606. ib.length_dw = 8;
  607. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  608. if (r)
  609. goto err1;
  610. r = dma_fence_wait_timeout(f, false, timeout);
  611. if (r == 0) {
  612. DRM_ERROR("amdgpu: IB test timed out\n");
  613. r = -ETIMEDOUT;
  614. goto err1;
  615. } else if (r < 0) {
  616. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  617. goto err1;
  618. }
  619. tmp = le32_to_cpu(adev->wb.wb[index]);
  620. if (tmp == 0xDEADBEEF) {
  621. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  622. r = 0;
  623. } else {
  624. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  625. r = -EINVAL;
  626. }
  627. err1:
  628. amdgpu_ib_free(adev, &ib, NULL);
  629. dma_fence_put(f);
  630. err0:
  631. amdgpu_device_wb_free(adev, index);
  632. return r;
  633. }
  634. /**
  635. * sdma_v2_4_vm_copy_pte - update PTEs by copying them from the GART
  636. *
  637. * @ib: indirect buffer to fill with commands
  638. * @pe: addr of the page entry
  639. * @src: src addr to copy from
  640. * @count: number of page entries to update
  641. *
  642. * Update PTEs by copying them from the GART using sDMA (CIK).
  643. */
  644. static void sdma_v2_4_vm_copy_pte(struct amdgpu_ib *ib,
  645. uint64_t pe, uint64_t src,
  646. unsigned count)
  647. {
  648. unsigned bytes = count * 8;
  649. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  650. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  651. ib->ptr[ib->length_dw++] = bytes;
  652. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  653. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  654. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  655. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  656. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  657. }
  658. /**
  659. * sdma_v2_4_vm_write_pte - update PTEs by writing them manually
  660. *
  661. * @ib: indirect buffer to fill with commands
  662. * @pe: addr of the page entry
  663. * @value: dst addr to write into pe
  664. * @count: number of page entries to update
  665. * @incr: increase next addr by incr bytes
  666. *
  667. * Update PTEs by writing them manually using sDMA (CIK).
  668. */
  669. static void sdma_v2_4_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  670. uint64_t value, unsigned count,
  671. uint32_t incr)
  672. {
  673. unsigned ndw = count * 2;
  674. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  675. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  676. ib->ptr[ib->length_dw++] = pe;
  677. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  678. ib->ptr[ib->length_dw++] = ndw;
  679. for (; ndw > 0; ndw -= 2) {
  680. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  681. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  682. value += incr;
  683. }
  684. }
  685. /**
  686. * sdma_v2_4_vm_set_pte_pde - update the page tables using sDMA
  687. *
  688. * @ib: indirect buffer to fill with commands
  689. * @pe: addr of the page entry
  690. * @addr: dst addr to write into pe
  691. * @count: number of page entries to update
  692. * @incr: increase next addr by incr bytes
  693. * @flags: access flags
  694. *
  695. * Update the page tables using sDMA (CIK).
  696. */
  697. static void sdma_v2_4_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
  698. uint64_t addr, unsigned count,
  699. uint32_t incr, uint64_t flags)
  700. {
  701. /* for physically contiguous pages (vram) */
  702. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  703. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  704. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  705. ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
  706. ib->ptr[ib->length_dw++] = upper_32_bits(flags);
  707. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  708. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  709. ib->ptr[ib->length_dw++] = incr; /* increment size */
  710. ib->ptr[ib->length_dw++] = 0;
  711. ib->ptr[ib->length_dw++] = count; /* number of entries */
  712. }
  713. /**
  714. * sdma_v2_4_ring_pad_ib - pad the IB to the required number of dw
  715. *
  716. * @ib: indirect buffer to fill with padding
  717. *
  718. */
  719. static void sdma_v2_4_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  720. {
  721. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  722. u32 pad_count;
  723. int i;
  724. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  725. for (i = 0; i < pad_count; i++)
  726. if (sdma && sdma->burst_nop && (i == 0))
  727. ib->ptr[ib->length_dw++] =
  728. SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
  729. SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
  730. else
  731. ib->ptr[ib->length_dw++] =
  732. SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  733. }
  734. /**
  735. * sdma_v2_4_ring_emit_pipeline_sync - sync the pipeline
  736. *
  737. * @ring: amdgpu_ring pointer
  738. *
  739. * Make sure all previous operations are completed (CIK).
  740. */
  741. static void sdma_v2_4_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  742. {
  743. uint32_t seq = ring->fence_drv.sync_seq;
  744. uint64_t addr = ring->fence_drv.gpu_addr;
  745. /* wait for idle */
  746. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  747. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  748. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
  749. SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
  750. amdgpu_ring_write(ring, addr & 0xfffffffc);
  751. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  752. amdgpu_ring_write(ring, seq); /* reference */
  753. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  754. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  755. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
  756. }
  757. /**
  758. * sdma_v2_4_ring_emit_vm_flush - cik vm flush using sDMA
  759. *
  760. * @ring: amdgpu_ring pointer
  761. * @vm: amdgpu_vm pointer
  762. *
  763. * Update the page table base and flush the VM TLB
  764. * using sDMA (VI).
  765. */
  766. static void sdma_v2_4_ring_emit_vm_flush(struct amdgpu_ring *ring,
  767. unsigned vmid, uint64_t pd_addr)
  768. {
  769. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  770. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  771. if (vmid < 8) {
  772. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid));
  773. } else {
  774. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8));
  775. }
  776. amdgpu_ring_write(ring, pd_addr >> 12);
  777. /* flush TLB */
  778. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  779. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  780. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  781. amdgpu_ring_write(ring, 1 << vmid);
  782. /* wait for flush */
  783. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  784. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  785. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  786. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  787. amdgpu_ring_write(ring, 0);
  788. amdgpu_ring_write(ring, 0); /* reference */
  789. amdgpu_ring_write(ring, 0); /* mask */
  790. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  791. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  792. }
  793. static int sdma_v2_4_early_init(void *handle)
  794. {
  795. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  796. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  797. sdma_v2_4_set_ring_funcs(adev);
  798. sdma_v2_4_set_buffer_funcs(adev);
  799. sdma_v2_4_set_vm_pte_funcs(adev);
  800. sdma_v2_4_set_irq_funcs(adev);
  801. return 0;
  802. }
  803. static int sdma_v2_4_sw_init(void *handle)
  804. {
  805. struct amdgpu_ring *ring;
  806. int r, i;
  807. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  808. /* SDMA trap event */
  809. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 224,
  810. &adev->sdma.trap_irq);
  811. if (r)
  812. return r;
  813. /* SDMA Privileged inst */
  814. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 241,
  815. &adev->sdma.illegal_inst_irq);
  816. if (r)
  817. return r;
  818. /* SDMA Privileged inst */
  819. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 247,
  820. &adev->sdma.illegal_inst_irq);
  821. if (r)
  822. return r;
  823. r = sdma_v2_4_init_microcode(adev);
  824. if (r) {
  825. DRM_ERROR("Failed to load sdma firmware!\n");
  826. return r;
  827. }
  828. for (i = 0; i < adev->sdma.num_instances; i++) {
  829. ring = &adev->sdma.instance[i].ring;
  830. ring->ring_obj = NULL;
  831. ring->use_doorbell = false;
  832. sprintf(ring->name, "sdma%d", i);
  833. r = amdgpu_ring_init(adev, ring, 1024,
  834. &adev->sdma.trap_irq,
  835. (i == 0) ?
  836. AMDGPU_SDMA_IRQ_TRAP0 :
  837. AMDGPU_SDMA_IRQ_TRAP1);
  838. if (r)
  839. return r;
  840. }
  841. return r;
  842. }
  843. static int sdma_v2_4_sw_fini(void *handle)
  844. {
  845. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  846. int i;
  847. for (i = 0; i < adev->sdma.num_instances; i++)
  848. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  849. sdma_v2_4_free_microcode(adev);
  850. return 0;
  851. }
  852. static int sdma_v2_4_hw_init(void *handle)
  853. {
  854. int r;
  855. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  856. sdma_v2_4_init_golden_registers(adev);
  857. r = sdma_v2_4_start(adev);
  858. if (r)
  859. return r;
  860. return r;
  861. }
  862. static int sdma_v2_4_hw_fini(void *handle)
  863. {
  864. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  865. sdma_v2_4_enable(adev, false);
  866. return 0;
  867. }
  868. static int sdma_v2_4_suspend(void *handle)
  869. {
  870. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  871. return sdma_v2_4_hw_fini(adev);
  872. }
  873. static int sdma_v2_4_resume(void *handle)
  874. {
  875. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  876. return sdma_v2_4_hw_init(adev);
  877. }
  878. static bool sdma_v2_4_is_idle(void *handle)
  879. {
  880. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  881. u32 tmp = RREG32(mmSRBM_STATUS2);
  882. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  883. SRBM_STATUS2__SDMA1_BUSY_MASK))
  884. return false;
  885. return true;
  886. }
  887. static int sdma_v2_4_wait_for_idle(void *handle)
  888. {
  889. unsigned i;
  890. u32 tmp;
  891. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  892. for (i = 0; i < adev->usec_timeout; i++) {
  893. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  894. SRBM_STATUS2__SDMA1_BUSY_MASK);
  895. if (!tmp)
  896. return 0;
  897. udelay(1);
  898. }
  899. return -ETIMEDOUT;
  900. }
  901. static int sdma_v2_4_soft_reset(void *handle)
  902. {
  903. u32 srbm_soft_reset = 0;
  904. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  905. u32 tmp = RREG32(mmSRBM_STATUS2);
  906. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  907. /* sdma0 */
  908. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  909. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  910. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  911. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  912. }
  913. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  914. /* sdma1 */
  915. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  916. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  917. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  918. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  919. }
  920. if (srbm_soft_reset) {
  921. tmp = RREG32(mmSRBM_SOFT_RESET);
  922. tmp |= srbm_soft_reset;
  923. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  924. WREG32(mmSRBM_SOFT_RESET, tmp);
  925. tmp = RREG32(mmSRBM_SOFT_RESET);
  926. udelay(50);
  927. tmp &= ~srbm_soft_reset;
  928. WREG32(mmSRBM_SOFT_RESET, tmp);
  929. tmp = RREG32(mmSRBM_SOFT_RESET);
  930. /* Wait a little for things to settle down */
  931. udelay(50);
  932. }
  933. return 0;
  934. }
  935. static int sdma_v2_4_set_trap_irq_state(struct amdgpu_device *adev,
  936. struct amdgpu_irq_src *src,
  937. unsigned type,
  938. enum amdgpu_interrupt_state state)
  939. {
  940. u32 sdma_cntl;
  941. switch (type) {
  942. case AMDGPU_SDMA_IRQ_TRAP0:
  943. switch (state) {
  944. case AMDGPU_IRQ_STATE_DISABLE:
  945. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  946. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  947. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  948. break;
  949. case AMDGPU_IRQ_STATE_ENABLE:
  950. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  951. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  952. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  953. break;
  954. default:
  955. break;
  956. }
  957. break;
  958. case AMDGPU_SDMA_IRQ_TRAP1:
  959. switch (state) {
  960. case AMDGPU_IRQ_STATE_DISABLE:
  961. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  962. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  963. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  964. break;
  965. case AMDGPU_IRQ_STATE_ENABLE:
  966. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  967. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  968. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  969. break;
  970. default:
  971. break;
  972. }
  973. break;
  974. default:
  975. break;
  976. }
  977. return 0;
  978. }
  979. static int sdma_v2_4_process_trap_irq(struct amdgpu_device *adev,
  980. struct amdgpu_irq_src *source,
  981. struct amdgpu_iv_entry *entry)
  982. {
  983. u8 instance_id, queue_id;
  984. instance_id = (entry->ring_id & 0x3) >> 0;
  985. queue_id = (entry->ring_id & 0xc) >> 2;
  986. DRM_DEBUG("IH: SDMA trap\n");
  987. switch (instance_id) {
  988. case 0:
  989. switch (queue_id) {
  990. case 0:
  991. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  992. break;
  993. case 1:
  994. /* XXX compute */
  995. break;
  996. case 2:
  997. /* XXX compute */
  998. break;
  999. }
  1000. break;
  1001. case 1:
  1002. switch (queue_id) {
  1003. case 0:
  1004. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1005. break;
  1006. case 1:
  1007. /* XXX compute */
  1008. break;
  1009. case 2:
  1010. /* XXX compute */
  1011. break;
  1012. }
  1013. break;
  1014. }
  1015. return 0;
  1016. }
  1017. static int sdma_v2_4_process_illegal_inst_irq(struct amdgpu_device *adev,
  1018. struct amdgpu_irq_src *source,
  1019. struct amdgpu_iv_entry *entry)
  1020. {
  1021. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1022. schedule_work(&adev->reset_work);
  1023. return 0;
  1024. }
  1025. static int sdma_v2_4_set_clockgating_state(void *handle,
  1026. enum amd_clockgating_state state)
  1027. {
  1028. /* XXX handled via the smc on VI */
  1029. return 0;
  1030. }
  1031. static int sdma_v2_4_set_powergating_state(void *handle,
  1032. enum amd_powergating_state state)
  1033. {
  1034. return 0;
  1035. }
  1036. static const struct amd_ip_funcs sdma_v2_4_ip_funcs = {
  1037. .name = "sdma_v2_4",
  1038. .early_init = sdma_v2_4_early_init,
  1039. .late_init = NULL,
  1040. .sw_init = sdma_v2_4_sw_init,
  1041. .sw_fini = sdma_v2_4_sw_fini,
  1042. .hw_init = sdma_v2_4_hw_init,
  1043. .hw_fini = sdma_v2_4_hw_fini,
  1044. .suspend = sdma_v2_4_suspend,
  1045. .resume = sdma_v2_4_resume,
  1046. .is_idle = sdma_v2_4_is_idle,
  1047. .wait_for_idle = sdma_v2_4_wait_for_idle,
  1048. .soft_reset = sdma_v2_4_soft_reset,
  1049. .set_clockgating_state = sdma_v2_4_set_clockgating_state,
  1050. .set_powergating_state = sdma_v2_4_set_powergating_state,
  1051. };
  1052. static const struct amdgpu_ring_funcs sdma_v2_4_ring_funcs = {
  1053. .type = AMDGPU_RING_TYPE_SDMA,
  1054. .align_mask = 0xf,
  1055. .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
  1056. .support_64bit_ptrs = false,
  1057. .get_rptr = sdma_v2_4_ring_get_rptr,
  1058. .get_wptr = sdma_v2_4_ring_get_wptr,
  1059. .set_wptr = sdma_v2_4_ring_set_wptr,
  1060. .emit_frame_size =
  1061. 6 + /* sdma_v2_4_ring_emit_hdp_flush */
  1062. 3 + /* sdma_v2_4_ring_emit_hdp_invalidate */
  1063. 6 + /* sdma_v2_4_ring_emit_pipeline_sync */
  1064. 12 + /* sdma_v2_4_ring_emit_vm_flush */
  1065. 10 + 10 + 10, /* sdma_v2_4_ring_emit_fence x3 for user fence, vm fence */
  1066. .emit_ib_size = 7 + 6, /* sdma_v2_4_ring_emit_ib */
  1067. .emit_ib = sdma_v2_4_ring_emit_ib,
  1068. .emit_fence = sdma_v2_4_ring_emit_fence,
  1069. .emit_pipeline_sync = sdma_v2_4_ring_emit_pipeline_sync,
  1070. .emit_vm_flush = sdma_v2_4_ring_emit_vm_flush,
  1071. .emit_hdp_flush = sdma_v2_4_ring_emit_hdp_flush,
  1072. .emit_hdp_invalidate = sdma_v2_4_ring_emit_hdp_invalidate,
  1073. .test_ring = sdma_v2_4_ring_test_ring,
  1074. .test_ib = sdma_v2_4_ring_test_ib,
  1075. .insert_nop = sdma_v2_4_ring_insert_nop,
  1076. .pad_ib = sdma_v2_4_ring_pad_ib,
  1077. };
  1078. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev)
  1079. {
  1080. int i;
  1081. for (i = 0; i < adev->sdma.num_instances; i++)
  1082. adev->sdma.instance[i].ring.funcs = &sdma_v2_4_ring_funcs;
  1083. }
  1084. static const struct amdgpu_irq_src_funcs sdma_v2_4_trap_irq_funcs = {
  1085. .set = sdma_v2_4_set_trap_irq_state,
  1086. .process = sdma_v2_4_process_trap_irq,
  1087. };
  1088. static const struct amdgpu_irq_src_funcs sdma_v2_4_illegal_inst_irq_funcs = {
  1089. .process = sdma_v2_4_process_illegal_inst_irq,
  1090. };
  1091. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev)
  1092. {
  1093. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1094. adev->sdma.trap_irq.funcs = &sdma_v2_4_trap_irq_funcs;
  1095. adev->sdma.illegal_inst_irq.funcs = &sdma_v2_4_illegal_inst_irq_funcs;
  1096. }
  1097. /**
  1098. * sdma_v2_4_emit_copy_buffer - copy buffer using the sDMA engine
  1099. *
  1100. * @ring: amdgpu_ring structure holding ring information
  1101. * @src_offset: src GPU address
  1102. * @dst_offset: dst GPU address
  1103. * @byte_count: number of bytes to xfer
  1104. *
  1105. * Copy GPU buffers using the DMA engine (VI).
  1106. * Used by the amdgpu ttm implementation to move pages if
  1107. * registered as the asic copy callback.
  1108. */
  1109. static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ib *ib,
  1110. uint64_t src_offset,
  1111. uint64_t dst_offset,
  1112. uint32_t byte_count)
  1113. {
  1114. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1115. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1116. ib->ptr[ib->length_dw++] = byte_count;
  1117. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1118. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1119. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1120. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1121. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1122. }
  1123. /**
  1124. * sdma_v2_4_emit_fill_buffer - fill buffer using the sDMA engine
  1125. *
  1126. * @ring: amdgpu_ring structure holding ring information
  1127. * @src_data: value to write to buffer
  1128. * @dst_offset: dst GPU address
  1129. * @byte_count: number of bytes to xfer
  1130. *
  1131. * Fill GPU buffers using the DMA engine (VI).
  1132. */
  1133. static void sdma_v2_4_emit_fill_buffer(struct amdgpu_ib *ib,
  1134. uint32_t src_data,
  1135. uint64_t dst_offset,
  1136. uint32_t byte_count)
  1137. {
  1138. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
  1139. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1140. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1141. ib->ptr[ib->length_dw++] = src_data;
  1142. ib->ptr[ib->length_dw++] = byte_count;
  1143. }
  1144. static const struct amdgpu_buffer_funcs sdma_v2_4_buffer_funcs = {
  1145. .copy_max_bytes = 0x1fffff,
  1146. .copy_num_dw = 7,
  1147. .emit_copy_buffer = sdma_v2_4_emit_copy_buffer,
  1148. .fill_max_bytes = 0x1fffff,
  1149. .fill_num_dw = 7,
  1150. .emit_fill_buffer = sdma_v2_4_emit_fill_buffer,
  1151. };
  1152. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev)
  1153. {
  1154. if (adev->mman.buffer_funcs == NULL) {
  1155. adev->mman.buffer_funcs = &sdma_v2_4_buffer_funcs;
  1156. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1157. }
  1158. }
  1159. static const struct amdgpu_vm_pte_funcs sdma_v2_4_vm_pte_funcs = {
  1160. .copy_pte_num_dw = 7,
  1161. .copy_pte = sdma_v2_4_vm_copy_pte,
  1162. .write_pte = sdma_v2_4_vm_write_pte,
  1163. .set_max_nums_pte_pde = 0x1fffff >> 3,
  1164. .set_pte_pde_num_dw = 10,
  1165. .set_pte_pde = sdma_v2_4_vm_set_pte_pde,
  1166. };
  1167. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev)
  1168. {
  1169. unsigned i;
  1170. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1171. adev->vm_manager.vm_pte_funcs = &sdma_v2_4_vm_pte_funcs;
  1172. for (i = 0; i < adev->sdma.num_instances; i++)
  1173. adev->vm_manager.vm_pte_rings[i] =
  1174. &adev->sdma.instance[i].ring;
  1175. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1176. }
  1177. }
  1178. const struct amdgpu_ip_block_version sdma_v2_4_ip_block =
  1179. {
  1180. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1181. .major = 2,
  1182. .minor = 4,
  1183. .rev = 0,
  1184. .funcs = &sdma_v2_4_ip_funcs,
  1185. };