nbio_v7_0.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "amdgpu_atombios.h"
  25. #include "nbio_v7_0.h"
  26. #include "nbio/nbio_7_0_default.h"
  27. #include "nbio/nbio_7_0_offset.h"
  28. #include "nbio/nbio_7_0_sh_mask.h"
  29. #include "vega10_enum.h"
  30. #define smnNBIF_MGCG_CTRL_LCLK 0x1013a05c
  31. #define smnCPM_CONTROL 0x11180460
  32. #define smnPCIE_CNTL2 0x11180070
  33. static u32 nbio_v7_0_get_rev_id(struct amdgpu_device *adev)
  34. {
  35. u32 tmp = RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_STRAP0);
  36. tmp &= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0_MASK;
  37. tmp >>= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0__SHIFT;
  38. return tmp;
  39. }
  40. static void nbio_v7_0_mc_access_enable(struct amdgpu_device *adev, bool enable)
  41. {
  42. if (enable)
  43. WREG32_SOC15(NBIO, 0, mmBIF_FB_EN,
  44. BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  45. else
  46. WREG32_SOC15(NBIO, 0, mmBIF_FB_EN, 0);
  47. }
  48. static void nbio_v7_0_hdp_flush(struct amdgpu_device *adev)
  49. {
  50. WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  51. }
  52. static u32 nbio_v7_0_get_memsize(struct amdgpu_device *adev)
  53. {
  54. return RREG32_SOC15(NBIO, 0, mmRCC_CONFIG_MEMSIZE);
  55. }
  56. static void nbio_v7_0_sdma_doorbell_range(struct amdgpu_device *adev, int instance,
  57. bool use_doorbell, int doorbell_index)
  58. {
  59. u32 reg = instance == 0 ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA0_DOORBELL_RANGE) :
  60. SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA1_DOORBELL_RANGE);
  61. u32 doorbell_range = RREG32(reg);
  62. if (use_doorbell) {
  63. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, OFFSET, doorbell_index);
  64. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 2);
  65. } else
  66. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 0);
  67. WREG32(reg, doorbell_range);
  68. }
  69. static void nbio_v7_0_enable_doorbell_aperture(struct amdgpu_device *adev,
  70. bool enable)
  71. {
  72. WREG32_FIELD15(NBIO, 0, RCC_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, enable ? 1 : 0);
  73. }
  74. static void nbio_v7_0_enable_doorbell_selfring_aperture(struct amdgpu_device *adev,
  75. bool enable)
  76. {
  77. }
  78. static void nbio_v7_0_ih_doorbell_range(struct amdgpu_device *adev,
  79. bool use_doorbell, int doorbell_index)
  80. {
  81. u32 ih_doorbell_range = RREG32_SOC15(NBIO, 0 , mmBIF_IH_DOORBELL_RANGE);
  82. if (use_doorbell) {
  83. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, OFFSET, doorbell_index);
  84. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 2);
  85. } else
  86. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 0);
  87. WREG32_SOC15(NBIO, 0, mmBIF_IH_DOORBELL_RANGE, ih_doorbell_range);
  88. }
  89. static uint32_t nbio_7_0_read_syshub_ind_mmr(struct amdgpu_device *adev, uint32_t offset)
  90. {
  91. uint32_t data;
  92. WREG32_SOC15(NBIO, 0, mmSYSHUB_INDEX, offset);
  93. data = RREG32_SOC15(NBIO, 0, mmSYSHUB_DATA);
  94. return data;
  95. }
  96. static void nbio_7_0_write_syshub_ind_mmr(struct amdgpu_device *adev, uint32_t offset,
  97. uint32_t data)
  98. {
  99. WREG32_SOC15(NBIO, 0, mmSYSHUB_INDEX, offset);
  100. WREG32_SOC15(NBIO, 0, mmSYSHUB_DATA, data);
  101. }
  102. static void nbio_v7_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  103. bool enable)
  104. {
  105. uint32_t def, data;
  106. /* NBIF_MGCG_CTRL_LCLK */
  107. def = data = RREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK);
  108. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  109. data |= NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_EN_LCLK_MASK;
  110. else
  111. data &= ~NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_EN_LCLK_MASK;
  112. if (def != data)
  113. WREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK, data);
  114. /* SYSHUB_MGCG_CTRL_SOCCLK */
  115. def = data = nbio_7_0_read_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SOCCLK);
  116. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  117. data |= SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SOCCLK__SYSHUB_MGCG_EN_SOCCLK_MASK;
  118. else
  119. data &= ~SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SOCCLK__SYSHUB_MGCG_EN_SOCCLK_MASK;
  120. if (def != data)
  121. nbio_7_0_write_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SOCCLK, data);
  122. /* SYSHUB_MGCG_CTRL_SHUBCLK */
  123. def = data = nbio_7_0_read_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SHUBCLK);
  124. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  125. data |= SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SHUBCLK__SYSHUB_MGCG_EN_SHUBCLK_MASK;
  126. else
  127. data &= ~SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SHUBCLK__SYSHUB_MGCG_EN_SHUBCLK_MASK;
  128. if (def != data)
  129. nbio_7_0_write_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SHUBCLK, data);
  130. }
  131. static void nbio_v7_0_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  132. bool enable)
  133. {
  134. uint32_t def, data;
  135. def = data = RREG32_PCIE(smnPCIE_CNTL2);
  136. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  137. data |= (PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  138. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  139. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  140. } else {
  141. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  142. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  143. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  144. }
  145. if (def != data)
  146. WREG32_PCIE(smnPCIE_CNTL2, data);
  147. }
  148. static void nbio_v7_0_get_clockgating_state(struct amdgpu_device *adev,
  149. u32 *flags)
  150. {
  151. int data;
  152. /* AMD_CG_SUPPORT_BIF_MGCG */
  153. data = RREG32_PCIE(smnCPM_CONTROL);
  154. if (data & CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK)
  155. *flags |= AMD_CG_SUPPORT_BIF_MGCG;
  156. /* AMD_CG_SUPPORT_BIF_LS */
  157. data = RREG32_PCIE(smnPCIE_CNTL2);
  158. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  159. *flags |= AMD_CG_SUPPORT_BIF_LS;
  160. }
  161. static void nbio_v7_0_ih_control(struct amdgpu_device *adev)
  162. {
  163. u32 interrupt_cntl;
  164. /* setup interrupt control */
  165. WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL2, adev->dummy_page.addr >> 8);
  166. interrupt_cntl = RREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL);
  167. /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
  168. * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
  169. */
  170. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
  171. /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
  172. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
  173. WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL, interrupt_cntl);
  174. }
  175. static u32 nbio_v7_0_get_hdp_flush_req_offset(struct amdgpu_device *adev)
  176. {
  177. return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_REQ);
  178. }
  179. static u32 nbio_v7_0_get_hdp_flush_done_offset(struct amdgpu_device *adev)
  180. {
  181. return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_DONE);
  182. }
  183. static u32 nbio_v7_0_get_pcie_index_offset(struct amdgpu_device *adev)
  184. {
  185. return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2);
  186. }
  187. static u32 nbio_v7_0_get_pcie_data_offset(struct amdgpu_device *adev)
  188. {
  189. return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2);
  190. }
  191. const struct nbio_hdp_flush_reg nbio_v7_0_hdp_flush_reg = {
  192. .ref_and_mask_cp0 = GPU_HDP_FLUSH_DONE__CP0_MASK,
  193. .ref_and_mask_cp1 = GPU_HDP_FLUSH_DONE__CP1_MASK,
  194. .ref_and_mask_cp2 = GPU_HDP_FLUSH_DONE__CP2_MASK,
  195. .ref_and_mask_cp3 = GPU_HDP_FLUSH_DONE__CP3_MASK,
  196. .ref_and_mask_cp4 = GPU_HDP_FLUSH_DONE__CP4_MASK,
  197. .ref_and_mask_cp5 = GPU_HDP_FLUSH_DONE__CP5_MASK,
  198. .ref_and_mask_cp6 = GPU_HDP_FLUSH_DONE__CP6_MASK,
  199. .ref_and_mask_cp7 = GPU_HDP_FLUSH_DONE__CP7_MASK,
  200. .ref_and_mask_cp8 = GPU_HDP_FLUSH_DONE__CP8_MASK,
  201. .ref_and_mask_cp9 = GPU_HDP_FLUSH_DONE__CP9_MASK,
  202. .ref_and_mask_sdma0 = GPU_HDP_FLUSH_DONE__SDMA0_MASK,
  203. .ref_and_mask_sdma1 = GPU_HDP_FLUSH_DONE__SDMA1_MASK,
  204. };
  205. static void nbio_v7_0_detect_hw_virt(struct amdgpu_device *adev)
  206. {
  207. if (is_virtual_machine()) /* passthrough mode exclus sriov mod */
  208. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  209. }
  210. static void nbio_v7_0_init_registers(struct amdgpu_device *adev)
  211. {
  212. }
  213. const struct amdgpu_nbio_funcs nbio_v7_0_funcs = {
  214. .hdp_flush_reg = &nbio_v7_0_hdp_flush_reg,
  215. .get_hdp_flush_req_offset = nbio_v7_0_get_hdp_flush_req_offset,
  216. .get_hdp_flush_done_offset = nbio_v7_0_get_hdp_flush_done_offset,
  217. .get_pcie_index_offset = nbio_v7_0_get_pcie_index_offset,
  218. .get_pcie_data_offset = nbio_v7_0_get_pcie_data_offset,
  219. .get_rev_id = nbio_v7_0_get_rev_id,
  220. .mc_access_enable = nbio_v7_0_mc_access_enable,
  221. .hdp_flush = nbio_v7_0_hdp_flush,
  222. .get_memsize = nbio_v7_0_get_memsize,
  223. .sdma_doorbell_range = nbio_v7_0_sdma_doorbell_range,
  224. .enable_doorbell_aperture = nbio_v7_0_enable_doorbell_aperture,
  225. .enable_doorbell_selfring_aperture = nbio_v7_0_enable_doorbell_selfring_aperture,
  226. .ih_doorbell_range = nbio_v7_0_ih_doorbell_range,
  227. .update_medium_grain_clock_gating = nbio_v7_0_update_medium_grain_clock_gating,
  228. .update_medium_grain_light_sleep = nbio_v7_0_update_medium_grain_light_sleep,
  229. .get_clockgating_state = nbio_v7_0_get_clockgating_state,
  230. .ih_control = nbio_v7_0_ih_control,
  231. .init_registers = nbio_v7_0_init_registers,
  232. .detect_hw_virt = nbio_v7_0_detect_hw_virt,
  233. };