gfx_v9_0.c 137 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "gc/gc_9_0_offset.h"
  31. #include "gc/gc_9_0_sh_mask.h"
  32. #include "vega10_enum.h"
  33. #include "hdp/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct soc15_reg_golden golden_settings_gc_9_0[] =
  61. {
  62. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  63. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  64. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  65. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  66. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  67. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  68. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  69. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  70. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  71. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  72. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  73. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  74. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  75. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  76. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  77. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x01000107),
  78. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  79. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  80. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  81. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  82. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  83. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff),
  84. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  85. };
  86. static const struct soc15_reg_golden golden_settings_gc_9_0_vg10[] =
  87. {
  88. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0x0000f000, 0x00012107),
  89. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  90. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x2a114042),
  91. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x2a114042),
  92. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00008000, 0x00048000),
  93. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  94. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x00001800, 0x00000800)
  95. };
  96. static const struct soc15_reg_golden golden_settings_gc_9_1[] =
  97. {
  98. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  99. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  100. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  101. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  102. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  103. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  104. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  105. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  106. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  107. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  108. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  109. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  110. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  111. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  112. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  113. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  114. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  115. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003120),
  116. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  117. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000000ff),
  118. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  119. };
  120. static const struct soc15_reg_golden golden_settings_gc_9_1_rv1[] =
  121. {
  122. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  123. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24000042),
  124. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24000042),
  125. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04048000),
  126. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_MODE_CNTL_1, 0x06000000, 0x06000000),
  127. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  128. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x00000800)
  129. };
  130. static const struct soc15_reg_golden golden_settings_gc_9_x_common[] =
  131. {
  132. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_INDEX, 0xffffffff, 0x00000000),
  133. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_DATA, 0xffffffff, 0x2544c382)
  134. };
  135. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  136. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  137. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  138. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  139. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  140. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  141. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  142. struct amdgpu_cu_info *cu_info);
  143. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  144. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  145. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  146. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  147. {
  148. switch (adev->asic_type) {
  149. case CHIP_VEGA10:
  150. soc15_program_register_sequence(adev,
  151. golden_settings_gc_9_0,
  152. ARRAY_SIZE(golden_settings_gc_9_0));
  153. soc15_program_register_sequence(adev,
  154. golden_settings_gc_9_0_vg10,
  155. ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  156. break;
  157. case CHIP_RAVEN:
  158. soc15_program_register_sequence(adev,
  159. golden_settings_gc_9_1,
  160. ARRAY_SIZE(golden_settings_gc_9_1));
  161. soc15_program_register_sequence(adev,
  162. golden_settings_gc_9_1_rv1,
  163. ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  164. break;
  165. default:
  166. break;
  167. }
  168. soc15_program_register_sequence(adev, golden_settings_gc_9_x_common,
  169. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  170. }
  171. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  172. {
  173. adev->gfx.scratch.num_reg = 8;
  174. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  175. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  176. }
  177. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  178. bool wc, uint32_t reg, uint32_t val)
  179. {
  180. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  181. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  182. WRITE_DATA_DST_SEL(0) |
  183. (wc ? WR_CONFIRM : 0));
  184. amdgpu_ring_write(ring, reg);
  185. amdgpu_ring_write(ring, 0);
  186. amdgpu_ring_write(ring, val);
  187. }
  188. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  189. int mem_space, int opt, uint32_t addr0,
  190. uint32_t addr1, uint32_t ref, uint32_t mask,
  191. uint32_t inv)
  192. {
  193. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  194. amdgpu_ring_write(ring,
  195. /* memory (1) or register (0) */
  196. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  197. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  198. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  199. WAIT_REG_MEM_ENGINE(eng_sel)));
  200. if (mem_space)
  201. BUG_ON(addr0 & 0x3); /* Dword align */
  202. amdgpu_ring_write(ring, addr0);
  203. amdgpu_ring_write(ring, addr1);
  204. amdgpu_ring_write(ring, ref);
  205. amdgpu_ring_write(ring, mask);
  206. amdgpu_ring_write(ring, inv); /* poll interval */
  207. }
  208. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  209. {
  210. struct amdgpu_device *adev = ring->adev;
  211. uint32_t scratch;
  212. uint32_t tmp = 0;
  213. unsigned i;
  214. int r;
  215. r = amdgpu_gfx_scratch_get(adev, &scratch);
  216. if (r) {
  217. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  218. return r;
  219. }
  220. WREG32(scratch, 0xCAFEDEAD);
  221. r = amdgpu_ring_alloc(ring, 3);
  222. if (r) {
  223. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  224. ring->idx, r);
  225. amdgpu_gfx_scratch_free(adev, scratch);
  226. return r;
  227. }
  228. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  229. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  230. amdgpu_ring_write(ring, 0xDEADBEEF);
  231. amdgpu_ring_commit(ring);
  232. for (i = 0; i < adev->usec_timeout; i++) {
  233. tmp = RREG32(scratch);
  234. if (tmp == 0xDEADBEEF)
  235. break;
  236. DRM_UDELAY(1);
  237. }
  238. if (i < adev->usec_timeout) {
  239. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  240. ring->idx, i);
  241. } else {
  242. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  243. ring->idx, scratch, tmp);
  244. r = -EINVAL;
  245. }
  246. amdgpu_gfx_scratch_free(adev, scratch);
  247. return r;
  248. }
  249. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  250. {
  251. struct amdgpu_device *adev = ring->adev;
  252. struct amdgpu_ib ib;
  253. struct dma_fence *f = NULL;
  254. uint32_t scratch;
  255. uint32_t tmp = 0;
  256. long r;
  257. r = amdgpu_gfx_scratch_get(adev, &scratch);
  258. if (r) {
  259. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  260. return r;
  261. }
  262. WREG32(scratch, 0xCAFEDEAD);
  263. memset(&ib, 0, sizeof(ib));
  264. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  265. if (r) {
  266. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  267. goto err1;
  268. }
  269. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  270. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  271. ib.ptr[2] = 0xDEADBEEF;
  272. ib.length_dw = 3;
  273. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  274. if (r)
  275. goto err2;
  276. r = dma_fence_wait_timeout(f, false, timeout);
  277. if (r == 0) {
  278. DRM_ERROR("amdgpu: IB test timed out.\n");
  279. r = -ETIMEDOUT;
  280. goto err2;
  281. } else if (r < 0) {
  282. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  283. goto err2;
  284. }
  285. tmp = RREG32(scratch);
  286. if (tmp == 0xDEADBEEF) {
  287. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  288. r = 0;
  289. } else {
  290. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  291. scratch, tmp);
  292. r = -EINVAL;
  293. }
  294. err2:
  295. amdgpu_ib_free(adev, &ib, NULL);
  296. dma_fence_put(f);
  297. err1:
  298. amdgpu_gfx_scratch_free(adev, scratch);
  299. return r;
  300. }
  301. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  302. {
  303. release_firmware(adev->gfx.pfp_fw);
  304. adev->gfx.pfp_fw = NULL;
  305. release_firmware(adev->gfx.me_fw);
  306. adev->gfx.me_fw = NULL;
  307. release_firmware(adev->gfx.ce_fw);
  308. adev->gfx.ce_fw = NULL;
  309. release_firmware(adev->gfx.rlc_fw);
  310. adev->gfx.rlc_fw = NULL;
  311. release_firmware(adev->gfx.mec_fw);
  312. adev->gfx.mec_fw = NULL;
  313. release_firmware(adev->gfx.mec2_fw);
  314. adev->gfx.mec2_fw = NULL;
  315. kfree(adev->gfx.rlc.register_list_format);
  316. }
  317. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  318. {
  319. const char *chip_name;
  320. char fw_name[30];
  321. int err;
  322. struct amdgpu_firmware_info *info = NULL;
  323. const struct common_firmware_header *header = NULL;
  324. const struct gfx_firmware_header_v1_0 *cp_hdr;
  325. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  326. unsigned int *tmp = NULL;
  327. unsigned int i = 0;
  328. DRM_DEBUG("\n");
  329. switch (adev->asic_type) {
  330. case CHIP_VEGA10:
  331. chip_name = "vega10";
  332. break;
  333. case CHIP_RAVEN:
  334. chip_name = "raven";
  335. break;
  336. default:
  337. BUG();
  338. }
  339. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  340. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  341. if (err)
  342. goto out;
  343. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  344. if (err)
  345. goto out;
  346. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  347. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  348. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  349. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  350. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  351. if (err)
  352. goto out;
  353. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  354. if (err)
  355. goto out;
  356. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  357. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  358. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  359. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  360. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  361. if (err)
  362. goto out;
  363. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  364. if (err)
  365. goto out;
  366. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  367. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  368. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  369. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  370. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  371. if (err)
  372. goto out;
  373. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  374. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  375. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  376. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  377. adev->gfx.rlc.save_and_restore_offset =
  378. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  379. adev->gfx.rlc.clear_state_descriptor_offset =
  380. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  381. adev->gfx.rlc.avail_scratch_ram_locations =
  382. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  383. adev->gfx.rlc.reg_restore_list_size =
  384. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  385. adev->gfx.rlc.reg_list_format_start =
  386. le32_to_cpu(rlc_hdr->reg_list_format_start);
  387. adev->gfx.rlc.reg_list_format_separate_start =
  388. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  389. adev->gfx.rlc.starting_offsets_start =
  390. le32_to_cpu(rlc_hdr->starting_offsets_start);
  391. adev->gfx.rlc.reg_list_format_size_bytes =
  392. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  393. adev->gfx.rlc.reg_list_size_bytes =
  394. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  395. adev->gfx.rlc.register_list_format =
  396. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  397. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  398. if (!adev->gfx.rlc.register_list_format) {
  399. err = -ENOMEM;
  400. goto out;
  401. }
  402. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  403. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  404. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  405. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  406. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  407. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  408. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  409. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  410. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  411. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  412. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  413. if (err)
  414. goto out;
  415. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  416. if (err)
  417. goto out;
  418. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  419. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  420. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  421. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  422. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  423. if (!err) {
  424. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  425. if (err)
  426. goto out;
  427. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  428. adev->gfx.mec2_fw->data;
  429. adev->gfx.mec2_fw_version =
  430. le32_to_cpu(cp_hdr->header.ucode_version);
  431. adev->gfx.mec2_feature_version =
  432. le32_to_cpu(cp_hdr->ucode_feature_version);
  433. } else {
  434. err = 0;
  435. adev->gfx.mec2_fw = NULL;
  436. }
  437. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  438. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  439. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  440. info->fw = adev->gfx.pfp_fw;
  441. header = (const struct common_firmware_header *)info->fw->data;
  442. adev->firmware.fw_size +=
  443. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  444. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  445. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  446. info->fw = adev->gfx.me_fw;
  447. header = (const struct common_firmware_header *)info->fw->data;
  448. adev->firmware.fw_size +=
  449. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  450. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  451. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  452. info->fw = adev->gfx.ce_fw;
  453. header = (const struct common_firmware_header *)info->fw->data;
  454. adev->firmware.fw_size +=
  455. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  456. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  457. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  458. info->fw = adev->gfx.rlc_fw;
  459. header = (const struct common_firmware_header *)info->fw->data;
  460. adev->firmware.fw_size +=
  461. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  462. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  463. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  464. info->fw = adev->gfx.mec_fw;
  465. header = (const struct common_firmware_header *)info->fw->data;
  466. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  467. adev->firmware.fw_size +=
  468. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  469. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  470. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  471. info->fw = adev->gfx.mec_fw;
  472. adev->firmware.fw_size +=
  473. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  474. if (adev->gfx.mec2_fw) {
  475. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  476. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  477. info->fw = adev->gfx.mec2_fw;
  478. header = (const struct common_firmware_header *)info->fw->data;
  479. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  480. adev->firmware.fw_size +=
  481. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  482. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  483. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  484. info->fw = adev->gfx.mec2_fw;
  485. adev->firmware.fw_size +=
  486. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  487. }
  488. }
  489. out:
  490. if (err) {
  491. dev_err(adev->dev,
  492. "gfx9: Failed to load firmware \"%s\"\n",
  493. fw_name);
  494. release_firmware(adev->gfx.pfp_fw);
  495. adev->gfx.pfp_fw = NULL;
  496. release_firmware(adev->gfx.me_fw);
  497. adev->gfx.me_fw = NULL;
  498. release_firmware(adev->gfx.ce_fw);
  499. adev->gfx.ce_fw = NULL;
  500. release_firmware(adev->gfx.rlc_fw);
  501. adev->gfx.rlc_fw = NULL;
  502. release_firmware(adev->gfx.mec_fw);
  503. adev->gfx.mec_fw = NULL;
  504. release_firmware(adev->gfx.mec2_fw);
  505. adev->gfx.mec2_fw = NULL;
  506. }
  507. return err;
  508. }
  509. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  510. {
  511. u32 count = 0;
  512. const struct cs_section_def *sect = NULL;
  513. const struct cs_extent_def *ext = NULL;
  514. /* begin clear state */
  515. count += 2;
  516. /* context control state */
  517. count += 3;
  518. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  519. for (ext = sect->section; ext->extent != NULL; ++ext) {
  520. if (sect->id == SECT_CONTEXT)
  521. count += 2 + ext->reg_count;
  522. else
  523. return 0;
  524. }
  525. }
  526. /* end clear state */
  527. count += 2;
  528. /* clear state */
  529. count += 2;
  530. return count;
  531. }
  532. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  533. volatile u32 *buffer)
  534. {
  535. u32 count = 0, i;
  536. const struct cs_section_def *sect = NULL;
  537. const struct cs_extent_def *ext = NULL;
  538. if (adev->gfx.rlc.cs_data == NULL)
  539. return;
  540. if (buffer == NULL)
  541. return;
  542. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  543. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  544. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  545. buffer[count++] = cpu_to_le32(0x80000000);
  546. buffer[count++] = cpu_to_le32(0x80000000);
  547. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  548. for (ext = sect->section; ext->extent != NULL; ++ext) {
  549. if (sect->id == SECT_CONTEXT) {
  550. buffer[count++] =
  551. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  552. buffer[count++] = cpu_to_le32(ext->reg_index -
  553. PACKET3_SET_CONTEXT_REG_START);
  554. for (i = 0; i < ext->reg_count; i++)
  555. buffer[count++] = cpu_to_le32(ext->extent[i]);
  556. } else {
  557. return;
  558. }
  559. }
  560. }
  561. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  562. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  563. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  564. buffer[count++] = cpu_to_le32(0);
  565. }
  566. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  567. {
  568. uint32_t data;
  569. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  570. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  571. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  572. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  573. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  574. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  575. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  576. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  577. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  578. mutex_lock(&adev->grbm_idx_mutex);
  579. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  580. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  581. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  582. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  583. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  584. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  585. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  586. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  587. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  588. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  589. data &= 0x0000FFFF;
  590. data |= 0x00C00000;
  591. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  592. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  593. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  594. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  595. * but used for RLC_LB_CNTL configuration */
  596. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  597. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  598. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  599. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  600. mutex_unlock(&adev->grbm_idx_mutex);
  601. }
  602. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  603. {
  604. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  605. }
  606. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  607. {
  608. const __le32 *fw_data;
  609. volatile u32 *dst_ptr;
  610. int me, i, max_me = 5;
  611. u32 bo_offset = 0;
  612. u32 table_offset, table_size;
  613. /* write the cp table buffer */
  614. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  615. for (me = 0; me < max_me; me++) {
  616. if (me == 0) {
  617. const struct gfx_firmware_header_v1_0 *hdr =
  618. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  619. fw_data = (const __le32 *)
  620. (adev->gfx.ce_fw->data +
  621. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  622. table_offset = le32_to_cpu(hdr->jt_offset);
  623. table_size = le32_to_cpu(hdr->jt_size);
  624. } else if (me == 1) {
  625. const struct gfx_firmware_header_v1_0 *hdr =
  626. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  627. fw_data = (const __le32 *)
  628. (adev->gfx.pfp_fw->data +
  629. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  630. table_offset = le32_to_cpu(hdr->jt_offset);
  631. table_size = le32_to_cpu(hdr->jt_size);
  632. } else if (me == 2) {
  633. const struct gfx_firmware_header_v1_0 *hdr =
  634. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  635. fw_data = (const __le32 *)
  636. (adev->gfx.me_fw->data +
  637. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  638. table_offset = le32_to_cpu(hdr->jt_offset);
  639. table_size = le32_to_cpu(hdr->jt_size);
  640. } else if (me == 3) {
  641. const struct gfx_firmware_header_v1_0 *hdr =
  642. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  643. fw_data = (const __le32 *)
  644. (adev->gfx.mec_fw->data +
  645. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  646. table_offset = le32_to_cpu(hdr->jt_offset);
  647. table_size = le32_to_cpu(hdr->jt_size);
  648. } else if (me == 4) {
  649. const struct gfx_firmware_header_v1_0 *hdr =
  650. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  651. fw_data = (const __le32 *)
  652. (adev->gfx.mec2_fw->data +
  653. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  654. table_offset = le32_to_cpu(hdr->jt_offset);
  655. table_size = le32_to_cpu(hdr->jt_size);
  656. }
  657. for (i = 0; i < table_size; i ++) {
  658. dst_ptr[bo_offset + i] =
  659. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  660. }
  661. bo_offset += table_size;
  662. }
  663. }
  664. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  665. {
  666. /* clear state block */
  667. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  668. &adev->gfx.rlc.clear_state_gpu_addr,
  669. (void **)&adev->gfx.rlc.cs_ptr);
  670. /* jump table block */
  671. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  672. &adev->gfx.rlc.cp_table_gpu_addr,
  673. (void **)&adev->gfx.rlc.cp_table_ptr);
  674. }
  675. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  676. {
  677. volatile u32 *dst_ptr;
  678. u32 dws;
  679. const struct cs_section_def *cs_data;
  680. int r;
  681. adev->gfx.rlc.cs_data = gfx9_cs_data;
  682. cs_data = adev->gfx.rlc.cs_data;
  683. if (cs_data) {
  684. /* clear state block */
  685. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  686. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  687. AMDGPU_GEM_DOMAIN_VRAM,
  688. &adev->gfx.rlc.clear_state_obj,
  689. &adev->gfx.rlc.clear_state_gpu_addr,
  690. (void **)&adev->gfx.rlc.cs_ptr);
  691. if (r) {
  692. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  693. r);
  694. gfx_v9_0_rlc_fini(adev);
  695. return r;
  696. }
  697. /* set up the cs buffer */
  698. dst_ptr = adev->gfx.rlc.cs_ptr;
  699. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  700. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  701. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  702. }
  703. if (adev->asic_type == CHIP_RAVEN) {
  704. /* TODO: double check the cp_table_size for RV */
  705. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  706. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  707. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  708. &adev->gfx.rlc.cp_table_obj,
  709. &adev->gfx.rlc.cp_table_gpu_addr,
  710. (void **)&adev->gfx.rlc.cp_table_ptr);
  711. if (r) {
  712. dev_err(adev->dev,
  713. "(%d) failed to create cp table bo\n", r);
  714. gfx_v9_0_rlc_fini(adev);
  715. return r;
  716. }
  717. rv_init_cp_jump_table(adev);
  718. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  719. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  720. gfx_v9_0_init_lbpw(adev);
  721. }
  722. return 0;
  723. }
  724. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  725. {
  726. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  727. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  728. }
  729. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  730. {
  731. int r;
  732. u32 *hpd;
  733. const __le32 *fw_data;
  734. unsigned fw_size;
  735. u32 *fw;
  736. size_t mec_hpd_size;
  737. const struct gfx_firmware_header_v1_0 *mec_hdr;
  738. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  739. /* take ownership of the relevant compute queues */
  740. amdgpu_gfx_compute_queue_acquire(adev);
  741. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  742. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  743. AMDGPU_GEM_DOMAIN_GTT,
  744. &adev->gfx.mec.hpd_eop_obj,
  745. &adev->gfx.mec.hpd_eop_gpu_addr,
  746. (void **)&hpd);
  747. if (r) {
  748. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  749. gfx_v9_0_mec_fini(adev);
  750. return r;
  751. }
  752. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  753. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  754. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  755. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  756. fw_data = (const __le32 *)
  757. (adev->gfx.mec_fw->data +
  758. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  759. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  760. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  761. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  762. &adev->gfx.mec.mec_fw_obj,
  763. &adev->gfx.mec.mec_fw_gpu_addr,
  764. (void **)&fw);
  765. if (r) {
  766. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  767. gfx_v9_0_mec_fini(adev);
  768. return r;
  769. }
  770. memcpy(fw, fw_data, fw_size);
  771. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  772. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  773. return 0;
  774. }
  775. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  776. {
  777. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  778. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  779. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  780. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  781. (SQ_IND_INDEX__FORCE_READ_MASK));
  782. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  783. }
  784. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  785. uint32_t wave, uint32_t thread,
  786. uint32_t regno, uint32_t num, uint32_t *out)
  787. {
  788. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  789. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  790. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  791. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  792. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  793. (SQ_IND_INDEX__FORCE_READ_MASK) |
  794. (SQ_IND_INDEX__AUTO_INCR_MASK));
  795. while (num--)
  796. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  797. }
  798. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  799. {
  800. /* type 1 wave data */
  801. dst[(*no_fields)++] = 1;
  802. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  803. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  804. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  805. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  806. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  807. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  808. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  809. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  810. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  811. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  812. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  813. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  814. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  815. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  816. }
  817. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  818. uint32_t wave, uint32_t start,
  819. uint32_t size, uint32_t *dst)
  820. {
  821. wave_read_regs(
  822. adev, simd, wave, 0,
  823. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  824. }
  825. static void gfx_v9_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
  826. uint32_t wave, uint32_t thread,
  827. uint32_t start, uint32_t size,
  828. uint32_t *dst)
  829. {
  830. wave_read_regs(
  831. adev, simd, wave, thread,
  832. start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
  833. }
  834. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  835. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  836. .select_se_sh = &gfx_v9_0_select_se_sh,
  837. .read_wave_data = &gfx_v9_0_read_wave_data,
  838. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  839. .read_wave_vgprs = &gfx_v9_0_read_wave_vgprs,
  840. };
  841. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  842. {
  843. u32 gb_addr_config;
  844. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  845. switch (adev->asic_type) {
  846. case CHIP_VEGA10:
  847. adev->gfx.config.max_hw_contexts = 8;
  848. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  849. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  850. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  851. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  852. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  853. break;
  854. case CHIP_RAVEN:
  855. adev->gfx.config.max_hw_contexts = 8;
  856. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  857. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  858. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  859. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  860. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  861. break;
  862. default:
  863. BUG();
  864. break;
  865. }
  866. adev->gfx.config.gb_addr_config = gb_addr_config;
  867. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  868. REG_GET_FIELD(
  869. adev->gfx.config.gb_addr_config,
  870. GB_ADDR_CONFIG,
  871. NUM_PIPES);
  872. adev->gfx.config.max_tile_pipes =
  873. adev->gfx.config.gb_addr_config_fields.num_pipes;
  874. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  875. REG_GET_FIELD(
  876. adev->gfx.config.gb_addr_config,
  877. GB_ADDR_CONFIG,
  878. NUM_BANKS);
  879. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  880. REG_GET_FIELD(
  881. adev->gfx.config.gb_addr_config,
  882. GB_ADDR_CONFIG,
  883. MAX_COMPRESSED_FRAGS);
  884. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  885. REG_GET_FIELD(
  886. adev->gfx.config.gb_addr_config,
  887. GB_ADDR_CONFIG,
  888. NUM_RB_PER_SE);
  889. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  890. REG_GET_FIELD(
  891. adev->gfx.config.gb_addr_config,
  892. GB_ADDR_CONFIG,
  893. NUM_SHADER_ENGINES);
  894. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  895. REG_GET_FIELD(
  896. adev->gfx.config.gb_addr_config,
  897. GB_ADDR_CONFIG,
  898. PIPE_INTERLEAVE_SIZE));
  899. }
  900. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  901. struct amdgpu_ngg_buf *ngg_buf,
  902. int size_se,
  903. int default_size_se)
  904. {
  905. int r;
  906. if (size_se < 0) {
  907. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  908. return -EINVAL;
  909. }
  910. size_se = size_se ? size_se : default_size_se;
  911. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  912. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  913. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  914. &ngg_buf->bo,
  915. &ngg_buf->gpu_addr,
  916. NULL);
  917. if (r) {
  918. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  919. return r;
  920. }
  921. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  922. return r;
  923. }
  924. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  925. {
  926. int i;
  927. for (i = 0; i < NGG_BUF_MAX; i++)
  928. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  929. &adev->gfx.ngg.buf[i].gpu_addr,
  930. NULL);
  931. memset(&adev->gfx.ngg.buf[0], 0,
  932. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  933. adev->gfx.ngg.init = false;
  934. return 0;
  935. }
  936. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  937. {
  938. int r;
  939. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  940. return 0;
  941. /* GDS reserve memory: 64 bytes alignment */
  942. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  943. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  944. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  945. adev->gfx.ngg.gds_reserve_addr = RREG32_SOC15(GC, 0, mmGDS_VMID0_BASE);
  946. adev->gfx.ngg.gds_reserve_addr += RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  947. /* Primitive Buffer */
  948. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  949. amdgpu_prim_buf_per_se,
  950. 64 * 1024);
  951. if (r) {
  952. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  953. goto err;
  954. }
  955. /* Position Buffer */
  956. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  957. amdgpu_pos_buf_per_se,
  958. 256 * 1024);
  959. if (r) {
  960. dev_err(adev->dev, "Failed to create Position Buffer\n");
  961. goto err;
  962. }
  963. /* Control Sideband */
  964. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  965. amdgpu_cntl_sb_buf_per_se,
  966. 256);
  967. if (r) {
  968. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  969. goto err;
  970. }
  971. /* Parameter Cache, not created by default */
  972. if (amdgpu_param_buf_per_se <= 0)
  973. goto out;
  974. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  975. amdgpu_param_buf_per_se,
  976. 512 * 1024);
  977. if (r) {
  978. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  979. goto err;
  980. }
  981. out:
  982. adev->gfx.ngg.init = true;
  983. return 0;
  984. err:
  985. gfx_v9_0_ngg_fini(adev);
  986. return r;
  987. }
  988. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  989. {
  990. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  991. int r;
  992. u32 data, base;
  993. if (!amdgpu_ngg)
  994. return 0;
  995. /* Program buffer size */
  996. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  997. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  998. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  999. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1000. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1001. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1002. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1003. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1004. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1005. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1006. /* Program buffer base address */
  1007. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1008. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1009. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1010. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1011. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1012. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1013. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1014. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1015. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1016. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1017. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1018. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1019. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1020. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1021. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1022. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1023. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1024. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1025. /* Clear GDS reserved memory */
  1026. r = amdgpu_ring_alloc(ring, 17);
  1027. if (r) {
  1028. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1029. ring->idx, r);
  1030. return r;
  1031. }
  1032. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1033. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  1034. (adev->gds.mem.total_size +
  1035. adev->gfx.ngg.gds_reserve_size) >>
  1036. AMDGPU_GDS_SHIFT);
  1037. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1038. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1039. PACKET3_DMA_DATA_DST_SEL(1) |
  1040. PACKET3_DMA_DATA_SRC_SEL(2)));
  1041. amdgpu_ring_write(ring, 0);
  1042. amdgpu_ring_write(ring, 0);
  1043. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1044. amdgpu_ring_write(ring, 0);
  1045. amdgpu_ring_write(ring, PACKET3_DMA_DATA_CMD_RAW_WAIT |
  1046. adev->gfx.ngg.gds_reserve_size);
  1047. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1048. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE), 0);
  1049. amdgpu_ring_commit(ring);
  1050. return 0;
  1051. }
  1052. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1053. int mec, int pipe, int queue)
  1054. {
  1055. int r;
  1056. unsigned irq_type;
  1057. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1058. ring = &adev->gfx.compute_ring[ring_id];
  1059. /* mec0 is me1 */
  1060. ring->me = mec + 1;
  1061. ring->pipe = pipe;
  1062. ring->queue = queue;
  1063. ring->ring_obj = NULL;
  1064. ring->use_doorbell = true;
  1065. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1066. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1067. + (ring_id * GFX9_MEC_HPD_SIZE);
  1068. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1069. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1070. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1071. + ring->pipe;
  1072. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1073. r = amdgpu_ring_init(adev, ring, 1024,
  1074. &adev->gfx.eop_irq, irq_type);
  1075. if (r)
  1076. return r;
  1077. return 0;
  1078. }
  1079. static int gfx_v9_0_sw_init(void *handle)
  1080. {
  1081. int i, j, k, r, ring_id;
  1082. struct amdgpu_ring *ring;
  1083. struct amdgpu_kiq *kiq;
  1084. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1085. switch (adev->asic_type) {
  1086. case CHIP_VEGA10:
  1087. case CHIP_RAVEN:
  1088. adev->gfx.mec.num_mec = 2;
  1089. break;
  1090. default:
  1091. adev->gfx.mec.num_mec = 1;
  1092. break;
  1093. }
  1094. adev->gfx.mec.num_pipe_per_mec = 4;
  1095. adev->gfx.mec.num_queue_per_pipe = 8;
  1096. /* KIQ event */
  1097. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1098. if (r)
  1099. return r;
  1100. /* EOP Event */
  1101. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1102. if (r)
  1103. return r;
  1104. /* Privileged reg */
  1105. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1106. &adev->gfx.priv_reg_irq);
  1107. if (r)
  1108. return r;
  1109. /* Privileged inst */
  1110. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1111. &adev->gfx.priv_inst_irq);
  1112. if (r)
  1113. return r;
  1114. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1115. gfx_v9_0_scratch_init(adev);
  1116. r = gfx_v9_0_init_microcode(adev);
  1117. if (r) {
  1118. DRM_ERROR("Failed to load gfx firmware!\n");
  1119. return r;
  1120. }
  1121. r = gfx_v9_0_rlc_init(adev);
  1122. if (r) {
  1123. DRM_ERROR("Failed to init rlc BOs!\n");
  1124. return r;
  1125. }
  1126. r = gfx_v9_0_mec_init(adev);
  1127. if (r) {
  1128. DRM_ERROR("Failed to init MEC BOs!\n");
  1129. return r;
  1130. }
  1131. /* set up the gfx ring */
  1132. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1133. ring = &adev->gfx.gfx_ring[i];
  1134. ring->ring_obj = NULL;
  1135. if (!i)
  1136. sprintf(ring->name, "gfx");
  1137. else
  1138. sprintf(ring->name, "gfx_%d", i);
  1139. ring->use_doorbell = true;
  1140. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1141. r = amdgpu_ring_init(adev, ring, 1024,
  1142. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1143. if (r)
  1144. return r;
  1145. }
  1146. /* set up the compute queues - allocate horizontally across pipes */
  1147. ring_id = 0;
  1148. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1149. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1150. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1151. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1152. continue;
  1153. r = gfx_v9_0_compute_ring_init(adev,
  1154. ring_id,
  1155. i, k, j);
  1156. if (r)
  1157. return r;
  1158. ring_id++;
  1159. }
  1160. }
  1161. }
  1162. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1163. if (r) {
  1164. DRM_ERROR("Failed to init KIQ BOs!\n");
  1165. return r;
  1166. }
  1167. kiq = &adev->gfx.kiq;
  1168. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1169. if (r)
  1170. return r;
  1171. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1172. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1173. if (r)
  1174. return r;
  1175. /* reserve GDS, GWS and OA resource for gfx */
  1176. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1177. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1178. &adev->gds.gds_gfx_bo, NULL, NULL);
  1179. if (r)
  1180. return r;
  1181. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1182. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1183. &adev->gds.gws_gfx_bo, NULL, NULL);
  1184. if (r)
  1185. return r;
  1186. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1187. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1188. &adev->gds.oa_gfx_bo, NULL, NULL);
  1189. if (r)
  1190. return r;
  1191. adev->gfx.ce_ram_size = 0x8000;
  1192. gfx_v9_0_gpu_early_init(adev);
  1193. r = gfx_v9_0_ngg_init(adev);
  1194. if (r)
  1195. return r;
  1196. return 0;
  1197. }
  1198. static int gfx_v9_0_sw_fini(void *handle)
  1199. {
  1200. int i;
  1201. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1202. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1203. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1204. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1205. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1206. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1207. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1208. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1209. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1210. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1211. amdgpu_gfx_kiq_fini(adev);
  1212. gfx_v9_0_mec_fini(adev);
  1213. gfx_v9_0_ngg_fini(adev);
  1214. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1215. &adev->gfx.rlc.clear_state_gpu_addr,
  1216. (void **)&adev->gfx.rlc.cs_ptr);
  1217. if (adev->asic_type == CHIP_RAVEN) {
  1218. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1219. &adev->gfx.rlc.cp_table_gpu_addr,
  1220. (void **)&adev->gfx.rlc.cp_table_ptr);
  1221. }
  1222. gfx_v9_0_free_microcode(adev);
  1223. return 0;
  1224. }
  1225. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1226. {
  1227. /* TODO */
  1228. }
  1229. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1230. {
  1231. u32 data;
  1232. if (instance == 0xffffffff)
  1233. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1234. else
  1235. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1236. if (se_num == 0xffffffff)
  1237. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1238. else
  1239. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1240. if (sh_num == 0xffffffff)
  1241. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1242. else
  1243. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1244. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1245. }
  1246. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1247. {
  1248. u32 data, mask;
  1249. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1250. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1251. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1252. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1253. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1254. adev->gfx.config.max_sh_per_se);
  1255. return (~data) & mask;
  1256. }
  1257. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1258. {
  1259. int i, j;
  1260. u32 data;
  1261. u32 active_rbs = 0;
  1262. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1263. adev->gfx.config.max_sh_per_se;
  1264. mutex_lock(&adev->grbm_idx_mutex);
  1265. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1266. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1267. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1268. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1269. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1270. rb_bitmap_width_per_sh);
  1271. }
  1272. }
  1273. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1274. mutex_unlock(&adev->grbm_idx_mutex);
  1275. adev->gfx.config.backend_enable_mask = active_rbs;
  1276. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1277. }
  1278. #define DEFAULT_SH_MEM_BASES (0x6000)
  1279. #define FIRST_COMPUTE_VMID (8)
  1280. #define LAST_COMPUTE_VMID (16)
  1281. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1282. {
  1283. int i;
  1284. uint32_t sh_mem_config;
  1285. uint32_t sh_mem_bases;
  1286. /*
  1287. * Configure apertures:
  1288. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1289. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1290. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1291. */
  1292. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1293. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1294. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1295. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1296. mutex_lock(&adev->srbm_mutex);
  1297. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1298. soc15_grbm_select(adev, 0, 0, 0, i);
  1299. /* CP and shaders */
  1300. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1301. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1302. }
  1303. soc15_grbm_select(adev, 0, 0, 0, 0);
  1304. mutex_unlock(&adev->srbm_mutex);
  1305. }
  1306. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1307. {
  1308. u32 tmp;
  1309. int i;
  1310. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1311. gfx_v9_0_tiling_mode_table_init(adev);
  1312. gfx_v9_0_setup_rb(adev);
  1313. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1314. /* XXX SH_MEM regs */
  1315. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1316. mutex_lock(&adev->srbm_mutex);
  1317. for (i = 0; i < adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids; i++) {
  1318. soc15_grbm_select(adev, 0, 0, 0, i);
  1319. /* CP and shaders */
  1320. if (i == 0) {
  1321. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1322. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1323. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1324. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1325. } else {
  1326. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1327. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1328. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1329. tmp = adev->mc.shared_aperture_start >> 48;
  1330. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, tmp);
  1331. }
  1332. }
  1333. soc15_grbm_select(adev, 0, 0, 0, 0);
  1334. mutex_unlock(&adev->srbm_mutex);
  1335. gfx_v9_0_init_compute_vmid(adev);
  1336. mutex_lock(&adev->grbm_idx_mutex);
  1337. /*
  1338. * making sure that the following register writes will be broadcasted
  1339. * to all the shaders
  1340. */
  1341. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1342. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1343. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1344. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1345. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1346. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1347. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1348. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1349. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1350. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1351. mutex_unlock(&adev->grbm_idx_mutex);
  1352. }
  1353. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1354. {
  1355. u32 i, j, k;
  1356. u32 mask;
  1357. mutex_lock(&adev->grbm_idx_mutex);
  1358. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1359. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1360. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1361. for (k = 0; k < adev->usec_timeout; k++) {
  1362. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1363. break;
  1364. udelay(1);
  1365. }
  1366. if (k == adev->usec_timeout) {
  1367. gfx_v9_0_select_se_sh(adev, 0xffffffff,
  1368. 0xffffffff, 0xffffffff);
  1369. mutex_unlock(&adev->grbm_idx_mutex);
  1370. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  1371. i, j);
  1372. return;
  1373. }
  1374. }
  1375. }
  1376. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1377. mutex_unlock(&adev->grbm_idx_mutex);
  1378. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1379. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1380. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1381. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1382. for (k = 0; k < adev->usec_timeout; k++) {
  1383. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1384. break;
  1385. udelay(1);
  1386. }
  1387. }
  1388. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1389. bool enable)
  1390. {
  1391. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1392. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1393. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1394. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1395. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1396. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1397. }
  1398. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1399. {
  1400. /* csib */
  1401. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1402. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1403. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1404. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1405. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1406. adev->gfx.rlc.clear_state_size);
  1407. }
  1408. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1409. int indirect_offset,
  1410. int list_size,
  1411. int *unique_indirect_regs,
  1412. int *unique_indirect_reg_count,
  1413. int max_indirect_reg_count,
  1414. int *indirect_start_offsets,
  1415. int *indirect_start_offsets_count,
  1416. int max_indirect_start_offsets_count)
  1417. {
  1418. int idx;
  1419. bool new_entry = true;
  1420. for (; indirect_offset < list_size; indirect_offset++) {
  1421. if (new_entry) {
  1422. new_entry = false;
  1423. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1424. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1425. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1426. }
  1427. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1428. new_entry = true;
  1429. continue;
  1430. }
  1431. indirect_offset += 2;
  1432. /* look for the matching indice */
  1433. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1434. if (unique_indirect_regs[idx] ==
  1435. register_list_format[indirect_offset])
  1436. break;
  1437. }
  1438. if (idx >= *unique_indirect_reg_count) {
  1439. unique_indirect_regs[*unique_indirect_reg_count] =
  1440. register_list_format[indirect_offset];
  1441. idx = *unique_indirect_reg_count;
  1442. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1443. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1444. }
  1445. register_list_format[indirect_offset] = idx;
  1446. }
  1447. }
  1448. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1449. {
  1450. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1451. int unique_indirect_reg_count = 0;
  1452. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1453. int indirect_start_offsets_count = 0;
  1454. int list_size = 0;
  1455. int i = 0;
  1456. u32 tmp = 0;
  1457. u32 *register_list_format =
  1458. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1459. if (!register_list_format)
  1460. return -ENOMEM;
  1461. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1462. adev->gfx.rlc.reg_list_format_size_bytes);
  1463. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1464. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1465. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1466. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1467. unique_indirect_regs,
  1468. &unique_indirect_reg_count,
  1469. ARRAY_SIZE(unique_indirect_regs),
  1470. indirect_start_offsets,
  1471. &indirect_start_offsets_count,
  1472. ARRAY_SIZE(indirect_start_offsets));
  1473. /* enable auto inc in case it is disabled */
  1474. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1475. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1476. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1477. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1478. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1479. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1480. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1481. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1482. adev->gfx.rlc.register_restore[i]);
  1483. /* load direct register */
  1484. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1485. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1486. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1487. adev->gfx.rlc.register_restore[i]);
  1488. /* load indirect register */
  1489. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1490. adev->gfx.rlc.reg_list_format_start);
  1491. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1492. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1493. register_list_format[i]);
  1494. /* set save/restore list size */
  1495. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1496. list_size = list_size >> 1;
  1497. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1498. adev->gfx.rlc.reg_restore_list_size);
  1499. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1500. /* write the starting offsets to RLC scratch ram */
  1501. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1502. adev->gfx.rlc.starting_offsets_start);
  1503. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1504. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1505. indirect_start_offsets[i]);
  1506. /* load unique indirect regs*/
  1507. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1508. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1509. unique_indirect_regs[i] & 0x3FFFF);
  1510. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1511. unique_indirect_regs[i] >> 20);
  1512. }
  1513. kfree(register_list_format);
  1514. return 0;
  1515. }
  1516. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1517. {
  1518. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1519. }
  1520. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1521. bool enable)
  1522. {
  1523. uint32_t data = 0;
  1524. uint32_t default_data = 0;
  1525. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1526. if (enable == true) {
  1527. /* enable GFXIP control over CGPG */
  1528. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1529. if(default_data != data)
  1530. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1531. /* update status */
  1532. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1533. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1534. if(default_data != data)
  1535. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1536. } else {
  1537. /* restore GFXIP control over GCPG */
  1538. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1539. if(default_data != data)
  1540. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1541. }
  1542. }
  1543. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1544. {
  1545. uint32_t data = 0;
  1546. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1547. AMD_PG_SUPPORT_GFX_SMG |
  1548. AMD_PG_SUPPORT_GFX_DMG)) {
  1549. /* init IDLE_POLL_COUNT = 60 */
  1550. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1551. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1552. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1553. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1554. /* init RLC PG Delay */
  1555. data = 0;
  1556. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1557. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1558. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1559. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1560. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1561. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1562. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1563. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1564. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1565. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1566. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1567. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1568. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1569. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1570. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1571. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1572. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1573. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1574. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1575. }
  1576. }
  1577. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1578. bool enable)
  1579. {
  1580. uint32_t data = 0;
  1581. uint32_t default_data = 0;
  1582. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1583. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1584. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1585. enable ? 1 : 0);
  1586. if (default_data != data)
  1587. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1588. }
  1589. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1590. bool enable)
  1591. {
  1592. uint32_t data = 0;
  1593. uint32_t default_data = 0;
  1594. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1595. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1596. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1597. enable ? 1 : 0);
  1598. if(default_data != data)
  1599. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1600. }
  1601. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1602. bool enable)
  1603. {
  1604. uint32_t data = 0;
  1605. uint32_t default_data = 0;
  1606. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1607. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1608. CP_PG_DISABLE,
  1609. enable ? 0 : 1);
  1610. if(default_data != data)
  1611. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1612. }
  1613. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1614. bool enable)
  1615. {
  1616. uint32_t data, default_data;
  1617. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1618. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1619. GFX_POWER_GATING_ENABLE,
  1620. enable ? 1 : 0);
  1621. if(default_data != data)
  1622. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1623. }
  1624. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1625. bool enable)
  1626. {
  1627. uint32_t data, default_data;
  1628. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1629. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1630. GFX_PIPELINE_PG_ENABLE,
  1631. enable ? 1 : 0);
  1632. if(default_data != data)
  1633. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1634. if (!enable)
  1635. /* read any GFX register to wake up GFX */
  1636. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1637. }
  1638. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1639. bool enable)
  1640. {
  1641. uint32_t data, default_data;
  1642. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1643. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1644. STATIC_PER_CU_PG_ENABLE,
  1645. enable ? 1 : 0);
  1646. if(default_data != data)
  1647. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1648. }
  1649. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1650. bool enable)
  1651. {
  1652. uint32_t data, default_data;
  1653. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1654. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1655. DYN_PER_CU_PG_ENABLE,
  1656. enable ? 1 : 0);
  1657. if(default_data != data)
  1658. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1659. }
  1660. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1661. {
  1662. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1663. AMD_PG_SUPPORT_GFX_SMG |
  1664. AMD_PG_SUPPORT_GFX_DMG |
  1665. AMD_PG_SUPPORT_CP |
  1666. AMD_PG_SUPPORT_GDS |
  1667. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1668. gfx_v9_0_init_csb(adev);
  1669. gfx_v9_0_init_rlc_save_restore_list(adev);
  1670. gfx_v9_0_enable_save_restore_machine(adev);
  1671. if (adev->asic_type == CHIP_RAVEN) {
  1672. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1673. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1674. gfx_v9_0_init_gfx_power_gating(adev);
  1675. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1676. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1677. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1678. } else {
  1679. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1680. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1681. }
  1682. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1683. gfx_v9_0_enable_cp_power_gating(adev, true);
  1684. else
  1685. gfx_v9_0_enable_cp_power_gating(adev, false);
  1686. }
  1687. }
  1688. }
  1689. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1690. {
  1691. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1692. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1693. gfx_v9_0_wait_for_rlc_serdes(adev);
  1694. }
  1695. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1696. {
  1697. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1698. udelay(50);
  1699. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1700. udelay(50);
  1701. }
  1702. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1703. {
  1704. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1705. u32 rlc_ucode_ver;
  1706. #endif
  1707. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1708. /* carrizo do enable cp interrupt after cp inited */
  1709. if (!(adev->flags & AMD_IS_APU))
  1710. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1711. udelay(50);
  1712. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1713. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1714. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1715. if(rlc_ucode_ver == 0x108) {
  1716. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1717. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1718. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1719. * default is 0x9C4 to create a 100us interval */
  1720. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1721. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1722. * to disable the page fault retry interrupts, default is
  1723. * 0x100 (256) */
  1724. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1725. }
  1726. #endif
  1727. }
  1728. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1729. {
  1730. const struct rlc_firmware_header_v2_0 *hdr;
  1731. const __le32 *fw_data;
  1732. unsigned i, fw_size;
  1733. if (!adev->gfx.rlc_fw)
  1734. return -EINVAL;
  1735. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1736. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1737. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1738. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1739. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1740. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1741. RLCG_UCODE_LOADING_START_ADDRESS);
  1742. for (i = 0; i < fw_size; i++)
  1743. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1744. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1745. return 0;
  1746. }
  1747. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1748. {
  1749. int r;
  1750. if (amdgpu_sriov_vf(adev)) {
  1751. gfx_v9_0_init_csb(adev);
  1752. return 0;
  1753. }
  1754. gfx_v9_0_rlc_stop(adev);
  1755. /* disable CG */
  1756. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1757. /* disable PG */
  1758. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1759. gfx_v9_0_rlc_reset(adev);
  1760. gfx_v9_0_init_pg(adev);
  1761. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1762. /* legacy rlc firmware loading */
  1763. r = gfx_v9_0_rlc_load_microcode(adev);
  1764. if (r)
  1765. return r;
  1766. }
  1767. if (adev->asic_type == CHIP_RAVEN) {
  1768. if (amdgpu_lbpw != 0)
  1769. gfx_v9_0_enable_lbpw(adev, true);
  1770. else
  1771. gfx_v9_0_enable_lbpw(adev, false);
  1772. }
  1773. gfx_v9_0_rlc_start(adev);
  1774. return 0;
  1775. }
  1776. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1777. {
  1778. int i;
  1779. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1780. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1781. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1782. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1783. if (!enable) {
  1784. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1785. adev->gfx.gfx_ring[i].ready = false;
  1786. }
  1787. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1788. udelay(50);
  1789. }
  1790. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1791. {
  1792. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1793. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1794. const struct gfx_firmware_header_v1_0 *me_hdr;
  1795. const __le32 *fw_data;
  1796. unsigned i, fw_size;
  1797. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1798. return -EINVAL;
  1799. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1800. adev->gfx.pfp_fw->data;
  1801. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1802. adev->gfx.ce_fw->data;
  1803. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1804. adev->gfx.me_fw->data;
  1805. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1806. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1807. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1808. gfx_v9_0_cp_gfx_enable(adev, false);
  1809. /* PFP */
  1810. fw_data = (const __le32 *)
  1811. (adev->gfx.pfp_fw->data +
  1812. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1813. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1814. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1815. for (i = 0; i < fw_size; i++)
  1816. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1817. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1818. /* CE */
  1819. fw_data = (const __le32 *)
  1820. (adev->gfx.ce_fw->data +
  1821. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1822. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1823. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1824. for (i = 0; i < fw_size; i++)
  1825. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1826. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1827. /* ME */
  1828. fw_data = (const __le32 *)
  1829. (adev->gfx.me_fw->data +
  1830. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1831. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1832. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1833. for (i = 0; i < fw_size; i++)
  1834. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1835. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1836. return 0;
  1837. }
  1838. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1839. {
  1840. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1841. const struct cs_section_def *sect = NULL;
  1842. const struct cs_extent_def *ext = NULL;
  1843. int r, i, tmp;
  1844. /* init the CP */
  1845. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1846. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1847. gfx_v9_0_cp_gfx_enable(adev, true);
  1848. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  1849. if (r) {
  1850. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1851. return r;
  1852. }
  1853. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1854. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1855. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1856. amdgpu_ring_write(ring, 0x80000000);
  1857. amdgpu_ring_write(ring, 0x80000000);
  1858. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1859. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1860. if (sect->id == SECT_CONTEXT) {
  1861. amdgpu_ring_write(ring,
  1862. PACKET3(PACKET3_SET_CONTEXT_REG,
  1863. ext->reg_count));
  1864. amdgpu_ring_write(ring,
  1865. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1866. for (i = 0; i < ext->reg_count; i++)
  1867. amdgpu_ring_write(ring, ext->extent[i]);
  1868. }
  1869. }
  1870. }
  1871. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1872. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1873. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1874. amdgpu_ring_write(ring, 0);
  1875. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1876. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1877. amdgpu_ring_write(ring, 0x8000);
  1878. amdgpu_ring_write(ring, 0x8000);
  1879. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  1880. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  1881. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  1882. amdgpu_ring_write(ring, tmp);
  1883. amdgpu_ring_write(ring, 0);
  1884. amdgpu_ring_commit(ring);
  1885. return 0;
  1886. }
  1887. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1888. {
  1889. struct amdgpu_ring *ring;
  1890. u32 tmp;
  1891. u32 rb_bufsz;
  1892. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1893. /* Set the write pointer delay */
  1894. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1895. /* set the RB to use vmid 0 */
  1896. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1897. /* Set ring buffer size */
  1898. ring = &adev->gfx.gfx_ring[0];
  1899. rb_bufsz = order_base_2(ring->ring_size / 8);
  1900. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1901. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1902. #ifdef __BIG_ENDIAN
  1903. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1904. #endif
  1905. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1906. /* Initialize the ring buffer's write pointers */
  1907. ring->wptr = 0;
  1908. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1909. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1910. /* set the wb address wether it's enabled or not */
  1911. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1912. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1913. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1914. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1915. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1916. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1917. mdelay(1);
  1918. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1919. rb_addr = ring->gpu_addr >> 8;
  1920. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1921. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1922. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1923. if (ring->use_doorbell) {
  1924. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1925. DOORBELL_OFFSET, ring->doorbell_index);
  1926. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1927. DOORBELL_EN, 1);
  1928. } else {
  1929. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1930. }
  1931. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1932. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1933. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1934. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1935. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1936. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1937. /* start the ring */
  1938. gfx_v9_0_cp_gfx_start(adev);
  1939. ring->ready = true;
  1940. return 0;
  1941. }
  1942. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1943. {
  1944. int i;
  1945. if (enable) {
  1946. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1947. } else {
  1948. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1949. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1950. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1951. adev->gfx.compute_ring[i].ready = false;
  1952. adev->gfx.kiq.ring.ready = false;
  1953. }
  1954. udelay(50);
  1955. }
  1956. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1957. {
  1958. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1959. const __le32 *fw_data;
  1960. unsigned i;
  1961. u32 tmp;
  1962. if (!adev->gfx.mec_fw)
  1963. return -EINVAL;
  1964. gfx_v9_0_cp_compute_enable(adev, false);
  1965. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1966. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1967. fw_data = (const __le32 *)
  1968. (adev->gfx.mec_fw->data +
  1969. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1970. tmp = 0;
  1971. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1972. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1973. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1974. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1975. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1976. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  1977. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1978. /* MEC1 */
  1979. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1980. mec_hdr->jt_offset);
  1981. for (i = 0; i < mec_hdr->jt_size; i++)
  1982. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  1983. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1984. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1985. adev->gfx.mec_fw_version);
  1986. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1987. return 0;
  1988. }
  1989. /* KIQ functions */
  1990. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1991. {
  1992. uint32_t tmp;
  1993. struct amdgpu_device *adev = ring->adev;
  1994. /* tell RLC which is KIQ queue */
  1995. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  1996. tmp &= 0xffffff00;
  1997. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  1998. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1999. tmp |= 0x80;
  2000. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2001. }
  2002. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2003. {
  2004. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2005. uint32_t scratch, tmp = 0;
  2006. uint64_t queue_mask = 0;
  2007. int r, i;
  2008. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2009. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2010. continue;
  2011. /* This situation may be hit in the future if a new HW
  2012. * generation exposes more than 64 queues. If so, the
  2013. * definition of queue_mask needs updating */
  2014. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2015. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2016. break;
  2017. }
  2018. queue_mask |= (1ull << i);
  2019. }
  2020. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2021. if (r) {
  2022. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2023. return r;
  2024. }
  2025. WREG32(scratch, 0xCAFEDEAD);
  2026. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2027. if (r) {
  2028. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2029. amdgpu_gfx_scratch_free(adev, scratch);
  2030. return r;
  2031. }
  2032. /* set resources */
  2033. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2034. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2035. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2036. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2037. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2038. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2039. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2040. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2041. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2042. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2043. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2044. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2045. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2046. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2047. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2048. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2049. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2050. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2051. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2052. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2053. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2054. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2055. PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */
  2056. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2057. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2058. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2059. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2060. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2061. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2062. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2063. }
  2064. /* write to scratch for completion */
  2065. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2066. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2067. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2068. amdgpu_ring_commit(kiq_ring);
  2069. for (i = 0; i < adev->usec_timeout; i++) {
  2070. tmp = RREG32(scratch);
  2071. if (tmp == 0xDEADBEEF)
  2072. break;
  2073. DRM_UDELAY(1);
  2074. }
  2075. if (i >= adev->usec_timeout) {
  2076. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2077. scratch, tmp);
  2078. r = -EINVAL;
  2079. }
  2080. amdgpu_gfx_scratch_free(adev, scratch);
  2081. return r;
  2082. }
  2083. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2084. {
  2085. struct amdgpu_device *adev = ring->adev;
  2086. struct v9_mqd *mqd = ring->mqd_ptr;
  2087. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2088. uint32_t tmp;
  2089. mqd->header = 0xC0310800;
  2090. mqd->compute_pipelinestat_enable = 0x00000001;
  2091. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2092. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2093. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2094. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2095. mqd->compute_misc_reserved = 0x00000003;
  2096. mqd->dynamic_cu_mask_addr_lo =
  2097. lower_32_bits(ring->mqd_gpu_addr
  2098. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2099. mqd->dynamic_cu_mask_addr_hi =
  2100. upper_32_bits(ring->mqd_gpu_addr
  2101. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2102. eop_base_addr = ring->eop_gpu_addr >> 8;
  2103. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2104. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2105. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2106. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2107. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2108. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2109. mqd->cp_hqd_eop_control = tmp;
  2110. /* enable doorbell? */
  2111. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2112. if (ring->use_doorbell) {
  2113. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2114. DOORBELL_OFFSET, ring->doorbell_index);
  2115. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2116. DOORBELL_EN, 1);
  2117. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2118. DOORBELL_SOURCE, 0);
  2119. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2120. DOORBELL_HIT, 0);
  2121. } else {
  2122. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2123. DOORBELL_EN, 0);
  2124. }
  2125. mqd->cp_hqd_pq_doorbell_control = tmp;
  2126. /* disable the queue if it's active */
  2127. ring->wptr = 0;
  2128. mqd->cp_hqd_dequeue_request = 0;
  2129. mqd->cp_hqd_pq_rptr = 0;
  2130. mqd->cp_hqd_pq_wptr_lo = 0;
  2131. mqd->cp_hqd_pq_wptr_hi = 0;
  2132. /* set the pointer to the MQD */
  2133. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2134. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2135. /* set MQD vmid to 0 */
  2136. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2137. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2138. mqd->cp_mqd_control = tmp;
  2139. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2140. hqd_gpu_addr = ring->gpu_addr >> 8;
  2141. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2142. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2143. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2144. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2145. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2146. (order_base_2(ring->ring_size / 4) - 1));
  2147. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2148. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2149. #ifdef __BIG_ENDIAN
  2150. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2151. #endif
  2152. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2153. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2154. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2155. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2156. mqd->cp_hqd_pq_control = tmp;
  2157. /* set the wb address whether it's enabled or not */
  2158. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2159. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2160. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2161. upper_32_bits(wb_gpu_addr) & 0xffff;
  2162. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2163. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2164. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2165. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2166. tmp = 0;
  2167. /* enable the doorbell if requested */
  2168. if (ring->use_doorbell) {
  2169. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2170. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2171. DOORBELL_OFFSET, ring->doorbell_index);
  2172. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2173. DOORBELL_EN, 1);
  2174. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2175. DOORBELL_SOURCE, 0);
  2176. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2177. DOORBELL_HIT, 0);
  2178. }
  2179. mqd->cp_hqd_pq_doorbell_control = tmp;
  2180. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2181. ring->wptr = 0;
  2182. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2183. /* set the vmid for the queue */
  2184. mqd->cp_hqd_vmid = 0;
  2185. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2186. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2187. mqd->cp_hqd_persistent_state = tmp;
  2188. /* set MIN_IB_AVAIL_SIZE */
  2189. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2190. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2191. mqd->cp_hqd_ib_control = tmp;
  2192. /* activate the queue */
  2193. mqd->cp_hqd_active = 1;
  2194. return 0;
  2195. }
  2196. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2197. {
  2198. struct amdgpu_device *adev = ring->adev;
  2199. struct v9_mqd *mqd = ring->mqd_ptr;
  2200. int j;
  2201. /* disable wptr polling */
  2202. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2203. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2204. mqd->cp_hqd_eop_base_addr_lo);
  2205. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2206. mqd->cp_hqd_eop_base_addr_hi);
  2207. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2208. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2209. mqd->cp_hqd_eop_control);
  2210. /* enable doorbell? */
  2211. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2212. mqd->cp_hqd_pq_doorbell_control);
  2213. /* disable the queue if it's active */
  2214. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2215. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2216. for (j = 0; j < adev->usec_timeout; j++) {
  2217. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2218. break;
  2219. udelay(1);
  2220. }
  2221. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2222. mqd->cp_hqd_dequeue_request);
  2223. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2224. mqd->cp_hqd_pq_rptr);
  2225. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2226. mqd->cp_hqd_pq_wptr_lo);
  2227. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2228. mqd->cp_hqd_pq_wptr_hi);
  2229. }
  2230. /* set the pointer to the MQD */
  2231. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2232. mqd->cp_mqd_base_addr_lo);
  2233. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2234. mqd->cp_mqd_base_addr_hi);
  2235. /* set MQD vmid to 0 */
  2236. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2237. mqd->cp_mqd_control);
  2238. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2239. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2240. mqd->cp_hqd_pq_base_lo);
  2241. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2242. mqd->cp_hqd_pq_base_hi);
  2243. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2244. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2245. mqd->cp_hqd_pq_control);
  2246. /* set the wb address whether it's enabled or not */
  2247. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2248. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2249. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2250. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2251. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2252. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2253. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2254. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2255. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2256. /* enable the doorbell if requested */
  2257. if (ring->use_doorbell) {
  2258. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2259. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2260. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2261. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2262. }
  2263. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2264. mqd->cp_hqd_pq_doorbell_control);
  2265. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2266. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2267. mqd->cp_hqd_pq_wptr_lo);
  2268. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2269. mqd->cp_hqd_pq_wptr_hi);
  2270. /* set the vmid for the queue */
  2271. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2272. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2273. mqd->cp_hqd_persistent_state);
  2274. /* activate the queue */
  2275. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2276. mqd->cp_hqd_active);
  2277. if (ring->use_doorbell)
  2278. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2279. return 0;
  2280. }
  2281. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2282. {
  2283. struct amdgpu_device *adev = ring->adev;
  2284. struct v9_mqd *mqd = ring->mqd_ptr;
  2285. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2286. gfx_v9_0_kiq_setting(ring);
  2287. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2288. /* reset MQD to a clean status */
  2289. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2290. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2291. /* reset ring buffer */
  2292. ring->wptr = 0;
  2293. amdgpu_ring_clear_ring(ring);
  2294. mutex_lock(&adev->srbm_mutex);
  2295. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2296. gfx_v9_0_kiq_init_register(ring);
  2297. soc15_grbm_select(adev, 0, 0, 0, 0);
  2298. mutex_unlock(&adev->srbm_mutex);
  2299. } else {
  2300. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2301. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2302. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2303. mutex_lock(&adev->srbm_mutex);
  2304. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2305. gfx_v9_0_mqd_init(ring);
  2306. gfx_v9_0_kiq_init_register(ring);
  2307. soc15_grbm_select(adev, 0, 0, 0, 0);
  2308. mutex_unlock(&adev->srbm_mutex);
  2309. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2310. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2311. }
  2312. return 0;
  2313. }
  2314. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2315. {
  2316. struct amdgpu_device *adev = ring->adev;
  2317. struct v9_mqd *mqd = ring->mqd_ptr;
  2318. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2319. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2320. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2321. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2322. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2323. mutex_lock(&adev->srbm_mutex);
  2324. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2325. gfx_v9_0_mqd_init(ring);
  2326. soc15_grbm_select(adev, 0, 0, 0, 0);
  2327. mutex_unlock(&adev->srbm_mutex);
  2328. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2329. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2330. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2331. /* reset MQD to a clean status */
  2332. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2333. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2334. /* reset ring buffer */
  2335. ring->wptr = 0;
  2336. amdgpu_ring_clear_ring(ring);
  2337. } else {
  2338. amdgpu_ring_clear_ring(ring);
  2339. }
  2340. return 0;
  2341. }
  2342. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2343. {
  2344. struct amdgpu_ring *ring = NULL;
  2345. int r = 0, i;
  2346. gfx_v9_0_cp_compute_enable(adev, true);
  2347. ring = &adev->gfx.kiq.ring;
  2348. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2349. if (unlikely(r != 0))
  2350. goto done;
  2351. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2352. if (!r) {
  2353. r = gfx_v9_0_kiq_init_queue(ring);
  2354. amdgpu_bo_kunmap(ring->mqd_obj);
  2355. ring->mqd_ptr = NULL;
  2356. }
  2357. amdgpu_bo_unreserve(ring->mqd_obj);
  2358. if (r)
  2359. goto done;
  2360. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2361. ring = &adev->gfx.compute_ring[i];
  2362. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2363. if (unlikely(r != 0))
  2364. goto done;
  2365. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2366. if (!r) {
  2367. r = gfx_v9_0_kcq_init_queue(ring);
  2368. amdgpu_bo_kunmap(ring->mqd_obj);
  2369. ring->mqd_ptr = NULL;
  2370. }
  2371. amdgpu_bo_unreserve(ring->mqd_obj);
  2372. if (r)
  2373. goto done;
  2374. }
  2375. r = gfx_v9_0_kiq_kcq_enable(adev);
  2376. done:
  2377. return r;
  2378. }
  2379. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2380. {
  2381. int r, i;
  2382. struct amdgpu_ring *ring;
  2383. if (!(adev->flags & AMD_IS_APU))
  2384. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2385. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2386. /* legacy firmware loading */
  2387. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2388. if (r)
  2389. return r;
  2390. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2391. if (r)
  2392. return r;
  2393. }
  2394. r = gfx_v9_0_cp_gfx_resume(adev);
  2395. if (r)
  2396. return r;
  2397. r = gfx_v9_0_kiq_resume(adev);
  2398. if (r)
  2399. return r;
  2400. ring = &adev->gfx.gfx_ring[0];
  2401. r = amdgpu_ring_test_ring(ring);
  2402. if (r) {
  2403. ring->ready = false;
  2404. return r;
  2405. }
  2406. ring = &adev->gfx.kiq.ring;
  2407. ring->ready = true;
  2408. r = amdgpu_ring_test_ring(ring);
  2409. if (r)
  2410. ring->ready = false;
  2411. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2412. ring = &adev->gfx.compute_ring[i];
  2413. ring->ready = true;
  2414. r = amdgpu_ring_test_ring(ring);
  2415. if (r)
  2416. ring->ready = false;
  2417. }
  2418. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2419. return 0;
  2420. }
  2421. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2422. {
  2423. gfx_v9_0_cp_gfx_enable(adev, enable);
  2424. gfx_v9_0_cp_compute_enable(adev, enable);
  2425. }
  2426. static int gfx_v9_0_hw_init(void *handle)
  2427. {
  2428. int r;
  2429. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2430. gfx_v9_0_init_golden_registers(adev);
  2431. gfx_v9_0_gpu_init(adev);
  2432. r = gfx_v9_0_rlc_resume(adev);
  2433. if (r)
  2434. return r;
  2435. r = gfx_v9_0_cp_resume(adev);
  2436. if (r)
  2437. return r;
  2438. r = gfx_v9_0_ngg_en(adev);
  2439. if (r)
  2440. return r;
  2441. return r;
  2442. }
  2443. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2444. {
  2445. struct amdgpu_device *adev = kiq_ring->adev;
  2446. uint32_t scratch, tmp = 0;
  2447. int r, i;
  2448. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2449. if (r) {
  2450. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2451. return r;
  2452. }
  2453. WREG32(scratch, 0xCAFEDEAD);
  2454. r = amdgpu_ring_alloc(kiq_ring, 10);
  2455. if (r) {
  2456. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2457. amdgpu_gfx_scratch_free(adev, scratch);
  2458. return r;
  2459. }
  2460. /* unmap queues */
  2461. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2462. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2463. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2464. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2465. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2466. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2467. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2468. amdgpu_ring_write(kiq_ring, 0);
  2469. amdgpu_ring_write(kiq_ring, 0);
  2470. amdgpu_ring_write(kiq_ring, 0);
  2471. /* write to scratch for completion */
  2472. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2473. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2474. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2475. amdgpu_ring_commit(kiq_ring);
  2476. for (i = 0; i < adev->usec_timeout; i++) {
  2477. tmp = RREG32(scratch);
  2478. if (tmp == 0xDEADBEEF)
  2479. break;
  2480. DRM_UDELAY(1);
  2481. }
  2482. if (i >= adev->usec_timeout) {
  2483. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2484. r = -EINVAL;
  2485. }
  2486. amdgpu_gfx_scratch_free(adev, scratch);
  2487. return r;
  2488. }
  2489. static int gfx_v9_0_hw_fini(void *handle)
  2490. {
  2491. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2492. int i;
  2493. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2494. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2495. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2496. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2497. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2498. if (amdgpu_sriov_vf(adev)) {
  2499. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2500. return 0;
  2501. }
  2502. gfx_v9_0_cp_enable(adev, false);
  2503. gfx_v9_0_rlc_stop(adev);
  2504. return 0;
  2505. }
  2506. static int gfx_v9_0_suspend(void *handle)
  2507. {
  2508. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2509. adev->gfx.in_suspend = true;
  2510. return gfx_v9_0_hw_fini(adev);
  2511. }
  2512. static int gfx_v9_0_resume(void *handle)
  2513. {
  2514. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2515. int r;
  2516. r = gfx_v9_0_hw_init(adev);
  2517. adev->gfx.in_suspend = false;
  2518. return r;
  2519. }
  2520. static bool gfx_v9_0_is_idle(void *handle)
  2521. {
  2522. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2523. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2524. GRBM_STATUS, GUI_ACTIVE))
  2525. return false;
  2526. else
  2527. return true;
  2528. }
  2529. static int gfx_v9_0_wait_for_idle(void *handle)
  2530. {
  2531. unsigned i;
  2532. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2533. for (i = 0; i < adev->usec_timeout; i++) {
  2534. if (gfx_v9_0_is_idle(handle))
  2535. return 0;
  2536. udelay(1);
  2537. }
  2538. return -ETIMEDOUT;
  2539. }
  2540. static int gfx_v9_0_soft_reset(void *handle)
  2541. {
  2542. u32 grbm_soft_reset = 0;
  2543. u32 tmp;
  2544. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2545. /* GRBM_STATUS */
  2546. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2547. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2548. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2549. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2550. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2551. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2552. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2553. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2554. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2555. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2556. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2557. }
  2558. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2559. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2560. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2561. }
  2562. /* GRBM_STATUS2 */
  2563. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2564. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2565. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2566. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2567. if (grbm_soft_reset) {
  2568. /* stop the rlc */
  2569. gfx_v9_0_rlc_stop(adev);
  2570. /* Disable GFX parsing/prefetching */
  2571. gfx_v9_0_cp_gfx_enable(adev, false);
  2572. /* Disable MEC parsing/prefetching */
  2573. gfx_v9_0_cp_compute_enable(adev, false);
  2574. if (grbm_soft_reset) {
  2575. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2576. tmp |= grbm_soft_reset;
  2577. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2578. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2579. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2580. udelay(50);
  2581. tmp &= ~grbm_soft_reset;
  2582. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2583. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2584. }
  2585. /* Wait a little for things to settle down */
  2586. udelay(50);
  2587. }
  2588. return 0;
  2589. }
  2590. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2591. {
  2592. uint64_t clock;
  2593. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2594. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2595. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2596. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2597. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2598. return clock;
  2599. }
  2600. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2601. uint32_t vmid,
  2602. uint32_t gds_base, uint32_t gds_size,
  2603. uint32_t gws_base, uint32_t gws_size,
  2604. uint32_t oa_base, uint32_t oa_size)
  2605. {
  2606. struct amdgpu_device *adev = ring->adev;
  2607. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2608. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2609. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2610. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2611. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2612. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2613. /* GDS Base */
  2614. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2615. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE) + 2 * vmid,
  2616. gds_base);
  2617. /* GDS Size */
  2618. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2619. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE) + 2 * vmid,
  2620. gds_size);
  2621. /* GWS */
  2622. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2623. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0) + vmid,
  2624. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2625. /* OA */
  2626. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2627. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) + vmid,
  2628. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2629. }
  2630. static int gfx_v9_0_early_init(void *handle)
  2631. {
  2632. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2633. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2634. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2635. gfx_v9_0_set_ring_funcs(adev);
  2636. gfx_v9_0_set_irq_funcs(adev);
  2637. gfx_v9_0_set_gds_init(adev);
  2638. gfx_v9_0_set_rlc_funcs(adev);
  2639. return 0;
  2640. }
  2641. static int gfx_v9_0_late_init(void *handle)
  2642. {
  2643. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2644. int r;
  2645. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2646. if (r)
  2647. return r;
  2648. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2649. if (r)
  2650. return r;
  2651. return 0;
  2652. }
  2653. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2654. {
  2655. uint32_t rlc_setting, data;
  2656. unsigned i;
  2657. if (adev->gfx.rlc.in_safe_mode)
  2658. return;
  2659. /* if RLC is not enabled, do nothing */
  2660. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2661. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2662. return;
  2663. if (adev->cg_flags &
  2664. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2665. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2666. data = RLC_SAFE_MODE__CMD_MASK;
  2667. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2668. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2669. /* wait for RLC_SAFE_MODE */
  2670. for (i = 0; i < adev->usec_timeout; i++) {
  2671. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2672. break;
  2673. udelay(1);
  2674. }
  2675. adev->gfx.rlc.in_safe_mode = true;
  2676. }
  2677. }
  2678. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2679. {
  2680. uint32_t rlc_setting, data;
  2681. if (!adev->gfx.rlc.in_safe_mode)
  2682. return;
  2683. /* if RLC is not enabled, do nothing */
  2684. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2685. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2686. return;
  2687. if (adev->cg_flags &
  2688. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2689. /*
  2690. * Try to exit safe mode only if it is already in safe
  2691. * mode.
  2692. */
  2693. data = RLC_SAFE_MODE__CMD_MASK;
  2694. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2695. adev->gfx.rlc.in_safe_mode = false;
  2696. }
  2697. }
  2698. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2699. bool enable)
  2700. {
  2701. /* TODO: double check if we need to perform under safe mdoe */
  2702. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2703. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2704. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2705. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2706. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2707. } else {
  2708. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2709. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2710. }
  2711. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2712. }
  2713. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2714. bool enable)
  2715. {
  2716. /* TODO: double check if we need to perform under safe mode */
  2717. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2718. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2719. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2720. else
  2721. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2722. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2723. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2724. else
  2725. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2726. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2727. }
  2728. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2729. bool enable)
  2730. {
  2731. uint32_t data, def;
  2732. /* It is disabled by HW by default */
  2733. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2734. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2735. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2736. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2737. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2738. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2739. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2740. /* only for Vega10 & Raven1 */
  2741. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2742. if (def != data)
  2743. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2744. /* MGLS is a global flag to control all MGLS in GFX */
  2745. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2746. /* 2 - RLC memory Light sleep */
  2747. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2748. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2749. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2750. if (def != data)
  2751. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2752. }
  2753. /* 3 - CP memory Light sleep */
  2754. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2755. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2756. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2757. if (def != data)
  2758. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2759. }
  2760. }
  2761. } else {
  2762. /* 1 - MGCG_OVERRIDE */
  2763. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2764. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2765. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2766. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2767. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2768. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2769. if (def != data)
  2770. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2771. /* 2 - disable MGLS in RLC */
  2772. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2773. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2774. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2775. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2776. }
  2777. /* 3 - disable MGLS in CP */
  2778. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2779. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2780. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2781. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2782. }
  2783. }
  2784. }
  2785. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2786. bool enable)
  2787. {
  2788. uint32_t data, def;
  2789. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2790. /* Enable 3D CGCG/CGLS */
  2791. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2792. /* write cmd to clear cgcg/cgls ov */
  2793. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2794. /* unset CGCG override */
  2795. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2796. /* update CGCG and CGLS override bits */
  2797. if (def != data)
  2798. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2799. /* enable 3Dcgcg FSM(0x0020003f) */
  2800. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2801. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2802. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2803. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2804. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2805. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2806. if (def != data)
  2807. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2808. /* set IDLE_POLL_COUNT(0x00900100) */
  2809. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2810. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2811. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2812. if (def != data)
  2813. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2814. } else {
  2815. /* Disable CGCG/CGLS */
  2816. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2817. /* disable cgcg, cgls should be disabled */
  2818. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2819. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2820. /* disable cgcg and cgls in FSM */
  2821. if (def != data)
  2822. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2823. }
  2824. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2825. }
  2826. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2827. bool enable)
  2828. {
  2829. uint32_t def, data;
  2830. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2831. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2832. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2833. /* unset CGCG override */
  2834. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2835. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2836. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2837. else
  2838. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2839. /* update CGCG and CGLS override bits */
  2840. if (def != data)
  2841. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2842. /* enable cgcg FSM(0x0020003F) */
  2843. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2844. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2845. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2846. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2847. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2848. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2849. if (def != data)
  2850. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2851. /* set IDLE_POLL_COUNT(0x00900100) */
  2852. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2853. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2854. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2855. if (def != data)
  2856. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2857. } else {
  2858. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2859. /* reset CGCG/CGLS bits */
  2860. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2861. /* disable cgcg and cgls in FSM */
  2862. if (def != data)
  2863. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2864. }
  2865. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2866. }
  2867. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2868. bool enable)
  2869. {
  2870. if (enable) {
  2871. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2872. * === MGCG + MGLS ===
  2873. */
  2874. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2875. /* === CGCG /CGLS for GFX 3D Only === */
  2876. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2877. /* === CGCG + CGLS === */
  2878. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2879. } else {
  2880. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2881. * === CGCG + CGLS ===
  2882. */
  2883. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2884. /* === CGCG /CGLS for GFX 3D Only === */
  2885. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2886. /* === MGCG + MGLS === */
  2887. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2888. }
  2889. return 0;
  2890. }
  2891. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2892. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2893. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2894. };
  2895. static int gfx_v9_0_set_powergating_state(void *handle,
  2896. enum amd_powergating_state state)
  2897. {
  2898. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2899. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2900. switch (adev->asic_type) {
  2901. case CHIP_RAVEN:
  2902. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2903. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2904. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2905. } else {
  2906. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2907. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2908. }
  2909. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2910. gfx_v9_0_enable_cp_power_gating(adev, true);
  2911. else
  2912. gfx_v9_0_enable_cp_power_gating(adev, false);
  2913. /* update gfx cgpg state */
  2914. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2915. /* update mgcg state */
  2916. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2917. break;
  2918. default:
  2919. break;
  2920. }
  2921. return 0;
  2922. }
  2923. static int gfx_v9_0_set_clockgating_state(void *handle,
  2924. enum amd_clockgating_state state)
  2925. {
  2926. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2927. if (amdgpu_sriov_vf(adev))
  2928. return 0;
  2929. switch (adev->asic_type) {
  2930. case CHIP_VEGA10:
  2931. case CHIP_RAVEN:
  2932. gfx_v9_0_update_gfx_clock_gating(adev,
  2933. state == AMD_CG_STATE_GATE ? true : false);
  2934. break;
  2935. default:
  2936. break;
  2937. }
  2938. return 0;
  2939. }
  2940. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2941. {
  2942. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2943. int data;
  2944. if (amdgpu_sriov_vf(adev))
  2945. *flags = 0;
  2946. /* AMD_CG_SUPPORT_GFX_MGCG */
  2947. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2948. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2949. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2950. /* AMD_CG_SUPPORT_GFX_CGCG */
  2951. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2952. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2953. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2954. /* AMD_CG_SUPPORT_GFX_CGLS */
  2955. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2956. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2957. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2958. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2959. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2960. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2961. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2962. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2963. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2964. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2965. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2966. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2967. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2968. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2969. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2970. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2971. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2972. }
  2973. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2974. {
  2975. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2976. }
  2977. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2978. {
  2979. struct amdgpu_device *adev = ring->adev;
  2980. u64 wptr;
  2981. /* XXX check if swapping is necessary on BE */
  2982. if (ring->use_doorbell) {
  2983. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2984. } else {
  2985. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2986. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2987. }
  2988. return wptr;
  2989. }
  2990. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2991. {
  2992. struct amdgpu_device *adev = ring->adev;
  2993. if (ring->use_doorbell) {
  2994. /* XXX check if swapping is necessary on BE */
  2995. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2996. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2997. } else {
  2998. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2999. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3000. }
  3001. }
  3002. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3003. {
  3004. struct amdgpu_device *adev = ring->adev;
  3005. u32 ref_and_mask, reg_mem_engine;
  3006. const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio_funcs->hdp_flush_reg;
  3007. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3008. switch (ring->me) {
  3009. case 1:
  3010. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3011. break;
  3012. case 2:
  3013. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3014. break;
  3015. default:
  3016. return;
  3017. }
  3018. reg_mem_engine = 0;
  3019. } else {
  3020. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3021. reg_mem_engine = 1; /* pfp */
  3022. }
  3023. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3024. adev->nbio_funcs->get_hdp_flush_req_offset(adev),
  3025. adev->nbio_funcs->get_hdp_flush_done_offset(adev),
  3026. ref_and_mask, ref_and_mask, 0x20);
  3027. }
  3028. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  3029. {
  3030. struct amdgpu_device *adev = ring->adev;
  3031. gfx_v9_0_write_data_to_reg(ring, 0, true,
  3032. SOC15_REG_OFFSET(HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
  3033. }
  3034. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3035. struct amdgpu_ib *ib,
  3036. unsigned vmid, bool ctx_switch)
  3037. {
  3038. u32 header, control = 0;
  3039. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3040. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3041. else
  3042. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3043. control |= ib->length_dw | (vmid << 24);
  3044. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3045. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3046. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3047. gfx_v9_0_ring_emit_de_meta(ring);
  3048. }
  3049. amdgpu_ring_write(ring, header);
  3050. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3051. amdgpu_ring_write(ring,
  3052. #ifdef __BIG_ENDIAN
  3053. (2 << 0) |
  3054. #endif
  3055. lower_32_bits(ib->gpu_addr));
  3056. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3057. amdgpu_ring_write(ring, control);
  3058. }
  3059. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3060. struct amdgpu_ib *ib,
  3061. unsigned vmid, bool ctx_switch)
  3062. {
  3063. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  3064. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3065. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3066. amdgpu_ring_write(ring,
  3067. #ifdef __BIG_ENDIAN
  3068. (2 << 0) |
  3069. #endif
  3070. lower_32_bits(ib->gpu_addr));
  3071. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3072. amdgpu_ring_write(ring, control);
  3073. }
  3074. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3075. u64 seq, unsigned flags)
  3076. {
  3077. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3078. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3079. /* RELEASE_MEM - flush caches, send int */
  3080. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3081. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3082. EOP_TC_ACTION_EN |
  3083. EOP_TC_WB_ACTION_EN |
  3084. EOP_TC_MD_ACTION_EN |
  3085. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3086. EVENT_INDEX(5)));
  3087. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3088. /*
  3089. * the address should be Qword aligned if 64bit write, Dword
  3090. * aligned if only send 32bit data low (discard data high)
  3091. */
  3092. if (write64bit)
  3093. BUG_ON(addr & 0x7);
  3094. else
  3095. BUG_ON(addr & 0x3);
  3096. amdgpu_ring_write(ring, lower_32_bits(addr));
  3097. amdgpu_ring_write(ring, upper_32_bits(addr));
  3098. amdgpu_ring_write(ring, lower_32_bits(seq));
  3099. amdgpu_ring_write(ring, upper_32_bits(seq));
  3100. amdgpu_ring_write(ring, 0);
  3101. }
  3102. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3103. {
  3104. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3105. uint32_t seq = ring->fence_drv.sync_seq;
  3106. uint64_t addr = ring->fence_drv.gpu_addr;
  3107. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3108. lower_32_bits(addr), upper_32_bits(addr),
  3109. seq, 0xffffffff, 4);
  3110. }
  3111. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3112. unsigned vmid, uint64_t pd_addr)
  3113. {
  3114. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3115. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3116. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vmid);
  3117. uint64_t flags = AMDGPU_PTE_VALID;
  3118. unsigned eng = ring->vm_inv_eng;
  3119. amdgpu_gart_get_vm_pde(ring->adev, -1, &pd_addr, &flags);
  3120. pd_addr |= flags;
  3121. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3122. hub->ctx0_ptb_addr_lo32 + (2 * vmid),
  3123. lower_32_bits(pd_addr));
  3124. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3125. hub->ctx0_ptb_addr_hi32 + (2 * vmid),
  3126. upper_32_bits(pd_addr));
  3127. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3128. hub->vm_inv_eng0_req + eng, req);
  3129. /* wait for the invalidate to complete */
  3130. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3131. eng, 0, 1 << vmid, 1 << vmid, 0x20);
  3132. /* compute doesn't have PFP */
  3133. if (usepfp) {
  3134. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3135. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3136. amdgpu_ring_write(ring, 0x0);
  3137. }
  3138. }
  3139. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3140. {
  3141. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3142. }
  3143. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3144. {
  3145. u64 wptr;
  3146. /* XXX check if swapping is necessary on BE */
  3147. if (ring->use_doorbell)
  3148. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3149. else
  3150. BUG();
  3151. return wptr;
  3152. }
  3153. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3154. {
  3155. struct amdgpu_device *adev = ring->adev;
  3156. /* XXX check if swapping is necessary on BE */
  3157. if (ring->use_doorbell) {
  3158. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3159. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3160. } else{
  3161. BUG(); /* only DOORBELL method supported on gfx9 now */
  3162. }
  3163. }
  3164. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3165. u64 seq, unsigned int flags)
  3166. {
  3167. struct amdgpu_device *adev = ring->adev;
  3168. /* we only allocate 32bit for each seq wb address */
  3169. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3170. /* write fence seq to the "addr" */
  3171. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3172. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3173. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3174. amdgpu_ring_write(ring, lower_32_bits(addr));
  3175. amdgpu_ring_write(ring, upper_32_bits(addr));
  3176. amdgpu_ring_write(ring, lower_32_bits(seq));
  3177. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3178. /* set register to trigger INT */
  3179. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3180. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3181. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3182. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3183. amdgpu_ring_write(ring, 0);
  3184. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3185. }
  3186. }
  3187. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3188. {
  3189. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3190. amdgpu_ring_write(ring, 0);
  3191. }
  3192. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3193. {
  3194. struct v9_ce_ib_state ce_payload = {0};
  3195. uint64_t csa_addr;
  3196. int cnt;
  3197. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3198. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3199. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3200. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3201. WRITE_DATA_DST_SEL(8) |
  3202. WR_CONFIRM) |
  3203. WRITE_DATA_CACHE_POLICY(0));
  3204. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3205. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3206. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3207. }
  3208. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3209. {
  3210. struct v9_de_ib_state de_payload = {0};
  3211. uint64_t csa_addr, gds_addr;
  3212. int cnt;
  3213. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3214. gds_addr = csa_addr + 4096;
  3215. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3216. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3217. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3218. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3219. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3220. WRITE_DATA_DST_SEL(8) |
  3221. WR_CONFIRM) |
  3222. WRITE_DATA_CACHE_POLICY(0));
  3223. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3224. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3225. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3226. }
  3227. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3228. {
  3229. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3230. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3231. }
  3232. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3233. {
  3234. uint32_t dw2 = 0;
  3235. if (amdgpu_sriov_vf(ring->adev))
  3236. gfx_v9_0_ring_emit_ce_meta(ring);
  3237. gfx_v9_0_ring_emit_tmz(ring, true);
  3238. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3239. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3240. /* set load_global_config & load_global_uconfig */
  3241. dw2 |= 0x8001;
  3242. /* set load_cs_sh_regs */
  3243. dw2 |= 0x01000000;
  3244. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3245. dw2 |= 0x10002;
  3246. /* set load_ce_ram if preamble presented */
  3247. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3248. dw2 |= 0x10000000;
  3249. } else {
  3250. /* still load_ce_ram if this is the first time preamble presented
  3251. * although there is no context switch happens.
  3252. */
  3253. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3254. dw2 |= 0x10000000;
  3255. }
  3256. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3257. amdgpu_ring_write(ring, dw2);
  3258. amdgpu_ring_write(ring, 0);
  3259. }
  3260. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3261. {
  3262. unsigned ret;
  3263. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3264. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3265. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3266. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3267. ret = ring->wptr & ring->buf_mask;
  3268. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3269. return ret;
  3270. }
  3271. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3272. {
  3273. unsigned cur;
  3274. BUG_ON(offset > ring->buf_mask);
  3275. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3276. cur = (ring->wptr & ring->buf_mask) - 1;
  3277. if (likely(cur > offset))
  3278. ring->ring[offset] = cur - offset;
  3279. else
  3280. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3281. }
  3282. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3283. {
  3284. struct amdgpu_device *adev = ring->adev;
  3285. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3286. amdgpu_ring_write(ring, 0 | /* src: register*/
  3287. (5 << 8) | /* dst: memory */
  3288. (1 << 20)); /* write confirm */
  3289. amdgpu_ring_write(ring, reg);
  3290. amdgpu_ring_write(ring, 0);
  3291. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3292. adev->virt.reg_val_offs * 4));
  3293. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3294. adev->virt.reg_val_offs * 4));
  3295. }
  3296. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3297. uint32_t val)
  3298. {
  3299. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3300. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3301. amdgpu_ring_write(ring, reg);
  3302. amdgpu_ring_write(ring, 0);
  3303. amdgpu_ring_write(ring, val);
  3304. }
  3305. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3306. enum amdgpu_interrupt_state state)
  3307. {
  3308. switch (state) {
  3309. case AMDGPU_IRQ_STATE_DISABLE:
  3310. case AMDGPU_IRQ_STATE_ENABLE:
  3311. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3312. TIME_STAMP_INT_ENABLE,
  3313. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3314. break;
  3315. default:
  3316. break;
  3317. }
  3318. }
  3319. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3320. int me, int pipe,
  3321. enum amdgpu_interrupt_state state)
  3322. {
  3323. u32 mec_int_cntl, mec_int_cntl_reg;
  3324. /*
  3325. * amdgpu controls only the first MEC. That's why this function only
  3326. * handles the setting of interrupts for this specific MEC. All other
  3327. * pipes' interrupts are set by amdkfd.
  3328. */
  3329. if (me == 1) {
  3330. switch (pipe) {
  3331. case 0:
  3332. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3333. break;
  3334. case 1:
  3335. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3336. break;
  3337. case 2:
  3338. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3339. break;
  3340. case 3:
  3341. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3342. break;
  3343. default:
  3344. DRM_DEBUG("invalid pipe %d\n", pipe);
  3345. return;
  3346. }
  3347. } else {
  3348. DRM_DEBUG("invalid me %d\n", me);
  3349. return;
  3350. }
  3351. switch (state) {
  3352. case AMDGPU_IRQ_STATE_DISABLE:
  3353. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3354. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3355. TIME_STAMP_INT_ENABLE, 0);
  3356. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3357. break;
  3358. case AMDGPU_IRQ_STATE_ENABLE:
  3359. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3360. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3361. TIME_STAMP_INT_ENABLE, 1);
  3362. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3363. break;
  3364. default:
  3365. break;
  3366. }
  3367. }
  3368. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3369. struct amdgpu_irq_src *source,
  3370. unsigned type,
  3371. enum amdgpu_interrupt_state state)
  3372. {
  3373. switch (state) {
  3374. case AMDGPU_IRQ_STATE_DISABLE:
  3375. case AMDGPU_IRQ_STATE_ENABLE:
  3376. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3377. PRIV_REG_INT_ENABLE,
  3378. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3379. break;
  3380. default:
  3381. break;
  3382. }
  3383. return 0;
  3384. }
  3385. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3386. struct amdgpu_irq_src *source,
  3387. unsigned type,
  3388. enum amdgpu_interrupt_state state)
  3389. {
  3390. switch (state) {
  3391. case AMDGPU_IRQ_STATE_DISABLE:
  3392. case AMDGPU_IRQ_STATE_ENABLE:
  3393. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3394. PRIV_INSTR_INT_ENABLE,
  3395. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3396. default:
  3397. break;
  3398. }
  3399. return 0;
  3400. }
  3401. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3402. struct amdgpu_irq_src *src,
  3403. unsigned type,
  3404. enum amdgpu_interrupt_state state)
  3405. {
  3406. switch (type) {
  3407. case AMDGPU_CP_IRQ_GFX_EOP:
  3408. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3409. break;
  3410. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3411. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3412. break;
  3413. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3414. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3415. break;
  3416. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3417. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3418. break;
  3419. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3420. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3421. break;
  3422. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3423. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3424. break;
  3425. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3426. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3427. break;
  3428. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3429. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3430. break;
  3431. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3432. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3433. break;
  3434. default:
  3435. break;
  3436. }
  3437. return 0;
  3438. }
  3439. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3440. struct amdgpu_irq_src *source,
  3441. struct amdgpu_iv_entry *entry)
  3442. {
  3443. int i;
  3444. u8 me_id, pipe_id, queue_id;
  3445. struct amdgpu_ring *ring;
  3446. DRM_DEBUG("IH: CP EOP\n");
  3447. me_id = (entry->ring_id & 0x0c) >> 2;
  3448. pipe_id = (entry->ring_id & 0x03) >> 0;
  3449. queue_id = (entry->ring_id & 0x70) >> 4;
  3450. switch (me_id) {
  3451. case 0:
  3452. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3453. break;
  3454. case 1:
  3455. case 2:
  3456. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3457. ring = &adev->gfx.compute_ring[i];
  3458. /* Per-queue interrupt is supported for MEC starting from VI.
  3459. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3460. */
  3461. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3462. amdgpu_fence_process(ring);
  3463. }
  3464. break;
  3465. }
  3466. return 0;
  3467. }
  3468. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3469. struct amdgpu_irq_src *source,
  3470. struct amdgpu_iv_entry *entry)
  3471. {
  3472. DRM_ERROR("Illegal register access in command stream\n");
  3473. schedule_work(&adev->reset_work);
  3474. return 0;
  3475. }
  3476. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3477. struct amdgpu_irq_src *source,
  3478. struct amdgpu_iv_entry *entry)
  3479. {
  3480. DRM_ERROR("Illegal instruction in command stream\n");
  3481. schedule_work(&adev->reset_work);
  3482. return 0;
  3483. }
  3484. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3485. struct amdgpu_irq_src *src,
  3486. unsigned int type,
  3487. enum amdgpu_interrupt_state state)
  3488. {
  3489. uint32_t tmp, target;
  3490. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3491. if (ring->me == 1)
  3492. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3493. else
  3494. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3495. target += ring->pipe;
  3496. switch (type) {
  3497. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3498. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3499. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3500. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3501. GENERIC2_INT_ENABLE, 0);
  3502. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3503. tmp = RREG32(target);
  3504. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3505. GENERIC2_INT_ENABLE, 0);
  3506. WREG32(target, tmp);
  3507. } else {
  3508. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3509. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3510. GENERIC2_INT_ENABLE, 1);
  3511. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3512. tmp = RREG32(target);
  3513. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3514. GENERIC2_INT_ENABLE, 1);
  3515. WREG32(target, tmp);
  3516. }
  3517. break;
  3518. default:
  3519. BUG(); /* kiq only support GENERIC2_INT now */
  3520. break;
  3521. }
  3522. return 0;
  3523. }
  3524. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3525. struct amdgpu_irq_src *source,
  3526. struct amdgpu_iv_entry *entry)
  3527. {
  3528. u8 me_id, pipe_id, queue_id;
  3529. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3530. me_id = (entry->ring_id & 0x0c) >> 2;
  3531. pipe_id = (entry->ring_id & 0x03) >> 0;
  3532. queue_id = (entry->ring_id & 0x70) >> 4;
  3533. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3534. me_id, pipe_id, queue_id);
  3535. amdgpu_fence_process(ring);
  3536. return 0;
  3537. }
  3538. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3539. .name = "gfx_v9_0",
  3540. .early_init = gfx_v9_0_early_init,
  3541. .late_init = gfx_v9_0_late_init,
  3542. .sw_init = gfx_v9_0_sw_init,
  3543. .sw_fini = gfx_v9_0_sw_fini,
  3544. .hw_init = gfx_v9_0_hw_init,
  3545. .hw_fini = gfx_v9_0_hw_fini,
  3546. .suspend = gfx_v9_0_suspend,
  3547. .resume = gfx_v9_0_resume,
  3548. .is_idle = gfx_v9_0_is_idle,
  3549. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3550. .soft_reset = gfx_v9_0_soft_reset,
  3551. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3552. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3553. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3554. };
  3555. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3556. .type = AMDGPU_RING_TYPE_GFX,
  3557. .align_mask = 0xff,
  3558. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3559. .support_64bit_ptrs = true,
  3560. .vmhub = AMDGPU_GFXHUB,
  3561. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3562. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3563. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3564. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3565. 5 + /* COND_EXEC */
  3566. 7 + /* PIPELINE_SYNC */
  3567. 24 + /* VM_FLUSH */
  3568. 8 + /* FENCE for VM_FLUSH */
  3569. 20 + /* GDS switch */
  3570. 4 + /* double SWITCH_BUFFER,
  3571. the first COND_EXEC jump to the place just
  3572. prior to this double SWITCH_BUFFER */
  3573. 5 + /* COND_EXEC */
  3574. 7 + /* HDP_flush */
  3575. 4 + /* VGT_flush */
  3576. 14 + /* CE_META */
  3577. 31 + /* DE_META */
  3578. 3 + /* CNTX_CTRL */
  3579. 5 + /* HDP_INVL */
  3580. 8 + 8 + /* FENCE x2 */
  3581. 2, /* SWITCH_BUFFER */
  3582. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3583. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3584. .emit_fence = gfx_v9_0_ring_emit_fence,
  3585. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3586. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3587. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3588. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3589. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3590. .test_ring = gfx_v9_0_ring_test_ring,
  3591. .test_ib = gfx_v9_0_ring_test_ib,
  3592. .insert_nop = amdgpu_ring_insert_nop,
  3593. .pad_ib = amdgpu_ring_generic_pad_ib,
  3594. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3595. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3596. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3597. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3598. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3599. };
  3600. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3601. .type = AMDGPU_RING_TYPE_COMPUTE,
  3602. .align_mask = 0xff,
  3603. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3604. .support_64bit_ptrs = true,
  3605. .vmhub = AMDGPU_GFXHUB,
  3606. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3607. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3608. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3609. .emit_frame_size =
  3610. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3611. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3612. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3613. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3614. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3615. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3616. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3617. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3618. .emit_fence = gfx_v9_0_ring_emit_fence,
  3619. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3620. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3621. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3622. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3623. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3624. .test_ring = gfx_v9_0_ring_test_ring,
  3625. .test_ib = gfx_v9_0_ring_test_ib,
  3626. .insert_nop = amdgpu_ring_insert_nop,
  3627. .pad_ib = amdgpu_ring_generic_pad_ib,
  3628. };
  3629. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3630. .type = AMDGPU_RING_TYPE_KIQ,
  3631. .align_mask = 0xff,
  3632. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3633. .support_64bit_ptrs = true,
  3634. .vmhub = AMDGPU_GFXHUB,
  3635. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3636. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3637. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3638. .emit_frame_size =
  3639. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3640. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3641. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3642. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3643. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3644. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3645. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3646. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3647. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3648. .test_ring = gfx_v9_0_ring_test_ring,
  3649. .test_ib = gfx_v9_0_ring_test_ib,
  3650. .insert_nop = amdgpu_ring_insert_nop,
  3651. .pad_ib = amdgpu_ring_generic_pad_ib,
  3652. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3653. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3654. };
  3655. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3656. {
  3657. int i;
  3658. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3659. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3660. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3661. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3662. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3663. }
  3664. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3665. .set = gfx_v9_0_kiq_set_interrupt_state,
  3666. .process = gfx_v9_0_kiq_irq,
  3667. };
  3668. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3669. .set = gfx_v9_0_set_eop_interrupt_state,
  3670. .process = gfx_v9_0_eop_irq,
  3671. };
  3672. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3673. .set = gfx_v9_0_set_priv_reg_fault_state,
  3674. .process = gfx_v9_0_priv_reg_irq,
  3675. };
  3676. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3677. .set = gfx_v9_0_set_priv_inst_fault_state,
  3678. .process = gfx_v9_0_priv_inst_irq,
  3679. };
  3680. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3681. {
  3682. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3683. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3684. adev->gfx.priv_reg_irq.num_types = 1;
  3685. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3686. adev->gfx.priv_inst_irq.num_types = 1;
  3687. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3688. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3689. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3690. }
  3691. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3692. {
  3693. switch (adev->asic_type) {
  3694. case CHIP_VEGA10:
  3695. case CHIP_RAVEN:
  3696. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3697. break;
  3698. default:
  3699. break;
  3700. }
  3701. }
  3702. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3703. {
  3704. /* init asci gds info */
  3705. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3706. adev->gds.gws.total_size = 64;
  3707. adev->gds.oa.total_size = 16;
  3708. if (adev->gds.mem.total_size == 64 * 1024) {
  3709. adev->gds.mem.gfx_partition_size = 4096;
  3710. adev->gds.mem.cs_partition_size = 4096;
  3711. adev->gds.gws.gfx_partition_size = 4;
  3712. adev->gds.gws.cs_partition_size = 4;
  3713. adev->gds.oa.gfx_partition_size = 4;
  3714. adev->gds.oa.cs_partition_size = 1;
  3715. } else {
  3716. adev->gds.mem.gfx_partition_size = 1024;
  3717. adev->gds.mem.cs_partition_size = 1024;
  3718. adev->gds.gws.gfx_partition_size = 16;
  3719. adev->gds.gws.cs_partition_size = 16;
  3720. adev->gds.oa.gfx_partition_size = 4;
  3721. adev->gds.oa.cs_partition_size = 4;
  3722. }
  3723. }
  3724. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3725. u32 bitmap)
  3726. {
  3727. u32 data;
  3728. if (!bitmap)
  3729. return;
  3730. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3731. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3732. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3733. }
  3734. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3735. {
  3736. u32 data, mask;
  3737. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3738. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3739. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3740. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3741. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3742. return (~data) & mask;
  3743. }
  3744. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3745. struct amdgpu_cu_info *cu_info)
  3746. {
  3747. int i, j, k, counter, active_cu_number = 0;
  3748. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3749. unsigned disable_masks[4 * 2];
  3750. if (!adev || !cu_info)
  3751. return -EINVAL;
  3752. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3753. mutex_lock(&adev->grbm_idx_mutex);
  3754. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3755. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3756. mask = 1;
  3757. ao_bitmap = 0;
  3758. counter = 0;
  3759. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3760. if (i < 4 && j < 2)
  3761. gfx_v9_0_set_user_cu_inactive_bitmap(
  3762. adev, disable_masks[i * 2 + j]);
  3763. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3764. cu_info->bitmap[i][j] = bitmap;
  3765. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3766. if (bitmap & mask) {
  3767. if (counter < adev->gfx.config.max_cu_per_sh)
  3768. ao_bitmap |= mask;
  3769. counter ++;
  3770. }
  3771. mask <<= 1;
  3772. }
  3773. active_cu_number += counter;
  3774. if (i < 2 && j < 2)
  3775. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3776. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3777. }
  3778. }
  3779. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3780. mutex_unlock(&adev->grbm_idx_mutex);
  3781. cu_info->number = active_cu_number;
  3782. cu_info->ao_cu_mask = ao_cu_mask;
  3783. return 0;
  3784. }
  3785. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3786. {
  3787. .type = AMD_IP_BLOCK_TYPE_GFX,
  3788. .major = 9,
  3789. .minor = 0,
  3790. .rev = 0,
  3791. .funcs = &gfx_v9_0_ip_funcs,
  3792. };