gfx_v8_0.c 242 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "vi.h"
  29. #include "vi_structs.h"
  30. #include "vid.h"
  31. #include "amdgpu_ucode.h"
  32. #include "amdgpu_atombios.h"
  33. #include "atombios_i2c.h"
  34. #include "clearstate_vi.h"
  35. #include "gmc/gmc_8_2_d.h"
  36. #include "gmc/gmc_8_2_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "gca/gfx_8_0_sh_mask.h"
  44. #include "gca/gfx_8_0_enum.h"
  45. #include "dce/dce_10_0_d.h"
  46. #include "dce/dce_10_0_sh_mask.h"
  47. #include "smu/smu_7_1_3_d.h"
  48. #define GFX8_NUM_GFX_RINGS 1
  49. #define GFX8_MEC_HPD_SIZE 2048
  50. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  52. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  53. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  54. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  55. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  56. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  57. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  58. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  59. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  60. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  61. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  62. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  63. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  64. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  65. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  67. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  68. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  69. /* BPM SERDES CMD */
  70. #define SET_BPM_SERDES_CMD 1
  71. #define CLE_BPM_SERDES_CMD 0
  72. /* BPM Register Address*/
  73. enum {
  74. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  75. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  76. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  77. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  78. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  79. BPM_REG_FGCG_MAX
  80. };
  81. #define RLC_FormatDirectRegListLength 14
  82. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  87. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  92. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  98. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  103. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  109. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_ce_2.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_pfp_2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris11_me_2.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris11_mec_2.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris11_mec2_2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris10_ce_2.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris10_pfp_2.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris10_me_2.bin");
  127. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  128. MODULE_FIRMWARE("amdgpu/polaris10_mec_2.bin");
  129. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  130. MODULE_FIRMWARE("amdgpu/polaris10_mec2_2.bin");
  131. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  132. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  133. MODULE_FIRMWARE("amdgpu/polaris12_ce_2.bin");
  134. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  135. MODULE_FIRMWARE("amdgpu/polaris12_pfp_2.bin");
  136. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  137. MODULE_FIRMWARE("amdgpu/polaris12_me_2.bin");
  138. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  139. MODULE_FIRMWARE("amdgpu/polaris12_mec_2.bin");
  140. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  141. MODULE_FIRMWARE("amdgpu/polaris12_mec2_2.bin");
  142. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  143. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  144. {
  145. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  146. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  147. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  148. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  149. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  150. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  151. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  152. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  153. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  154. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  155. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  156. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  157. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  158. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  159. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  160. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  161. };
  162. static const u32 golden_settings_tonga_a11[] =
  163. {
  164. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  165. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  166. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  167. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  168. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  169. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  170. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  171. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  172. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  173. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  174. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  175. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  176. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  177. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  178. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  179. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  180. };
  181. static const u32 tonga_golden_common_all[] =
  182. {
  183. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  184. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  185. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  186. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  187. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  188. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  189. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  190. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  191. };
  192. static const u32 tonga_mgcg_cgcg_init[] =
  193. {
  194. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  195. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  196. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  197. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  198. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  199. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  200. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  201. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  204. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  205. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  206. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  207. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  208. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  209. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  210. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  211. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  212. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  213. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  214. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  215. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  216. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  217. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  218. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  219. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  220. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  221. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  222. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  223. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  224. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  225. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  226. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  227. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  228. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  229. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  230. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  231. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  232. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  233. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  234. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  235. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  236. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  237. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  238. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  239. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  240. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  241. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  242. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  243. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  244. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  245. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  246. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  247. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  248. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  249. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  250. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  251. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  252. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  253. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  254. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  255. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  256. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  257. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  258. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  259. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  260. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  261. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  262. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  263. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  264. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  265. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  266. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  267. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  268. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  269. };
  270. static const u32 golden_settings_polaris11_a11[] =
  271. {
  272. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  273. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  274. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  275. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  276. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  277. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  278. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  279. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  280. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  281. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  282. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  283. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  284. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  285. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  286. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  287. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  288. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  289. };
  290. static const u32 polaris11_golden_common_all[] =
  291. {
  292. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  293. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  294. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  295. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  296. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  297. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  298. };
  299. static const u32 golden_settings_polaris10_a11[] =
  300. {
  301. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  302. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  303. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  304. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  305. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  306. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  307. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  308. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  309. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  310. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  311. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  312. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  313. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  314. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  315. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  316. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  317. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  318. };
  319. static const u32 polaris10_golden_common_all[] =
  320. {
  321. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  322. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  323. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  324. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  325. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  326. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  327. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  328. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  329. };
  330. static const u32 fiji_golden_common_all[] =
  331. {
  332. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  333. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  334. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  335. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  336. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  337. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  338. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  339. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  340. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  341. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  342. };
  343. static const u32 golden_settings_fiji_a10[] =
  344. {
  345. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  346. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  347. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  348. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  349. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  350. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  351. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  352. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  353. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  354. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  355. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  356. };
  357. static const u32 fiji_mgcg_cgcg_init[] =
  358. {
  359. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  360. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  361. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  362. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  363. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  364. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  365. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  366. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  369. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  370. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  371. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  372. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  373. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  374. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  375. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  376. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  377. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  378. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  379. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  380. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  381. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  382. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  383. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  384. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  385. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  386. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  387. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  388. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  389. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  390. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  391. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  392. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  393. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  394. };
  395. static const u32 golden_settings_iceland_a11[] =
  396. {
  397. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  398. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  399. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  400. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  401. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  402. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  403. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  404. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  405. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  406. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  407. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  408. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  409. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  410. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  411. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  412. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  413. };
  414. static const u32 iceland_golden_common_all[] =
  415. {
  416. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  417. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  418. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  419. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  420. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  421. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  422. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  423. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  424. };
  425. static const u32 iceland_mgcg_cgcg_init[] =
  426. {
  427. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  428. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  429. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  430. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  431. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  432. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  433. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  434. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  437. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  438. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  439. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  440. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  441. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  442. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  443. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  444. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  445. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  446. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  447. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  448. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  449. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  450. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  451. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  452. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  453. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  454. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  455. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  456. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  457. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  458. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  459. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  460. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  461. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  462. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  463. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  464. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  465. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  466. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  467. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  468. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  469. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  470. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  471. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  472. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  473. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  474. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  475. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  476. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  477. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  478. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  479. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  480. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  481. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  482. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  483. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  484. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  485. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  486. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  487. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  488. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  489. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  490. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  491. };
  492. static const u32 cz_golden_settings_a11[] =
  493. {
  494. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  495. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  496. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  497. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  498. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  499. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  500. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  501. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  502. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  503. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  504. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  505. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  506. };
  507. static const u32 cz_golden_common_all[] =
  508. {
  509. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  510. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  511. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  512. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  513. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  514. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  515. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  516. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  517. };
  518. static const u32 cz_mgcg_cgcg_init[] =
  519. {
  520. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  521. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  522. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  523. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  524. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  525. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  526. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  530. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  531. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  532. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  533. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  534. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  535. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  536. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  537. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  538. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  539. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  540. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  541. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  542. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  543. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  544. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  545. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  546. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  547. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  548. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  549. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  550. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  551. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  552. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  553. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  554. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  555. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  556. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  557. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  558. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  559. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  560. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  561. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  562. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  563. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  564. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  565. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  566. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  567. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  568. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  569. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  570. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  571. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  572. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  573. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  574. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  575. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  576. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  577. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  578. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  579. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  580. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  581. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  582. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  583. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  584. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  585. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  586. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  587. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  588. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  589. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  590. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  591. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  592. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  593. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  594. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  595. };
  596. static const u32 stoney_golden_settings_a11[] =
  597. {
  598. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  599. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  600. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  601. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  602. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  603. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  604. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  605. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  606. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  607. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  608. };
  609. static const u32 stoney_golden_common_all[] =
  610. {
  611. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  612. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  613. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  614. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  615. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  616. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  617. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  618. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  619. };
  620. static const u32 stoney_mgcg_cgcg_init[] =
  621. {
  622. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  623. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  624. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  625. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  626. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  627. };
  628. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  629. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  630. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  631. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  632. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  633. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  634. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  635. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  636. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  637. {
  638. switch (adev->asic_type) {
  639. case CHIP_TOPAZ:
  640. amdgpu_device_program_register_sequence(adev,
  641. iceland_mgcg_cgcg_init,
  642. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  643. amdgpu_device_program_register_sequence(adev,
  644. golden_settings_iceland_a11,
  645. ARRAY_SIZE(golden_settings_iceland_a11));
  646. amdgpu_device_program_register_sequence(adev,
  647. iceland_golden_common_all,
  648. ARRAY_SIZE(iceland_golden_common_all));
  649. break;
  650. case CHIP_FIJI:
  651. amdgpu_device_program_register_sequence(adev,
  652. fiji_mgcg_cgcg_init,
  653. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  654. amdgpu_device_program_register_sequence(adev,
  655. golden_settings_fiji_a10,
  656. ARRAY_SIZE(golden_settings_fiji_a10));
  657. amdgpu_device_program_register_sequence(adev,
  658. fiji_golden_common_all,
  659. ARRAY_SIZE(fiji_golden_common_all));
  660. break;
  661. case CHIP_TONGA:
  662. amdgpu_device_program_register_sequence(adev,
  663. tonga_mgcg_cgcg_init,
  664. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  665. amdgpu_device_program_register_sequence(adev,
  666. golden_settings_tonga_a11,
  667. ARRAY_SIZE(golden_settings_tonga_a11));
  668. amdgpu_device_program_register_sequence(adev,
  669. tonga_golden_common_all,
  670. ARRAY_SIZE(tonga_golden_common_all));
  671. break;
  672. case CHIP_POLARIS11:
  673. case CHIP_POLARIS12:
  674. amdgpu_device_program_register_sequence(adev,
  675. golden_settings_polaris11_a11,
  676. ARRAY_SIZE(golden_settings_polaris11_a11));
  677. amdgpu_device_program_register_sequence(adev,
  678. polaris11_golden_common_all,
  679. ARRAY_SIZE(polaris11_golden_common_all));
  680. break;
  681. case CHIP_POLARIS10:
  682. amdgpu_device_program_register_sequence(adev,
  683. golden_settings_polaris10_a11,
  684. ARRAY_SIZE(golden_settings_polaris10_a11));
  685. amdgpu_device_program_register_sequence(adev,
  686. polaris10_golden_common_all,
  687. ARRAY_SIZE(polaris10_golden_common_all));
  688. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  689. if (adev->pdev->revision == 0xc7 &&
  690. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  691. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  692. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  693. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  694. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  695. }
  696. break;
  697. case CHIP_CARRIZO:
  698. amdgpu_device_program_register_sequence(adev,
  699. cz_mgcg_cgcg_init,
  700. ARRAY_SIZE(cz_mgcg_cgcg_init));
  701. amdgpu_device_program_register_sequence(adev,
  702. cz_golden_settings_a11,
  703. ARRAY_SIZE(cz_golden_settings_a11));
  704. amdgpu_device_program_register_sequence(adev,
  705. cz_golden_common_all,
  706. ARRAY_SIZE(cz_golden_common_all));
  707. break;
  708. case CHIP_STONEY:
  709. amdgpu_device_program_register_sequence(adev,
  710. stoney_mgcg_cgcg_init,
  711. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  712. amdgpu_device_program_register_sequence(adev,
  713. stoney_golden_settings_a11,
  714. ARRAY_SIZE(stoney_golden_settings_a11));
  715. amdgpu_device_program_register_sequence(adev,
  716. stoney_golden_common_all,
  717. ARRAY_SIZE(stoney_golden_common_all));
  718. break;
  719. default:
  720. break;
  721. }
  722. }
  723. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  724. {
  725. adev->gfx.scratch.num_reg = 8;
  726. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  727. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  728. }
  729. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  730. {
  731. struct amdgpu_device *adev = ring->adev;
  732. uint32_t scratch;
  733. uint32_t tmp = 0;
  734. unsigned i;
  735. int r;
  736. r = amdgpu_gfx_scratch_get(adev, &scratch);
  737. if (r) {
  738. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  739. return r;
  740. }
  741. WREG32(scratch, 0xCAFEDEAD);
  742. r = amdgpu_ring_alloc(ring, 3);
  743. if (r) {
  744. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  745. ring->idx, r);
  746. amdgpu_gfx_scratch_free(adev, scratch);
  747. return r;
  748. }
  749. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  750. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  751. amdgpu_ring_write(ring, 0xDEADBEEF);
  752. amdgpu_ring_commit(ring);
  753. for (i = 0; i < adev->usec_timeout; i++) {
  754. tmp = RREG32(scratch);
  755. if (tmp == 0xDEADBEEF)
  756. break;
  757. DRM_UDELAY(1);
  758. }
  759. if (i < adev->usec_timeout) {
  760. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  761. ring->idx, i);
  762. } else {
  763. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  764. ring->idx, scratch, tmp);
  765. r = -EINVAL;
  766. }
  767. amdgpu_gfx_scratch_free(adev, scratch);
  768. return r;
  769. }
  770. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  771. {
  772. struct amdgpu_device *adev = ring->adev;
  773. struct amdgpu_ib ib;
  774. struct dma_fence *f = NULL;
  775. uint32_t scratch;
  776. uint32_t tmp = 0;
  777. long r;
  778. r = amdgpu_gfx_scratch_get(adev, &scratch);
  779. if (r) {
  780. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  781. return r;
  782. }
  783. WREG32(scratch, 0xCAFEDEAD);
  784. memset(&ib, 0, sizeof(ib));
  785. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  786. if (r) {
  787. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  788. goto err1;
  789. }
  790. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  791. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  792. ib.ptr[2] = 0xDEADBEEF;
  793. ib.length_dw = 3;
  794. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  795. if (r)
  796. goto err2;
  797. r = dma_fence_wait_timeout(f, false, timeout);
  798. if (r == 0) {
  799. DRM_ERROR("amdgpu: IB test timed out.\n");
  800. r = -ETIMEDOUT;
  801. goto err2;
  802. } else if (r < 0) {
  803. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  804. goto err2;
  805. }
  806. tmp = RREG32(scratch);
  807. if (tmp == 0xDEADBEEF) {
  808. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  809. r = 0;
  810. } else {
  811. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  812. scratch, tmp);
  813. r = -EINVAL;
  814. }
  815. err2:
  816. amdgpu_ib_free(adev, &ib, NULL);
  817. dma_fence_put(f);
  818. err1:
  819. amdgpu_gfx_scratch_free(adev, scratch);
  820. return r;
  821. }
  822. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  823. {
  824. release_firmware(adev->gfx.pfp_fw);
  825. adev->gfx.pfp_fw = NULL;
  826. release_firmware(adev->gfx.me_fw);
  827. adev->gfx.me_fw = NULL;
  828. release_firmware(adev->gfx.ce_fw);
  829. adev->gfx.ce_fw = NULL;
  830. release_firmware(adev->gfx.rlc_fw);
  831. adev->gfx.rlc_fw = NULL;
  832. release_firmware(adev->gfx.mec_fw);
  833. adev->gfx.mec_fw = NULL;
  834. if ((adev->asic_type != CHIP_STONEY) &&
  835. (adev->asic_type != CHIP_TOPAZ))
  836. release_firmware(adev->gfx.mec2_fw);
  837. adev->gfx.mec2_fw = NULL;
  838. kfree(adev->gfx.rlc.register_list_format);
  839. }
  840. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  841. {
  842. const char *chip_name;
  843. char fw_name[30];
  844. int err;
  845. struct amdgpu_firmware_info *info = NULL;
  846. const struct common_firmware_header *header = NULL;
  847. const struct gfx_firmware_header_v1_0 *cp_hdr;
  848. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  849. unsigned int *tmp = NULL, i;
  850. DRM_DEBUG("\n");
  851. switch (adev->asic_type) {
  852. case CHIP_TOPAZ:
  853. chip_name = "topaz";
  854. break;
  855. case CHIP_TONGA:
  856. chip_name = "tonga";
  857. break;
  858. case CHIP_CARRIZO:
  859. chip_name = "carrizo";
  860. break;
  861. case CHIP_FIJI:
  862. chip_name = "fiji";
  863. break;
  864. case CHIP_POLARIS11:
  865. chip_name = "polaris11";
  866. break;
  867. case CHIP_POLARIS10:
  868. chip_name = "polaris10";
  869. break;
  870. case CHIP_POLARIS12:
  871. chip_name = "polaris12";
  872. break;
  873. case CHIP_STONEY:
  874. chip_name = "stoney";
  875. break;
  876. default:
  877. BUG();
  878. }
  879. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  880. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp_2.bin", chip_name);
  881. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  882. if (err == -ENOENT) {
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  884. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  885. }
  886. } else {
  887. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  888. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  889. }
  890. if (err)
  891. goto out;
  892. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  893. if (err)
  894. goto out;
  895. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  896. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  897. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  898. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  899. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me_2.bin", chip_name);
  900. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  901. if (err == -ENOENT) {
  902. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  903. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  904. }
  905. } else {
  906. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  907. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  908. }
  909. if (err)
  910. goto out;
  911. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  912. if (err)
  913. goto out;
  914. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  915. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  916. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  917. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  918. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce_2.bin", chip_name);
  919. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  920. if (err == -ENOENT) {
  921. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  922. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  923. }
  924. } else {
  925. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  926. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  927. }
  928. if (err)
  929. goto out;
  930. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  931. if (err)
  932. goto out;
  933. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  934. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  935. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  936. /*
  937. * Support for MCBP/Virtualization in combination with chained IBs is
  938. * formal released on feature version #46
  939. */
  940. if (adev->gfx.ce_feature_version >= 46 &&
  941. adev->gfx.pfp_feature_version >= 46) {
  942. adev->virt.chained_ib_support = true;
  943. DRM_INFO("Chained IB support enabled!\n");
  944. } else
  945. adev->virt.chained_ib_support = false;
  946. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  947. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  948. if (err)
  949. goto out;
  950. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  951. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  952. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  953. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  954. adev->gfx.rlc.save_and_restore_offset =
  955. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  956. adev->gfx.rlc.clear_state_descriptor_offset =
  957. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  958. adev->gfx.rlc.avail_scratch_ram_locations =
  959. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  960. adev->gfx.rlc.reg_restore_list_size =
  961. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  962. adev->gfx.rlc.reg_list_format_start =
  963. le32_to_cpu(rlc_hdr->reg_list_format_start);
  964. adev->gfx.rlc.reg_list_format_separate_start =
  965. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  966. adev->gfx.rlc.starting_offsets_start =
  967. le32_to_cpu(rlc_hdr->starting_offsets_start);
  968. adev->gfx.rlc.reg_list_format_size_bytes =
  969. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  970. adev->gfx.rlc.reg_list_size_bytes =
  971. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  972. adev->gfx.rlc.register_list_format =
  973. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  974. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  975. if (!adev->gfx.rlc.register_list_format) {
  976. err = -ENOMEM;
  977. goto out;
  978. }
  979. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  980. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  981. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  982. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  983. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  984. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  985. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  986. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  987. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  988. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  989. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec_2.bin", chip_name);
  990. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  991. if (err == -ENOENT) {
  992. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  993. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  994. }
  995. } else {
  996. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  997. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  998. }
  999. if (err)
  1000. goto out;
  1001. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  1002. if (err)
  1003. goto out;
  1004. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1005. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  1006. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  1007. if ((adev->asic_type != CHIP_STONEY) &&
  1008. (adev->asic_type != CHIP_TOPAZ)) {
  1009. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1010. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2_2.bin", chip_name);
  1011. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1012. if (err == -ENOENT) {
  1013. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1014. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1015. }
  1016. } else {
  1017. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1018. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1019. }
  1020. if (!err) {
  1021. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  1022. if (err)
  1023. goto out;
  1024. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1025. adev->gfx.mec2_fw->data;
  1026. adev->gfx.mec2_fw_version =
  1027. le32_to_cpu(cp_hdr->header.ucode_version);
  1028. adev->gfx.mec2_feature_version =
  1029. le32_to_cpu(cp_hdr->ucode_feature_version);
  1030. } else {
  1031. err = 0;
  1032. adev->gfx.mec2_fw = NULL;
  1033. }
  1034. }
  1035. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  1036. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  1037. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  1038. info->fw = adev->gfx.pfp_fw;
  1039. header = (const struct common_firmware_header *)info->fw->data;
  1040. adev->firmware.fw_size +=
  1041. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1042. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  1043. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  1044. info->fw = adev->gfx.me_fw;
  1045. header = (const struct common_firmware_header *)info->fw->data;
  1046. adev->firmware.fw_size +=
  1047. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1048. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  1049. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  1050. info->fw = adev->gfx.ce_fw;
  1051. header = (const struct common_firmware_header *)info->fw->data;
  1052. adev->firmware.fw_size +=
  1053. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1054. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  1055. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  1056. info->fw = adev->gfx.rlc_fw;
  1057. header = (const struct common_firmware_header *)info->fw->data;
  1058. adev->firmware.fw_size +=
  1059. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1060. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1061. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1062. info->fw = adev->gfx.mec_fw;
  1063. header = (const struct common_firmware_header *)info->fw->data;
  1064. adev->firmware.fw_size +=
  1065. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1066. /* we need account JT in */
  1067. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1068. adev->firmware.fw_size +=
  1069. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1070. if (amdgpu_sriov_vf(adev)) {
  1071. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1072. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1073. info->fw = adev->gfx.mec_fw;
  1074. adev->firmware.fw_size +=
  1075. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1076. }
  1077. if (adev->gfx.mec2_fw) {
  1078. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1079. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1080. info->fw = adev->gfx.mec2_fw;
  1081. header = (const struct common_firmware_header *)info->fw->data;
  1082. adev->firmware.fw_size +=
  1083. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1084. }
  1085. }
  1086. out:
  1087. if (err) {
  1088. dev_err(adev->dev,
  1089. "gfx8: Failed to load firmware \"%s\"\n",
  1090. fw_name);
  1091. release_firmware(adev->gfx.pfp_fw);
  1092. adev->gfx.pfp_fw = NULL;
  1093. release_firmware(adev->gfx.me_fw);
  1094. adev->gfx.me_fw = NULL;
  1095. release_firmware(adev->gfx.ce_fw);
  1096. adev->gfx.ce_fw = NULL;
  1097. release_firmware(adev->gfx.rlc_fw);
  1098. adev->gfx.rlc_fw = NULL;
  1099. release_firmware(adev->gfx.mec_fw);
  1100. adev->gfx.mec_fw = NULL;
  1101. release_firmware(adev->gfx.mec2_fw);
  1102. adev->gfx.mec2_fw = NULL;
  1103. }
  1104. return err;
  1105. }
  1106. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1107. volatile u32 *buffer)
  1108. {
  1109. u32 count = 0, i;
  1110. const struct cs_section_def *sect = NULL;
  1111. const struct cs_extent_def *ext = NULL;
  1112. if (adev->gfx.rlc.cs_data == NULL)
  1113. return;
  1114. if (buffer == NULL)
  1115. return;
  1116. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1117. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1118. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1119. buffer[count++] = cpu_to_le32(0x80000000);
  1120. buffer[count++] = cpu_to_le32(0x80000000);
  1121. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1122. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1123. if (sect->id == SECT_CONTEXT) {
  1124. buffer[count++] =
  1125. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1126. buffer[count++] = cpu_to_le32(ext->reg_index -
  1127. PACKET3_SET_CONTEXT_REG_START);
  1128. for (i = 0; i < ext->reg_count; i++)
  1129. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1130. } else {
  1131. return;
  1132. }
  1133. }
  1134. }
  1135. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1136. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1137. PACKET3_SET_CONTEXT_REG_START);
  1138. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1139. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1140. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1141. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1142. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1143. buffer[count++] = cpu_to_le32(0);
  1144. }
  1145. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1146. {
  1147. const __le32 *fw_data;
  1148. volatile u32 *dst_ptr;
  1149. int me, i, max_me = 4;
  1150. u32 bo_offset = 0;
  1151. u32 table_offset, table_size;
  1152. if (adev->asic_type == CHIP_CARRIZO)
  1153. max_me = 5;
  1154. /* write the cp table buffer */
  1155. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1156. for (me = 0; me < max_me; me++) {
  1157. if (me == 0) {
  1158. const struct gfx_firmware_header_v1_0 *hdr =
  1159. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1160. fw_data = (const __le32 *)
  1161. (adev->gfx.ce_fw->data +
  1162. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1163. table_offset = le32_to_cpu(hdr->jt_offset);
  1164. table_size = le32_to_cpu(hdr->jt_size);
  1165. } else if (me == 1) {
  1166. const struct gfx_firmware_header_v1_0 *hdr =
  1167. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1168. fw_data = (const __le32 *)
  1169. (adev->gfx.pfp_fw->data +
  1170. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1171. table_offset = le32_to_cpu(hdr->jt_offset);
  1172. table_size = le32_to_cpu(hdr->jt_size);
  1173. } else if (me == 2) {
  1174. const struct gfx_firmware_header_v1_0 *hdr =
  1175. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1176. fw_data = (const __le32 *)
  1177. (adev->gfx.me_fw->data +
  1178. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1179. table_offset = le32_to_cpu(hdr->jt_offset);
  1180. table_size = le32_to_cpu(hdr->jt_size);
  1181. } else if (me == 3) {
  1182. const struct gfx_firmware_header_v1_0 *hdr =
  1183. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1184. fw_data = (const __le32 *)
  1185. (adev->gfx.mec_fw->data +
  1186. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1187. table_offset = le32_to_cpu(hdr->jt_offset);
  1188. table_size = le32_to_cpu(hdr->jt_size);
  1189. } else if (me == 4) {
  1190. const struct gfx_firmware_header_v1_0 *hdr =
  1191. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1192. fw_data = (const __le32 *)
  1193. (adev->gfx.mec2_fw->data +
  1194. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1195. table_offset = le32_to_cpu(hdr->jt_offset);
  1196. table_size = le32_to_cpu(hdr->jt_size);
  1197. }
  1198. for (i = 0; i < table_size; i ++) {
  1199. dst_ptr[bo_offset + i] =
  1200. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1201. }
  1202. bo_offset += table_size;
  1203. }
  1204. }
  1205. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1206. {
  1207. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  1208. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  1209. }
  1210. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1211. {
  1212. volatile u32 *dst_ptr;
  1213. u32 dws;
  1214. const struct cs_section_def *cs_data;
  1215. int r;
  1216. adev->gfx.rlc.cs_data = vi_cs_data;
  1217. cs_data = adev->gfx.rlc.cs_data;
  1218. if (cs_data) {
  1219. /* clear state block */
  1220. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1221. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1222. AMDGPU_GEM_DOMAIN_VRAM,
  1223. &adev->gfx.rlc.clear_state_obj,
  1224. &adev->gfx.rlc.clear_state_gpu_addr,
  1225. (void **)&adev->gfx.rlc.cs_ptr);
  1226. if (r) {
  1227. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1228. gfx_v8_0_rlc_fini(adev);
  1229. return r;
  1230. }
  1231. /* set up the cs buffer */
  1232. dst_ptr = adev->gfx.rlc.cs_ptr;
  1233. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1234. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1235. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1236. }
  1237. if ((adev->asic_type == CHIP_CARRIZO) ||
  1238. (adev->asic_type == CHIP_STONEY)) {
  1239. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1240. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1241. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1242. &adev->gfx.rlc.cp_table_obj,
  1243. &adev->gfx.rlc.cp_table_gpu_addr,
  1244. (void **)&adev->gfx.rlc.cp_table_ptr);
  1245. if (r) {
  1246. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1247. return r;
  1248. }
  1249. cz_init_cp_jump_table(adev);
  1250. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1251. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1252. }
  1253. return 0;
  1254. }
  1255. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1256. {
  1257. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1258. }
  1259. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1260. {
  1261. int r;
  1262. u32 *hpd;
  1263. size_t mec_hpd_size;
  1264. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1265. /* take ownership of the relevant compute queues */
  1266. amdgpu_gfx_compute_queue_acquire(adev);
  1267. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1268. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1269. AMDGPU_GEM_DOMAIN_GTT,
  1270. &adev->gfx.mec.hpd_eop_obj,
  1271. &adev->gfx.mec.hpd_eop_gpu_addr,
  1272. (void **)&hpd);
  1273. if (r) {
  1274. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1275. return r;
  1276. }
  1277. memset(hpd, 0, mec_hpd_size);
  1278. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1279. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1280. return 0;
  1281. }
  1282. static const u32 vgpr_init_compute_shader[] =
  1283. {
  1284. 0x7e000209, 0x7e020208,
  1285. 0x7e040207, 0x7e060206,
  1286. 0x7e080205, 0x7e0a0204,
  1287. 0x7e0c0203, 0x7e0e0202,
  1288. 0x7e100201, 0x7e120200,
  1289. 0x7e140209, 0x7e160208,
  1290. 0x7e180207, 0x7e1a0206,
  1291. 0x7e1c0205, 0x7e1e0204,
  1292. 0x7e200203, 0x7e220202,
  1293. 0x7e240201, 0x7e260200,
  1294. 0x7e280209, 0x7e2a0208,
  1295. 0x7e2c0207, 0x7e2e0206,
  1296. 0x7e300205, 0x7e320204,
  1297. 0x7e340203, 0x7e360202,
  1298. 0x7e380201, 0x7e3a0200,
  1299. 0x7e3c0209, 0x7e3e0208,
  1300. 0x7e400207, 0x7e420206,
  1301. 0x7e440205, 0x7e460204,
  1302. 0x7e480203, 0x7e4a0202,
  1303. 0x7e4c0201, 0x7e4e0200,
  1304. 0x7e500209, 0x7e520208,
  1305. 0x7e540207, 0x7e560206,
  1306. 0x7e580205, 0x7e5a0204,
  1307. 0x7e5c0203, 0x7e5e0202,
  1308. 0x7e600201, 0x7e620200,
  1309. 0x7e640209, 0x7e660208,
  1310. 0x7e680207, 0x7e6a0206,
  1311. 0x7e6c0205, 0x7e6e0204,
  1312. 0x7e700203, 0x7e720202,
  1313. 0x7e740201, 0x7e760200,
  1314. 0x7e780209, 0x7e7a0208,
  1315. 0x7e7c0207, 0x7e7e0206,
  1316. 0xbf8a0000, 0xbf810000,
  1317. };
  1318. static const u32 sgpr_init_compute_shader[] =
  1319. {
  1320. 0xbe8a0100, 0xbe8c0102,
  1321. 0xbe8e0104, 0xbe900106,
  1322. 0xbe920108, 0xbe940100,
  1323. 0xbe960102, 0xbe980104,
  1324. 0xbe9a0106, 0xbe9c0108,
  1325. 0xbe9e0100, 0xbea00102,
  1326. 0xbea20104, 0xbea40106,
  1327. 0xbea60108, 0xbea80100,
  1328. 0xbeaa0102, 0xbeac0104,
  1329. 0xbeae0106, 0xbeb00108,
  1330. 0xbeb20100, 0xbeb40102,
  1331. 0xbeb60104, 0xbeb80106,
  1332. 0xbeba0108, 0xbebc0100,
  1333. 0xbebe0102, 0xbec00104,
  1334. 0xbec20106, 0xbec40108,
  1335. 0xbec60100, 0xbec80102,
  1336. 0xbee60004, 0xbee70005,
  1337. 0xbeea0006, 0xbeeb0007,
  1338. 0xbee80008, 0xbee90009,
  1339. 0xbefc0000, 0xbf8a0000,
  1340. 0xbf810000, 0x00000000,
  1341. };
  1342. static const u32 vgpr_init_regs[] =
  1343. {
  1344. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1345. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1346. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1347. mmCOMPUTE_NUM_THREAD_Y, 1,
  1348. mmCOMPUTE_NUM_THREAD_Z, 1,
  1349. mmCOMPUTE_PGM_RSRC2, 20,
  1350. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1351. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1352. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1353. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1354. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1355. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1356. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1357. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1358. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1359. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1360. };
  1361. static const u32 sgpr1_init_regs[] =
  1362. {
  1363. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1364. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1365. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1366. mmCOMPUTE_NUM_THREAD_Y, 1,
  1367. mmCOMPUTE_NUM_THREAD_Z, 1,
  1368. mmCOMPUTE_PGM_RSRC2, 20,
  1369. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1370. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1371. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1372. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1373. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1374. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1375. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1376. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1377. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1378. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1379. };
  1380. static const u32 sgpr2_init_regs[] =
  1381. {
  1382. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1383. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1384. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1385. mmCOMPUTE_NUM_THREAD_Y, 1,
  1386. mmCOMPUTE_NUM_THREAD_Z, 1,
  1387. mmCOMPUTE_PGM_RSRC2, 20,
  1388. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1389. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1390. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1391. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1392. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1393. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1394. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1395. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1396. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1397. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1398. };
  1399. static const u32 sec_ded_counter_registers[] =
  1400. {
  1401. mmCPC_EDC_ATC_CNT,
  1402. mmCPC_EDC_SCRATCH_CNT,
  1403. mmCPC_EDC_UCODE_CNT,
  1404. mmCPF_EDC_ATC_CNT,
  1405. mmCPF_EDC_ROQ_CNT,
  1406. mmCPF_EDC_TAG_CNT,
  1407. mmCPG_EDC_ATC_CNT,
  1408. mmCPG_EDC_DMA_CNT,
  1409. mmCPG_EDC_TAG_CNT,
  1410. mmDC_EDC_CSINVOC_CNT,
  1411. mmDC_EDC_RESTORE_CNT,
  1412. mmDC_EDC_STATE_CNT,
  1413. mmGDS_EDC_CNT,
  1414. mmGDS_EDC_GRBM_CNT,
  1415. mmGDS_EDC_OA_DED,
  1416. mmSPI_EDC_CNT,
  1417. mmSQC_ATC_EDC_GATCL1_CNT,
  1418. mmSQC_EDC_CNT,
  1419. mmSQ_EDC_DED_CNT,
  1420. mmSQ_EDC_INFO,
  1421. mmSQ_EDC_SEC_CNT,
  1422. mmTCC_EDC_CNT,
  1423. mmTCP_ATC_EDC_GATCL1_CNT,
  1424. mmTCP_EDC_CNT,
  1425. mmTD_EDC_CNT
  1426. };
  1427. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1428. {
  1429. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1430. struct amdgpu_ib ib;
  1431. struct dma_fence *f = NULL;
  1432. int r, i;
  1433. u32 tmp;
  1434. unsigned total_size, vgpr_offset, sgpr_offset;
  1435. u64 gpu_addr;
  1436. /* only supported on CZ */
  1437. if (adev->asic_type != CHIP_CARRIZO)
  1438. return 0;
  1439. /* bail if the compute ring is not ready */
  1440. if (!ring->ready)
  1441. return 0;
  1442. tmp = RREG32(mmGB_EDC_MODE);
  1443. WREG32(mmGB_EDC_MODE, 0);
  1444. total_size =
  1445. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1446. total_size +=
  1447. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1448. total_size +=
  1449. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1450. total_size = ALIGN(total_size, 256);
  1451. vgpr_offset = total_size;
  1452. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1453. sgpr_offset = total_size;
  1454. total_size += sizeof(sgpr_init_compute_shader);
  1455. /* allocate an indirect buffer to put the commands in */
  1456. memset(&ib, 0, sizeof(ib));
  1457. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1458. if (r) {
  1459. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1460. return r;
  1461. }
  1462. /* load the compute shaders */
  1463. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1464. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1465. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1466. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1467. /* init the ib length to 0 */
  1468. ib.length_dw = 0;
  1469. /* VGPR */
  1470. /* write the register state for the compute dispatch */
  1471. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1472. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1473. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1474. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1475. }
  1476. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1477. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1478. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1479. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1480. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1481. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1482. /* write dispatch packet */
  1483. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1484. ib.ptr[ib.length_dw++] = 8; /* x */
  1485. ib.ptr[ib.length_dw++] = 1; /* y */
  1486. ib.ptr[ib.length_dw++] = 1; /* z */
  1487. ib.ptr[ib.length_dw++] =
  1488. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1489. /* write CS partial flush packet */
  1490. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1491. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1492. /* SGPR1 */
  1493. /* write the register state for the compute dispatch */
  1494. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1495. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1496. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1497. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1498. }
  1499. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1500. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1501. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1502. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1503. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1504. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1505. /* write dispatch packet */
  1506. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1507. ib.ptr[ib.length_dw++] = 8; /* x */
  1508. ib.ptr[ib.length_dw++] = 1; /* y */
  1509. ib.ptr[ib.length_dw++] = 1; /* z */
  1510. ib.ptr[ib.length_dw++] =
  1511. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1512. /* write CS partial flush packet */
  1513. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1514. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1515. /* SGPR2 */
  1516. /* write the register state for the compute dispatch */
  1517. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1518. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1519. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1520. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1521. }
  1522. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1523. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1524. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1525. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1526. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1527. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1528. /* write dispatch packet */
  1529. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1530. ib.ptr[ib.length_dw++] = 8; /* x */
  1531. ib.ptr[ib.length_dw++] = 1; /* y */
  1532. ib.ptr[ib.length_dw++] = 1; /* z */
  1533. ib.ptr[ib.length_dw++] =
  1534. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1535. /* write CS partial flush packet */
  1536. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1537. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1538. /* shedule the ib on the ring */
  1539. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1540. if (r) {
  1541. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1542. goto fail;
  1543. }
  1544. /* wait for the GPU to finish processing the IB */
  1545. r = dma_fence_wait(f, false);
  1546. if (r) {
  1547. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1548. goto fail;
  1549. }
  1550. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1551. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1552. WREG32(mmGB_EDC_MODE, tmp);
  1553. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1554. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1555. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1556. /* read back registers to clear the counters */
  1557. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1558. RREG32(sec_ded_counter_registers[i]);
  1559. fail:
  1560. amdgpu_ib_free(adev, &ib, NULL);
  1561. dma_fence_put(f);
  1562. return r;
  1563. }
  1564. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1565. {
  1566. u32 gb_addr_config;
  1567. u32 mc_shared_chmap, mc_arb_ramcfg;
  1568. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1569. u32 tmp;
  1570. int ret;
  1571. switch (adev->asic_type) {
  1572. case CHIP_TOPAZ:
  1573. adev->gfx.config.max_shader_engines = 1;
  1574. adev->gfx.config.max_tile_pipes = 2;
  1575. adev->gfx.config.max_cu_per_sh = 6;
  1576. adev->gfx.config.max_sh_per_se = 1;
  1577. adev->gfx.config.max_backends_per_se = 2;
  1578. adev->gfx.config.max_texture_channel_caches = 2;
  1579. adev->gfx.config.max_gprs = 256;
  1580. adev->gfx.config.max_gs_threads = 32;
  1581. adev->gfx.config.max_hw_contexts = 8;
  1582. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1583. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1584. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1585. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1586. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1587. break;
  1588. case CHIP_FIJI:
  1589. adev->gfx.config.max_shader_engines = 4;
  1590. adev->gfx.config.max_tile_pipes = 16;
  1591. adev->gfx.config.max_cu_per_sh = 16;
  1592. adev->gfx.config.max_sh_per_se = 1;
  1593. adev->gfx.config.max_backends_per_se = 4;
  1594. adev->gfx.config.max_texture_channel_caches = 16;
  1595. adev->gfx.config.max_gprs = 256;
  1596. adev->gfx.config.max_gs_threads = 32;
  1597. adev->gfx.config.max_hw_contexts = 8;
  1598. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1599. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1600. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1601. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1602. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1603. break;
  1604. case CHIP_POLARIS11:
  1605. case CHIP_POLARIS12:
  1606. ret = amdgpu_atombios_get_gfx_info(adev);
  1607. if (ret)
  1608. return ret;
  1609. adev->gfx.config.max_gprs = 256;
  1610. adev->gfx.config.max_gs_threads = 32;
  1611. adev->gfx.config.max_hw_contexts = 8;
  1612. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1613. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1614. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1615. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1616. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1617. break;
  1618. case CHIP_POLARIS10:
  1619. ret = amdgpu_atombios_get_gfx_info(adev);
  1620. if (ret)
  1621. return ret;
  1622. adev->gfx.config.max_gprs = 256;
  1623. adev->gfx.config.max_gs_threads = 32;
  1624. adev->gfx.config.max_hw_contexts = 8;
  1625. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1626. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1627. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1628. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1629. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1630. break;
  1631. case CHIP_TONGA:
  1632. adev->gfx.config.max_shader_engines = 4;
  1633. adev->gfx.config.max_tile_pipes = 8;
  1634. adev->gfx.config.max_cu_per_sh = 8;
  1635. adev->gfx.config.max_sh_per_se = 1;
  1636. adev->gfx.config.max_backends_per_se = 2;
  1637. adev->gfx.config.max_texture_channel_caches = 8;
  1638. adev->gfx.config.max_gprs = 256;
  1639. adev->gfx.config.max_gs_threads = 32;
  1640. adev->gfx.config.max_hw_contexts = 8;
  1641. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1642. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1643. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1644. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1645. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1646. break;
  1647. case CHIP_CARRIZO:
  1648. adev->gfx.config.max_shader_engines = 1;
  1649. adev->gfx.config.max_tile_pipes = 2;
  1650. adev->gfx.config.max_sh_per_se = 1;
  1651. adev->gfx.config.max_backends_per_se = 2;
  1652. adev->gfx.config.max_cu_per_sh = 8;
  1653. adev->gfx.config.max_texture_channel_caches = 2;
  1654. adev->gfx.config.max_gprs = 256;
  1655. adev->gfx.config.max_gs_threads = 32;
  1656. adev->gfx.config.max_hw_contexts = 8;
  1657. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1658. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1659. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1660. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1661. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1662. break;
  1663. case CHIP_STONEY:
  1664. adev->gfx.config.max_shader_engines = 1;
  1665. adev->gfx.config.max_tile_pipes = 2;
  1666. adev->gfx.config.max_sh_per_se = 1;
  1667. adev->gfx.config.max_backends_per_se = 1;
  1668. adev->gfx.config.max_cu_per_sh = 3;
  1669. adev->gfx.config.max_texture_channel_caches = 2;
  1670. adev->gfx.config.max_gprs = 256;
  1671. adev->gfx.config.max_gs_threads = 16;
  1672. adev->gfx.config.max_hw_contexts = 8;
  1673. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1674. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1675. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1676. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1677. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1678. break;
  1679. default:
  1680. adev->gfx.config.max_shader_engines = 2;
  1681. adev->gfx.config.max_tile_pipes = 4;
  1682. adev->gfx.config.max_cu_per_sh = 2;
  1683. adev->gfx.config.max_sh_per_se = 1;
  1684. adev->gfx.config.max_backends_per_se = 2;
  1685. adev->gfx.config.max_texture_channel_caches = 4;
  1686. adev->gfx.config.max_gprs = 256;
  1687. adev->gfx.config.max_gs_threads = 32;
  1688. adev->gfx.config.max_hw_contexts = 8;
  1689. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1690. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1691. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1692. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1693. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1694. break;
  1695. }
  1696. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1697. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1698. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1699. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1700. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1701. if (adev->flags & AMD_IS_APU) {
  1702. /* Get memory bank mapping mode. */
  1703. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1704. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1705. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1706. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1707. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1708. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1709. /* Validate settings in case only one DIMM installed. */
  1710. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1711. dimm00_addr_map = 0;
  1712. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1713. dimm01_addr_map = 0;
  1714. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1715. dimm10_addr_map = 0;
  1716. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1717. dimm11_addr_map = 0;
  1718. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1719. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1720. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1721. adev->gfx.config.mem_row_size_in_kb = 2;
  1722. else
  1723. adev->gfx.config.mem_row_size_in_kb = 1;
  1724. } else {
  1725. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1726. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1727. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1728. adev->gfx.config.mem_row_size_in_kb = 4;
  1729. }
  1730. adev->gfx.config.shader_engine_tile_size = 32;
  1731. adev->gfx.config.num_gpus = 1;
  1732. adev->gfx.config.multi_gpu_tile_size = 64;
  1733. /* fix up row size */
  1734. switch (adev->gfx.config.mem_row_size_in_kb) {
  1735. case 1:
  1736. default:
  1737. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1738. break;
  1739. case 2:
  1740. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1741. break;
  1742. case 4:
  1743. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1744. break;
  1745. }
  1746. adev->gfx.config.gb_addr_config = gb_addr_config;
  1747. return 0;
  1748. }
  1749. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1750. int mec, int pipe, int queue)
  1751. {
  1752. int r;
  1753. unsigned irq_type;
  1754. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1755. ring = &adev->gfx.compute_ring[ring_id];
  1756. /* mec0 is me1 */
  1757. ring->me = mec + 1;
  1758. ring->pipe = pipe;
  1759. ring->queue = queue;
  1760. ring->ring_obj = NULL;
  1761. ring->use_doorbell = true;
  1762. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1763. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1764. + (ring_id * GFX8_MEC_HPD_SIZE);
  1765. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1766. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1767. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1768. + ring->pipe;
  1769. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1770. r = amdgpu_ring_init(adev, ring, 1024,
  1771. &adev->gfx.eop_irq, irq_type);
  1772. if (r)
  1773. return r;
  1774. return 0;
  1775. }
  1776. static int gfx_v8_0_sw_init(void *handle)
  1777. {
  1778. int i, j, k, r, ring_id;
  1779. struct amdgpu_ring *ring;
  1780. struct amdgpu_kiq *kiq;
  1781. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1782. switch (adev->asic_type) {
  1783. case CHIP_FIJI:
  1784. case CHIP_TONGA:
  1785. case CHIP_POLARIS11:
  1786. case CHIP_POLARIS12:
  1787. case CHIP_POLARIS10:
  1788. case CHIP_CARRIZO:
  1789. adev->gfx.mec.num_mec = 2;
  1790. break;
  1791. case CHIP_TOPAZ:
  1792. case CHIP_STONEY:
  1793. default:
  1794. adev->gfx.mec.num_mec = 1;
  1795. break;
  1796. }
  1797. adev->gfx.mec.num_pipe_per_mec = 4;
  1798. adev->gfx.mec.num_queue_per_pipe = 8;
  1799. /* KIQ event */
  1800. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1801. if (r)
  1802. return r;
  1803. /* EOP Event */
  1804. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1805. if (r)
  1806. return r;
  1807. /* Privileged reg */
  1808. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1809. &adev->gfx.priv_reg_irq);
  1810. if (r)
  1811. return r;
  1812. /* Privileged inst */
  1813. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1814. &adev->gfx.priv_inst_irq);
  1815. if (r)
  1816. return r;
  1817. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1818. gfx_v8_0_scratch_init(adev);
  1819. r = gfx_v8_0_init_microcode(adev);
  1820. if (r) {
  1821. DRM_ERROR("Failed to load gfx firmware!\n");
  1822. return r;
  1823. }
  1824. r = gfx_v8_0_rlc_init(adev);
  1825. if (r) {
  1826. DRM_ERROR("Failed to init rlc BOs!\n");
  1827. return r;
  1828. }
  1829. r = gfx_v8_0_mec_init(adev);
  1830. if (r) {
  1831. DRM_ERROR("Failed to init MEC BOs!\n");
  1832. return r;
  1833. }
  1834. /* set up the gfx ring */
  1835. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1836. ring = &adev->gfx.gfx_ring[i];
  1837. ring->ring_obj = NULL;
  1838. sprintf(ring->name, "gfx");
  1839. /* no gfx doorbells on iceland */
  1840. if (adev->asic_type != CHIP_TOPAZ) {
  1841. ring->use_doorbell = true;
  1842. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1843. }
  1844. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1845. AMDGPU_CP_IRQ_GFX_EOP);
  1846. if (r)
  1847. return r;
  1848. }
  1849. /* set up the compute queues - allocate horizontally across pipes */
  1850. ring_id = 0;
  1851. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1852. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1853. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1854. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1855. continue;
  1856. r = gfx_v8_0_compute_ring_init(adev,
  1857. ring_id,
  1858. i, k, j);
  1859. if (r)
  1860. return r;
  1861. ring_id++;
  1862. }
  1863. }
  1864. }
  1865. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1866. if (r) {
  1867. DRM_ERROR("Failed to init KIQ BOs!\n");
  1868. return r;
  1869. }
  1870. kiq = &adev->gfx.kiq;
  1871. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1872. if (r)
  1873. return r;
  1874. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1875. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1876. if (r)
  1877. return r;
  1878. /* reserve GDS, GWS and OA resource for gfx */
  1879. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1880. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1881. &adev->gds.gds_gfx_bo, NULL, NULL);
  1882. if (r)
  1883. return r;
  1884. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1885. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1886. &adev->gds.gws_gfx_bo, NULL, NULL);
  1887. if (r)
  1888. return r;
  1889. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1890. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1891. &adev->gds.oa_gfx_bo, NULL, NULL);
  1892. if (r)
  1893. return r;
  1894. adev->gfx.ce_ram_size = 0x8000;
  1895. r = gfx_v8_0_gpu_early_init(adev);
  1896. if (r)
  1897. return r;
  1898. return 0;
  1899. }
  1900. static int gfx_v8_0_sw_fini(void *handle)
  1901. {
  1902. int i;
  1903. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1904. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1905. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1906. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1907. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1908. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1909. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1910. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1911. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1912. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1913. amdgpu_gfx_kiq_fini(adev);
  1914. gfx_v8_0_mec_fini(adev);
  1915. gfx_v8_0_rlc_fini(adev);
  1916. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1917. &adev->gfx.rlc.clear_state_gpu_addr,
  1918. (void **)&adev->gfx.rlc.cs_ptr);
  1919. if ((adev->asic_type == CHIP_CARRIZO) ||
  1920. (adev->asic_type == CHIP_STONEY)) {
  1921. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1922. &adev->gfx.rlc.cp_table_gpu_addr,
  1923. (void **)&adev->gfx.rlc.cp_table_ptr);
  1924. }
  1925. gfx_v8_0_free_microcode(adev);
  1926. return 0;
  1927. }
  1928. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1929. {
  1930. uint32_t *modearray, *mod2array;
  1931. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1932. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1933. u32 reg_offset;
  1934. modearray = adev->gfx.config.tile_mode_array;
  1935. mod2array = adev->gfx.config.macrotile_mode_array;
  1936. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1937. modearray[reg_offset] = 0;
  1938. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1939. mod2array[reg_offset] = 0;
  1940. switch (adev->asic_type) {
  1941. case CHIP_TOPAZ:
  1942. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1943. PIPE_CONFIG(ADDR_SURF_P2) |
  1944. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1945. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1946. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1947. PIPE_CONFIG(ADDR_SURF_P2) |
  1948. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1949. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1950. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1951. PIPE_CONFIG(ADDR_SURF_P2) |
  1952. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1953. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1954. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1955. PIPE_CONFIG(ADDR_SURF_P2) |
  1956. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1957. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1958. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1959. PIPE_CONFIG(ADDR_SURF_P2) |
  1960. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1961. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1962. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1963. PIPE_CONFIG(ADDR_SURF_P2) |
  1964. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1965. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1966. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1967. PIPE_CONFIG(ADDR_SURF_P2) |
  1968. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1969. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1970. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1971. PIPE_CONFIG(ADDR_SURF_P2));
  1972. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1973. PIPE_CONFIG(ADDR_SURF_P2) |
  1974. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1975. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1976. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1977. PIPE_CONFIG(ADDR_SURF_P2) |
  1978. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1979. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1980. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1981. PIPE_CONFIG(ADDR_SURF_P2) |
  1982. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1983. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1984. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1985. PIPE_CONFIG(ADDR_SURF_P2) |
  1986. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1987. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1988. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1989. PIPE_CONFIG(ADDR_SURF_P2) |
  1990. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1991. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1992. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1993. PIPE_CONFIG(ADDR_SURF_P2) |
  1994. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1996. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1997. PIPE_CONFIG(ADDR_SURF_P2) |
  1998. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2000. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2001. PIPE_CONFIG(ADDR_SURF_P2) |
  2002. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2003. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2004. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2005. PIPE_CONFIG(ADDR_SURF_P2) |
  2006. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2008. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2009. PIPE_CONFIG(ADDR_SURF_P2) |
  2010. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2011. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2012. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2013. PIPE_CONFIG(ADDR_SURF_P2) |
  2014. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2016. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2017. PIPE_CONFIG(ADDR_SURF_P2) |
  2018. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2019. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2020. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2021. PIPE_CONFIG(ADDR_SURF_P2) |
  2022. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2023. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2024. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2025. PIPE_CONFIG(ADDR_SURF_P2) |
  2026. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2028. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2029. PIPE_CONFIG(ADDR_SURF_P2) |
  2030. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2032. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2033. PIPE_CONFIG(ADDR_SURF_P2) |
  2034. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2036. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2037. PIPE_CONFIG(ADDR_SURF_P2) |
  2038. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2039. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2040. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2041. PIPE_CONFIG(ADDR_SURF_P2) |
  2042. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2043. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2044. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2045. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2046. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2047. NUM_BANKS(ADDR_SURF_8_BANK));
  2048. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2049. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2050. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2051. NUM_BANKS(ADDR_SURF_8_BANK));
  2052. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2055. NUM_BANKS(ADDR_SURF_8_BANK));
  2056. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2057. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2058. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2059. NUM_BANKS(ADDR_SURF_8_BANK));
  2060. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2063. NUM_BANKS(ADDR_SURF_8_BANK));
  2064. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2067. NUM_BANKS(ADDR_SURF_8_BANK));
  2068. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2071. NUM_BANKS(ADDR_SURF_8_BANK));
  2072. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2075. NUM_BANKS(ADDR_SURF_16_BANK));
  2076. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2079. NUM_BANKS(ADDR_SURF_16_BANK));
  2080. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2083. NUM_BANKS(ADDR_SURF_16_BANK));
  2084. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2085. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2086. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2087. NUM_BANKS(ADDR_SURF_16_BANK));
  2088. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2091. NUM_BANKS(ADDR_SURF_16_BANK));
  2092. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2093. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2094. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2095. NUM_BANKS(ADDR_SURF_16_BANK));
  2096. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2097. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2098. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2099. NUM_BANKS(ADDR_SURF_8_BANK));
  2100. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2101. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2102. reg_offset != 23)
  2103. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2104. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2105. if (reg_offset != 7)
  2106. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2107. break;
  2108. case CHIP_FIJI:
  2109. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2110. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2111. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2113. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2114. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2115. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2116. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2117. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2118. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2119. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2120. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2121. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2122. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2123. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2125. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2126. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2127. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2129. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2130. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2131. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2132. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2133. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2134. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2135. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2136. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2137. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2138. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2139. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2141. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2142. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2143. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2144. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2146. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2147. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2148. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2149. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2150. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2151. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2152. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2153. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2154. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2155. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2156. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2157. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2158. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2159. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2160. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2161. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2162. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2163. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2164. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2165. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2166. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2167. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2168. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2169. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2170. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2171. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2172. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2173. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2174. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2175. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2176. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2177. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2178. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2179. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2180. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2181. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2182. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2183. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2184. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2185. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2186. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2187. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2188. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2189. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2190. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2191. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2192. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2193. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2194. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2195. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2196. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2197. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2198. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2199. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2200. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2201. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2202. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2203. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2204. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2205. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2206. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2207. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2208. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2209. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2210. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2211. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2212. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2213. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2214. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2215. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2216. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2217. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2218. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2219. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2220. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2221. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2222. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2223. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2225. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2227. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2228. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2229. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2231. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2232. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2233. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2234. NUM_BANKS(ADDR_SURF_8_BANK));
  2235. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2236. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2237. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2238. NUM_BANKS(ADDR_SURF_8_BANK));
  2239. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2240. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2241. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2242. NUM_BANKS(ADDR_SURF_8_BANK));
  2243. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2244. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2245. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2246. NUM_BANKS(ADDR_SURF_8_BANK));
  2247. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2248. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2249. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2250. NUM_BANKS(ADDR_SURF_8_BANK));
  2251. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2252. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2253. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2254. NUM_BANKS(ADDR_SURF_8_BANK));
  2255. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2256. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2257. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2258. NUM_BANKS(ADDR_SURF_8_BANK));
  2259. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2260. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2261. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2262. NUM_BANKS(ADDR_SURF_8_BANK));
  2263. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2264. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2265. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2266. NUM_BANKS(ADDR_SURF_8_BANK));
  2267. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2268. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2269. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2270. NUM_BANKS(ADDR_SURF_8_BANK));
  2271. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2272. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2273. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2274. NUM_BANKS(ADDR_SURF_8_BANK));
  2275. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2276. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2277. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2278. NUM_BANKS(ADDR_SURF_8_BANK));
  2279. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2280. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2281. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2282. NUM_BANKS(ADDR_SURF_8_BANK));
  2283. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2284. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2285. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2286. NUM_BANKS(ADDR_SURF_4_BANK));
  2287. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2288. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2289. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2290. if (reg_offset != 7)
  2291. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2292. break;
  2293. case CHIP_TONGA:
  2294. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2295. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2296. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2297. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2298. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2299. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2300. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2301. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2302. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2303. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2304. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2306. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2307. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2308. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2310. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2311. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2312. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2314. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2315. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2316. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2317. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2318. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2319. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2320. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2321. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2322. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2323. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2324. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2326. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2327. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2328. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2329. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2330. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2331. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2332. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2333. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2334. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2335. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2336. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2337. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2338. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2339. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2340. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2341. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2342. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2343. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2344. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2345. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2346. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2347. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2348. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2349. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2350. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2351. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2352. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2353. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2354. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2355. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2356. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2357. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2358. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2359. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2360. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2361. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2362. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2363. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2364. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2365. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2366. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2367. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2368. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2369. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2370. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2371. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2372. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2373. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2374. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2375. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2376. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2377. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2378. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2379. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2380. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2381. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2382. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2383. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2384. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2385. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2386. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2387. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2388. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2389. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2390. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2391. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2392. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2393. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2394. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2395. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2396. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2397. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2398. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2399. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2400. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2401. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2402. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2403. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2404. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2405. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2406. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2407. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2408. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2409. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2410. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2411. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2412. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2413. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2414. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2415. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2416. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2417. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2418. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2419. NUM_BANKS(ADDR_SURF_16_BANK));
  2420. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2421. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2422. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2423. NUM_BANKS(ADDR_SURF_16_BANK));
  2424. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2425. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2426. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2427. NUM_BANKS(ADDR_SURF_16_BANK));
  2428. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2429. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2430. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2431. NUM_BANKS(ADDR_SURF_16_BANK));
  2432. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2433. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2434. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2435. NUM_BANKS(ADDR_SURF_16_BANK));
  2436. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2437. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2438. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2439. NUM_BANKS(ADDR_SURF_16_BANK));
  2440. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2441. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2442. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2443. NUM_BANKS(ADDR_SURF_16_BANK));
  2444. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2445. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2446. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2447. NUM_BANKS(ADDR_SURF_16_BANK));
  2448. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2449. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2450. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2451. NUM_BANKS(ADDR_SURF_16_BANK));
  2452. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2453. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2454. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2455. NUM_BANKS(ADDR_SURF_16_BANK));
  2456. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2457. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2458. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2459. NUM_BANKS(ADDR_SURF_16_BANK));
  2460. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2461. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2462. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2463. NUM_BANKS(ADDR_SURF_8_BANK));
  2464. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2465. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2466. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2467. NUM_BANKS(ADDR_SURF_4_BANK));
  2468. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2469. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2470. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2471. NUM_BANKS(ADDR_SURF_4_BANK));
  2472. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2473. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2474. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2475. if (reg_offset != 7)
  2476. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2477. break;
  2478. case CHIP_POLARIS11:
  2479. case CHIP_POLARIS12:
  2480. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2481. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2482. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2483. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2484. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2485. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2486. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2487. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2488. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2489. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2490. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2491. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2492. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2493. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2494. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2495. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2496. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2497. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2498. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2499. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2500. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2501. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2502. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2503. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2504. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2505. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2506. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2507. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2508. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2509. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2510. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2511. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2512. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2513. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2514. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2515. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2517. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2518. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2519. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2520. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2521. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2522. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2523. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2524. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2525. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2526. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2527. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2528. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2529. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2530. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2531. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2532. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2533. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2534. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2535. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2536. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2537. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2538. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2539. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2540. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2541. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2542. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2543. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2544. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2545. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2546. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2547. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2548. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2549. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2550. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2551. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2552. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2553. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2554. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2555. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2556. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2557. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2558. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2559. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2560. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2561. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2562. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2563. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2565. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2566. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2567. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2568. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2569. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2570. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2571. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2572. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2573. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2574. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2575. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2576. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2577. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2578. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2579. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2580. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2581. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2582. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2583. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2584. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2585. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2586. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2587. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2588. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2589. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2590. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2591. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2592. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2593. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2594. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2595. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2596. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2597. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2598. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2599. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2600. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2601. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2602. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2603. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2604. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2605. NUM_BANKS(ADDR_SURF_16_BANK));
  2606. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2607. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2608. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2609. NUM_BANKS(ADDR_SURF_16_BANK));
  2610. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2611. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2612. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2613. NUM_BANKS(ADDR_SURF_16_BANK));
  2614. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2615. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2616. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2617. NUM_BANKS(ADDR_SURF_16_BANK));
  2618. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2619. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2620. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2621. NUM_BANKS(ADDR_SURF_16_BANK));
  2622. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2623. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2624. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2625. NUM_BANKS(ADDR_SURF_16_BANK));
  2626. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2627. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2628. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2629. NUM_BANKS(ADDR_SURF_16_BANK));
  2630. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2631. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2632. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2633. NUM_BANKS(ADDR_SURF_16_BANK));
  2634. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2635. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2636. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2637. NUM_BANKS(ADDR_SURF_16_BANK));
  2638. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2639. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2640. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2641. NUM_BANKS(ADDR_SURF_16_BANK));
  2642. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2643. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2644. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2645. NUM_BANKS(ADDR_SURF_16_BANK));
  2646. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2647. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2648. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2649. NUM_BANKS(ADDR_SURF_16_BANK));
  2650. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2651. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2652. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2653. NUM_BANKS(ADDR_SURF_8_BANK));
  2654. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2655. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2656. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2657. NUM_BANKS(ADDR_SURF_4_BANK));
  2658. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2659. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2660. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2661. if (reg_offset != 7)
  2662. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2663. break;
  2664. case CHIP_POLARIS10:
  2665. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2666. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2667. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2668. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2669. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2670. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2671. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2672. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2673. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2674. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2675. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2676. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2677. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2678. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2679. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2680. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2681. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2682. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2683. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2684. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2685. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2686. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2687. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2688. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2689. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2690. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2691. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2692. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2693. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2694. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2695. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2696. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2697. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2698. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2699. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2700. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2701. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2702. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2703. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2704. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2705. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2706. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2707. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2708. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2709. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2710. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2711. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2712. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2713. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2714. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2715. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2716. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2717. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2718. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2719. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2720. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2721. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2722. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2723. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2724. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2725. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2726. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2727. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2728. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2729. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2730. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2731. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2732. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2733. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2734. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2735. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2736. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2737. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2738. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2739. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2740. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2741. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2742. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2743. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2744. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2745. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2746. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2747. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2748. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2749. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2750. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2751. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2752. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2753. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2754. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2755. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2756. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2757. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2758. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2759. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2760. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2761. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2762. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2763. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2764. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2765. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2766. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2767. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2768. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2769. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2770. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2771. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2772. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2773. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2774. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2775. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2776. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2777. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2778. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2779. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2780. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2781. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2782. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2783. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2784. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2785. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2786. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2787. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2788. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2789. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2790. NUM_BANKS(ADDR_SURF_16_BANK));
  2791. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2792. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2793. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2794. NUM_BANKS(ADDR_SURF_16_BANK));
  2795. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2796. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2797. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2798. NUM_BANKS(ADDR_SURF_16_BANK));
  2799. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2800. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2801. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2802. NUM_BANKS(ADDR_SURF_16_BANK));
  2803. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2804. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2805. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2806. NUM_BANKS(ADDR_SURF_16_BANK));
  2807. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2808. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2809. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2810. NUM_BANKS(ADDR_SURF_16_BANK));
  2811. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2812. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2813. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2814. NUM_BANKS(ADDR_SURF_16_BANK));
  2815. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2816. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2817. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2818. NUM_BANKS(ADDR_SURF_16_BANK));
  2819. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2820. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2821. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2822. NUM_BANKS(ADDR_SURF_16_BANK));
  2823. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2824. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2825. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2826. NUM_BANKS(ADDR_SURF_16_BANK));
  2827. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2828. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2829. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2830. NUM_BANKS(ADDR_SURF_16_BANK));
  2831. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2834. NUM_BANKS(ADDR_SURF_8_BANK));
  2835. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2836. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2837. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2838. NUM_BANKS(ADDR_SURF_4_BANK));
  2839. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2840. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2841. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2842. NUM_BANKS(ADDR_SURF_4_BANK));
  2843. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2844. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2845. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2846. if (reg_offset != 7)
  2847. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2848. break;
  2849. case CHIP_STONEY:
  2850. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2851. PIPE_CONFIG(ADDR_SURF_P2) |
  2852. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2853. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2854. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2855. PIPE_CONFIG(ADDR_SURF_P2) |
  2856. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2857. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2858. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2859. PIPE_CONFIG(ADDR_SURF_P2) |
  2860. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2861. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2862. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2863. PIPE_CONFIG(ADDR_SURF_P2) |
  2864. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2865. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2866. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2867. PIPE_CONFIG(ADDR_SURF_P2) |
  2868. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2869. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2870. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2871. PIPE_CONFIG(ADDR_SURF_P2) |
  2872. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2873. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2874. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2875. PIPE_CONFIG(ADDR_SURF_P2) |
  2876. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2877. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2878. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2879. PIPE_CONFIG(ADDR_SURF_P2));
  2880. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2881. PIPE_CONFIG(ADDR_SURF_P2) |
  2882. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2883. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2884. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2885. PIPE_CONFIG(ADDR_SURF_P2) |
  2886. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2887. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2888. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2889. PIPE_CONFIG(ADDR_SURF_P2) |
  2890. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2891. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2892. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2893. PIPE_CONFIG(ADDR_SURF_P2) |
  2894. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2895. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2896. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2897. PIPE_CONFIG(ADDR_SURF_P2) |
  2898. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2899. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2900. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2901. PIPE_CONFIG(ADDR_SURF_P2) |
  2902. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2903. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2904. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2905. PIPE_CONFIG(ADDR_SURF_P2) |
  2906. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2907. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2908. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2909. PIPE_CONFIG(ADDR_SURF_P2) |
  2910. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2911. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2912. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2913. PIPE_CONFIG(ADDR_SURF_P2) |
  2914. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2915. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2916. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2917. PIPE_CONFIG(ADDR_SURF_P2) |
  2918. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2919. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2920. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2921. PIPE_CONFIG(ADDR_SURF_P2) |
  2922. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2923. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2924. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2925. PIPE_CONFIG(ADDR_SURF_P2) |
  2926. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2927. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2928. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2929. PIPE_CONFIG(ADDR_SURF_P2) |
  2930. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2931. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2932. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2933. PIPE_CONFIG(ADDR_SURF_P2) |
  2934. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2935. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2936. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2937. PIPE_CONFIG(ADDR_SURF_P2) |
  2938. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2939. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2940. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2941. PIPE_CONFIG(ADDR_SURF_P2) |
  2942. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2943. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2944. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2945. PIPE_CONFIG(ADDR_SURF_P2) |
  2946. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2947. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2948. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2949. PIPE_CONFIG(ADDR_SURF_P2) |
  2950. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2951. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2952. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2953. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2954. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2955. NUM_BANKS(ADDR_SURF_8_BANK));
  2956. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2957. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2958. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2959. NUM_BANKS(ADDR_SURF_8_BANK));
  2960. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2961. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2962. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2963. NUM_BANKS(ADDR_SURF_8_BANK));
  2964. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2965. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2966. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2967. NUM_BANKS(ADDR_SURF_8_BANK));
  2968. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2969. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2970. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2971. NUM_BANKS(ADDR_SURF_8_BANK));
  2972. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2973. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2974. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2975. NUM_BANKS(ADDR_SURF_8_BANK));
  2976. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2977. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2978. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2979. NUM_BANKS(ADDR_SURF_8_BANK));
  2980. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2981. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2982. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2983. NUM_BANKS(ADDR_SURF_16_BANK));
  2984. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2985. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2986. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2987. NUM_BANKS(ADDR_SURF_16_BANK));
  2988. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2989. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2990. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2991. NUM_BANKS(ADDR_SURF_16_BANK));
  2992. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2995. NUM_BANKS(ADDR_SURF_16_BANK));
  2996. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2997. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2998. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2999. NUM_BANKS(ADDR_SURF_16_BANK));
  3000. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3001. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3002. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3003. NUM_BANKS(ADDR_SURF_16_BANK));
  3004. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3005. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3006. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3007. NUM_BANKS(ADDR_SURF_8_BANK));
  3008. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3009. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3010. reg_offset != 23)
  3011. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3012. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3013. if (reg_offset != 7)
  3014. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3015. break;
  3016. default:
  3017. dev_warn(adev->dev,
  3018. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3019. adev->asic_type);
  3020. case CHIP_CARRIZO:
  3021. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3022. PIPE_CONFIG(ADDR_SURF_P2) |
  3023. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3024. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3025. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3026. PIPE_CONFIG(ADDR_SURF_P2) |
  3027. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3028. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3029. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3030. PIPE_CONFIG(ADDR_SURF_P2) |
  3031. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3032. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3033. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3034. PIPE_CONFIG(ADDR_SURF_P2) |
  3035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3036. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3037. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3038. PIPE_CONFIG(ADDR_SURF_P2) |
  3039. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3040. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3041. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3042. PIPE_CONFIG(ADDR_SURF_P2) |
  3043. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3044. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3045. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3046. PIPE_CONFIG(ADDR_SURF_P2) |
  3047. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3048. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3049. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3050. PIPE_CONFIG(ADDR_SURF_P2));
  3051. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3052. PIPE_CONFIG(ADDR_SURF_P2) |
  3053. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3054. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3055. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3056. PIPE_CONFIG(ADDR_SURF_P2) |
  3057. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3058. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3059. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3060. PIPE_CONFIG(ADDR_SURF_P2) |
  3061. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3062. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3063. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3064. PIPE_CONFIG(ADDR_SURF_P2) |
  3065. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3066. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3067. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3068. PIPE_CONFIG(ADDR_SURF_P2) |
  3069. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3070. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3071. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3072. PIPE_CONFIG(ADDR_SURF_P2) |
  3073. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3074. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3075. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3076. PIPE_CONFIG(ADDR_SURF_P2) |
  3077. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3078. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3079. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3080. PIPE_CONFIG(ADDR_SURF_P2) |
  3081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3083. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3084. PIPE_CONFIG(ADDR_SURF_P2) |
  3085. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3086. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3087. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3088. PIPE_CONFIG(ADDR_SURF_P2) |
  3089. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3090. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3091. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3092. PIPE_CONFIG(ADDR_SURF_P2) |
  3093. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3094. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3095. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3096. PIPE_CONFIG(ADDR_SURF_P2) |
  3097. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3098. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3099. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3100. PIPE_CONFIG(ADDR_SURF_P2) |
  3101. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3103. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3104. PIPE_CONFIG(ADDR_SURF_P2) |
  3105. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3107. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3108. PIPE_CONFIG(ADDR_SURF_P2) |
  3109. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3111. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3112. PIPE_CONFIG(ADDR_SURF_P2) |
  3113. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3115. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3116. PIPE_CONFIG(ADDR_SURF_P2) |
  3117. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3118. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3119. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3120. PIPE_CONFIG(ADDR_SURF_P2) |
  3121. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3122. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3123. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3124. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3125. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3126. NUM_BANKS(ADDR_SURF_8_BANK));
  3127. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3128. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3129. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3130. NUM_BANKS(ADDR_SURF_8_BANK));
  3131. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3134. NUM_BANKS(ADDR_SURF_8_BANK));
  3135. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3138. NUM_BANKS(ADDR_SURF_8_BANK));
  3139. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3142. NUM_BANKS(ADDR_SURF_8_BANK));
  3143. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3146. NUM_BANKS(ADDR_SURF_8_BANK));
  3147. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3150. NUM_BANKS(ADDR_SURF_8_BANK));
  3151. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3154. NUM_BANKS(ADDR_SURF_16_BANK));
  3155. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3158. NUM_BANKS(ADDR_SURF_16_BANK));
  3159. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3162. NUM_BANKS(ADDR_SURF_16_BANK));
  3163. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3166. NUM_BANKS(ADDR_SURF_16_BANK));
  3167. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3170. NUM_BANKS(ADDR_SURF_16_BANK));
  3171. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3174. NUM_BANKS(ADDR_SURF_16_BANK));
  3175. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3178. NUM_BANKS(ADDR_SURF_8_BANK));
  3179. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3180. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3181. reg_offset != 23)
  3182. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3183. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3184. if (reg_offset != 7)
  3185. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3186. break;
  3187. }
  3188. }
  3189. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3190. u32 se_num, u32 sh_num, u32 instance)
  3191. {
  3192. u32 data;
  3193. if (instance == 0xffffffff)
  3194. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3195. else
  3196. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3197. if (se_num == 0xffffffff)
  3198. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3199. else
  3200. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3201. if (sh_num == 0xffffffff)
  3202. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3203. else
  3204. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3205. WREG32(mmGRBM_GFX_INDEX, data);
  3206. }
  3207. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3208. {
  3209. u32 data, mask;
  3210. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3211. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3212. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3213. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3214. adev->gfx.config.max_sh_per_se);
  3215. return (~data) & mask;
  3216. }
  3217. static void
  3218. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3219. {
  3220. switch (adev->asic_type) {
  3221. case CHIP_FIJI:
  3222. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3223. RB_XSEL2(1) | PKR_MAP(2) |
  3224. PKR_XSEL(1) | PKR_YSEL(1) |
  3225. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3226. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3227. SE_PAIR_YSEL(2);
  3228. break;
  3229. case CHIP_TONGA:
  3230. case CHIP_POLARIS10:
  3231. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3232. SE_XSEL(1) | SE_YSEL(1);
  3233. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3234. SE_PAIR_YSEL(2);
  3235. break;
  3236. case CHIP_TOPAZ:
  3237. case CHIP_CARRIZO:
  3238. *rconf |= RB_MAP_PKR0(2);
  3239. *rconf1 |= 0x0;
  3240. break;
  3241. case CHIP_POLARIS11:
  3242. case CHIP_POLARIS12:
  3243. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3244. SE_XSEL(1) | SE_YSEL(1);
  3245. *rconf1 |= 0x0;
  3246. break;
  3247. case CHIP_STONEY:
  3248. *rconf |= 0x0;
  3249. *rconf1 |= 0x0;
  3250. break;
  3251. default:
  3252. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3253. break;
  3254. }
  3255. }
  3256. static void
  3257. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3258. u32 raster_config, u32 raster_config_1,
  3259. unsigned rb_mask, unsigned num_rb)
  3260. {
  3261. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3262. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3263. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3264. unsigned rb_per_se = num_rb / num_se;
  3265. unsigned se_mask[4];
  3266. unsigned se;
  3267. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3268. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3269. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3270. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3271. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3272. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3273. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3274. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3275. (!se_mask[2] && !se_mask[3]))) {
  3276. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3277. if (!se_mask[0] && !se_mask[1]) {
  3278. raster_config_1 |=
  3279. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3280. } else {
  3281. raster_config_1 |=
  3282. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3283. }
  3284. }
  3285. for (se = 0; se < num_se; se++) {
  3286. unsigned raster_config_se = raster_config;
  3287. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3288. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3289. int idx = (se / 2) * 2;
  3290. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3291. raster_config_se &= ~SE_MAP_MASK;
  3292. if (!se_mask[idx]) {
  3293. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3294. } else {
  3295. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3296. }
  3297. }
  3298. pkr0_mask &= rb_mask;
  3299. pkr1_mask &= rb_mask;
  3300. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3301. raster_config_se &= ~PKR_MAP_MASK;
  3302. if (!pkr0_mask) {
  3303. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3304. } else {
  3305. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3306. }
  3307. }
  3308. if (rb_per_se >= 2) {
  3309. unsigned rb0_mask = 1 << (se * rb_per_se);
  3310. unsigned rb1_mask = rb0_mask << 1;
  3311. rb0_mask &= rb_mask;
  3312. rb1_mask &= rb_mask;
  3313. if (!rb0_mask || !rb1_mask) {
  3314. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3315. if (!rb0_mask) {
  3316. raster_config_se |=
  3317. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3318. } else {
  3319. raster_config_se |=
  3320. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3321. }
  3322. }
  3323. if (rb_per_se > 2) {
  3324. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3325. rb1_mask = rb0_mask << 1;
  3326. rb0_mask &= rb_mask;
  3327. rb1_mask &= rb_mask;
  3328. if (!rb0_mask || !rb1_mask) {
  3329. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3330. if (!rb0_mask) {
  3331. raster_config_se |=
  3332. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3333. } else {
  3334. raster_config_se |=
  3335. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3336. }
  3337. }
  3338. }
  3339. }
  3340. /* GRBM_GFX_INDEX has a different offset on VI */
  3341. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3342. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3343. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3344. }
  3345. /* GRBM_GFX_INDEX has a different offset on VI */
  3346. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3347. }
  3348. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3349. {
  3350. int i, j;
  3351. u32 data;
  3352. u32 raster_config = 0, raster_config_1 = 0;
  3353. u32 active_rbs = 0;
  3354. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3355. adev->gfx.config.max_sh_per_se;
  3356. unsigned num_rb_pipes;
  3357. mutex_lock(&adev->grbm_idx_mutex);
  3358. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3359. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3360. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3361. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3362. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3363. rb_bitmap_width_per_sh);
  3364. }
  3365. }
  3366. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3367. adev->gfx.config.backend_enable_mask = active_rbs;
  3368. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3369. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3370. adev->gfx.config.max_shader_engines, 16);
  3371. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3372. if (!adev->gfx.config.backend_enable_mask ||
  3373. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3374. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3375. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3376. } else {
  3377. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3378. adev->gfx.config.backend_enable_mask,
  3379. num_rb_pipes);
  3380. }
  3381. /* cache the values for userspace */
  3382. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3383. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3384. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3385. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3386. RREG32(mmCC_RB_BACKEND_DISABLE);
  3387. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3388. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3389. adev->gfx.config.rb_config[i][j].raster_config =
  3390. RREG32(mmPA_SC_RASTER_CONFIG);
  3391. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3392. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3393. }
  3394. }
  3395. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3396. mutex_unlock(&adev->grbm_idx_mutex);
  3397. }
  3398. /**
  3399. * gfx_v8_0_init_compute_vmid - gart enable
  3400. *
  3401. * @adev: amdgpu_device pointer
  3402. *
  3403. * Initialize compute vmid sh_mem registers
  3404. *
  3405. */
  3406. #define DEFAULT_SH_MEM_BASES (0x6000)
  3407. #define FIRST_COMPUTE_VMID (8)
  3408. #define LAST_COMPUTE_VMID (16)
  3409. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3410. {
  3411. int i;
  3412. uint32_t sh_mem_config;
  3413. uint32_t sh_mem_bases;
  3414. /*
  3415. * Configure apertures:
  3416. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3417. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3418. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3419. */
  3420. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3421. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3422. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3423. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3424. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3425. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3426. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3427. mutex_lock(&adev->srbm_mutex);
  3428. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3429. vi_srbm_select(adev, 0, 0, 0, i);
  3430. /* CP and shaders */
  3431. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3432. WREG32(mmSH_MEM_APE1_BASE, 1);
  3433. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3434. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3435. }
  3436. vi_srbm_select(adev, 0, 0, 0, 0);
  3437. mutex_unlock(&adev->srbm_mutex);
  3438. }
  3439. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3440. {
  3441. switch (adev->asic_type) {
  3442. default:
  3443. adev->gfx.config.double_offchip_lds_buf = 1;
  3444. break;
  3445. case CHIP_CARRIZO:
  3446. case CHIP_STONEY:
  3447. adev->gfx.config.double_offchip_lds_buf = 0;
  3448. break;
  3449. }
  3450. }
  3451. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3452. {
  3453. u32 tmp, sh_static_mem_cfg;
  3454. int i;
  3455. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3456. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3457. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3458. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3459. gfx_v8_0_tiling_mode_table_init(adev);
  3460. gfx_v8_0_setup_rb(adev);
  3461. gfx_v8_0_get_cu_info(adev);
  3462. gfx_v8_0_config_init(adev);
  3463. /* XXX SH_MEM regs */
  3464. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3465. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3466. SWIZZLE_ENABLE, 1);
  3467. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3468. ELEMENT_SIZE, 1);
  3469. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3470. INDEX_STRIDE, 3);
  3471. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3472. mutex_lock(&adev->srbm_mutex);
  3473. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3474. vi_srbm_select(adev, 0, 0, 0, i);
  3475. /* CP and shaders */
  3476. if (i == 0) {
  3477. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3478. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3479. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3480. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3481. WREG32(mmSH_MEM_CONFIG, tmp);
  3482. WREG32(mmSH_MEM_BASES, 0);
  3483. } else {
  3484. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3485. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3486. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3487. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3488. WREG32(mmSH_MEM_CONFIG, tmp);
  3489. tmp = adev->mc.shared_aperture_start >> 48;
  3490. WREG32(mmSH_MEM_BASES, tmp);
  3491. }
  3492. WREG32(mmSH_MEM_APE1_BASE, 1);
  3493. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3494. }
  3495. vi_srbm_select(adev, 0, 0, 0, 0);
  3496. mutex_unlock(&adev->srbm_mutex);
  3497. gfx_v8_0_init_compute_vmid(adev);
  3498. mutex_lock(&adev->grbm_idx_mutex);
  3499. /*
  3500. * making sure that the following register writes will be broadcasted
  3501. * to all the shaders
  3502. */
  3503. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3504. WREG32(mmPA_SC_FIFO_SIZE,
  3505. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3506. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3507. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3508. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3509. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3510. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3511. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3512. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3513. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3514. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3515. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3516. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3517. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3518. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3519. mutex_unlock(&adev->grbm_idx_mutex);
  3520. }
  3521. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3522. {
  3523. u32 i, j, k;
  3524. u32 mask;
  3525. mutex_lock(&adev->grbm_idx_mutex);
  3526. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3527. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3528. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3529. for (k = 0; k < adev->usec_timeout; k++) {
  3530. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3531. break;
  3532. udelay(1);
  3533. }
  3534. if (k == adev->usec_timeout) {
  3535. gfx_v8_0_select_se_sh(adev, 0xffffffff,
  3536. 0xffffffff, 0xffffffff);
  3537. mutex_unlock(&adev->grbm_idx_mutex);
  3538. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  3539. i, j);
  3540. return;
  3541. }
  3542. }
  3543. }
  3544. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3545. mutex_unlock(&adev->grbm_idx_mutex);
  3546. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3547. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3548. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3549. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3550. for (k = 0; k < adev->usec_timeout; k++) {
  3551. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3552. break;
  3553. udelay(1);
  3554. }
  3555. }
  3556. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3557. bool enable)
  3558. {
  3559. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3560. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3561. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3562. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3563. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3564. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3565. }
  3566. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3567. {
  3568. /* csib */
  3569. WREG32(mmRLC_CSIB_ADDR_HI,
  3570. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3571. WREG32(mmRLC_CSIB_ADDR_LO,
  3572. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3573. WREG32(mmRLC_CSIB_LENGTH,
  3574. adev->gfx.rlc.clear_state_size);
  3575. }
  3576. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3577. int ind_offset,
  3578. int list_size,
  3579. int *unique_indices,
  3580. int *indices_count,
  3581. int max_indices,
  3582. int *ind_start_offsets,
  3583. int *offset_count,
  3584. int max_offset)
  3585. {
  3586. int indices;
  3587. bool new_entry = true;
  3588. for (; ind_offset < list_size; ind_offset++) {
  3589. if (new_entry) {
  3590. new_entry = false;
  3591. ind_start_offsets[*offset_count] = ind_offset;
  3592. *offset_count = *offset_count + 1;
  3593. BUG_ON(*offset_count >= max_offset);
  3594. }
  3595. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3596. new_entry = true;
  3597. continue;
  3598. }
  3599. ind_offset += 2;
  3600. /* look for the matching indice */
  3601. for (indices = 0;
  3602. indices < *indices_count;
  3603. indices++) {
  3604. if (unique_indices[indices] ==
  3605. register_list_format[ind_offset])
  3606. break;
  3607. }
  3608. if (indices >= *indices_count) {
  3609. unique_indices[*indices_count] =
  3610. register_list_format[ind_offset];
  3611. indices = *indices_count;
  3612. *indices_count = *indices_count + 1;
  3613. BUG_ON(*indices_count >= max_indices);
  3614. }
  3615. register_list_format[ind_offset] = indices;
  3616. }
  3617. }
  3618. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3619. {
  3620. int i, temp, data;
  3621. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3622. int indices_count = 0;
  3623. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3624. int offset_count = 0;
  3625. int list_size;
  3626. unsigned int *register_list_format =
  3627. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3628. if (!register_list_format)
  3629. return -ENOMEM;
  3630. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3631. adev->gfx.rlc.reg_list_format_size_bytes);
  3632. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3633. RLC_FormatDirectRegListLength,
  3634. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3635. unique_indices,
  3636. &indices_count,
  3637. ARRAY_SIZE(unique_indices),
  3638. indirect_start_offsets,
  3639. &offset_count,
  3640. ARRAY_SIZE(indirect_start_offsets));
  3641. /* save and restore list */
  3642. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3643. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3644. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3645. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3646. /* indirect list */
  3647. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3648. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3649. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3650. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3651. list_size = list_size >> 1;
  3652. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3653. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3654. /* starting offsets starts */
  3655. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3656. adev->gfx.rlc.starting_offsets_start);
  3657. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  3658. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3659. indirect_start_offsets[i]);
  3660. /* unique indices */
  3661. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3662. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3663. for (i = 0; i < ARRAY_SIZE(unique_indices); i++) {
  3664. if (unique_indices[i] != 0) {
  3665. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3666. WREG32(data + i, unique_indices[i] >> 20);
  3667. }
  3668. }
  3669. kfree(register_list_format);
  3670. return 0;
  3671. }
  3672. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3673. {
  3674. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3675. }
  3676. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3677. {
  3678. uint32_t data;
  3679. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3680. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3681. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3682. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3683. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3684. WREG32(mmRLC_PG_DELAY, data);
  3685. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3686. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3687. }
  3688. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3689. bool enable)
  3690. {
  3691. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3692. }
  3693. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3694. bool enable)
  3695. {
  3696. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3697. }
  3698. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3699. {
  3700. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3701. }
  3702. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3703. {
  3704. if ((adev->asic_type == CHIP_CARRIZO) ||
  3705. (adev->asic_type == CHIP_STONEY)) {
  3706. gfx_v8_0_init_csb(adev);
  3707. gfx_v8_0_init_save_restore_list(adev);
  3708. gfx_v8_0_enable_save_restore_machine(adev);
  3709. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3710. gfx_v8_0_init_power_gating(adev);
  3711. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3712. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3713. (adev->asic_type == CHIP_POLARIS12)) {
  3714. gfx_v8_0_init_csb(adev);
  3715. gfx_v8_0_init_save_restore_list(adev);
  3716. gfx_v8_0_enable_save_restore_machine(adev);
  3717. gfx_v8_0_init_power_gating(adev);
  3718. }
  3719. }
  3720. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3721. {
  3722. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3723. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3724. gfx_v8_0_wait_for_rlc_serdes(adev);
  3725. }
  3726. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3727. {
  3728. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3729. udelay(50);
  3730. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3731. udelay(50);
  3732. }
  3733. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3734. {
  3735. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3736. /* carrizo do enable cp interrupt after cp inited */
  3737. if (!(adev->flags & AMD_IS_APU))
  3738. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3739. udelay(50);
  3740. }
  3741. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3742. {
  3743. const struct rlc_firmware_header_v2_0 *hdr;
  3744. const __le32 *fw_data;
  3745. unsigned i, fw_size;
  3746. if (!adev->gfx.rlc_fw)
  3747. return -EINVAL;
  3748. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3749. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3750. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3751. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3752. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3753. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3754. for (i = 0; i < fw_size; i++)
  3755. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3756. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3757. return 0;
  3758. }
  3759. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3760. {
  3761. int r;
  3762. u32 tmp;
  3763. gfx_v8_0_rlc_stop(adev);
  3764. /* disable CG */
  3765. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3766. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3767. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3768. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3769. if (adev->asic_type == CHIP_POLARIS11 ||
  3770. adev->asic_type == CHIP_POLARIS10 ||
  3771. adev->asic_type == CHIP_POLARIS12) {
  3772. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3773. tmp &= ~0x3;
  3774. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3775. }
  3776. /* disable PG */
  3777. WREG32(mmRLC_PG_CNTL, 0);
  3778. gfx_v8_0_rlc_reset(adev);
  3779. gfx_v8_0_init_pg(adev);
  3780. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  3781. /* legacy rlc firmware loading */
  3782. r = gfx_v8_0_rlc_load_microcode(adev);
  3783. if (r)
  3784. return r;
  3785. }
  3786. gfx_v8_0_rlc_start(adev);
  3787. return 0;
  3788. }
  3789. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3790. {
  3791. int i;
  3792. u32 tmp = RREG32(mmCP_ME_CNTL);
  3793. if (enable) {
  3794. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3795. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3796. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3797. } else {
  3798. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3799. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3800. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3801. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3802. adev->gfx.gfx_ring[i].ready = false;
  3803. }
  3804. WREG32(mmCP_ME_CNTL, tmp);
  3805. udelay(50);
  3806. }
  3807. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3808. {
  3809. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3810. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3811. const struct gfx_firmware_header_v1_0 *me_hdr;
  3812. const __le32 *fw_data;
  3813. unsigned i, fw_size;
  3814. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3815. return -EINVAL;
  3816. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3817. adev->gfx.pfp_fw->data;
  3818. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3819. adev->gfx.ce_fw->data;
  3820. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3821. adev->gfx.me_fw->data;
  3822. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3823. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3824. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3825. gfx_v8_0_cp_gfx_enable(adev, false);
  3826. /* PFP */
  3827. fw_data = (const __le32 *)
  3828. (adev->gfx.pfp_fw->data +
  3829. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3830. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3831. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3832. for (i = 0; i < fw_size; i++)
  3833. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3834. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3835. /* CE */
  3836. fw_data = (const __le32 *)
  3837. (adev->gfx.ce_fw->data +
  3838. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3839. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3840. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3841. for (i = 0; i < fw_size; i++)
  3842. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3843. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3844. /* ME */
  3845. fw_data = (const __le32 *)
  3846. (adev->gfx.me_fw->data +
  3847. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3848. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3849. WREG32(mmCP_ME_RAM_WADDR, 0);
  3850. for (i = 0; i < fw_size; i++)
  3851. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3852. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3853. return 0;
  3854. }
  3855. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3856. {
  3857. u32 count = 0;
  3858. const struct cs_section_def *sect = NULL;
  3859. const struct cs_extent_def *ext = NULL;
  3860. /* begin clear state */
  3861. count += 2;
  3862. /* context control state */
  3863. count += 3;
  3864. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3865. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3866. if (sect->id == SECT_CONTEXT)
  3867. count += 2 + ext->reg_count;
  3868. else
  3869. return 0;
  3870. }
  3871. }
  3872. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3873. count += 4;
  3874. /* end clear state */
  3875. count += 2;
  3876. /* clear state */
  3877. count += 2;
  3878. return count;
  3879. }
  3880. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3881. {
  3882. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3883. const struct cs_section_def *sect = NULL;
  3884. const struct cs_extent_def *ext = NULL;
  3885. int r, i;
  3886. /* init the CP */
  3887. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3888. WREG32(mmCP_ENDIAN_SWAP, 0);
  3889. WREG32(mmCP_DEVICE_ID, 1);
  3890. gfx_v8_0_cp_gfx_enable(adev, true);
  3891. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3892. if (r) {
  3893. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3894. return r;
  3895. }
  3896. /* clear state buffer */
  3897. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3898. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3899. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3900. amdgpu_ring_write(ring, 0x80000000);
  3901. amdgpu_ring_write(ring, 0x80000000);
  3902. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3903. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3904. if (sect->id == SECT_CONTEXT) {
  3905. amdgpu_ring_write(ring,
  3906. PACKET3(PACKET3_SET_CONTEXT_REG,
  3907. ext->reg_count));
  3908. amdgpu_ring_write(ring,
  3909. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3910. for (i = 0; i < ext->reg_count; i++)
  3911. amdgpu_ring_write(ring, ext->extent[i]);
  3912. }
  3913. }
  3914. }
  3915. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3916. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3917. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config);
  3918. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config_1);
  3919. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3920. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3921. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3922. amdgpu_ring_write(ring, 0);
  3923. /* init the CE partitions */
  3924. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3925. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3926. amdgpu_ring_write(ring, 0x8000);
  3927. amdgpu_ring_write(ring, 0x8000);
  3928. amdgpu_ring_commit(ring);
  3929. return 0;
  3930. }
  3931. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3932. {
  3933. u32 tmp;
  3934. /* no gfx doorbells on iceland */
  3935. if (adev->asic_type == CHIP_TOPAZ)
  3936. return;
  3937. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3938. if (ring->use_doorbell) {
  3939. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3940. DOORBELL_OFFSET, ring->doorbell_index);
  3941. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3942. DOORBELL_HIT, 0);
  3943. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3944. DOORBELL_EN, 1);
  3945. } else {
  3946. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3947. }
  3948. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3949. if (adev->flags & AMD_IS_APU)
  3950. return;
  3951. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3952. DOORBELL_RANGE_LOWER,
  3953. AMDGPU_DOORBELL_GFX_RING0);
  3954. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3955. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3956. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3957. }
  3958. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3959. {
  3960. struct amdgpu_ring *ring;
  3961. u32 tmp;
  3962. u32 rb_bufsz;
  3963. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3964. int r;
  3965. /* Set the write pointer delay */
  3966. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3967. /* set the RB to use vmid 0 */
  3968. WREG32(mmCP_RB_VMID, 0);
  3969. /* Set ring buffer size */
  3970. ring = &adev->gfx.gfx_ring[0];
  3971. rb_bufsz = order_base_2(ring->ring_size / 8);
  3972. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3973. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3974. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3975. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3976. #ifdef __BIG_ENDIAN
  3977. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3978. #endif
  3979. WREG32(mmCP_RB0_CNTL, tmp);
  3980. /* Initialize the ring buffer's read and write pointers */
  3981. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3982. ring->wptr = 0;
  3983. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3984. /* set the wb address wether it's enabled or not */
  3985. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3986. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3987. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3988. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3989. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  3990. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  3991. mdelay(1);
  3992. WREG32(mmCP_RB0_CNTL, tmp);
  3993. rb_addr = ring->gpu_addr >> 8;
  3994. WREG32(mmCP_RB0_BASE, rb_addr);
  3995. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3996. gfx_v8_0_set_cpg_door_bell(adev, ring);
  3997. /* start the ring */
  3998. amdgpu_ring_clear_ring(ring);
  3999. gfx_v8_0_cp_gfx_start(adev);
  4000. ring->ready = true;
  4001. r = amdgpu_ring_test_ring(ring);
  4002. if (r)
  4003. ring->ready = false;
  4004. return r;
  4005. }
  4006. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4007. {
  4008. int i;
  4009. if (enable) {
  4010. WREG32(mmCP_MEC_CNTL, 0);
  4011. } else {
  4012. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4013. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4014. adev->gfx.compute_ring[i].ready = false;
  4015. adev->gfx.kiq.ring.ready = false;
  4016. }
  4017. udelay(50);
  4018. }
  4019. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4020. {
  4021. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4022. const __le32 *fw_data;
  4023. unsigned i, fw_size;
  4024. if (!adev->gfx.mec_fw)
  4025. return -EINVAL;
  4026. gfx_v8_0_cp_compute_enable(adev, false);
  4027. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4028. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4029. fw_data = (const __le32 *)
  4030. (adev->gfx.mec_fw->data +
  4031. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4032. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4033. /* MEC1 */
  4034. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4035. for (i = 0; i < fw_size; i++)
  4036. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4037. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4038. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4039. if (adev->gfx.mec2_fw) {
  4040. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4041. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4042. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4043. fw_data = (const __le32 *)
  4044. (adev->gfx.mec2_fw->data +
  4045. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4046. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4047. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4048. for (i = 0; i < fw_size; i++)
  4049. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4050. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4051. }
  4052. return 0;
  4053. }
  4054. /* KIQ functions */
  4055. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4056. {
  4057. uint32_t tmp;
  4058. struct amdgpu_device *adev = ring->adev;
  4059. /* tell RLC which is KIQ queue */
  4060. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4061. tmp &= 0xffffff00;
  4062. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4063. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4064. tmp |= 0x80;
  4065. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4066. }
  4067. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4068. {
  4069. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4070. uint32_t scratch, tmp = 0;
  4071. uint64_t queue_mask = 0;
  4072. int r, i;
  4073. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4074. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4075. continue;
  4076. /* This situation may be hit in the future if a new HW
  4077. * generation exposes more than 64 queues. If so, the
  4078. * definition of queue_mask needs updating */
  4079. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4080. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4081. break;
  4082. }
  4083. queue_mask |= (1ull << i);
  4084. }
  4085. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4086. if (r) {
  4087. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4088. return r;
  4089. }
  4090. WREG32(scratch, 0xCAFEDEAD);
  4091. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4092. if (r) {
  4093. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4094. amdgpu_gfx_scratch_free(adev, scratch);
  4095. return r;
  4096. }
  4097. /* set resources */
  4098. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4099. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4100. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4101. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4102. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4103. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4104. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4105. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4106. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4107. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4108. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4109. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4110. /* map queues */
  4111. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4112. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4113. amdgpu_ring_write(kiq_ring,
  4114. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4115. amdgpu_ring_write(kiq_ring,
  4116. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4117. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4118. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4119. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4120. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4121. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4122. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4123. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4124. }
  4125. /* write to scratch for completion */
  4126. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4127. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4128. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4129. amdgpu_ring_commit(kiq_ring);
  4130. for (i = 0; i < adev->usec_timeout; i++) {
  4131. tmp = RREG32(scratch);
  4132. if (tmp == 0xDEADBEEF)
  4133. break;
  4134. DRM_UDELAY(1);
  4135. }
  4136. if (i >= adev->usec_timeout) {
  4137. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4138. scratch, tmp);
  4139. r = -EINVAL;
  4140. }
  4141. amdgpu_gfx_scratch_free(adev, scratch);
  4142. return r;
  4143. }
  4144. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4145. {
  4146. int i, r = 0;
  4147. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4148. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4149. for (i = 0; i < adev->usec_timeout; i++) {
  4150. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4151. break;
  4152. udelay(1);
  4153. }
  4154. if (i == adev->usec_timeout)
  4155. r = -ETIMEDOUT;
  4156. }
  4157. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4158. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4159. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4160. return r;
  4161. }
  4162. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4163. {
  4164. struct amdgpu_device *adev = ring->adev;
  4165. struct vi_mqd *mqd = ring->mqd_ptr;
  4166. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4167. uint32_t tmp;
  4168. mqd->header = 0xC0310800;
  4169. mqd->compute_pipelinestat_enable = 0x00000001;
  4170. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4171. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4172. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4173. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4174. mqd->compute_misc_reserved = 0x00000003;
  4175. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4176. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4177. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4178. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4179. eop_base_addr = ring->eop_gpu_addr >> 8;
  4180. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4181. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4182. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4183. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4184. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4185. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4186. mqd->cp_hqd_eop_control = tmp;
  4187. /* enable doorbell? */
  4188. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4189. CP_HQD_PQ_DOORBELL_CONTROL,
  4190. DOORBELL_EN,
  4191. ring->use_doorbell ? 1 : 0);
  4192. mqd->cp_hqd_pq_doorbell_control = tmp;
  4193. /* set the pointer to the MQD */
  4194. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4195. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4196. /* set MQD vmid to 0 */
  4197. tmp = RREG32(mmCP_MQD_CONTROL);
  4198. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4199. mqd->cp_mqd_control = tmp;
  4200. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4201. hqd_gpu_addr = ring->gpu_addr >> 8;
  4202. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4203. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4204. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4205. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4206. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4207. (order_base_2(ring->ring_size / 4) - 1));
  4208. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4209. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4210. #ifdef __BIG_ENDIAN
  4211. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4212. #endif
  4213. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4214. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4215. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4216. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4217. mqd->cp_hqd_pq_control = tmp;
  4218. /* set the wb address whether it's enabled or not */
  4219. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4220. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4221. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4222. upper_32_bits(wb_gpu_addr) & 0xffff;
  4223. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4224. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4225. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4226. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4227. tmp = 0;
  4228. /* enable the doorbell if requested */
  4229. if (ring->use_doorbell) {
  4230. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4231. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4232. DOORBELL_OFFSET, ring->doorbell_index);
  4233. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4234. DOORBELL_EN, 1);
  4235. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4236. DOORBELL_SOURCE, 0);
  4237. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4238. DOORBELL_HIT, 0);
  4239. }
  4240. mqd->cp_hqd_pq_doorbell_control = tmp;
  4241. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4242. ring->wptr = 0;
  4243. mqd->cp_hqd_pq_wptr = ring->wptr;
  4244. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4245. /* set the vmid for the queue */
  4246. mqd->cp_hqd_vmid = 0;
  4247. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4248. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4249. mqd->cp_hqd_persistent_state = tmp;
  4250. /* set MTYPE */
  4251. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4252. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4253. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4254. mqd->cp_hqd_ib_control = tmp;
  4255. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4256. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4257. mqd->cp_hqd_iq_timer = tmp;
  4258. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4259. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4260. mqd->cp_hqd_ctx_save_control = tmp;
  4261. /* defaults */
  4262. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4263. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4264. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4265. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4266. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4267. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4268. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4269. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4270. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4271. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4272. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4273. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4274. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4275. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4276. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4277. /* activate the queue */
  4278. mqd->cp_hqd_active = 1;
  4279. return 0;
  4280. }
  4281. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4282. struct vi_mqd *mqd)
  4283. {
  4284. uint32_t mqd_reg;
  4285. uint32_t *mqd_data;
  4286. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4287. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4288. /* disable wptr polling */
  4289. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4290. /* program all HQD registers */
  4291. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4292. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4293. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4294. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4295. * on ASICs that do not support context-save.
  4296. * EOP writes/reads can start anywhere in the ring.
  4297. */
  4298. if (adev->asic_type != CHIP_TONGA) {
  4299. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4300. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4301. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4302. }
  4303. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4304. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4305. /* activate the HQD */
  4306. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4307. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4308. return 0;
  4309. }
  4310. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4311. {
  4312. struct amdgpu_device *adev = ring->adev;
  4313. struct vi_mqd *mqd = ring->mqd_ptr;
  4314. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4315. gfx_v8_0_kiq_setting(ring);
  4316. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4317. /* reset MQD to a clean status */
  4318. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4319. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4320. /* reset ring buffer */
  4321. ring->wptr = 0;
  4322. amdgpu_ring_clear_ring(ring);
  4323. mutex_lock(&adev->srbm_mutex);
  4324. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4325. gfx_v8_0_mqd_commit(adev, mqd);
  4326. vi_srbm_select(adev, 0, 0, 0, 0);
  4327. mutex_unlock(&adev->srbm_mutex);
  4328. } else {
  4329. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4330. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4331. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4332. mutex_lock(&adev->srbm_mutex);
  4333. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4334. gfx_v8_0_mqd_init(ring);
  4335. gfx_v8_0_mqd_commit(adev, mqd);
  4336. vi_srbm_select(adev, 0, 0, 0, 0);
  4337. mutex_unlock(&adev->srbm_mutex);
  4338. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4339. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4340. }
  4341. return 0;
  4342. }
  4343. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4344. {
  4345. struct amdgpu_device *adev = ring->adev;
  4346. struct vi_mqd *mqd = ring->mqd_ptr;
  4347. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4348. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  4349. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4350. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4351. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4352. mutex_lock(&adev->srbm_mutex);
  4353. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4354. gfx_v8_0_mqd_init(ring);
  4355. vi_srbm_select(adev, 0, 0, 0, 0);
  4356. mutex_unlock(&adev->srbm_mutex);
  4357. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4358. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4359. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4360. /* reset MQD to a clean status */
  4361. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4362. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4363. } else {
  4364. amdgpu_ring_clear_ring(ring);
  4365. }
  4366. return 0;
  4367. }
  4368. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4369. {
  4370. if (adev->asic_type > CHIP_TONGA) {
  4371. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4372. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4373. }
  4374. /* enable doorbells */
  4375. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4376. }
  4377. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4378. {
  4379. struct amdgpu_ring *ring = NULL;
  4380. int r = 0, i;
  4381. gfx_v8_0_cp_compute_enable(adev, true);
  4382. ring = &adev->gfx.kiq.ring;
  4383. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4384. if (unlikely(r != 0))
  4385. goto done;
  4386. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4387. if (!r) {
  4388. r = gfx_v8_0_kiq_init_queue(ring);
  4389. amdgpu_bo_kunmap(ring->mqd_obj);
  4390. ring->mqd_ptr = NULL;
  4391. }
  4392. amdgpu_bo_unreserve(ring->mqd_obj);
  4393. if (r)
  4394. goto done;
  4395. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4396. ring = &adev->gfx.compute_ring[i];
  4397. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4398. if (unlikely(r != 0))
  4399. goto done;
  4400. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4401. if (!r) {
  4402. r = gfx_v8_0_kcq_init_queue(ring);
  4403. amdgpu_bo_kunmap(ring->mqd_obj);
  4404. ring->mqd_ptr = NULL;
  4405. }
  4406. amdgpu_bo_unreserve(ring->mqd_obj);
  4407. if (r)
  4408. goto done;
  4409. }
  4410. gfx_v8_0_set_mec_doorbell_range(adev);
  4411. r = gfx_v8_0_kiq_kcq_enable(adev);
  4412. if (r)
  4413. goto done;
  4414. /* Test KIQ */
  4415. ring = &adev->gfx.kiq.ring;
  4416. ring->ready = true;
  4417. r = amdgpu_ring_test_ring(ring);
  4418. if (r) {
  4419. ring->ready = false;
  4420. goto done;
  4421. }
  4422. /* Test KCQs */
  4423. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4424. ring = &adev->gfx.compute_ring[i];
  4425. if (adev->in_gpu_reset) {
  4426. /* move reset ring buffer to here to workaround
  4427. * compute ring test failed
  4428. */
  4429. ring->wptr = 0;
  4430. amdgpu_ring_clear_ring(ring);
  4431. }
  4432. ring->ready = true;
  4433. r = amdgpu_ring_test_ring(ring);
  4434. if (r)
  4435. ring->ready = false;
  4436. }
  4437. done:
  4438. return r;
  4439. }
  4440. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4441. {
  4442. int r;
  4443. if (!(adev->flags & AMD_IS_APU))
  4444. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4445. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  4446. /* legacy firmware loading */
  4447. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4448. if (r)
  4449. return r;
  4450. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4451. if (r)
  4452. return r;
  4453. }
  4454. r = gfx_v8_0_cp_gfx_resume(adev);
  4455. if (r)
  4456. return r;
  4457. r = gfx_v8_0_kiq_resume(adev);
  4458. if (r)
  4459. return r;
  4460. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4461. return 0;
  4462. }
  4463. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4464. {
  4465. gfx_v8_0_cp_gfx_enable(adev, enable);
  4466. gfx_v8_0_cp_compute_enable(adev, enable);
  4467. }
  4468. static int gfx_v8_0_hw_init(void *handle)
  4469. {
  4470. int r;
  4471. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4472. gfx_v8_0_init_golden_registers(adev);
  4473. gfx_v8_0_gpu_init(adev);
  4474. r = gfx_v8_0_rlc_resume(adev);
  4475. if (r)
  4476. return r;
  4477. r = gfx_v8_0_cp_resume(adev);
  4478. return r;
  4479. }
  4480. static int gfx_v8_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  4481. {
  4482. struct amdgpu_device *adev = kiq_ring->adev;
  4483. uint32_t scratch, tmp = 0;
  4484. int r, i;
  4485. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4486. if (r) {
  4487. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4488. return r;
  4489. }
  4490. WREG32(scratch, 0xCAFEDEAD);
  4491. r = amdgpu_ring_alloc(kiq_ring, 10);
  4492. if (r) {
  4493. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4494. amdgpu_gfx_scratch_free(adev, scratch);
  4495. return r;
  4496. }
  4497. /* unmap queues */
  4498. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4499. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  4500. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  4501. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  4502. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  4503. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  4504. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  4505. amdgpu_ring_write(kiq_ring, 0);
  4506. amdgpu_ring_write(kiq_ring, 0);
  4507. amdgpu_ring_write(kiq_ring, 0);
  4508. /* write to scratch for completion */
  4509. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4510. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4511. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4512. amdgpu_ring_commit(kiq_ring);
  4513. for (i = 0; i < adev->usec_timeout; i++) {
  4514. tmp = RREG32(scratch);
  4515. if (tmp == 0xDEADBEEF)
  4516. break;
  4517. DRM_UDELAY(1);
  4518. }
  4519. if (i >= adev->usec_timeout) {
  4520. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  4521. r = -EINVAL;
  4522. }
  4523. amdgpu_gfx_scratch_free(adev, scratch);
  4524. return r;
  4525. }
  4526. static int gfx_v8_0_hw_fini(void *handle)
  4527. {
  4528. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4529. int i;
  4530. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4531. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4532. /* disable KCQ to avoid CPC touch memory not valid anymore */
  4533. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4534. gfx_v8_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  4535. if (amdgpu_sriov_vf(adev)) {
  4536. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4537. return 0;
  4538. }
  4539. gfx_v8_0_cp_enable(adev, false);
  4540. gfx_v8_0_rlc_stop(adev);
  4541. amdgpu_device_ip_set_powergating_state(adev,
  4542. AMD_IP_BLOCK_TYPE_GFX,
  4543. AMD_PG_STATE_UNGATE);
  4544. return 0;
  4545. }
  4546. static int gfx_v8_0_suspend(void *handle)
  4547. {
  4548. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4549. adev->gfx.in_suspend = true;
  4550. return gfx_v8_0_hw_fini(adev);
  4551. }
  4552. static int gfx_v8_0_resume(void *handle)
  4553. {
  4554. int r;
  4555. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4556. r = gfx_v8_0_hw_init(adev);
  4557. adev->gfx.in_suspend = false;
  4558. return r;
  4559. }
  4560. static bool gfx_v8_0_is_idle(void *handle)
  4561. {
  4562. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4563. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4564. return false;
  4565. else
  4566. return true;
  4567. }
  4568. static int gfx_v8_0_wait_for_idle(void *handle)
  4569. {
  4570. unsigned i;
  4571. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4572. for (i = 0; i < adev->usec_timeout; i++) {
  4573. if (gfx_v8_0_is_idle(handle))
  4574. return 0;
  4575. udelay(1);
  4576. }
  4577. return -ETIMEDOUT;
  4578. }
  4579. static bool gfx_v8_0_check_soft_reset(void *handle)
  4580. {
  4581. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4582. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4583. u32 tmp;
  4584. /* GRBM_STATUS */
  4585. tmp = RREG32(mmGRBM_STATUS);
  4586. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4587. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4588. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4589. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4590. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4591. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4592. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4593. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4594. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4595. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4596. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4597. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4598. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4599. }
  4600. /* GRBM_STATUS2 */
  4601. tmp = RREG32(mmGRBM_STATUS2);
  4602. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4603. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4604. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4605. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4606. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4607. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4608. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4609. SOFT_RESET_CPF, 1);
  4610. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4611. SOFT_RESET_CPC, 1);
  4612. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4613. SOFT_RESET_CPG, 1);
  4614. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4615. SOFT_RESET_GRBM, 1);
  4616. }
  4617. /* SRBM_STATUS */
  4618. tmp = RREG32(mmSRBM_STATUS);
  4619. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4620. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4621. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4622. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4623. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4624. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4625. if (grbm_soft_reset || srbm_soft_reset) {
  4626. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4627. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4628. return true;
  4629. } else {
  4630. adev->gfx.grbm_soft_reset = 0;
  4631. adev->gfx.srbm_soft_reset = 0;
  4632. return false;
  4633. }
  4634. }
  4635. static int gfx_v8_0_pre_soft_reset(void *handle)
  4636. {
  4637. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4638. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4639. if ((!adev->gfx.grbm_soft_reset) &&
  4640. (!adev->gfx.srbm_soft_reset))
  4641. return 0;
  4642. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4643. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4644. /* stop the rlc */
  4645. gfx_v8_0_rlc_stop(adev);
  4646. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4647. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4648. /* Disable GFX parsing/prefetching */
  4649. gfx_v8_0_cp_gfx_enable(adev, false);
  4650. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4651. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4652. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4653. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4654. int i;
  4655. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4656. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4657. mutex_lock(&adev->srbm_mutex);
  4658. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4659. gfx_v8_0_deactivate_hqd(adev, 2);
  4660. vi_srbm_select(adev, 0, 0, 0, 0);
  4661. mutex_unlock(&adev->srbm_mutex);
  4662. }
  4663. /* Disable MEC parsing/prefetching */
  4664. gfx_v8_0_cp_compute_enable(adev, false);
  4665. }
  4666. return 0;
  4667. }
  4668. static int gfx_v8_0_soft_reset(void *handle)
  4669. {
  4670. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4671. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4672. u32 tmp;
  4673. if ((!adev->gfx.grbm_soft_reset) &&
  4674. (!adev->gfx.srbm_soft_reset))
  4675. return 0;
  4676. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4677. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4678. if (grbm_soft_reset || srbm_soft_reset) {
  4679. tmp = RREG32(mmGMCON_DEBUG);
  4680. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4681. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4682. WREG32(mmGMCON_DEBUG, tmp);
  4683. udelay(50);
  4684. }
  4685. if (grbm_soft_reset) {
  4686. tmp = RREG32(mmGRBM_SOFT_RESET);
  4687. tmp |= grbm_soft_reset;
  4688. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4689. WREG32(mmGRBM_SOFT_RESET, tmp);
  4690. tmp = RREG32(mmGRBM_SOFT_RESET);
  4691. udelay(50);
  4692. tmp &= ~grbm_soft_reset;
  4693. WREG32(mmGRBM_SOFT_RESET, tmp);
  4694. tmp = RREG32(mmGRBM_SOFT_RESET);
  4695. }
  4696. if (srbm_soft_reset) {
  4697. tmp = RREG32(mmSRBM_SOFT_RESET);
  4698. tmp |= srbm_soft_reset;
  4699. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4700. WREG32(mmSRBM_SOFT_RESET, tmp);
  4701. tmp = RREG32(mmSRBM_SOFT_RESET);
  4702. udelay(50);
  4703. tmp &= ~srbm_soft_reset;
  4704. WREG32(mmSRBM_SOFT_RESET, tmp);
  4705. tmp = RREG32(mmSRBM_SOFT_RESET);
  4706. }
  4707. if (grbm_soft_reset || srbm_soft_reset) {
  4708. tmp = RREG32(mmGMCON_DEBUG);
  4709. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4710. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4711. WREG32(mmGMCON_DEBUG, tmp);
  4712. }
  4713. /* Wait a little for things to settle down */
  4714. udelay(50);
  4715. return 0;
  4716. }
  4717. static int gfx_v8_0_post_soft_reset(void *handle)
  4718. {
  4719. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4720. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4721. if ((!adev->gfx.grbm_soft_reset) &&
  4722. (!adev->gfx.srbm_soft_reset))
  4723. return 0;
  4724. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4725. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4726. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4727. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4728. gfx_v8_0_cp_gfx_resume(adev);
  4729. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4730. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4731. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4732. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4733. int i;
  4734. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4735. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4736. mutex_lock(&adev->srbm_mutex);
  4737. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4738. gfx_v8_0_deactivate_hqd(adev, 2);
  4739. vi_srbm_select(adev, 0, 0, 0, 0);
  4740. mutex_unlock(&adev->srbm_mutex);
  4741. }
  4742. gfx_v8_0_kiq_resume(adev);
  4743. }
  4744. gfx_v8_0_rlc_start(adev);
  4745. return 0;
  4746. }
  4747. /**
  4748. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4749. *
  4750. * @adev: amdgpu_device pointer
  4751. *
  4752. * Fetches a GPU clock counter snapshot.
  4753. * Returns the 64 bit clock counter snapshot.
  4754. */
  4755. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4756. {
  4757. uint64_t clock;
  4758. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4759. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4760. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4761. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4762. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4763. return clock;
  4764. }
  4765. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4766. uint32_t vmid,
  4767. uint32_t gds_base, uint32_t gds_size,
  4768. uint32_t gws_base, uint32_t gws_size,
  4769. uint32_t oa_base, uint32_t oa_size)
  4770. {
  4771. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4772. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4773. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4774. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4775. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4776. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4777. /* GDS Base */
  4778. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4779. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4780. WRITE_DATA_DST_SEL(0)));
  4781. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4782. amdgpu_ring_write(ring, 0);
  4783. amdgpu_ring_write(ring, gds_base);
  4784. /* GDS Size */
  4785. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4786. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4787. WRITE_DATA_DST_SEL(0)));
  4788. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4789. amdgpu_ring_write(ring, 0);
  4790. amdgpu_ring_write(ring, gds_size);
  4791. /* GWS */
  4792. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4793. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4794. WRITE_DATA_DST_SEL(0)));
  4795. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4796. amdgpu_ring_write(ring, 0);
  4797. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4798. /* OA */
  4799. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4800. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4801. WRITE_DATA_DST_SEL(0)));
  4802. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4803. amdgpu_ring_write(ring, 0);
  4804. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4805. }
  4806. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4807. {
  4808. WREG32(mmSQ_IND_INDEX,
  4809. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4810. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4811. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4812. (SQ_IND_INDEX__FORCE_READ_MASK));
  4813. return RREG32(mmSQ_IND_DATA);
  4814. }
  4815. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4816. uint32_t wave, uint32_t thread,
  4817. uint32_t regno, uint32_t num, uint32_t *out)
  4818. {
  4819. WREG32(mmSQ_IND_INDEX,
  4820. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4821. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4822. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4823. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4824. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4825. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4826. while (num--)
  4827. *(out++) = RREG32(mmSQ_IND_DATA);
  4828. }
  4829. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4830. {
  4831. /* type 0 wave data */
  4832. dst[(*no_fields)++] = 0;
  4833. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4834. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4835. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4836. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4837. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4838. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4839. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4840. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4841. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4842. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4843. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4844. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4845. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4846. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4847. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4848. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4849. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4850. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4851. }
  4852. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4853. uint32_t wave, uint32_t start,
  4854. uint32_t size, uint32_t *dst)
  4855. {
  4856. wave_read_regs(
  4857. adev, simd, wave, 0,
  4858. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4859. }
  4860. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4861. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4862. .select_se_sh = &gfx_v8_0_select_se_sh,
  4863. .read_wave_data = &gfx_v8_0_read_wave_data,
  4864. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4865. };
  4866. static int gfx_v8_0_early_init(void *handle)
  4867. {
  4868. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4869. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4870. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4871. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4872. gfx_v8_0_set_ring_funcs(adev);
  4873. gfx_v8_0_set_irq_funcs(adev);
  4874. gfx_v8_0_set_gds_init(adev);
  4875. gfx_v8_0_set_rlc_funcs(adev);
  4876. return 0;
  4877. }
  4878. static int gfx_v8_0_late_init(void *handle)
  4879. {
  4880. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4881. int r;
  4882. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4883. if (r)
  4884. return r;
  4885. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4886. if (r)
  4887. return r;
  4888. /* requires IBs so do in late init after IB pool is initialized */
  4889. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4890. if (r)
  4891. return r;
  4892. amdgpu_device_ip_set_powergating_state(adev,
  4893. AMD_IP_BLOCK_TYPE_GFX,
  4894. AMD_PG_STATE_GATE);
  4895. return 0;
  4896. }
  4897. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4898. bool enable)
  4899. {
  4900. if ((adev->asic_type == CHIP_POLARIS11) ||
  4901. (adev->asic_type == CHIP_POLARIS12))
  4902. /* Send msg to SMU via Powerplay */
  4903. amdgpu_device_ip_set_powergating_state(adev,
  4904. AMD_IP_BLOCK_TYPE_SMC,
  4905. enable ?
  4906. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4907. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4908. }
  4909. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4910. bool enable)
  4911. {
  4912. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4913. }
  4914. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4915. bool enable)
  4916. {
  4917. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4918. }
  4919. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4920. bool enable)
  4921. {
  4922. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4923. }
  4924. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4925. bool enable)
  4926. {
  4927. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4928. /* Read any GFX register to wake up GFX. */
  4929. if (!enable)
  4930. RREG32(mmDB_RENDER_CONTROL);
  4931. }
  4932. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4933. bool enable)
  4934. {
  4935. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4936. cz_enable_gfx_cg_power_gating(adev, true);
  4937. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4938. cz_enable_gfx_pipeline_power_gating(adev, true);
  4939. } else {
  4940. cz_enable_gfx_cg_power_gating(adev, false);
  4941. cz_enable_gfx_pipeline_power_gating(adev, false);
  4942. }
  4943. }
  4944. static int gfx_v8_0_set_powergating_state(void *handle,
  4945. enum amd_powergating_state state)
  4946. {
  4947. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4948. bool enable = (state == AMD_PG_STATE_GATE);
  4949. if (amdgpu_sriov_vf(adev))
  4950. return 0;
  4951. switch (adev->asic_type) {
  4952. case CHIP_CARRIZO:
  4953. case CHIP_STONEY:
  4954. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  4955. cz_enable_sck_slow_down_on_power_up(adev, true);
  4956. cz_enable_sck_slow_down_on_power_down(adev, true);
  4957. } else {
  4958. cz_enable_sck_slow_down_on_power_up(adev, false);
  4959. cz_enable_sck_slow_down_on_power_down(adev, false);
  4960. }
  4961. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  4962. cz_enable_cp_power_gating(adev, true);
  4963. else
  4964. cz_enable_cp_power_gating(adev, false);
  4965. cz_update_gfx_cg_power_gating(adev, enable);
  4966. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4967. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4968. else
  4969. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4970. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4971. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4972. else
  4973. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4974. break;
  4975. case CHIP_POLARIS11:
  4976. case CHIP_POLARIS12:
  4977. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4978. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4979. else
  4980. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4981. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4982. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4983. else
  4984. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4985. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  4986. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  4987. else
  4988. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  4989. break;
  4990. default:
  4991. break;
  4992. }
  4993. return 0;
  4994. }
  4995. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  4996. {
  4997. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4998. int data;
  4999. if (amdgpu_sriov_vf(adev))
  5000. *flags = 0;
  5001. /* AMD_CG_SUPPORT_GFX_MGCG */
  5002. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5003. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5004. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5005. /* AMD_CG_SUPPORT_GFX_CGLG */
  5006. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5007. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5008. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5009. /* AMD_CG_SUPPORT_GFX_CGLS */
  5010. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5011. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5012. /* AMD_CG_SUPPORT_GFX_CGTS */
  5013. data = RREG32(mmCGTS_SM_CTRL_REG);
  5014. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5015. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5016. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5017. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5018. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5019. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5020. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5021. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5022. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5023. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5024. data = RREG32(mmCP_MEM_SLP_CNTL);
  5025. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5026. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5027. }
  5028. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5029. uint32_t reg_addr, uint32_t cmd)
  5030. {
  5031. uint32_t data;
  5032. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5033. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5034. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5035. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5036. if (adev->asic_type == CHIP_STONEY)
  5037. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5038. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5039. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5040. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5041. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5042. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5043. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5044. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5045. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5046. else
  5047. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5048. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5049. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5050. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5051. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5052. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5053. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5054. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5055. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5056. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5057. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5058. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5059. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5060. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5061. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5062. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5063. }
  5064. #define MSG_ENTER_RLC_SAFE_MODE 1
  5065. #define MSG_EXIT_RLC_SAFE_MODE 0
  5066. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5067. #define RLC_GPR_REG2__REQ__SHIFT 0
  5068. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5069. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5070. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5071. {
  5072. u32 data;
  5073. unsigned i;
  5074. data = RREG32(mmRLC_CNTL);
  5075. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5076. return;
  5077. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5078. data |= RLC_SAFE_MODE__CMD_MASK;
  5079. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5080. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5081. WREG32(mmRLC_SAFE_MODE, data);
  5082. for (i = 0; i < adev->usec_timeout; i++) {
  5083. if ((RREG32(mmRLC_GPM_STAT) &
  5084. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5085. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5086. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5087. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5088. break;
  5089. udelay(1);
  5090. }
  5091. for (i = 0; i < adev->usec_timeout; i++) {
  5092. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5093. break;
  5094. udelay(1);
  5095. }
  5096. adev->gfx.rlc.in_safe_mode = true;
  5097. }
  5098. }
  5099. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5100. {
  5101. u32 data = 0;
  5102. unsigned i;
  5103. data = RREG32(mmRLC_CNTL);
  5104. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5105. return;
  5106. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5107. if (adev->gfx.rlc.in_safe_mode) {
  5108. data |= RLC_SAFE_MODE__CMD_MASK;
  5109. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5110. WREG32(mmRLC_SAFE_MODE, data);
  5111. adev->gfx.rlc.in_safe_mode = false;
  5112. }
  5113. }
  5114. for (i = 0; i < adev->usec_timeout; i++) {
  5115. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5116. break;
  5117. udelay(1);
  5118. }
  5119. }
  5120. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5121. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5122. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5123. };
  5124. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5125. bool enable)
  5126. {
  5127. uint32_t temp, data;
  5128. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5129. /* It is disabled by HW by default */
  5130. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5131. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5132. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5133. /* 1 - RLC memory Light sleep */
  5134. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5135. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5136. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5137. }
  5138. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5139. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5140. if (adev->flags & AMD_IS_APU)
  5141. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5142. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5143. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5144. else
  5145. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5146. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5147. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5148. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5149. if (temp != data)
  5150. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5151. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5152. gfx_v8_0_wait_for_rlc_serdes(adev);
  5153. /* 5 - clear mgcg override */
  5154. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5155. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5156. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5157. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5158. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5159. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5160. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5161. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5162. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5163. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5164. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5165. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5166. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5167. if (temp != data)
  5168. WREG32(mmCGTS_SM_CTRL_REG, data);
  5169. }
  5170. udelay(50);
  5171. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5172. gfx_v8_0_wait_for_rlc_serdes(adev);
  5173. } else {
  5174. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5175. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5176. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5177. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5178. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5179. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5180. if (temp != data)
  5181. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5182. /* 2 - disable MGLS in RLC */
  5183. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5184. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5185. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5186. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5187. }
  5188. /* 3 - disable MGLS in CP */
  5189. data = RREG32(mmCP_MEM_SLP_CNTL);
  5190. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5191. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5192. WREG32(mmCP_MEM_SLP_CNTL, data);
  5193. }
  5194. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5195. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5196. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5197. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5198. if (temp != data)
  5199. WREG32(mmCGTS_SM_CTRL_REG, data);
  5200. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5201. gfx_v8_0_wait_for_rlc_serdes(adev);
  5202. /* 6 - set mgcg override */
  5203. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5204. udelay(50);
  5205. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5206. gfx_v8_0_wait_for_rlc_serdes(adev);
  5207. }
  5208. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5209. }
  5210. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5211. bool enable)
  5212. {
  5213. uint32_t temp, temp1, data, data1;
  5214. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5215. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5216. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5217. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5218. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5219. if (temp1 != data1)
  5220. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5221. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5222. gfx_v8_0_wait_for_rlc_serdes(adev);
  5223. /* 2 - clear cgcg override */
  5224. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5225. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5226. gfx_v8_0_wait_for_rlc_serdes(adev);
  5227. /* 3 - write cmd to set CGLS */
  5228. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5229. /* 4 - enable cgcg */
  5230. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5231. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5232. /* enable cgls*/
  5233. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5234. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5235. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5236. if (temp1 != data1)
  5237. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5238. } else {
  5239. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5240. }
  5241. if (temp != data)
  5242. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5243. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5244. * Cmp_busy/GFX_Idle interrupts
  5245. */
  5246. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5247. } else {
  5248. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5249. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5250. /* TEST CGCG */
  5251. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5252. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5253. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5254. if (temp1 != data1)
  5255. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5256. /* read gfx register to wake up cgcg */
  5257. RREG32(mmCB_CGTT_SCLK_CTRL);
  5258. RREG32(mmCB_CGTT_SCLK_CTRL);
  5259. RREG32(mmCB_CGTT_SCLK_CTRL);
  5260. RREG32(mmCB_CGTT_SCLK_CTRL);
  5261. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5262. gfx_v8_0_wait_for_rlc_serdes(adev);
  5263. /* write cmd to Set CGCG Overrride */
  5264. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5265. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5266. gfx_v8_0_wait_for_rlc_serdes(adev);
  5267. /* write cmd to Clear CGLS */
  5268. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5269. /* disable cgcg, cgls should be disabled too. */
  5270. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5271. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5272. if (temp != data)
  5273. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5274. /* enable interrupts again for PG */
  5275. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5276. }
  5277. gfx_v8_0_wait_for_rlc_serdes(adev);
  5278. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5279. }
  5280. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5281. bool enable)
  5282. {
  5283. if (enable) {
  5284. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5285. * === MGCG + MGLS + TS(CG/LS) ===
  5286. */
  5287. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5288. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5289. } else {
  5290. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5291. * === CGCG + CGLS ===
  5292. */
  5293. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5294. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5295. }
  5296. return 0;
  5297. }
  5298. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5299. enum amd_clockgating_state state)
  5300. {
  5301. uint32_t msg_id, pp_state = 0;
  5302. uint32_t pp_support_state = 0;
  5303. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5304. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5305. pp_support_state = PP_STATE_SUPPORT_LS;
  5306. pp_state = PP_STATE_LS;
  5307. }
  5308. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5309. pp_support_state |= PP_STATE_SUPPORT_CG;
  5310. pp_state |= PP_STATE_CG;
  5311. }
  5312. if (state == AMD_CG_STATE_UNGATE)
  5313. pp_state = 0;
  5314. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5315. PP_BLOCK_GFX_CG,
  5316. pp_support_state,
  5317. pp_state);
  5318. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5319. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5320. }
  5321. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5322. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5323. pp_support_state = PP_STATE_SUPPORT_LS;
  5324. pp_state = PP_STATE_LS;
  5325. }
  5326. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5327. pp_support_state |= PP_STATE_SUPPORT_CG;
  5328. pp_state |= PP_STATE_CG;
  5329. }
  5330. if (state == AMD_CG_STATE_UNGATE)
  5331. pp_state = 0;
  5332. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5333. PP_BLOCK_GFX_MG,
  5334. pp_support_state,
  5335. pp_state);
  5336. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5337. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5338. }
  5339. return 0;
  5340. }
  5341. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5342. enum amd_clockgating_state state)
  5343. {
  5344. uint32_t msg_id, pp_state = 0;
  5345. uint32_t pp_support_state = 0;
  5346. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5347. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5348. pp_support_state = PP_STATE_SUPPORT_LS;
  5349. pp_state = PP_STATE_LS;
  5350. }
  5351. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5352. pp_support_state |= PP_STATE_SUPPORT_CG;
  5353. pp_state |= PP_STATE_CG;
  5354. }
  5355. if (state == AMD_CG_STATE_UNGATE)
  5356. pp_state = 0;
  5357. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5358. PP_BLOCK_GFX_CG,
  5359. pp_support_state,
  5360. pp_state);
  5361. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5362. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5363. }
  5364. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5365. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5366. pp_support_state = PP_STATE_SUPPORT_LS;
  5367. pp_state = PP_STATE_LS;
  5368. }
  5369. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5370. pp_support_state |= PP_STATE_SUPPORT_CG;
  5371. pp_state |= PP_STATE_CG;
  5372. }
  5373. if (state == AMD_CG_STATE_UNGATE)
  5374. pp_state = 0;
  5375. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5376. PP_BLOCK_GFX_3D,
  5377. pp_support_state,
  5378. pp_state);
  5379. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5380. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5381. }
  5382. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5383. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5384. pp_support_state = PP_STATE_SUPPORT_LS;
  5385. pp_state = PP_STATE_LS;
  5386. }
  5387. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5388. pp_support_state |= PP_STATE_SUPPORT_CG;
  5389. pp_state |= PP_STATE_CG;
  5390. }
  5391. if (state == AMD_CG_STATE_UNGATE)
  5392. pp_state = 0;
  5393. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5394. PP_BLOCK_GFX_MG,
  5395. pp_support_state,
  5396. pp_state);
  5397. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5398. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5399. }
  5400. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5401. pp_support_state = PP_STATE_SUPPORT_LS;
  5402. if (state == AMD_CG_STATE_UNGATE)
  5403. pp_state = 0;
  5404. else
  5405. pp_state = PP_STATE_LS;
  5406. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5407. PP_BLOCK_GFX_RLC,
  5408. pp_support_state,
  5409. pp_state);
  5410. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5411. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5412. }
  5413. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5414. pp_support_state = PP_STATE_SUPPORT_LS;
  5415. if (state == AMD_CG_STATE_UNGATE)
  5416. pp_state = 0;
  5417. else
  5418. pp_state = PP_STATE_LS;
  5419. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5420. PP_BLOCK_GFX_CP,
  5421. pp_support_state,
  5422. pp_state);
  5423. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5424. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5425. }
  5426. return 0;
  5427. }
  5428. static int gfx_v8_0_set_clockgating_state(void *handle,
  5429. enum amd_clockgating_state state)
  5430. {
  5431. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5432. if (amdgpu_sriov_vf(adev))
  5433. return 0;
  5434. switch (adev->asic_type) {
  5435. case CHIP_FIJI:
  5436. case CHIP_CARRIZO:
  5437. case CHIP_STONEY:
  5438. gfx_v8_0_update_gfx_clock_gating(adev,
  5439. state == AMD_CG_STATE_GATE);
  5440. break;
  5441. case CHIP_TONGA:
  5442. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5443. break;
  5444. case CHIP_POLARIS10:
  5445. case CHIP_POLARIS11:
  5446. case CHIP_POLARIS12:
  5447. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5448. break;
  5449. default:
  5450. break;
  5451. }
  5452. return 0;
  5453. }
  5454. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5455. {
  5456. return ring->adev->wb.wb[ring->rptr_offs];
  5457. }
  5458. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5459. {
  5460. struct amdgpu_device *adev = ring->adev;
  5461. if (ring->use_doorbell)
  5462. /* XXX check if swapping is necessary on BE */
  5463. return ring->adev->wb.wb[ring->wptr_offs];
  5464. else
  5465. return RREG32(mmCP_RB0_WPTR);
  5466. }
  5467. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5468. {
  5469. struct amdgpu_device *adev = ring->adev;
  5470. if (ring->use_doorbell) {
  5471. /* XXX check if swapping is necessary on BE */
  5472. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5473. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5474. } else {
  5475. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5476. (void)RREG32(mmCP_RB0_WPTR);
  5477. }
  5478. }
  5479. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5480. {
  5481. u32 ref_and_mask, reg_mem_engine;
  5482. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5483. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5484. switch (ring->me) {
  5485. case 1:
  5486. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5487. break;
  5488. case 2:
  5489. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5490. break;
  5491. default:
  5492. return;
  5493. }
  5494. reg_mem_engine = 0;
  5495. } else {
  5496. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5497. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5498. }
  5499. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5500. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5501. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5502. reg_mem_engine));
  5503. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5504. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5505. amdgpu_ring_write(ring, ref_and_mask);
  5506. amdgpu_ring_write(ring, ref_and_mask);
  5507. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5508. }
  5509. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5510. {
  5511. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5512. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5513. EVENT_INDEX(4));
  5514. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5515. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5516. EVENT_INDEX(0));
  5517. }
  5518. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5519. {
  5520. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5521. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5522. WRITE_DATA_DST_SEL(0) |
  5523. WR_CONFIRM));
  5524. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5525. amdgpu_ring_write(ring, 0);
  5526. amdgpu_ring_write(ring, 1);
  5527. }
  5528. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5529. struct amdgpu_ib *ib,
  5530. unsigned vmid, bool ctx_switch)
  5531. {
  5532. u32 header, control = 0;
  5533. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5534. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5535. else
  5536. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5537. control |= ib->length_dw | (vmid << 24);
  5538. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5539. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5540. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5541. gfx_v8_0_ring_emit_de_meta(ring);
  5542. }
  5543. amdgpu_ring_write(ring, header);
  5544. amdgpu_ring_write(ring,
  5545. #ifdef __BIG_ENDIAN
  5546. (2 << 0) |
  5547. #endif
  5548. (ib->gpu_addr & 0xFFFFFFFC));
  5549. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5550. amdgpu_ring_write(ring, control);
  5551. }
  5552. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5553. struct amdgpu_ib *ib,
  5554. unsigned vmid, bool ctx_switch)
  5555. {
  5556. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  5557. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5558. amdgpu_ring_write(ring,
  5559. #ifdef __BIG_ENDIAN
  5560. (2 << 0) |
  5561. #endif
  5562. (ib->gpu_addr & 0xFFFFFFFC));
  5563. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5564. amdgpu_ring_write(ring, control);
  5565. }
  5566. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5567. u64 seq, unsigned flags)
  5568. {
  5569. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5570. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5571. /* EVENT_WRITE_EOP - flush caches, send int */
  5572. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5573. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5574. EOP_TC_ACTION_EN |
  5575. EOP_TC_WB_ACTION_EN |
  5576. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5577. EVENT_INDEX(5)));
  5578. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5579. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5580. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5581. amdgpu_ring_write(ring, lower_32_bits(seq));
  5582. amdgpu_ring_write(ring, upper_32_bits(seq));
  5583. }
  5584. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5585. {
  5586. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5587. uint32_t seq = ring->fence_drv.sync_seq;
  5588. uint64_t addr = ring->fence_drv.gpu_addr;
  5589. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5590. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5591. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5592. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5593. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5594. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5595. amdgpu_ring_write(ring, seq);
  5596. amdgpu_ring_write(ring, 0xffffffff);
  5597. amdgpu_ring_write(ring, 4); /* poll interval */
  5598. }
  5599. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5600. unsigned vmid, uint64_t pd_addr)
  5601. {
  5602. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5603. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5604. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5605. WRITE_DATA_DST_SEL(0)) |
  5606. WR_CONFIRM);
  5607. if (vmid < 8) {
  5608. amdgpu_ring_write(ring,
  5609. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid));
  5610. } else {
  5611. amdgpu_ring_write(ring,
  5612. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8));
  5613. }
  5614. amdgpu_ring_write(ring, 0);
  5615. amdgpu_ring_write(ring, pd_addr >> 12);
  5616. /* bits 0-15 are the VM contexts0-15 */
  5617. /* invalidate the cache */
  5618. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5619. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5620. WRITE_DATA_DST_SEL(0)));
  5621. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5622. amdgpu_ring_write(ring, 0);
  5623. amdgpu_ring_write(ring, 1 << vmid);
  5624. /* wait for the invalidate to complete */
  5625. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5626. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5627. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5628. WAIT_REG_MEM_ENGINE(0))); /* me */
  5629. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5630. amdgpu_ring_write(ring, 0);
  5631. amdgpu_ring_write(ring, 0); /* ref */
  5632. amdgpu_ring_write(ring, 0); /* mask */
  5633. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5634. /* compute doesn't have PFP */
  5635. if (usepfp) {
  5636. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5637. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5638. amdgpu_ring_write(ring, 0x0);
  5639. }
  5640. }
  5641. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5642. {
  5643. return ring->adev->wb.wb[ring->wptr_offs];
  5644. }
  5645. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5646. {
  5647. struct amdgpu_device *adev = ring->adev;
  5648. /* XXX check if swapping is necessary on BE */
  5649. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5650. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5651. }
  5652. static void gfx_v8_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  5653. bool acquire)
  5654. {
  5655. struct amdgpu_device *adev = ring->adev;
  5656. int pipe_num, tmp, reg;
  5657. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  5658. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  5659. /* first me only has 2 entries, GFX and HP3D */
  5660. if (ring->me > 0)
  5661. pipe_num -= 2;
  5662. reg = mmSPI_WCL_PIPE_PERCENT_GFX + pipe_num;
  5663. tmp = RREG32(reg);
  5664. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  5665. WREG32(reg, tmp);
  5666. }
  5667. static void gfx_v8_0_pipe_reserve_resources(struct amdgpu_device *adev,
  5668. struct amdgpu_ring *ring,
  5669. bool acquire)
  5670. {
  5671. int i, pipe;
  5672. bool reserve;
  5673. struct amdgpu_ring *iring;
  5674. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  5675. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  5676. if (acquire)
  5677. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5678. else
  5679. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5680. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  5681. /* Clear all reservations - everyone reacquires all resources */
  5682. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  5683. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  5684. true);
  5685. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  5686. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  5687. true);
  5688. } else {
  5689. /* Lower all pipes without a current reservation */
  5690. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  5691. iring = &adev->gfx.gfx_ring[i];
  5692. pipe = amdgpu_gfx_queue_to_bit(adev,
  5693. iring->me,
  5694. iring->pipe,
  5695. 0);
  5696. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5697. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5698. }
  5699. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  5700. iring = &adev->gfx.compute_ring[i];
  5701. pipe = amdgpu_gfx_queue_to_bit(adev,
  5702. iring->me,
  5703. iring->pipe,
  5704. 0);
  5705. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5706. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5707. }
  5708. }
  5709. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  5710. }
  5711. static void gfx_v8_0_hqd_set_priority(struct amdgpu_device *adev,
  5712. struct amdgpu_ring *ring,
  5713. bool acquire)
  5714. {
  5715. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  5716. uint32_t queue_priority = acquire ? 0xf : 0x0;
  5717. mutex_lock(&adev->srbm_mutex);
  5718. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  5719. WREG32(mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  5720. WREG32(mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  5721. vi_srbm_select(adev, 0, 0, 0, 0);
  5722. mutex_unlock(&adev->srbm_mutex);
  5723. }
  5724. static void gfx_v8_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  5725. enum drm_sched_priority priority)
  5726. {
  5727. struct amdgpu_device *adev = ring->adev;
  5728. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  5729. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  5730. return;
  5731. gfx_v8_0_hqd_set_priority(adev, ring, acquire);
  5732. gfx_v8_0_pipe_reserve_resources(adev, ring, acquire);
  5733. }
  5734. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5735. u64 addr, u64 seq,
  5736. unsigned flags)
  5737. {
  5738. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5739. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5740. /* RELEASE_MEM - flush caches, send int */
  5741. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5742. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5743. EOP_TC_ACTION_EN |
  5744. EOP_TC_WB_ACTION_EN |
  5745. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5746. EVENT_INDEX(5)));
  5747. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5748. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5749. amdgpu_ring_write(ring, upper_32_bits(addr));
  5750. amdgpu_ring_write(ring, lower_32_bits(seq));
  5751. amdgpu_ring_write(ring, upper_32_bits(seq));
  5752. }
  5753. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5754. u64 seq, unsigned int flags)
  5755. {
  5756. /* we only allocate 32bit for each seq wb address */
  5757. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5758. /* write fence seq to the "addr" */
  5759. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5760. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5761. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5762. amdgpu_ring_write(ring, lower_32_bits(addr));
  5763. amdgpu_ring_write(ring, upper_32_bits(addr));
  5764. amdgpu_ring_write(ring, lower_32_bits(seq));
  5765. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5766. /* set register to trigger INT */
  5767. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5768. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5769. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5770. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5771. amdgpu_ring_write(ring, 0);
  5772. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5773. }
  5774. }
  5775. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5776. {
  5777. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5778. amdgpu_ring_write(ring, 0);
  5779. }
  5780. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5781. {
  5782. uint32_t dw2 = 0;
  5783. if (amdgpu_sriov_vf(ring->adev))
  5784. gfx_v8_0_ring_emit_ce_meta(ring);
  5785. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5786. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5787. gfx_v8_0_ring_emit_vgt_flush(ring);
  5788. /* set load_global_config & load_global_uconfig */
  5789. dw2 |= 0x8001;
  5790. /* set load_cs_sh_regs */
  5791. dw2 |= 0x01000000;
  5792. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5793. dw2 |= 0x10002;
  5794. /* set load_ce_ram if preamble presented */
  5795. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5796. dw2 |= 0x10000000;
  5797. } else {
  5798. /* still load_ce_ram if this is the first time preamble presented
  5799. * although there is no context switch happens.
  5800. */
  5801. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5802. dw2 |= 0x10000000;
  5803. }
  5804. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5805. amdgpu_ring_write(ring, dw2);
  5806. amdgpu_ring_write(ring, 0);
  5807. }
  5808. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5809. {
  5810. unsigned ret;
  5811. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5812. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5813. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5814. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5815. ret = ring->wptr & ring->buf_mask;
  5816. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5817. return ret;
  5818. }
  5819. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5820. {
  5821. unsigned cur;
  5822. BUG_ON(offset > ring->buf_mask);
  5823. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5824. cur = (ring->wptr & ring->buf_mask) - 1;
  5825. if (likely(cur > offset))
  5826. ring->ring[offset] = cur - offset;
  5827. else
  5828. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5829. }
  5830. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5831. {
  5832. struct amdgpu_device *adev = ring->adev;
  5833. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5834. amdgpu_ring_write(ring, 0 | /* src: register*/
  5835. (5 << 8) | /* dst: memory */
  5836. (1 << 20)); /* write confirm */
  5837. amdgpu_ring_write(ring, reg);
  5838. amdgpu_ring_write(ring, 0);
  5839. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5840. adev->virt.reg_val_offs * 4));
  5841. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5842. adev->virt.reg_val_offs * 4));
  5843. }
  5844. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5845. uint32_t val)
  5846. {
  5847. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5848. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5849. amdgpu_ring_write(ring, reg);
  5850. amdgpu_ring_write(ring, 0);
  5851. amdgpu_ring_write(ring, val);
  5852. }
  5853. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5854. enum amdgpu_interrupt_state state)
  5855. {
  5856. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5857. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5858. }
  5859. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5860. int me, int pipe,
  5861. enum amdgpu_interrupt_state state)
  5862. {
  5863. u32 mec_int_cntl, mec_int_cntl_reg;
  5864. /*
  5865. * amdgpu controls only the first MEC. That's why this function only
  5866. * handles the setting of interrupts for this specific MEC. All other
  5867. * pipes' interrupts are set by amdkfd.
  5868. */
  5869. if (me == 1) {
  5870. switch (pipe) {
  5871. case 0:
  5872. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5873. break;
  5874. case 1:
  5875. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5876. break;
  5877. case 2:
  5878. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5879. break;
  5880. case 3:
  5881. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5882. break;
  5883. default:
  5884. DRM_DEBUG("invalid pipe %d\n", pipe);
  5885. return;
  5886. }
  5887. } else {
  5888. DRM_DEBUG("invalid me %d\n", me);
  5889. return;
  5890. }
  5891. switch (state) {
  5892. case AMDGPU_IRQ_STATE_DISABLE:
  5893. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5894. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5895. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5896. break;
  5897. case AMDGPU_IRQ_STATE_ENABLE:
  5898. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5899. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5900. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5901. break;
  5902. default:
  5903. break;
  5904. }
  5905. }
  5906. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5907. struct amdgpu_irq_src *source,
  5908. unsigned type,
  5909. enum amdgpu_interrupt_state state)
  5910. {
  5911. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5912. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5913. return 0;
  5914. }
  5915. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5916. struct amdgpu_irq_src *source,
  5917. unsigned type,
  5918. enum amdgpu_interrupt_state state)
  5919. {
  5920. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5921. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5922. return 0;
  5923. }
  5924. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5925. struct amdgpu_irq_src *src,
  5926. unsigned type,
  5927. enum amdgpu_interrupt_state state)
  5928. {
  5929. switch (type) {
  5930. case AMDGPU_CP_IRQ_GFX_EOP:
  5931. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5932. break;
  5933. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5934. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5935. break;
  5936. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5937. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5938. break;
  5939. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5940. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5941. break;
  5942. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5943. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5944. break;
  5945. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5946. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5947. break;
  5948. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5949. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5950. break;
  5951. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5952. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5953. break;
  5954. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5955. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5956. break;
  5957. default:
  5958. break;
  5959. }
  5960. return 0;
  5961. }
  5962. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5963. struct amdgpu_irq_src *source,
  5964. struct amdgpu_iv_entry *entry)
  5965. {
  5966. int i;
  5967. u8 me_id, pipe_id, queue_id;
  5968. struct amdgpu_ring *ring;
  5969. DRM_DEBUG("IH: CP EOP\n");
  5970. me_id = (entry->ring_id & 0x0c) >> 2;
  5971. pipe_id = (entry->ring_id & 0x03) >> 0;
  5972. queue_id = (entry->ring_id & 0x70) >> 4;
  5973. switch (me_id) {
  5974. case 0:
  5975. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5976. break;
  5977. case 1:
  5978. case 2:
  5979. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5980. ring = &adev->gfx.compute_ring[i];
  5981. /* Per-queue interrupt is supported for MEC starting from VI.
  5982. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5983. */
  5984. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5985. amdgpu_fence_process(ring);
  5986. }
  5987. break;
  5988. }
  5989. return 0;
  5990. }
  5991. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5992. struct amdgpu_irq_src *source,
  5993. struct amdgpu_iv_entry *entry)
  5994. {
  5995. DRM_ERROR("Illegal register access in command stream\n");
  5996. schedule_work(&adev->reset_work);
  5997. return 0;
  5998. }
  5999. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6000. struct amdgpu_irq_src *source,
  6001. struct amdgpu_iv_entry *entry)
  6002. {
  6003. DRM_ERROR("Illegal instruction in command stream\n");
  6004. schedule_work(&adev->reset_work);
  6005. return 0;
  6006. }
  6007. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6008. struct amdgpu_irq_src *src,
  6009. unsigned int type,
  6010. enum amdgpu_interrupt_state state)
  6011. {
  6012. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6013. switch (type) {
  6014. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6015. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6016. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6017. if (ring->me == 1)
  6018. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6019. ring->pipe,
  6020. GENERIC2_INT_ENABLE,
  6021. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6022. else
  6023. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6024. ring->pipe,
  6025. GENERIC2_INT_ENABLE,
  6026. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6027. break;
  6028. default:
  6029. BUG(); /* kiq only support GENERIC2_INT now */
  6030. break;
  6031. }
  6032. return 0;
  6033. }
  6034. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6035. struct amdgpu_irq_src *source,
  6036. struct amdgpu_iv_entry *entry)
  6037. {
  6038. u8 me_id, pipe_id, queue_id;
  6039. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6040. me_id = (entry->ring_id & 0x0c) >> 2;
  6041. pipe_id = (entry->ring_id & 0x03) >> 0;
  6042. queue_id = (entry->ring_id & 0x70) >> 4;
  6043. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6044. me_id, pipe_id, queue_id);
  6045. amdgpu_fence_process(ring);
  6046. return 0;
  6047. }
  6048. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6049. .name = "gfx_v8_0",
  6050. .early_init = gfx_v8_0_early_init,
  6051. .late_init = gfx_v8_0_late_init,
  6052. .sw_init = gfx_v8_0_sw_init,
  6053. .sw_fini = gfx_v8_0_sw_fini,
  6054. .hw_init = gfx_v8_0_hw_init,
  6055. .hw_fini = gfx_v8_0_hw_fini,
  6056. .suspend = gfx_v8_0_suspend,
  6057. .resume = gfx_v8_0_resume,
  6058. .is_idle = gfx_v8_0_is_idle,
  6059. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6060. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6061. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6062. .soft_reset = gfx_v8_0_soft_reset,
  6063. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6064. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6065. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6066. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6067. };
  6068. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6069. .type = AMDGPU_RING_TYPE_GFX,
  6070. .align_mask = 0xff,
  6071. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6072. .support_64bit_ptrs = false,
  6073. .get_rptr = gfx_v8_0_ring_get_rptr,
  6074. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6075. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6076. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6077. 5 + /* COND_EXEC */
  6078. 7 + /* PIPELINE_SYNC */
  6079. 19 + /* VM_FLUSH */
  6080. 8 + /* FENCE for VM_FLUSH */
  6081. 20 + /* GDS switch */
  6082. 4 + /* double SWITCH_BUFFER,
  6083. the first COND_EXEC jump to the place just
  6084. prior to this double SWITCH_BUFFER */
  6085. 5 + /* COND_EXEC */
  6086. 7 + /* HDP_flush */
  6087. 4 + /* VGT_flush */
  6088. 14 + /* CE_META */
  6089. 31 + /* DE_META */
  6090. 3 + /* CNTX_CTRL */
  6091. 5 + /* HDP_INVL */
  6092. 8 + 8 + /* FENCE x2 */
  6093. 2, /* SWITCH_BUFFER */
  6094. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6095. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6096. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6097. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6098. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6099. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6100. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6101. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6102. .test_ring = gfx_v8_0_ring_test_ring,
  6103. .test_ib = gfx_v8_0_ring_test_ib,
  6104. .insert_nop = amdgpu_ring_insert_nop,
  6105. .pad_ib = amdgpu_ring_generic_pad_ib,
  6106. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6107. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6108. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6109. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6110. };
  6111. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6112. .type = AMDGPU_RING_TYPE_COMPUTE,
  6113. .align_mask = 0xff,
  6114. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6115. .support_64bit_ptrs = false,
  6116. .get_rptr = gfx_v8_0_ring_get_rptr,
  6117. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6118. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6119. .emit_frame_size =
  6120. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6121. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6122. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6123. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6124. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6125. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6126. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6127. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6128. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6129. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6130. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6131. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6132. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6133. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6134. .test_ring = gfx_v8_0_ring_test_ring,
  6135. .test_ib = gfx_v8_0_ring_test_ib,
  6136. .insert_nop = amdgpu_ring_insert_nop,
  6137. .pad_ib = amdgpu_ring_generic_pad_ib,
  6138. .set_priority = gfx_v8_0_ring_set_priority_compute,
  6139. };
  6140. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6141. .type = AMDGPU_RING_TYPE_KIQ,
  6142. .align_mask = 0xff,
  6143. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6144. .support_64bit_ptrs = false,
  6145. .get_rptr = gfx_v8_0_ring_get_rptr,
  6146. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6147. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6148. .emit_frame_size =
  6149. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6150. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6151. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6152. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6153. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6154. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6155. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6156. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6157. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6158. .test_ring = gfx_v8_0_ring_test_ring,
  6159. .test_ib = gfx_v8_0_ring_test_ib,
  6160. .insert_nop = amdgpu_ring_insert_nop,
  6161. .pad_ib = amdgpu_ring_generic_pad_ib,
  6162. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6163. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6164. };
  6165. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6166. {
  6167. int i;
  6168. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6169. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6170. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6171. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6172. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6173. }
  6174. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6175. .set = gfx_v8_0_set_eop_interrupt_state,
  6176. .process = gfx_v8_0_eop_irq,
  6177. };
  6178. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6179. .set = gfx_v8_0_set_priv_reg_fault_state,
  6180. .process = gfx_v8_0_priv_reg_irq,
  6181. };
  6182. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6183. .set = gfx_v8_0_set_priv_inst_fault_state,
  6184. .process = gfx_v8_0_priv_inst_irq,
  6185. };
  6186. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6187. .set = gfx_v8_0_kiq_set_interrupt_state,
  6188. .process = gfx_v8_0_kiq_irq,
  6189. };
  6190. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6191. {
  6192. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6193. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6194. adev->gfx.priv_reg_irq.num_types = 1;
  6195. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6196. adev->gfx.priv_inst_irq.num_types = 1;
  6197. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6198. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6199. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6200. }
  6201. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6202. {
  6203. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6204. }
  6205. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6206. {
  6207. /* init asci gds info */
  6208. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6209. adev->gds.gws.total_size = 64;
  6210. adev->gds.oa.total_size = 16;
  6211. if (adev->gds.mem.total_size == 64 * 1024) {
  6212. adev->gds.mem.gfx_partition_size = 4096;
  6213. adev->gds.mem.cs_partition_size = 4096;
  6214. adev->gds.gws.gfx_partition_size = 4;
  6215. adev->gds.gws.cs_partition_size = 4;
  6216. adev->gds.oa.gfx_partition_size = 4;
  6217. adev->gds.oa.cs_partition_size = 1;
  6218. } else {
  6219. adev->gds.mem.gfx_partition_size = 1024;
  6220. adev->gds.mem.cs_partition_size = 1024;
  6221. adev->gds.gws.gfx_partition_size = 16;
  6222. adev->gds.gws.cs_partition_size = 16;
  6223. adev->gds.oa.gfx_partition_size = 4;
  6224. adev->gds.oa.cs_partition_size = 4;
  6225. }
  6226. }
  6227. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6228. u32 bitmap)
  6229. {
  6230. u32 data;
  6231. if (!bitmap)
  6232. return;
  6233. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6234. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6235. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6236. }
  6237. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6238. {
  6239. u32 data, mask;
  6240. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6241. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6242. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6243. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6244. }
  6245. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6246. {
  6247. int i, j, k, counter, active_cu_number = 0;
  6248. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6249. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6250. unsigned disable_masks[4 * 2];
  6251. u32 ao_cu_num;
  6252. memset(cu_info, 0, sizeof(*cu_info));
  6253. if (adev->flags & AMD_IS_APU)
  6254. ao_cu_num = 2;
  6255. else
  6256. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6257. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6258. mutex_lock(&adev->grbm_idx_mutex);
  6259. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6260. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6261. mask = 1;
  6262. ao_bitmap = 0;
  6263. counter = 0;
  6264. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6265. if (i < 4 && j < 2)
  6266. gfx_v8_0_set_user_cu_inactive_bitmap(
  6267. adev, disable_masks[i * 2 + j]);
  6268. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6269. cu_info->bitmap[i][j] = bitmap;
  6270. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6271. if (bitmap & mask) {
  6272. if (counter < ao_cu_num)
  6273. ao_bitmap |= mask;
  6274. counter ++;
  6275. }
  6276. mask <<= 1;
  6277. }
  6278. active_cu_number += counter;
  6279. if (i < 2 && j < 2)
  6280. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6281. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6282. }
  6283. }
  6284. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6285. mutex_unlock(&adev->grbm_idx_mutex);
  6286. cu_info->number = active_cu_number;
  6287. cu_info->ao_cu_mask = ao_cu_mask;
  6288. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  6289. cu_info->max_waves_per_simd = 10;
  6290. cu_info->max_scratch_slots_per_cu = 32;
  6291. cu_info->wave_front_size = 64;
  6292. cu_info->lds_size = 64;
  6293. }
  6294. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6295. {
  6296. .type = AMD_IP_BLOCK_TYPE_GFX,
  6297. .major = 8,
  6298. .minor = 0,
  6299. .rev = 0,
  6300. .funcs = &gfx_v8_0_ip_funcs,
  6301. };
  6302. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6303. {
  6304. .type = AMD_IP_BLOCK_TYPE_GFX,
  6305. .major = 8,
  6306. .minor = 1,
  6307. .rev = 0,
  6308. .funcs = &gfx_v8_0_ip_funcs,
  6309. };
  6310. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6311. {
  6312. uint64_t ce_payload_addr;
  6313. int cnt_ce;
  6314. union {
  6315. struct vi_ce_ib_state regular;
  6316. struct vi_ce_ib_state_chained_ib chained;
  6317. } ce_payload = {};
  6318. if (ring->adev->virt.chained_ib_support) {
  6319. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6320. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6321. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6322. } else {
  6323. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6324. offsetof(struct vi_gfx_meta_data, ce_payload);
  6325. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6326. }
  6327. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6328. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6329. WRITE_DATA_DST_SEL(8) |
  6330. WR_CONFIRM) |
  6331. WRITE_DATA_CACHE_POLICY(0));
  6332. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6333. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6334. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6335. }
  6336. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6337. {
  6338. uint64_t de_payload_addr, gds_addr, csa_addr;
  6339. int cnt_de;
  6340. union {
  6341. struct vi_de_ib_state regular;
  6342. struct vi_de_ib_state_chained_ib chained;
  6343. } de_payload = {};
  6344. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6345. gds_addr = csa_addr + 4096;
  6346. if (ring->adev->virt.chained_ib_support) {
  6347. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6348. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6349. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6350. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6351. } else {
  6352. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6353. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6354. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6355. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6356. }
  6357. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6358. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6359. WRITE_DATA_DST_SEL(8) |
  6360. WR_CONFIRM) |
  6361. WRITE_DATA_CACHE_POLICY(0));
  6362. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6363. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6364. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6365. }