gfx_v7_0.c 157 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_ih.h"
  27. #include "amdgpu_gfx.h"
  28. #include "cikd.h"
  29. #include "cik.h"
  30. #include "cik_structs.h"
  31. #include "atom.h"
  32. #include "amdgpu_ucode.h"
  33. #include "clearstate_ci.h"
  34. #include "dce/dce_8_0_d.h"
  35. #include "dce/dce_8_0_sh_mask.h"
  36. #include "bif/bif_4_1_d.h"
  37. #include "bif/bif_4_1_sh_mask.h"
  38. #include "gca/gfx_7_0_d.h"
  39. #include "gca/gfx_7_2_enum.h"
  40. #include "gca/gfx_7_2_sh_mask.h"
  41. #include "gmc/gmc_7_0_d.h"
  42. #include "gmc/gmc_7_0_sh_mask.h"
  43. #include "oss/oss_2_0_d.h"
  44. #include "oss/oss_2_0_sh_mask.h"
  45. #define NUM_SIMD_PER_CU 0x4 /* missing from the gfx_7 IP headers */
  46. #define GFX7_NUM_GFX_RINGS 1
  47. #define GFX7_MEC_HPD_SIZE 2048
  48. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  49. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  50. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev);
  51. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  53. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  54. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  55. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  56. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  57. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  58. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  59. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  60. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  61. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  62. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  63. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  64. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  65. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  66. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  67. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  68. MODULE_FIRMWARE("radeon/kabini_me.bin");
  69. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  70. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  71. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  72. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  73. MODULE_FIRMWARE("radeon/mullins_me.bin");
  74. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  75. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  76. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  77. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  78. {
  79. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  80. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  81. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  82. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  83. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  84. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  85. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  86. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  87. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  88. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  89. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  90. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  91. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  92. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  93. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  94. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  95. };
  96. static const u32 spectre_rlc_save_restore_register_list[] =
  97. {
  98. (0x0e00 << 16) | (0xc12c >> 2),
  99. 0x00000000,
  100. (0x0e00 << 16) | (0xc140 >> 2),
  101. 0x00000000,
  102. (0x0e00 << 16) | (0xc150 >> 2),
  103. 0x00000000,
  104. (0x0e00 << 16) | (0xc15c >> 2),
  105. 0x00000000,
  106. (0x0e00 << 16) | (0xc168 >> 2),
  107. 0x00000000,
  108. (0x0e00 << 16) | (0xc170 >> 2),
  109. 0x00000000,
  110. (0x0e00 << 16) | (0xc178 >> 2),
  111. 0x00000000,
  112. (0x0e00 << 16) | (0xc204 >> 2),
  113. 0x00000000,
  114. (0x0e00 << 16) | (0xc2b4 >> 2),
  115. 0x00000000,
  116. (0x0e00 << 16) | (0xc2b8 >> 2),
  117. 0x00000000,
  118. (0x0e00 << 16) | (0xc2bc >> 2),
  119. 0x00000000,
  120. (0x0e00 << 16) | (0xc2c0 >> 2),
  121. 0x00000000,
  122. (0x0e00 << 16) | (0x8228 >> 2),
  123. 0x00000000,
  124. (0x0e00 << 16) | (0x829c >> 2),
  125. 0x00000000,
  126. (0x0e00 << 16) | (0x869c >> 2),
  127. 0x00000000,
  128. (0x0600 << 16) | (0x98f4 >> 2),
  129. 0x00000000,
  130. (0x0e00 << 16) | (0x98f8 >> 2),
  131. 0x00000000,
  132. (0x0e00 << 16) | (0x9900 >> 2),
  133. 0x00000000,
  134. (0x0e00 << 16) | (0xc260 >> 2),
  135. 0x00000000,
  136. (0x0e00 << 16) | (0x90e8 >> 2),
  137. 0x00000000,
  138. (0x0e00 << 16) | (0x3c000 >> 2),
  139. 0x00000000,
  140. (0x0e00 << 16) | (0x3c00c >> 2),
  141. 0x00000000,
  142. (0x0e00 << 16) | (0x8c1c >> 2),
  143. 0x00000000,
  144. (0x0e00 << 16) | (0x9700 >> 2),
  145. 0x00000000,
  146. (0x0e00 << 16) | (0xcd20 >> 2),
  147. 0x00000000,
  148. (0x4e00 << 16) | (0xcd20 >> 2),
  149. 0x00000000,
  150. (0x5e00 << 16) | (0xcd20 >> 2),
  151. 0x00000000,
  152. (0x6e00 << 16) | (0xcd20 >> 2),
  153. 0x00000000,
  154. (0x7e00 << 16) | (0xcd20 >> 2),
  155. 0x00000000,
  156. (0x8e00 << 16) | (0xcd20 >> 2),
  157. 0x00000000,
  158. (0x9e00 << 16) | (0xcd20 >> 2),
  159. 0x00000000,
  160. (0xae00 << 16) | (0xcd20 >> 2),
  161. 0x00000000,
  162. (0xbe00 << 16) | (0xcd20 >> 2),
  163. 0x00000000,
  164. (0x0e00 << 16) | (0x89bc >> 2),
  165. 0x00000000,
  166. (0x0e00 << 16) | (0x8900 >> 2),
  167. 0x00000000,
  168. 0x3,
  169. (0x0e00 << 16) | (0xc130 >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0xc134 >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0xc1fc >> 2),
  174. 0x00000000,
  175. (0x0e00 << 16) | (0xc208 >> 2),
  176. 0x00000000,
  177. (0x0e00 << 16) | (0xc264 >> 2),
  178. 0x00000000,
  179. (0x0e00 << 16) | (0xc268 >> 2),
  180. 0x00000000,
  181. (0x0e00 << 16) | (0xc26c >> 2),
  182. 0x00000000,
  183. (0x0e00 << 16) | (0xc270 >> 2),
  184. 0x00000000,
  185. (0x0e00 << 16) | (0xc274 >> 2),
  186. 0x00000000,
  187. (0x0e00 << 16) | (0xc278 >> 2),
  188. 0x00000000,
  189. (0x0e00 << 16) | (0xc27c >> 2),
  190. 0x00000000,
  191. (0x0e00 << 16) | (0xc280 >> 2),
  192. 0x00000000,
  193. (0x0e00 << 16) | (0xc284 >> 2),
  194. 0x00000000,
  195. (0x0e00 << 16) | (0xc288 >> 2),
  196. 0x00000000,
  197. (0x0e00 << 16) | (0xc28c >> 2),
  198. 0x00000000,
  199. (0x0e00 << 16) | (0xc290 >> 2),
  200. 0x00000000,
  201. (0x0e00 << 16) | (0xc294 >> 2),
  202. 0x00000000,
  203. (0x0e00 << 16) | (0xc298 >> 2),
  204. 0x00000000,
  205. (0x0e00 << 16) | (0xc29c >> 2),
  206. 0x00000000,
  207. (0x0e00 << 16) | (0xc2a0 >> 2),
  208. 0x00000000,
  209. (0x0e00 << 16) | (0xc2a4 >> 2),
  210. 0x00000000,
  211. (0x0e00 << 16) | (0xc2a8 >> 2),
  212. 0x00000000,
  213. (0x0e00 << 16) | (0xc2ac >> 2),
  214. 0x00000000,
  215. (0x0e00 << 16) | (0xc2b0 >> 2),
  216. 0x00000000,
  217. (0x0e00 << 16) | (0x301d0 >> 2),
  218. 0x00000000,
  219. (0x0e00 << 16) | (0x30238 >> 2),
  220. 0x00000000,
  221. (0x0e00 << 16) | (0x30250 >> 2),
  222. 0x00000000,
  223. (0x0e00 << 16) | (0x30254 >> 2),
  224. 0x00000000,
  225. (0x0e00 << 16) | (0x30258 >> 2),
  226. 0x00000000,
  227. (0x0e00 << 16) | (0x3025c >> 2),
  228. 0x00000000,
  229. (0x4e00 << 16) | (0xc900 >> 2),
  230. 0x00000000,
  231. (0x5e00 << 16) | (0xc900 >> 2),
  232. 0x00000000,
  233. (0x6e00 << 16) | (0xc900 >> 2),
  234. 0x00000000,
  235. (0x7e00 << 16) | (0xc900 >> 2),
  236. 0x00000000,
  237. (0x8e00 << 16) | (0xc900 >> 2),
  238. 0x00000000,
  239. (0x9e00 << 16) | (0xc900 >> 2),
  240. 0x00000000,
  241. (0xae00 << 16) | (0xc900 >> 2),
  242. 0x00000000,
  243. (0xbe00 << 16) | (0xc900 >> 2),
  244. 0x00000000,
  245. (0x4e00 << 16) | (0xc904 >> 2),
  246. 0x00000000,
  247. (0x5e00 << 16) | (0xc904 >> 2),
  248. 0x00000000,
  249. (0x6e00 << 16) | (0xc904 >> 2),
  250. 0x00000000,
  251. (0x7e00 << 16) | (0xc904 >> 2),
  252. 0x00000000,
  253. (0x8e00 << 16) | (0xc904 >> 2),
  254. 0x00000000,
  255. (0x9e00 << 16) | (0xc904 >> 2),
  256. 0x00000000,
  257. (0xae00 << 16) | (0xc904 >> 2),
  258. 0x00000000,
  259. (0xbe00 << 16) | (0xc904 >> 2),
  260. 0x00000000,
  261. (0x4e00 << 16) | (0xc908 >> 2),
  262. 0x00000000,
  263. (0x5e00 << 16) | (0xc908 >> 2),
  264. 0x00000000,
  265. (0x6e00 << 16) | (0xc908 >> 2),
  266. 0x00000000,
  267. (0x7e00 << 16) | (0xc908 >> 2),
  268. 0x00000000,
  269. (0x8e00 << 16) | (0xc908 >> 2),
  270. 0x00000000,
  271. (0x9e00 << 16) | (0xc908 >> 2),
  272. 0x00000000,
  273. (0xae00 << 16) | (0xc908 >> 2),
  274. 0x00000000,
  275. (0xbe00 << 16) | (0xc908 >> 2),
  276. 0x00000000,
  277. (0x4e00 << 16) | (0xc90c >> 2),
  278. 0x00000000,
  279. (0x5e00 << 16) | (0xc90c >> 2),
  280. 0x00000000,
  281. (0x6e00 << 16) | (0xc90c >> 2),
  282. 0x00000000,
  283. (0x7e00 << 16) | (0xc90c >> 2),
  284. 0x00000000,
  285. (0x8e00 << 16) | (0xc90c >> 2),
  286. 0x00000000,
  287. (0x9e00 << 16) | (0xc90c >> 2),
  288. 0x00000000,
  289. (0xae00 << 16) | (0xc90c >> 2),
  290. 0x00000000,
  291. (0xbe00 << 16) | (0xc90c >> 2),
  292. 0x00000000,
  293. (0x4e00 << 16) | (0xc910 >> 2),
  294. 0x00000000,
  295. (0x5e00 << 16) | (0xc910 >> 2),
  296. 0x00000000,
  297. (0x6e00 << 16) | (0xc910 >> 2),
  298. 0x00000000,
  299. (0x7e00 << 16) | (0xc910 >> 2),
  300. 0x00000000,
  301. (0x8e00 << 16) | (0xc910 >> 2),
  302. 0x00000000,
  303. (0x9e00 << 16) | (0xc910 >> 2),
  304. 0x00000000,
  305. (0xae00 << 16) | (0xc910 >> 2),
  306. 0x00000000,
  307. (0xbe00 << 16) | (0xc910 >> 2),
  308. 0x00000000,
  309. (0x0e00 << 16) | (0xc99c >> 2),
  310. 0x00000000,
  311. (0x0e00 << 16) | (0x9834 >> 2),
  312. 0x00000000,
  313. (0x0000 << 16) | (0x30f00 >> 2),
  314. 0x00000000,
  315. (0x0001 << 16) | (0x30f00 >> 2),
  316. 0x00000000,
  317. (0x0000 << 16) | (0x30f04 >> 2),
  318. 0x00000000,
  319. (0x0001 << 16) | (0x30f04 >> 2),
  320. 0x00000000,
  321. (0x0000 << 16) | (0x30f08 >> 2),
  322. 0x00000000,
  323. (0x0001 << 16) | (0x30f08 >> 2),
  324. 0x00000000,
  325. (0x0000 << 16) | (0x30f0c >> 2),
  326. 0x00000000,
  327. (0x0001 << 16) | (0x30f0c >> 2),
  328. 0x00000000,
  329. (0x0600 << 16) | (0x9b7c >> 2),
  330. 0x00000000,
  331. (0x0e00 << 16) | (0x8a14 >> 2),
  332. 0x00000000,
  333. (0x0e00 << 16) | (0x8a18 >> 2),
  334. 0x00000000,
  335. (0x0600 << 16) | (0x30a00 >> 2),
  336. 0x00000000,
  337. (0x0e00 << 16) | (0x8bf0 >> 2),
  338. 0x00000000,
  339. (0x0e00 << 16) | (0x8bcc >> 2),
  340. 0x00000000,
  341. (0x0e00 << 16) | (0x8b24 >> 2),
  342. 0x00000000,
  343. (0x0e00 << 16) | (0x30a04 >> 2),
  344. 0x00000000,
  345. (0x0600 << 16) | (0x30a10 >> 2),
  346. 0x00000000,
  347. (0x0600 << 16) | (0x30a14 >> 2),
  348. 0x00000000,
  349. (0x0600 << 16) | (0x30a18 >> 2),
  350. 0x00000000,
  351. (0x0600 << 16) | (0x30a2c >> 2),
  352. 0x00000000,
  353. (0x0e00 << 16) | (0xc700 >> 2),
  354. 0x00000000,
  355. (0x0e00 << 16) | (0xc704 >> 2),
  356. 0x00000000,
  357. (0x0e00 << 16) | (0xc708 >> 2),
  358. 0x00000000,
  359. (0x0e00 << 16) | (0xc768 >> 2),
  360. 0x00000000,
  361. (0x0400 << 16) | (0xc770 >> 2),
  362. 0x00000000,
  363. (0x0400 << 16) | (0xc774 >> 2),
  364. 0x00000000,
  365. (0x0400 << 16) | (0xc778 >> 2),
  366. 0x00000000,
  367. (0x0400 << 16) | (0xc77c >> 2),
  368. 0x00000000,
  369. (0x0400 << 16) | (0xc780 >> 2),
  370. 0x00000000,
  371. (0x0400 << 16) | (0xc784 >> 2),
  372. 0x00000000,
  373. (0x0400 << 16) | (0xc788 >> 2),
  374. 0x00000000,
  375. (0x0400 << 16) | (0xc78c >> 2),
  376. 0x00000000,
  377. (0x0400 << 16) | (0xc798 >> 2),
  378. 0x00000000,
  379. (0x0400 << 16) | (0xc79c >> 2),
  380. 0x00000000,
  381. (0x0400 << 16) | (0xc7a0 >> 2),
  382. 0x00000000,
  383. (0x0400 << 16) | (0xc7a4 >> 2),
  384. 0x00000000,
  385. (0x0400 << 16) | (0xc7a8 >> 2),
  386. 0x00000000,
  387. (0x0400 << 16) | (0xc7ac >> 2),
  388. 0x00000000,
  389. (0x0400 << 16) | (0xc7b0 >> 2),
  390. 0x00000000,
  391. (0x0400 << 16) | (0xc7b4 >> 2),
  392. 0x00000000,
  393. (0x0e00 << 16) | (0x9100 >> 2),
  394. 0x00000000,
  395. (0x0e00 << 16) | (0x3c010 >> 2),
  396. 0x00000000,
  397. (0x0e00 << 16) | (0x92a8 >> 2),
  398. 0x00000000,
  399. (0x0e00 << 16) | (0x92ac >> 2),
  400. 0x00000000,
  401. (0x0e00 << 16) | (0x92b4 >> 2),
  402. 0x00000000,
  403. (0x0e00 << 16) | (0x92b8 >> 2),
  404. 0x00000000,
  405. (0x0e00 << 16) | (0x92bc >> 2),
  406. 0x00000000,
  407. (0x0e00 << 16) | (0x92c0 >> 2),
  408. 0x00000000,
  409. (0x0e00 << 16) | (0x92c4 >> 2),
  410. 0x00000000,
  411. (0x0e00 << 16) | (0x92c8 >> 2),
  412. 0x00000000,
  413. (0x0e00 << 16) | (0x92cc >> 2),
  414. 0x00000000,
  415. (0x0e00 << 16) | (0x92d0 >> 2),
  416. 0x00000000,
  417. (0x0e00 << 16) | (0x8c00 >> 2),
  418. 0x00000000,
  419. (0x0e00 << 16) | (0x8c04 >> 2),
  420. 0x00000000,
  421. (0x0e00 << 16) | (0x8c20 >> 2),
  422. 0x00000000,
  423. (0x0e00 << 16) | (0x8c38 >> 2),
  424. 0x00000000,
  425. (0x0e00 << 16) | (0x8c3c >> 2),
  426. 0x00000000,
  427. (0x0e00 << 16) | (0xae00 >> 2),
  428. 0x00000000,
  429. (0x0e00 << 16) | (0x9604 >> 2),
  430. 0x00000000,
  431. (0x0e00 << 16) | (0xac08 >> 2),
  432. 0x00000000,
  433. (0x0e00 << 16) | (0xac0c >> 2),
  434. 0x00000000,
  435. (0x0e00 << 16) | (0xac10 >> 2),
  436. 0x00000000,
  437. (0x0e00 << 16) | (0xac14 >> 2),
  438. 0x00000000,
  439. (0x0e00 << 16) | (0xac58 >> 2),
  440. 0x00000000,
  441. (0x0e00 << 16) | (0xac68 >> 2),
  442. 0x00000000,
  443. (0x0e00 << 16) | (0xac6c >> 2),
  444. 0x00000000,
  445. (0x0e00 << 16) | (0xac70 >> 2),
  446. 0x00000000,
  447. (0x0e00 << 16) | (0xac74 >> 2),
  448. 0x00000000,
  449. (0x0e00 << 16) | (0xac78 >> 2),
  450. 0x00000000,
  451. (0x0e00 << 16) | (0xac7c >> 2),
  452. 0x00000000,
  453. (0x0e00 << 16) | (0xac80 >> 2),
  454. 0x00000000,
  455. (0x0e00 << 16) | (0xac84 >> 2),
  456. 0x00000000,
  457. (0x0e00 << 16) | (0xac88 >> 2),
  458. 0x00000000,
  459. (0x0e00 << 16) | (0xac8c >> 2),
  460. 0x00000000,
  461. (0x0e00 << 16) | (0x970c >> 2),
  462. 0x00000000,
  463. (0x0e00 << 16) | (0x9714 >> 2),
  464. 0x00000000,
  465. (0x0e00 << 16) | (0x9718 >> 2),
  466. 0x00000000,
  467. (0x0e00 << 16) | (0x971c >> 2),
  468. 0x00000000,
  469. (0x0e00 << 16) | (0x31068 >> 2),
  470. 0x00000000,
  471. (0x4e00 << 16) | (0x31068 >> 2),
  472. 0x00000000,
  473. (0x5e00 << 16) | (0x31068 >> 2),
  474. 0x00000000,
  475. (0x6e00 << 16) | (0x31068 >> 2),
  476. 0x00000000,
  477. (0x7e00 << 16) | (0x31068 >> 2),
  478. 0x00000000,
  479. (0x8e00 << 16) | (0x31068 >> 2),
  480. 0x00000000,
  481. (0x9e00 << 16) | (0x31068 >> 2),
  482. 0x00000000,
  483. (0xae00 << 16) | (0x31068 >> 2),
  484. 0x00000000,
  485. (0xbe00 << 16) | (0x31068 >> 2),
  486. 0x00000000,
  487. (0x0e00 << 16) | (0xcd10 >> 2),
  488. 0x00000000,
  489. (0x0e00 << 16) | (0xcd14 >> 2),
  490. 0x00000000,
  491. (0x0e00 << 16) | (0x88b0 >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0x88b4 >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0x88b8 >> 2),
  496. 0x00000000,
  497. (0x0e00 << 16) | (0x88bc >> 2),
  498. 0x00000000,
  499. (0x0400 << 16) | (0x89c0 >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0x88c4 >> 2),
  502. 0x00000000,
  503. (0x0e00 << 16) | (0x88c8 >> 2),
  504. 0x00000000,
  505. (0x0e00 << 16) | (0x88d0 >> 2),
  506. 0x00000000,
  507. (0x0e00 << 16) | (0x88d4 >> 2),
  508. 0x00000000,
  509. (0x0e00 << 16) | (0x88d8 >> 2),
  510. 0x00000000,
  511. (0x0e00 << 16) | (0x8980 >> 2),
  512. 0x00000000,
  513. (0x0e00 << 16) | (0x30938 >> 2),
  514. 0x00000000,
  515. (0x0e00 << 16) | (0x3093c >> 2),
  516. 0x00000000,
  517. (0x0e00 << 16) | (0x30940 >> 2),
  518. 0x00000000,
  519. (0x0e00 << 16) | (0x89a0 >> 2),
  520. 0x00000000,
  521. (0x0e00 << 16) | (0x30900 >> 2),
  522. 0x00000000,
  523. (0x0e00 << 16) | (0x30904 >> 2),
  524. 0x00000000,
  525. (0x0e00 << 16) | (0x89b4 >> 2),
  526. 0x00000000,
  527. (0x0e00 << 16) | (0x3c210 >> 2),
  528. 0x00000000,
  529. (0x0e00 << 16) | (0x3c214 >> 2),
  530. 0x00000000,
  531. (0x0e00 << 16) | (0x3c218 >> 2),
  532. 0x00000000,
  533. (0x0e00 << 16) | (0x8904 >> 2),
  534. 0x00000000,
  535. 0x5,
  536. (0x0e00 << 16) | (0x8c28 >> 2),
  537. (0x0e00 << 16) | (0x8c2c >> 2),
  538. (0x0e00 << 16) | (0x8c30 >> 2),
  539. (0x0e00 << 16) | (0x8c34 >> 2),
  540. (0x0e00 << 16) | (0x9600 >> 2),
  541. };
  542. static const u32 kalindi_rlc_save_restore_register_list[] =
  543. {
  544. (0x0e00 << 16) | (0xc12c >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0xc140 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0xc150 >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0xc15c >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0xc168 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0xc170 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0xc204 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0xc2b4 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0xc2b8 >> 2),
  561. 0x00000000,
  562. (0x0e00 << 16) | (0xc2bc >> 2),
  563. 0x00000000,
  564. (0x0e00 << 16) | (0xc2c0 >> 2),
  565. 0x00000000,
  566. (0x0e00 << 16) | (0x8228 >> 2),
  567. 0x00000000,
  568. (0x0e00 << 16) | (0x829c >> 2),
  569. 0x00000000,
  570. (0x0e00 << 16) | (0x869c >> 2),
  571. 0x00000000,
  572. (0x0600 << 16) | (0x98f4 >> 2),
  573. 0x00000000,
  574. (0x0e00 << 16) | (0x98f8 >> 2),
  575. 0x00000000,
  576. (0x0e00 << 16) | (0x9900 >> 2),
  577. 0x00000000,
  578. (0x0e00 << 16) | (0xc260 >> 2),
  579. 0x00000000,
  580. (0x0e00 << 16) | (0x90e8 >> 2),
  581. 0x00000000,
  582. (0x0e00 << 16) | (0x3c000 >> 2),
  583. 0x00000000,
  584. (0x0e00 << 16) | (0x3c00c >> 2),
  585. 0x00000000,
  586. (0x0e00 << 16) | (0x8c1c >> 2),
  587. 0x00000000,
  588. (0x0e00 << 16) | (0x9700 >> 2),
  589. 0x00000000,
  590. (0x0e00 << 16) | (0xcd20 >> 2),
  591. 0x00000000,
  592. (0x4e00 << 16) | (0xcd20 >> 2),
  593. 0x00000000,
  594. (0x5e00 << 16) | (0xcd20 >> 2),
  595. 0x00000000,
  596. (0x6e00 << 16) | (0xcd20 >> 2),
  597. 0x00000000,
  598. (0x7e00 << 16) | (0xcd20 >> 2),
  599. 0x00000000,
  600. (0x0e00 << 16) | (0x89bc >> 2),
  601. 0x00000000,
  602. (0x0e00 << 16) | (0x8900 >> 2),
  603. 0x00000000,
  604. 0x3,
  605. (0x0e00 << 16) | (0xc130 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0xc134 >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0xc1fc >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0xc208 >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0xc264 >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0xc268 >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0xc26c >> 2),
  618. 0x00000000,
  619. (0x0e00 << 16) | (0xc270 >> 2),
  620. 0x00000000,
  621. (0x0e00 << 16) | (0xc274 >> 2),
  622. 0x00000000,
  623. (0x0e00 << 16) | (0xc28c >> 2),
  624. 0x00000000,
  625. (0x0e00 << 16) | (0xc290 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0xc294 >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0xc298 >> 2),
  630. 0x00000000,
  631. (0x0e00 << 16) | (0xc2a0 >> 2),
  632. 0x00000000,
  633. (0x0e00 << 16) | (0xc2a4 >> 2),
  634. 0x00000000,
  635. (0x0e00 << 16) | (0xc2a8 >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0xc2ac >> 2),
  638. 0x00000000,
  639. (0x0e00 << 16) | (0x301d0 >> 2),
  640. 0x00000000,
  641. (0x0e00 << 16) | (0x30238 >> 2),
  642. 0x00000000,
  643. (0x0e00 << 16) | (0x30250 >> 2),
  644. 0x00000000,
  645. (0x0e00 << 16) | (0x30254 >> 2),
  646. 0x00000000,
  647. (0x0e00 << 16) | (0x30258 >> 2),
  648. 0x00000000,
  649. (0x0e00 << 16) | (0x3025c >> 2),
  650. 0x00000000,
  651. (0x4e00 << 16) | (0xc900 >> 2),
  652. 0x00000000,
  653. (0x5e00 << 16) | (0xc900 >> 2),
  654. 0x00000000,
  655. (0x6e00 << 16) | (0xc900 >> 2),
  656. 0x00000000,
  657. (0x7e00 << 16) | (0xc900 >> 2),
  658. 0x00000000,
  659. (0x4e00 << 16) | (0xc904 >> 2),
  660. 0x00000000,
  661. (0x5e00 << 16) | (0xc904 >> 2),
  662. 0x00000000,
  663. (0x6e00 << 16) | (0xc904 >> 2),
  664. 0x00000000,
  665. (0x7e00 << 16) | (0xc904 >> 2),
  666. 0x00000000,
  667. (0x4e00 << 16) | (0xc908 >> 2),
  668. 0x00000000,
  669. (0x5e00 << 16) | (0xc908 >> 2),
  670. 0x00000000,
  671. (0x6e00 << 16) | (0xc908 >> 2),
  672. 0x00000000,
  673. (0x7e00 << 16) | (0xc908 >> 2),
  674. 0x00000000,
  675. (0x4e00 << 16) | (0xc90c >> 2),
  676. 0x00000000,
  677. (0x5e00 << 16) | (0xc90c >> 2),
  678. 0x00000000,
  679. (0x6e00 << 16) | (0xc90c >> 2),
  680. 0x00000000,
  681. (0x7e00 << 16) | (0xc90c >> 2),
  682. 0x00000000,
  683. (0x4e00 << 16) | (0xc910 >> 2),
  684. 0x00000000,
  685. (0x5e00 << 16) | (0xc910 >> 2),
  686. 0x00000000,
  687. (0x6e00 << 16) | (0xc910 >> 2),
  688. 0x00000000,
  689. (0x7e00 << 16) | (0xc910 >> 2),
  690. 0x00000000,
  691. (0x0e00 << 16) | (0xc99c >> 2),
  692. 0x00000000,
  693. (0x0e00 << 16) | (0x9834 >> 2),
  694. 0x00000000,
  695. (0x0000 << 16) | (0x30f00 >> 2),
  696. 0x00000000,
  697. (0x0000 << 16) | (0x30f04 >> 2),
  698. 0x00000000,
  699. (0x0000 << 16) | (0x30f08 >> 2),
  700. 0x00000000,
  701. (0x0000 << 16) | (0x30f0c >> 2),
  702. 0x00000000,
  703. (0x0600 << 16) | (0x9b7c >> 2),
  704. 0x00000000,
  705. (0x0e00 << 16) | (0x8a14 >> 2),
  706. 0x00000000,
  707. (0x0e00 << 16) | (0x8a18 >> 2),
  708. 0x00000000,
  709. (0x0600 << 16) | (0x30a00 >> 2),
  710. 0x00000000,
  711. (0x0e00 << 16) | (0x8bf0 >> 2),
  712. 0x00000000,
  713. (0x0e00 << 16) | (0x8bcc >> 2),
  714. 0x00000000,
  715. (0x0e00 << 16) | (0x8b24 >> 2),
  716. 0x00000000,
  717. (0x0e00 << 16) | (0x30a04 >> 2),
  718. 0x00000000,
  719. (0x0600 << 16) | (0x30a10 >> 2),
  720. 0x00000000,
  721. (0x0600 << 16) | (0x30a14 >> 2),
  722. 0x00000000,
  723. (0x0600 << 16) | (0x30a18 >> 2),
  724. 0x00000000,
  725. (0x0600 << 16) | (0x30a2c >> 2),
  726. 0x00000000,
  727. (0x0e00 << 16) | (0xc700 >> 2),
  728. 0x00000000,
  729. (0x0e00 << 16) | (0xc704 >> 2),
  730. 0x00000000,
  731. (0x0e00 << 16) | (0xc708 >> 2),
  732. 0x00000000,
  733. (0x0e00 << 16) | (0xc768 >> 2),
  734. 0x00000000,
  735. (0x0400 << 16) | (0xc770 >> 2),
  736. 0x00000000,
  737. (0x0400 << 16) | (0xc774 >> 2),
  738. 0x00000000,
  739. (0x0400 << 16) | (0xc798 >> 2),
  740. 0x00000000,
  741. (0x0400 << 16) | (0xc79c >> 2),
  742. 0x00000000,
  743. (0x0e00 << 16) | (0x9100 >> 2),
  744. 0x00000000,
  745. (0x0e00 << 16) | (0x3c010 >> 2),
  746. 0x00000000,
  747. (0x0e00 << 16) | (0x8c00 >> 2),
  748. 0x00000000,
  749. (0x0e00 << 16) | (0x8c04 >> 2),
  750. 0x00000000,
  751. (0x0e00 << 16) | (0x8c20 >> 2),
  752. 0x00000000,
  753. (0x0e00 << 16) | (0x8c38 >> 2),
  754. 0x00000000,
  755. (0x0e00 << 16) | (0x8c3c >> 2),
  756. 0x00000000,
  757. (0x0e00 << 16) | (0xae00 >> 2),
  758. 0x00000000,
  759. (0x0e00 << 16) | (0x9604 >> 2),
  760. 0x00000000,
  761. (0x0e00 << 16) | (0xac08 >> 2),
  762. 0x00000000,
  763. (0x0e00 << 16) | (0xac0c >> 2),
  764. 0x00000000,
  765. (0x0e00 << 16) | (0xac10 >> 2),
  766. 0x00000000,
  767. (0x0e00 << 16) | (0xac14 >> 2),
  768. 0x00000000,
  769. (0x0e00 << 16) | (0xac58 >> 2),
  770. 0x00000000,
  771. (0x0e00 << 16) | (0xac68 >> 2),
  772. 0x00000000,
  773. (0x0e00 << 16) | (0xac6c >> 2),
  774. 0x00000000,
  775. (0x0e00 << 16) | (0xac70 >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0xac74 >> 2),
  778. 0x00000000,
  779. (0x0e00 << 16) | (0xac78 >> 2),
  780. 0x00000000,
  781. (0x0e00 << 16) | (0xac7c >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0xac80 >> 2),
  784. 0x00000000,
  785. (0x0e00 << 16) | (0xac84 >> 2),
  786. 0x00000000,
  787. (0x0e00 << 16) | (0xac88 >> 2),
  788. 0x00000000,
  789. (0x0e00 << 16) | (0xac8c >> 2),
  790. 0x00000000,
  791. (0x0e00 << 16) | (0x970c >> 2),
  792. 0x00000000,
  793. (0x0e00 << 16) | (0x9714 >> 2),
  794. 0x00000000,
  795. (0x0e00 << 16) | (0x9718 >> 2),
  796. 0x00000000,
  797. (0x0e00 << 16) | (0x971c >> 2),
  798. 0x00000000,
  799. (0x0e00 << 16) | (0x31068 >> 2),
  800. 0x00000000,
  801. (0x4e00 << 16) | (0x31068 >> 2),
  802. 0x00000000,
  803. (0x5e00 << 16) | (0x31068 >> 2),
  804. 0x00000000,
  805. (0x6e00 << 16) | (0x31068 >> 2),
  806. 0x00000000,
  807. (0x7e00 << 16) | (0x31068 >> 2),
  808. 0x00000000,
  809. (0x0e00 << 16) | (0xcd10 >> 2),
  810. 0x00000000,
  811. (0x0e00 << 16) | (0xcd14 >> 2),
  812. 0x00000000,
  813. (0x0e00 << 16) | (0x88b0 >> 2),
  814. 0x00000000,
  815. (0x0e00 << 16) | (0x88b4 >> 2),
  816. 0x00000000,
  817. (0x0e00 << 16) | (0x88b8 >> 2),
  818. 0x00000000,
  819. (0x0e00 << 16) | (0x88bc >> 2),
  820. 0x00000000,
  821. (0x0400 << 16) | (0x89c0 >> 2),
  822. 0x00000000,
  823. (0x0e00 << 16) | (0x88c4 >> 2),
  824. 0x00000000,
  825. (0x0e00 << 16) | (0x88c8 >> 2),
  826. 0x00000000,
  827. (0x0e00 << 16) | (0x88d0 >> 2),
  828. 0x00000000,
  829. (0x0e00 << 16) | (0x88d4 >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0x88d8 >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0x8980 >> 2),
  834. 0x00000000,
  835. (0x0e00 << 16) | (0x30938 >> 2),
  836. 0x00000000,
  837. (0x0e00 << 16) | (0x3093c >> 2),
  838. 0x00000000,
  839. (0x0e00 << 16) | (0x30940 >> 2),
  840. 0x00000000,
  841. (0x0e00 << 16) | (0x89a0 >> 2),
  842. 0x00000000,
  843. (0x0e00 << 16) | (0x30900 >> 2),
  844. 0x00000000,
  845. (0x0e00 << 16) | (0x30904 >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0x89b4 >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0x3e1fc >> 2),
  850. 0x00000000,
  851. (0x0e00 << 16) | (0x3c210 >> 2),
  852. 0x00000000,
  853. (0x0e00 << 16) | (0x3c214 >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0x3c218 >> 2),
  856. 0x00000000,
  857. (0x0e00 << 16) | (0x8904 >> 2),
  858. 0x00000000,
  859. 0x5,
  860. (0x0e00 << 16) | (0x8c28 >> 2),
  861. (0x0e00 << 16) | (0x8c2c >> 2),
  862. (0x0e00 << 16) | (0x8c30 >> 2),
  863. (0x0e00 << 16) | (0x8c34 >> 2),
  864. (0x0e00 << 16) | (0x9600 >> 2),
  865. };
  866. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev);
  867. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  868. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev);
  869. static void gfx_v7_0_init_pg(struct amdgpu_device *adev);
  870. static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev);
  871. /*
  872. * Core functions
  873. */
  874. /**
  875. * gfx_v7_0_init_microcode - load ucode images from disk
  876. *
  877. * @adev: amdgpu_device pointer
  878. *
  879. * Use the firmware interface to load the ucode images into
  880. * the driver (not loaded into hw).
  881. * Returns 0 on success, error on failure.
  882. */
  883. static int gfx_v7_0_init_microcode(struct amdgpu_device *adev)
  884. {
  885. const char *chip_name;
  886. char fw_name[30];
  887. int err;
  888. DRM_DEBUG("\n");
  889. switch (adev->asic_type) {
  890. case CHIP_BONAIRE:
  891. chip_name = "bonaire";
  892. break;
  893. case CHIP_HAWAII:
  894. chip_name = "hawaii";
  895. break;
  896. case CHIP_KAVERI:
  897. chip_name = "kaveri";
  898. break;
  899. case CHIP_KABINI:
  900. chip_name = "kabini";
  901. break;
  902. case CHIP_MULLINS:
  903. chip_name = "mullins";
  904. break;
  905. default: BUG();
  906. }
  907. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  908. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  909. if (err)
  910. goto out;
  911. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  912. if (err)
  913. goto out;
  914. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  915. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  916. if (err)
  917. goto out;
  918. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  919. if (err)
  920. goto out;
  921. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  922. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  923. if (err)
  924. goto out;
  925. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  926. if (err)
  927. goto out;
  928. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  929. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  930. if (err)
  931. goto out;
  932. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  933. if (err)
  934. goto out;
  935. if (adev->asic_type == CHIP_KAVERI) {
  936. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", chip_name);
  937. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  938. if (err)
  939. goto out;
  940. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  941. if (err)
  942. goto out;
  943. }
  944. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  945. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  946. if (err)
  947. goto out;
  948. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  949. out:
  950. if (err) {
  951. pr_err("gfx7: Failed to load firmware \"%s\"\n", fw_name);
  952. release_firmware(adev->gfx.pfp_fw);
  953. adev->gfx.pfp_fw = NULL;
  954. release_firmware(adev->gfx.me_fw);
  955. adev->gfx.me_fw = NULL;
  956. release_firmware(adev->gfx.ce_fw);
  957. adev->gfx.ce_fw = NULL;
  958. release_firmware(adev->gfx.mec_fw);
  959. adev->gfx.mec_fw = NULL;
  960. release_firmware(adev->gfx.mec2_fw);
  961. adev->gfx.mec2_fw = NULL;
  962. release_firmware(adev->gfx.rlc_fw);
  963. adev->gfx.rlc_fw = NULL;
  964. }
  965. return err;
  966. }
  967. static void gfx_v7_0_free_microcode(struct amdgpu_device *adev)
  968. {
  969. release_firmware(adev->gfx.pfp_fw);
  970. adev->gfx.pfp_fw = NULL;
  971. release_firmware(adev->gfx.me_fw);
  972. adev->gfx.me_fw = NULL;
  973. release_firmware(adev->gfx.ce_fw);
  974. adev->gfx.ce_fw = NULL;
  975. release_firmware(adev->gfx.mec_fw);
  976. adev->gfx.mec_fw = NULL;
  977. release_firmware(adev->gfx.mec2_fw);
  978. adev->gfx.mec2_fw = NULL;
  979. release_firmware(adev->gfx.rlc_fw);
  980. adev->gfx.rlc_fw = NULL;
  981. }
  982. /**
  983. * gfx_v7_0_tiling_mode_table_init - init the hw tiling table
  984. *
  985. * @adev: amdgpu_device pointer
  986. *
  987. * Starting with SI, the tiling setup is done globally in a
  988. * set of 32 tiling modes. Rather than selecting each set of
  989. * parameters per surface as on older asics, we just select
  990. * which index in the tiling table we want to use, and the
  991. * surface uses those parameters (CIK).
  992. */
  993. static void gfx_v7_0_tiling_mode_table_init(struct amdgpu_device *adev)
  994. {
  995. const u32 num_tile_mode_states =
  996. ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  997. const u32 num_secondary_tile_mode_states =
  998. ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  999. u32 reg_offset, split_equal_to_row_size;
  1000. uint32_t *tile, *macrotile;
  1001. tile = adev->gfx.config.tile_mode_array;
  1002. macrotile = adev->gfx.config.macrotile_mode_array;
  1003. switch (adev->gfx.config.mem_row_size_in_kb) {
  1004. case 1:
  1005. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1006. break;
  1007. case 2:
  1008. default:
  1009. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1010. break;
  1011. case 4:
  1012. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1013. break;
  1014. }
  1015. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1016. tile[reg_offset] = 0;
  1017. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1018. macrotile[reg_offset] = 0;
  1019. switch (adev->asic_type) {
  1020. case CHIP_BONAIRE:
  1021. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1022. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1023. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1024. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1025. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1026. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1027. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1028. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1029. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1030. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1031. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1032. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1033. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1034. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1036. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1037. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1038. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1040. TILE_SPLIT(split_equal_to_row_size));
  1041. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1042. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1043. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1044. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1045. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1046. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1047. TILE_SPLIT(split_equal_to_row_size));
  1048. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1049. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1050. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1051. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1052. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1053. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1054. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1055. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1056. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1058. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1059. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1060. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1062. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1063. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1064. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1065. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1066. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1067. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1068. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1070. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1071. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1072. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1074. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1075. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1078. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1079. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1080. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1083. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1084. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1085. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1086. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1087. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1088. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1090. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1091. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1092. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1094. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1095. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1096. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1098. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1099. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1100. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1101. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1103. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1104. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1105. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1107. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1108. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1109. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1111. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1112. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1113. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1114. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1115. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1116. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1118. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1119. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1120. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1122. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1123. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1124. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1125. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1126. NUM_BANKS(ADDR_SURF_16_BANK));
  1127. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1128. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1129. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1130. NUM_BANKS(ADDR_SURF_16_BANK));
  1131. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1134. NUM_BANKS(ADDR_SURF_16_BANK));
  1135. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1138. NUM_BANKS(ADDR_SURF_16_BANK));
  1139. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1142. NUM_BANKS(ADDR_SURF_16_BANK));
  1143. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1146. NUM_BANKS(ADDR_SURF_8_BANK));
  1147. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1150. NUM_BANKS(ADDR_SURF_4_BANK));
  1151. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1154. NUM_BANKS(ADDR_SURF_16_BANK));
  1155. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1158. NUM_BANKS(ADDR_SURF_16_BANK));
  1159. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1162. NUM_BANKS(ADDR_SURF_16_BANK));
  1163. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1166. NUM_BANKS(ADDR_SURF_16_BANK));
  1167. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1170. NUM_BANKS(ADDR_SURF_16_BANK));
  1171. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1174. NUM_BANKS(ADDR_SURF_8_BANK));
  1175. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1178. NUM_BANKS(ADDR_SURF_4_BANK));
  1179. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1180. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1181. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1182. if (reg_offset != 7)
  1183. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1184. break;
  1185. case CHIP_HAWAII:
  1186. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1187. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1188. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1189. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1190. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1191. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1192. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1193. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1194. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1195. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1196. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1197. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1198. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1199. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1200. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1201. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1202. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1203. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1204. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1205. TILE_SPLIT(split_equal_to_row_size));
  1206. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1207. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1208. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1209. TILE_SPLIT(split_equal_to_row_size));
  1210. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1211. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1212. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1213. TILE_SPLIT(split_equal_to_row_size));
  1214. tile[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1215. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1216. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1217. TILE_SPLIT(split_equal_to_row_size));
  1218. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1219. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1220. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1222. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1223. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1225. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1227. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1229. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1231. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1232. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1233. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1235. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1236. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1237. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1238. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1239. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1240. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1241. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1242. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1243. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1244. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1246. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1247. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1248. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1250. tile[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1251. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1252. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1254. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1255. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1256. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1258. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1259. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1260. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1261. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1262. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1263. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1265. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1266. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1267. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1269. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1270. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1271. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1273. tile[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1274. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1275. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1277. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1278. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1279. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1281. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1282. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1283. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1285. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1286. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1287. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1289. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1290. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1291. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1292. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1293. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1294. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1295. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1296. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1297. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1298. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1299. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1300. tile[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1301. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1302. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1303. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1304. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1305. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1306. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1307. NUM_BANKS(ADDR_SURF_16_BANK));
  1308. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1309. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1310. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1311. NUM_BANKS(ADDR_SURF_16_BANK));
  1312. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1313. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1314. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1315. NUM_BANKS(ADDR_SURF_16_BANK));
  1316. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1317. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1318. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1319. NUM_BANKS(ADDR_SURF_16_BANK));
  1320. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1321. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1322. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1323. NUM_BANKS(ADDR_SURF_8_BANK));
  1324. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1325. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1326. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1327. NUM_BANKS(ADDR_SURF_4_BANK));
  1328. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1329. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1330. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1331. NUM_BANKS(ADDR_SURF_4_BANK));
  1332. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1333. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1334. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1335. NUM_BANKS(ADDR_SURF_16_BANK));
  1336. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1337. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1338. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1339. NUM_BANKS(ADDR_SURF_16_BANK));
  1340. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1341. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1342. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1343. NUM_BANKS(ADDR_SURF_16_BANK));
  1344. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1345. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1346. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1347. NUM_BANKS(ADDR_SURF_8_BANK));
  1348. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1351. NUM_BANKS(ADDR_SURF_16_BANK));
  1352. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1353. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1354. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1355. NUM_BANKS(ADDR_SURF_8_BANK));
  1356. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1357. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1358. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1359. NUM_BANKS(ADDR_SURF_4_BANK));
  1360. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1361. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1362. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1363. if (reg_offset != 7)
  1364. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1365. break;
  1366. case CHIP_KABINI:
  1367. case CHIP_KAVERI:
  1368. case CHIP_MULLINS:
  1369. default:
  1370. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1371. PIPE_CONFIG(ADDR_SURF_P2) |
  1372. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1373. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1374. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1375. PIPE_CONFIG(ADDR_SURF_P2) |
  1376. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1377. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1378. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1379. PIPE_CONFIG(ADDR_SURF_P2) |
  1380. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1381. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1382. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1383. PIPE_CONFIG(ADDR_SURF_P2) |
  1384. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1385. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1386. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1387. PIPE_CONFIG(ADDR_SURF_P2) |
  1388. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1389. TILE_SPLIT(split_equal_to_row_size));
  1390. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1391. PIPE_CONFIG(ADDR_SURF_P2) |
  1392. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1393. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1394. PIPE_CONFIG(ADDR_SURF_P2) |
  1395. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1396. TILE_SPLIT(split_equal_to_row_size));
  1397. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1398. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1399. PIPE_CONFIG(ADDR_SURF_P2));
  1400. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1401. PIPE_CONFIG(ADDR_SURF_P2) |
  1402. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1403. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1404. PIPE_CONFIG(ADDR_SURF_P2) |
  1405. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1406. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1407. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1408. PIPE_CONFIG(ADDR_SURF_P2) |
  1409. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1410. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1411. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1412. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1413. PIPE_CONFIG(ADDR_SURF_P2) |
  1414. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1415. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1416. PIPE_CONFIG(ADDR_SURF_P2) |
  1417. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1418. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1419. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1420. PIPE_CONFIG(ADDR_SURF_P2) |
  1421. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1422. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1423. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1424. PIPE_CONFIG(ADDR_SURF_P2) |
  1425. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1426. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1427. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1428. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1429. PIPE_CONFIG(ADDR_SURF_P2) |
  1430. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1432. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1433. PIPE_CONFIG(ADDR_SURF_P2) |
  1434. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1435. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1436. PIPE_CONFIG(ADDR_SURF_P2) |
  1437. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1438. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1439. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1440. PIPE_CONFIG(ADDR_SURF_P2) |
  1441. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1442. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1443. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1444. PIPE_CONFIG(ADDR_SURF_P2) |
  1445. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1446. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1447. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1448. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1449. PIPE_CONFIG(ADDR_SURF_P2) |
  1450. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1451. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1452. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1453. PIPE_CONFIG(ADDR_SURF_P2) |
  1454. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1456. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1457. PIPE_CONFIG(ADDR_SURF_P2) |
  1458. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1459. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1460. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1461. PIPE_CONFIG(ADDR_SURF_P2) |
  1462. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1463. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1464. PIPE_CONFIG(ADDR_SURF_P2) |
  1465. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1466. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1467. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1468. PIPE_CONFIG(ADDR_SURF_P2) |
  1469. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1470. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1471. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1472. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1475. NUM_BANKS(ADDR_SURF_8_BANK));
  1476. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1477. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1478. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1479. NUM_BANKS(ADDR_SURF_8_BANK));
  1480. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1481. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1482. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1483. NUM_BANKS(ADDR_SURF_8_BANK));
  1484. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1485. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1486. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1487. NUM_BANKS(ADDR_SURF_8_BANK));
  1488. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1489. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1490. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1491. NUM_BANKS(ADDR_SURF_8_BANK));
  1492. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1493. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1494. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1495. NUM_BANKS(ADDR_SURF_8_BANK));
  1496. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1497. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1498. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1499. NUM_BANKS(ADDR_SURF_8_BANK));
  1500. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1501. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1502. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1503. NUM_BANKS(ADDR_SURF_16_BANK));
  1504. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1505. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1506. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1507. NUM_BANKS(ADDR_SURF_16_BANK));
  1508. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1509. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1510. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1511. NUM_BANKS(ADDR_SURF_16_BANK));
  1512. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1515. NUM_BANKS(ADDR_SURF_16_BANK));
  1516. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1517. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1518. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1519. NUM_BANKS(ADDR_SURF_16_BANK));
  1520. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1521. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1522. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1523. NUM_BANKS(ADDR_SURF_16_BANK));
  1524. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1525. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1526. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1527. NUM_BANKS(ADDR_SURF_8_BANK));
  1528. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1529. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1530. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1531. if (reg_offset != 7)
  1532. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1533. break;
  1534. }
  1535. }
  1536. /**
  1537. * gfx_v7_0_select_se_sh - select which SE, SH to address
  1538. *
  1539. * @adev: amdgpu_device pointer
  1540. * @se_num: shader engine to address
  1541. * @sh_num: sh block to address
  1542. *
  1543. * Select which SE, SH combinations to address. Certain
  1544. * registers are instanced per SE or SH. 0xffffffff means
  1545. * broadcast to all SEs or SHs (CIK).
  1546. */
  1547. static void gfx_v7_0_select_se_sh(struct amdgpu_device *adev,
  1548. u32 se_num, u32 sh_num, u32 instance)
  1549. {
  1550. u32 data;
  1551. if (instance == 0xffffffff)
  1552. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1553. else
  1554. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1555. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1556. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1557. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1558. else if (se_num == 0xffffffff)
  1559. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1560. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1561. else if (sh_num == 0xffffffff)
  1562. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1563. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1564. else
  1565. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1566. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1567. WREG32(mmGRBM_GFX_INDEX, data);
  1568. }
  1569. /**
  1570. * gfx_v7_0_get_rb_active_bitmap - computes the mask of enabled RBs
  1571. *
  1572. * @adev: amdgpu_device pointer
  1573. *
  1574. * Calculates the bitmask of enabled RBs (CIK).
  1575. * Returns the enabled RB bitmask.
  1576. */
  1577. static u32 gfx_v7_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1578. {
  1579. u32 data, mask;
  1580. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1581. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1582. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1583. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1584. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1585. adev->gfx.config.max_sh_per_se);
  1586. return (~data) & mask;
  1587. }
  1588. static void
  1589. gfx_v7_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  1590. {
  1591. switch (adev->asic_type) {
  1592. case CHIP_BONAIRE:
  1593. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  1594. SE_XSEL(1) | SE_YSEL(1);
  1595. *rconf1 |= 0x0;
  1596. break;
  1597. case CHIP_HAWAII:
  1598. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  1599. RB_XSEL2(1) | PKR_MAP(2) | PKR_XSEL(1) |
  1600. PKR_YSEL(1) | SE_MAP(2) | SE_XSEL(2) |
  1601. SE_YSEL(3);
  1602. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  1603. SE_PAIR_YSEL(2);
  1604. break;
  1605. case CHIP_KAVERI:
  1606. *rconf |= RB_MAP_PKR0(2);
  1607. *rconf1 |= 0x0;
  1608. break;
  1609. case CHIP_KABINI:
  1610. case CHIP_MULLINS:
  1611. *rconf |= 0x0;
  1612. *rconf1 |= 0x0;
  1613. break;
  1614. default:
  1615. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1616. break;
  1617. }
  1618. }
  1619. static void
  1620. gfx_v7_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  1621. u32 raster_config, u32 raster_config_1,
  1622. unsigned rb_mask, unsigned num_rb)
  1623. {
  1624. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  1625. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  1626. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  1627. unsigned rb_per_se = num_rb / num_se;
  1628. unsigned se_mask[4];
  1629. unsigned se;
  1630. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  1631. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  1632. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  1633. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  1634. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  1635. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  1636. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  1637. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  1638. (!se_mask[2] && !se_mask[3]))) {
  1639. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  1640. if (!se_mask[0] && !se_mask[1]) {
  1641. raster_config_1 |=
  1642. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  1643. } else {
  1644. raster_config_1 |=
  1645. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  1646. }
  1647. }
  1648. for (se = 0; se < num_se; se++) {
  1649. unsigned raster_config_se = raster_config;
  1650. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  1651. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  1652. int idx = (se / 2) * 2;
  1653. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  1654. raster_config_se &= ~SE_MAP_MASK;
  1655. if (!se_mask[idx]) {
  1656. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  1657. } else {
  1658. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  1659. }
  1660. }
  1661. pkr0_mask &= rb_mask;
  1662. pkr1_mask &= rb_mask;
  1663. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  1664. raster_config_se &= ~PKR_MAP_MASK;
  1665. if (!pkr0_mask) {
  1666. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  1667. } else {
  1668. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  1669. }
  1670. }
  1671. if (rb_per_se >= 2) {
  1672. unsigned rb0_mask = 1 << (se * rb_per_se);
  1673. unsigned rb1_mask = rb0_mask << 1;
  1674. rb0_mask &= rb_mask;
  1675. rb1_mask &= rb_mask;
  1676. if (!rb0_mask || !rb1_mask) {
  1677. raster_config_se &= ~RB_MAP_PKR0_MASK;
  1678. if (!rb0_mask) {
  1679. raster_config_se |=
  1680. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  1681. } else {
  1682. raster_config_se |=
  1683. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  1684. }
  1685. }
  1686. if (rb_per_se > 2) {
  1687. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  1688. rb1_mask = rb0_mask << 1;
  1689. rb0_mask &= rb_mask;
  1690. rb1_mask &= rb_mask;
  1691. if (!rb0_mask || !rb1_mask) {
  1692. raster_config_se &= ~RB_MAP_PKR1_MASK;
  1693. if (!rb0_mask) {
  1694. raster_config_se |=
  1695. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  1696. } else {
  1697. raster_config_se |=
  1698. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  1699. }
  1700. }
  1701. }
  1702. }
  1703. /* GRBM_GFX_INDEX has a different offset on CI+ */
  1704. gfx_v7_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  1705. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  1706. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  1707. }
  1708. /* GRBM_GFX_INDEX has a different offset on CI+ */
  1709. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1710. }
  1711. /**
  1712. * gfx_v7_0_setup_rb - setup the RBs on the asic
  1713. *
  1714. * @adev: amdgpu_device pointer
  1715. * @se_num: number of SEs (shader engines) for the asic
  1716. * @sh_per_se: number of SH blocks per SE for the asic
  1717. *
  1718. * Configures per-SE/SH RB registers (CIK).
  1719. */
  1720. static void gfx_v7_0_setup_rb(struct amdgpu_device *adev)
  1721. {
  1722. int i, j;
  1723. u32 data;
  1724. u32 raster_config = 0, raster_config_1 = 0;
  1725. u32 active_rbs = 0;
  1726. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1727. adev->gfx.config.max_sh_per_se;
  1728. unsigned num_rb_pipes;
  1729. mutex_lock(&adev->grbm_idx_mutex);
  1730. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1731. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1732. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  1733. data = gfx_v7_0_get_rb_active_bitmap(adev);
  1734. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1735. rb_bitmap_width_per_sh);
  1736. }
  1737. }
  1738. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1739. adev->gfx.config.backend_enable_mask = active_rbs;
  1740. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1741. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1742. adev->gfx.config.max_shader_engines, 16);
  1743. gfx_v7_0_raster_config(adev, &raster_config, &raster_config_1);
  1744. if (!adev->gfx.config.backend_enable_mask ||
  1745. adev->gfx.config.num_rbs >= num_rb_pipes) {
  1746. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  1747. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  1748. } else {
  1749. gfx_v7_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  1750. adev->gfx.config.backend_enable_mask,
  1751. num_rb_pipes);
  1752. }
  1753. /* cache the values for userspace */
  1754. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1755. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1756. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  1757. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  1758. RREG32(mmCC_RB_BACKEND_DISABLE);
  1759. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  1760. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1761. adev->gfx.config.rb_config[i][j].raster_config =
  1762. RREG32(mmPA_SC_RASTER_CONFIG);
  1763. adev->gfx.config.rb_config[i][j].raster_config_1 =
  1764. RREG32(mmPA_SC_RASTER_CONFIG_1);
  1765. }
  1766. }
  1767. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1768. mutex_unlock(&adev->grbm_idx_mutex);
  1769. }
  1770. /**
  1771. * gfx_v7_0_init_compute_vmid - gart enable
  1772. *
  1773. * @adev: amdgpu_device pointer
  1774. *
  1775. * Initialize compute vmid sh_mem registers
  1776. *
  1777. */
  1778. #define DEFAULT_SH_MEM_BASES (0x6000)
  1779. #define FIRST_COMPUTE_VMID (8)
  1780. #define LAST_COMPUTE_VMID (16)
  1781. static void gfx_v7_0_init_compute_vmid(struct amdgpu_device *adev)
  1782. {
  1783. int i;
  1784. uint32_t sh_mem_config;
  1785. uint32_t sh_mem_bases;
  1786. /*
  1787. * Configure apertures:
  1788. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1789. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1790. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1791. */
  1792. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1793. sh_mem_config = SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1794. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1795. sh_mem_config |= MTYPE_NONCACHED << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT;
  1796. mutex_lock(&adev->srbm_mutex);
  1797. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1798. cik_srbm_select(adev, 0, 0, 0, i);
  1799. /* CP and shaders */
  1800. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1801. WREG32(mmSH_MEM_APE1_BASE, 1);
  1802. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1803. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1804. }
  1805. cik_srbm_select(adev, 0, 0, 0, 0);
  1806. mutex_unlock(&adev->srbm_mutex);
  1807. }
  1808. static void gfx_v7_0_config_init(struct amdgpu_device *adev)
  1809. {
  1810. adev->gfx.config.double_offchip_lds_buf = 1;
  1811. }
  1812. /**
  1813. * gfx_v7_0_gpu_init - setup the 3D engine
  1814. *
  1815. * @adev: amdgpu_device pointer
  1816. *
  1817. * Configures the 3D engine and tiling configuration
  1818. * registers so that the 3D engine is usable.
  1819. */
  1820. static void gfx_v7_0_gpu_init(struct amdgpu_device *adev)
  1821. {
  1822. u32 sh_mem_cfg, sh_static_mem_cfg, sh_mem_base;
  1823. u32 tmp;
  1824. int i;
  1825. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1826. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1827. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1828. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  1829. gfx_v7_0_tiling_mode_table_init(adev);
  1830. gfx_v7_0_setup_rb(adev);
  1831. gfx_v7_0_get_cu_info(adev);
  1832. gfx_v7_0_config_init(adev);
  1833. /* set HW defaults for 3D engine */
  1834. WREG32(mmCP_MEQ_THRESHOLDS,
  1835. (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1836. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1837. mutex_lock(&adev->grbm_idx_mutex);
  1838. /*
  1839. * making sure that the following register writes will be broadcasted
  1840. * to all the shaders
  1841. */
  1842. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1843. /* XXX SH_MEM regs */
  1844. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1845. sh_mem_cfg = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1846. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1847. sh_mem_cfg = REG_SET_FIELD(sh_mem_cfg, SH_MEM_CONFIG, DEFAULT_MTYPE,
  1848. MTYPE_NC);
  1849. sh_mem_cfg = REG_SET_FIELD(sh_mem_cfg, SH_MEM_CONFIG, APE1_MTYPE,
  1850. MTYPE_UC);
  1851. sh_mem_cfg = REG_SET_FIELD(sh_mem_cfg, SH_MEM_CONFIG, PRIVATE_ATC, 0);
  1852. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  1853. SWIZZLE_ENABLE, 1);
  1854. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  1855. ELEMENT_SIZE, 1);
  1856. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  1857. INDEX_STRIDE, 3);
  1858. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  1859. mutex_lock(&adev->srbm_mutex);
  1860. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  1861. if (i == 0)
  1862. sh_mem_base = 0;
  1863. else
  1864. sh_mem_base = adev->mc.shared_aperture_start >> 48;
  1865. cik_srbm_select(adev, 0, 0, 0, i);
  1866. /* CP and shaders */
  1867. WREG32(mmSH_MEM_CONFIG, sh_mem_cfg);
  1868. WREG32(mmSH_MEM_APE1_BASE, 1);
  1869. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1870. WREG32(mmSH_MEM_BASES, sh_mem_base);
  1871. }
  1872. cik_srbm_select(adev, 0, 0, 0, 0);
  1873. mutex_unlock(&adev->srbm_mutex);
  1874. gfx_v7_0_init_compute_vmid(adev);
  1875. WREG32(mmSX_DEBUG_1, 0x20);
  1876. WREG32(mmTA_CNTL_AUX, 0x00010000);
  1877. tmp = RREG32(mmSPI_CONFIG_CNTL);
  1878. tmp |= 0x03000000;
  1879. WREG32(mmSPI_CONFIG_CNTL, tmp);
  1880. WREG32(mmSQ_CONFIG, 1);
  1881. WREG32(mmDB_DEBUG, 0);
  1882. tmp = RREG32(mmDB_DEBUG2) & ~0xf00fffff;
  1883. tmp |= 0x00000400;
  1884. WREG32(mmDB_DEBUG2, tmp);
  1885. tmp = RREG32(mmDB_DEBUG3) & ~0x0002021c;
  1886. tmp |= 0x00020200;
  1887. WREG32(mmDB_DEBUG3, tmp);
  1888. tmp = RREG32(mmCB_HW_CONTROL) & ~0x00010000;
  1889. tmp |= 0x00018208;
  1890. WREG32(mmCB_HW_CONTROL, tmp);
  1891. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1892. WREG32(mmPA_SC_FIFO_SIZE,
  1893. ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1894. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1895. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1896. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1897. WREG32(mmVGT_NUM_INSTANCES, 1);
  1898. WREG32(mmCP_PERFMON_CNTL, 0);
  1899. WREG32(mmSQ_CONFIG, 0);
  1900. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS,
  1901. ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1902. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1903. WREG32(mmVGT_CACHE_INVALIDATION,
  1904. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1905. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1906. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1907. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1908. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1909. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1910. WREG32(mmPA_SC_ENHANCE, PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK);
  1911. tmp = RREG32(mmSPI_ARB_PRIORITY);
  1912. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  1913. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  1914. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  1915. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  1916. WREG32(mmSPI_ARB_PRIORITY, tmp);
  1917. mutex_unlock(&adev->grbm_idx_mutex);
  1918. udelay(50);
  1919. }
  1920. /*
  1921. * GPU scratch registers helpers function.
  1922. */
  1923. /**
  1924. * gfx_v7_0_scratch_init - setup driver info for CP scratch regs
  1925. *
  1926. * @adev: amdgpu_device pointer
  1927. *
  1928. * Set up the number and offset of the CP scratch registers.
  1929. * NOTE: use of CP scratch registers is a legacy inferface and
  1930. * is not used by default on newer asics (r6xx+). On newer asics,
  1931. * memory buffers are used for fences rather than scratch regs.
  1932. */
  1933. static void gfx_v7_0_scratch_init(struct amdgpu_device *adev)
  1934. {
  1935. adev->gfx.scratch.num_reg = 8;
  1936. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1937. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  1938. }
  1939. /**
  1940. * gfx_v7_0_ring_test_ring - basic gfx ring test
  1941. *
  1942. * @adev: amdgpu_device pointer
  1943. * @ring: amdgpu_ring structure holding ring information
  1944. *
  1945. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1946. * Provides a basic gfx ring test to verify that the ring is working.
  1947. * Used by gfx_v7_0_cp_gfx_resume();
  1948. * Returns 0 on success, error on failure.
  1949. */
  1950. static int gfx_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1951. {
  1952. struct amdgpu_device *adev = ring->adev;
  1953. uint32_t scratch;
  1954. uint32_t tmp = 0;
  1955. unsigned i;
  1956. int r;
  1957. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1958. if (r) {
  1959. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1960. return r;
  1961. }
  1962. WREG32(scratch, 0xCAFEDEAD);
  1963. r = amdgpu_ring_alloc(ring, 3);
  1964. if (r) {
  1965. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1966. amdgpu_gfx_scratch_free(adev, scratch);
  1967. return r;
  1968. }
  1969. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1970. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  1971. amdgpu_ring_write(ring, 0xDEADBEEF);
  1972. amdgpu_ring_commit(ring);
  1973. for (i = 0; i < adev->usec_timeout; i++) {
  1974. tmp = RREG32(scratch);
  1975. if (tmp == 0xDEADBEEF)
  1976. break;
  1977. DRM_UDELAY(1);
  1978. }
  1979. if (i < adev->usec_timeout) {
  1980. DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1981. } else {
  1982. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1983. ring->idx, scratch, tmp);
  1984. r = -EINVAL;
  1985. }
  1986. amdgpu_gfx_scratch_free(adev, scratch);
  1987. return r;
  1988. }
  1989. /**
  1990. * gfx_v7_0_ring_emit_hdp - emit an hdp flush on the cp
  1991. *
  1992. * @adev: amdgpu_device pointer
  1993. * @ridx: amdgpu ring index
  1994. *
  1995. * Emits an hdp flush on the cp.
  1996. */
  1997. static void gfx_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1998. {
  1999. u32 ref_and_mask;
  2000. int usepfp = ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE ? 0 : 1;
  2001. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2002. switch (ring->me) {
  2003. case 1:
  2004. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  2005. break;
  2006. case 2:
  2007. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  2008. break;
  2009. default:
  2010. return;
  2011. }
  2012. } else {
  2013. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  2014. }
  2015. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2016. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  2017. WAIT_REG_MEM_FUNCTION(3) | /* == */
  2018. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  2019. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  2020. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  2021. amdgpu_ring_write(ring, ref_and_mask);
  2022. amdgpu_ring_write(ring, ref_and_mask);
  2023. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2024. }
  2025. static void gfx_v7_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  2026. {
  2027. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2028. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  2029. EVENT_INDEX(4));
  2030. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2031. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  2032. EVENT_INDEX(0));
  2033. }
  2034. /**
  2035. * gfx_v7_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  2036. *
  2037. * @adev: amdgpu_device pointer
  2038. * @ridx: amdgpu ring index
  2039. *
  2040. * Emits an hdp invalidate on the cp.
  2041. */
  2042. static void gfx_v7_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2043. {
  2044. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2045. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2046. WRITE_DATA_DST_SEL(0) |
  2047. WR_CONFIRM));
  2048. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  2049. amdgpu_ring_write(ring, 0);
  2050. amdgpu_ring_write(ring, 1);
  2051. }
  2052. /**
  2053. * gfx_v7_0_ring_emit_fence_gfx - emit a fence on the gfx ring
  2054. *
  2055. * @adev: amdgpu_device pointer
  2056. * @fence: amdgpu fence object
  2057. *
  2058. * Emits a fence sequnce number on the gfx ring and flushes
  2059. * GPU caches.
  2060. */
  2061. static void gfx_v7_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  2062. u64 seq, unsigned flags)
  2063. {
  2064. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2065. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2066. /* Workaround for cache flush problems. First send a dummy EOP
  2067. * event down the pipe with seq one below.
  2068. */
  2069. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2070. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2071. EOP_TC_ACTION_EN |
  2072. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2073. EVENT_INDEX(5)));
  2074. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2075. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  2076. DATA_SEL(1) | INT_SEL(0));
  2077. amdgpu_ring_write(ring, lower_32_bits(seq - 1));
  2078. amdgpu_ring_write(ring, upper_32_bits(seq - 1));
  2079. /* Then send the real EOP event down the pipe. */
  2080. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2081. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2082. EOP_TC_ACTION_EN |
  2083. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2084. EVENT_INDEX(5)));
  2085. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2086. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  2087. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2088. amdgpu_ring_write(ring, lower_32_bits(seq));
  2089. amdgpu_ring_write(ring, upper_32_bits(seq));
  2090. }
  2091. /**
  2092. * gfx_v7_0_ring_emit_fence_compute - emit a fence on the compute ring
  2093. *
  2094. * @adev: amdgpu_device pointer
  2095. * @fence: amdgpu fence object
  2096. *
  2097. * Emits a fence sequnce number on the compute ring and flushes
  2098. * GPU caches.
  2099. */
  2100. static void gfx_v7_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  2101. u64 addr, u64 seq,
  2102. unsigned flags)
  2103. {
  2104. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2105. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2106. /* RELEASE_MEM - flush caches, send int */
  2107. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2108. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2109. EOP_TC_ACTION_EN |
  2110. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2111. EVENT_INDEX(5)));
  2112. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2113. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2114. amdgpu_ring_write(ring, upper_32_bits(addr));
  2115. amdgpu_ring_write(ring, lower_32_bits(seq));
  2116. amdgpu_ring_write(ring, upper_32_bits(seq));
  2117. }
  2118. /*
  2119. * IB stuff
  2120. */
  2121. /**
  2122. * gfx_v7_0_ring_emit_ib - emit an IB (Indirect Buffer) on the ring
  2123. *
  2124. * @ring: amdgpu_ring structure holding ring information
  2125. * @ib: amdgpu indirect buffer object
  2126. *
  2127. * Emits an DE (drawing engine) or CE (constant engine) IB
  2128. * on the gfx ring. IBs are usually generated by userspace
  2129. * acceleration drivers and submitted to the kernel for
  2130. * sheduling on the ring. This function schedules the IB
  2131. * on the gfx ring for execution by the GPU.
  2132. */
  2133. static void gfx_v7_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2134. struct amdgpu_ib *ib,
  2135. unsigned vmid, bool ctx_switch)
  2136. {
  2137. u32 header, control = 0;
  2138. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  2139. if (ctx_switch) {
  2140. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2141. amdgpu_ring_write(ring, 0);
  2142. }
  2143. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2144. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2145. else
  2146. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2147. control |= ib->length_dw | (vmid << 24);
  2148. amdgpu_ring_write(ring, header);
  2149. amdgpu_ring_write(ring,
  2150. #ifdef __BIG_ENDIAN
  2151. (2 << 0) |
  2152. #endif
  2153. (ib->gpu_addr & 0xFFFFFFFC));
  2154. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2155. amdgpu_ring_write(ring, control);
  2156. }
  2157. static void gfx_v7_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2158. struct amdgpu_ib *ib,
  2159. unsigned vmid, bool ctx_switch)
  2160. {
  2161. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  2162. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2163. amdgpu_ring_write(ring,
  2164. #ifdef __BIG_ENDIAN
  2165. (2 << 0) |
  2166. #endif
  2167. (ib->gpu_addr & 0xFFFFFFFC));
  2168. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2169. amdgpu_ring_write(ring, control);
  2170. }
  2171. static void gfx_v7_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2172. {
  2173. uint32_t dw2 = 0;
  2174. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  2175. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  2176. gfx_v7_0_ring_emit_vgt_flush(ring);
  2177. /* set load_global_config & load_global_uconfig */
  2178. dw2 |= 0x8001;
  2179. /* set load_cs_sh_regs */
  2180. dw2 |= 0x01000000;
  2181. /* set load_per_context_state & load_gfx_sh_regs */
  2182. dw2 |= 0x10002;
  2183. }
  2184. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2185. amdgpu_ring_write(ring, dw2);
  2186. amdgpu_ring_write(ring, 0);
  2187. }
  2188. /**
  2189. * gfx_v7_0_ring_test_ib - basic ring IB test
  2190. *
  2191. * @ring: amdgpu_ring structure holding ring information
  2192. *
  2193. * Allocate an IB and execute it on the gfx ring (CIK).
  2194. * Provides a basic gfx ring test to verify that IBs are working.
  2195. * Returns 0 on success, error on failure.
  2196. */
  2197. static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  2198. {
  2199. struct amdgpu_device *adev = ring->adev;
  2200. struct amdgpu_ib ib;
  2201. struct dma_fence *f = NULL;
  2202. uint32_t scratch;
  2203. uint32_t tmp = 0;
  2204. long r;
  2205. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2206. if (r) {
  2207. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  2208. return r;
  2209. }
  2210. WREG32(scratch, 0xCAFEDEAD);
  2211. memset(&ib, 0, sizeof(ib));
  2212. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  2213. if (r) {
  2214. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  2215. goto err1;
  2216. }
  2217. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  2218. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  2219. ib.ptr[2] = 0xDEADBEEF;
  2220. ib.length_dw = 3;
  2221. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  2222. if (r)
  2223. goto err2;
  2224. r = dma_fence_wait_timeout(f, false, timeout);
  2225. if (r == 0) {
  2226. DRM_ERROR("amdgpu: IB test timed out\n");
  2227. r = -ETIMEDOUT;
  2228. goto err2;
  2229. } else if (r < 0) {
  2230. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  2231. goto err2;
  2232. }
  2233. tmp = RREG32(scratch);
  2234. if (tmp == 0xDEADBEEF) {
  2235. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  2236. r = 0;
  2237. } else {
  2238. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2239. scratch, tmp);
  2240. r = -EINVAL;
  2241. }
  2242. err2:
  2243. amdgpu_ib_free(adev, &ib, NULL);
  2244. dma_fence_put(f);
  2245. err1:
  2246. amdgpu_gfx_scratch_free(adev, scratch);
  2247. return r;
  2248. }
  2249. /*
  2250. * CP.
  2251. * On CIK, gfx and compute now have independant command processors.
  2252. *
  2253. * GFX
  2254. * Gfx consists of a single ring and can process both gfx jobs and
  2255. * compute jobs. The gfx CP consists of three microengines (ME):
  2256. * PFP - Pre-Fetch Parser
  2257. * ME - Micro Engine
  2258. * CE - Constant Engine
  2259. * The PFP and ME make up what is considered the Drawing Engine (DE).
  2260. * The CE is an asynchronous engine used for updating buffer desciptors
  2261. * used by the DE so that they can be loaded into cache in parallel
  2262. * while the DE is processing state update packets.
  2263. *
  2264. * Compute
  2265. * The compute CP consists of two microengines (ME):
  2266. * MEC1 - Compute MicroEngine 1
  2267. * MEC2 - Compute MicroEngine 2
  2268. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  2269. * The queues are exposed to userspace and are programmed directly
  2270. * by the compute runtime.
  2271. */
  2272. /**
  2273. * gfx_v7_0_cp_gfx_enable - enable/disable the gfx CP MEs
  2274. *
  2275. * @adev: amdgpu_device pointer
  2276. * @enable: enable or disable the MEs
  2277. *
  2278. * Halts or unhalts the gfx MEs.
  2279. */
  2280. static void gfx_v7_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2281. {
  2282. int i;
  2283. if (enable) {
  2284. WREG32(mmCP_ME_CNTL, 0);
  2285. } else {
  2286. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK));
  2287. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2288. adev->gfx.gfx_ring[i].ready = false;
  2289. }
  2290. udelay(50);
  2291. }
  2292. /**
  2293. * gfx_v7_0_cp_gfx_load_microcode - load the gfx CP ME ucode
  2294. *
  2295. * @adev: amdgpu_device pointer
  2296. *
  2297. * Loads the gfx PFP, ME, and CE ucode.
  2298. * Returns 0 for success, -EINVAL if the ucode is not available.
  2299. */
  2300. static int gfx_v7_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2301. {
  2302. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2303. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2304. const struct gfx_firmware_header_v1_0 *me_hdr;
  2305. const __le32 *fw_data;
  2306. unsigned i, fw_size;
  2307. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2308. return -EINVAL;
  2309. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2310. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2311. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2312. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2313. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2314. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2315. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2316. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2317. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2318. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2319. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2320. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2321. gfx_v7_0_cp_gfx_enable(adev, false);
  2322. /* PFP */
  2323. fw_data = (const __le32 *)
  2324. (adev->gfx.pfp_fw->data +
  2325. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2326. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2327. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2328. for (i = 0; i < fw_size; i++)
  2329. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2330. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2331. /* CE */
  2332. fw_data = (const __le32 *)
  2333. (adev->gfx.ce_fw->data +
  2334. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2335. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2336. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2337. for (i = 0; i < fw_size; i++)
  2338. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2339. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2340. /* ME */
  2341. fw_data = (const __le32 *)
  2342. (adev->gfx.me_fw->data +
  2343. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2344. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2345. WREG32(mmCP_ME_RAM_WADDR, 0);
  2346. for (i = 0; i < fw_size; i++)
  2347. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2348. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2349. return 0;
  2350. }
  2351. /**
  2352. * gfx_v7_0_cp_gfx_start - start the gfx ring
  2353. *
  2354. * @adev: amdgpu_device pointer
  2355. *
  2356. * Enables the ring and loads the clear state context and other
  2357. * packets required to init the ring.
  2358. * Returns 0 for success, error for failure.
  2359. */
  2360. static int gfx_v7_0_cp_gfx_start(struct amdgpu_device *adev)
  2361. {
  2362. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2363. const struct cs_section_def *sect = NULL;
  2364. const struct cs_extent_def *ext = NULL;
  2365. int r, i;
  2366. /* init the CP */
  2367. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2368. WREG32(mmCP_ENDIAN_SWAP, 0);
  2369. WREG32(mmCP_DEVICE_ID, 1);
  2370. gfx_v7_0_cp_gfx_enable(adev, true);
  2371. r = amdgpu_ring_alloc(ring, gfx_v7_0_get_csb_size(adev) + 8);
  2372. if (r) {
  2373. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2374. return r;
  2375. }
  2376. /* init the CE partitions. CE only used for gfx on CIK */
  2377. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2378. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2379. amdgpu_ring_write(ring, 0x8000);
  2380. amdgpu_ring_write(ring, 0x8000);
  2381. /* clear state buffer */
  2382. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2383. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2384. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2385. amdgpu_ring_write(ring, 0x80000000);
  2386. amdgpu_ring_write(ring, 0x80000000);
  2387. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2388. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2389. if (sect->id == SECT_CONTEXT) {
  2390. amdgpu_ring_write(ring,
  2391. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2392. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2393. for (i = 0; i < ext->reg_count; i++)
  2394. amdgpu_ring_write(ring, ext->extent[i]);
  2395. }
  2396. }
  2397. }
  2398. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2399. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2400. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config);
  2401. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config_1);
  2402. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2403. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2404. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2405. amdgpu_ring_write(ring, 0);
  2406. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2407. amdgpu_ring_write(ring, 0x00000316);
  2408. amdgpu_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  2409. amdgpu_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  2410. amdgpu_ring_commit(ring);
  2411. return 0;
  2412. }
  2413. /**
  2414. * gfx_v7_0_cp_gfx_resume - setup the gfx ring buffer registers
  2415. *
  2416. * @adev: amdgpu_device pointer
  2417. *
  2418. * Program the location and size of the gfx ring buffer
  2419. * and test it to make sure it's working.
  2420. * Returns 0 for success, error for failure.
  2421. */
  2422. static int gfx_v7_0_cp_gfx_resume(struct amdgpu_device *adev)
  2423. {
  2424. struct amdgpu_ring *ring;
  2425. u32 tmp;
  2426. u32 rb_bufsz;
  2427. u64 rb_addr, rptr_addr;
  2428. int r;
  2429. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  2430. if (adev->asic_type != CHIP_HAWAII)
  2431. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2432. /* Set the write pointer delay */
  2433. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2434. /* set the RB to use vmid 0 */
  2435. WREG32(mmCP_RB_VMID, 0);
  2436. WREG32(mmSCRATCH_ADDR, 0);
  2437. /* ring 0 - compute and gfx */
  2438. /* Set ring buffer size */
  2439. ring = &adev->gfx.gfx_ring[0];
  2440. rb_bufsz = order_base_2(ring->ring_size / 8);
  2441. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2442. #ifdef __BIG_ENDIAN
  2443. tmp |= 2 << CP_RB0_CNTL__BUF_SWAP__SHIFT;
  2444. #endif
  2445. WREG32(mmCP_RB0_CNTL, tmp);
  2446. /* Initialize the ring buffer's read and write pointers */
  2447. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2448. ring->wptr = 0;
  2449. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2450. /* set the wb address wether it's enabled or not */
  2451. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2452. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2453. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2454. /* scratch register shadowing is no longer supported */
  2455. WREG32(mmSCRATCH_UMSK, 0);
  2456. mdelay(1);
  2457. WREG32(mmCP_RB0_CNTL, tmp);
  2458. rb_addr = ring->gpu_addr >> 8;
  2459. WREG32(mmCP_RB0_BASE, rb_addr);
  2460. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2461. /* start the ring */
  2462. gfx_v7_0_cp_gfx_start(adev);
  2463. ring->ready = true;
  2464. r = amdgpu_ring_test_ring(ring);
  2465. if (r) {
  2466. ring->ready = false;
  2467. return r;
  2468. }
  2469. return 0;
  2470. }
  2471. static u64 gfx_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
  2472. {
  2473. return ring->adev->wb.wb[ring->rptr_offs];
  2474. }
  2475. static u64 gfx_v7_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2476. {
  2477. struct amdgpu_device *adev = ring->adev;
  2478. return RREG32(mmCP_RB0_WPTR);
  2479. }
  2480. static void gfx_v7_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2481. {
  2482. struct amdgpu_device *adev = ring->adev;
  2483. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2484. (void)RREG32(mmCP_RB0_WPTR);
  2485. }
  2486. static u64 gfx_v7_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2487. {
  2488. /* XXX check if swapping is necessary on BE */
  2489. return ring->adev->wb.wb[ring->wptr_offs];
  2490. }
  2491. static void gfx_v7_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2492. {
  2493. struct amdgpu_device *adev = ring->adev;
  2494. /* XXX check if swapping is necessary on BE */
  2495. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  2496. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  2497. }
  2498. /**
  2499. * gfx_v7_0_cp_compute_enable - enable/disable the compute CP MEs
  2500. *
  2501. * @adev: amdgpu_device pointer
  2502. * @enable: enable or disable the MEs
  2503. *
  2504. * Halts or unhalts the compute MEs.
  2505. */
  2506. static void gfx_v7_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2507. {
  2508. int i;
  2509. if (enable) {
  2510. WREG32(mmCP_MEC_CNTL, 0);
  2511. } else {
  2512. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2513. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2514. adev->gfx.compute_ring[i].ready = false;
  2515. }
  2516. udelay(50);
  2517. }
  2518. /**
  2519. * gfx_v7_0_cp_compute_load_microcode - load the compute CP ME ucode
  2520. *
  2521. * @adev: amdgpu_device pointer
  2522. *
  2523. * Loads the compute MEC1&2 ucode.
  2524. * Returns 0 for success, -EINVAL if the ucode is not available.
  2525. */
  2526. static int gfx_v7_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2527. {
  2528. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2529. const __le32 *fw_data;
  2530. unsigned i, fw_size;
  2531. if (!adev->gfx.mec_fw)
  2532. return -EINVAL;
  2533. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2534. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2535. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2536. adev->gfx.mec_feature_version = le32_to_cpu(
  2537. mec_hdr->ucode_feature_version);
  2538. gfx_v7_0_cp_compute_enable(adev, false);
  2539. /* MEC1 */
  2540. fw_data = (const __le32 *)
  2541. (adev->gfx.mec_fw->data +
  2542. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2543. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2544. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2545. for (i = 0; i < fw_size; i++)
  2546. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  2547. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2548. if (adev->asic_type == CHIP_KAVERI) {
  2549. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2550. if (!adev->gfx.mec2_fw)
  2551. return -EINVAL;
  2552. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2553. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2554. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2555. adev->gfx.mec2_feature_version = le32_to_cpu(
  2556. mec2_hdr->ucode_feature_version);
  2557. /* MEC2 */
  2558. fw_data = (const __le32 *)
  2559. (adev->gfx.mec2_fw->data +
  2560. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2561. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2562. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2563. for (i = 0; i < fw_size; i++)
  2564. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  2565. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2566. }
  2567. return 0;
  2568. }
  2569. /**
  2570. * gfx_v7_0_cp_compute_fini - stop the compute queues
  2571. *
  2572. * @adev: amdgpu_device pointer
  2573. *
  2574. * Stop the compute queues and tear down the driver queue
  2575. * info.
  2576. */
  2577. static void gfx_v7_0_cp_compute_fini(struct amdgpu_device *adev)
  2578. {
  2579. int i;
  2580. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2581. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2582. amdgpu_bo_free_kernel(&ring->mqd_obj, NULL, NULL);
  2583. }
  2584. }
  2585. static void gfx_v7_0_mec_fini(struct amdgpu_device *adev)
  2586. {
  2587. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  2588. }
  2589. static int gfx_v7_0_mec_init(struct amdgpu_device *adev)
  2590. {
  2591. int r;
  2592. u32 *hpd;
  2593. size_t mec_hpd_size;
  2594. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  2595. /* take ownership of the relevant compute queues */
  2596. amdgpu_gfx_compute_queue_acquire(adev);
  2597. /* allocate space for ALL pipes (even the ones we don't own) */
  2598. mec_hpd_size = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe_per_mec
  2599. * GFX7_MEC_HPD_SIZE * 2;
  2600. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  2601. AMDGPU_GEM_DOMAIN_GTT,
  2602. &adev->gfx.mec.hpd_eop_obj,
  2603. &adev->gfx.mec.hpd_eop_gpu_addr,
  2604. (void **)&hpd);
  2605. if (r) {
  2606. dev_warn(adev->dev, "(%d) create, pin or map of HDP EOP bo failed\n", r);
  2607. gfx_v7_0_mec_fini(adev);
  2608. return r;
  2609. }
  2610. /* clear memory. Not sure if this is required or not */
  2611. memset(hpd, 0, mec_hpd_size);
  2612. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  2613. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2614. return 0;
  2615. }
  2616. struct hqd_registers
  2617. {
  2618. u32 cp_mqd_base_addr;
  2619. u32 cp_mqd_base_addr_hi;
  2620. u32 cp_hqd_active;
  2621. u32 cp_hqd_vmid;
  2622. u32 cp_hqd_persistent_state;
  2623. u32 cp_hqd_pipe_priority;
  2624. u32 cp_hqd_queue_priority;
  2625. u32 cp_hqd_quantum;
  2626. u32 cp_hqd_pq_base;
  2627. u32 cp_hqd_pq_base_hi;
  2628. u32 cp_hqd_pq_rptr;
  2629. u32 cp_hqd_pq_rptr_report_addr;
  2630. u32 cp_hqd_pq_rptr_report_addr_hi;
  2631. u32 cp_hqd_pq_wptr_poll_addr;
  2632. u32 cp_hqd_pq_wptr_poll_addr_hi;
  2633. u32 cp_hqd_pq_doorbell_control;
  2634. u32 cp_hqd_pq_wptr;
  2635. u32 cp_hqd_pq_control;
  2636. u32 cp_hqd_ib_base_addr;
  2637. u32 cp_hqd_ib_base_addr_hi;
  2638. u32 cp_hqd_ib_rptr;
  2639. u32 cp_hqd_ib_control;
  2640. u32 cp_hqd_iq_timer;
  2641. u32 cp_hqd_iq_rptr;
  2642. u32 cp_hqd_dequeue_request;
  2643. u32 cp_hqd_dma_offload;
  2644. u32 cp_hqd_sema_cmd;
  2645. u32 cp_hqd_msg_type;
  2646. u32 cp_hqd_atomic0_preop_lo;
  2647. u32 cp_hqd_atomic0_preop_hi;
  2648. u32 cp_hqd_atomic1_preop_lo;
  2649. u32 cp_hqd_atomic1_preop_hi;
  2650. u32 cp_hqd_hq_scheduler0;
  2651. u32 cp_hqd_hq_scheduler1;
  2652. u32 cp_mqd_control;
  2653. };
  2654. static void gfx_v7_0_compute_pipe_init(struct amdgpu_device *adev,
  2655. int mec, int pipe)
  2656. {
  2657. u64 eop_gpu_addr;
  2658. u32 tmp;
  2659. size_t eop_offset = (mec * adev->gfx.mec.num_pipe_per_mec + pipe)
  2660. * GFX7_MEC_HPD_SIZE * 2;
  2661. mutex_lock(&adev->srbm_mutex);
  2662. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + eop_offset;
  2663. cik_srbm_select(adev, mec + 1, pipe, 0, 0);
  2664. /* write the EOP addr */
  2665. WREG32(mmCP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  2666. WREG32(mmCP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  2667. /* set the VMID assigned */
  2668. WREG32(mmCP_HPD_EOP_VMID, 0);
  2669. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2670. tmp = RREG32(mmCP_HPD_EOP_CONTROL);
  2671. tmp &= ~CP_HPD_EOP_CONTROL__EOP_SIZE_MASK;
  2672. tmp |= order_base_2(GFX7_MEC_HPD_SIZE / 8);
  2673. WREG32(mmCP_HPD_EOP_CONTROL, tmp);
  2674. cik_srbm_select(adev, 0, 0, 0, 0);
  2675. mutex_unlock(&adev->srbm_mutex);
  2676. }
  2677. static int gfx_v7_0_mqd_deactivate(struct amdgpu_device *adev)
  2678. {
  2679. int i;
  2680. /* disable the queue if it's active */
  2681. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2682. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2683. for (i = 0; i < adev->usec_timeout; i++) {
  2684. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2685. break;
  2686. udelay(1);
  2687. }
  2688. if (i == adev->usec_timeout)
  2689. return -ETIMEDOUT;
  2690. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  2691. WREG32(mmCP_HQD_PQ_RPTR, 0);
  2692. WREG32(mmCP_HQD_PQ_WPTR, 0);
  2693. }
  2694. return 0;
  2695. }
  2696. static void gfx_v7_0_mqd_init(struct amdgpu_device *adev,
  2697. struct cik_mqd *mqd,
  2698. uint64_t mqd_gpu_addr,
  2699. struct amdgpu_ring *ring)
  2700. {
  2701. u64 hqd_gpu_addr;
  2702. u64 wb_gpu_addr;
  2703. /* init the mqd struct */
  2704. memset(mqd, 0, sizeof(struct cik_mqd));
  2705. mqd->header = 0xC0310800;
  2706. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2707. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2708. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2709. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2710. /* enable doorbell? */
  2711. mqd->cp_hqd_pq_doorbell_control =
  2712. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2713. if (ring->use_doorbell)
  2714. mqd->cp_hqd_pq_doorbell_control |= CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2715. else
  2716. mqd->cp_hqd_pq_doorbell_control &= ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2717. /* set the pointer to the MQD */
  2718. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  2719. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2720. /* set MQD vmid to 0 */
  2721. mqd->cp_mqd_control = RREG32(mmCP_MQD_CONTROL);
  2722. mqd->cp_mqd_control &= ~CP_MQD_CONTROL__VMID_MASK;
  2723. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2724. hqd_gpu_addr = ring->gpu_addr >> 8;
  2725. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2726. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2727. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2728. mqd->cp_hqd_pq_control = RREG32(mmCP_HQD_PQ_CONTROL);
  2729. mqd->cp_hqd_pq_control &=
  2730. ~(CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK |
  2731. CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK);
  2732. mqd->cp_hqd_pq_control |=
  2733. order_base_2(ring->ring_size / 8);
  2734. mqd->cp_hqd_pq_control |=
  2735. (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8);
  2736. #ifdef __BIG_ENDIAN
  2737. mqd->cp_hqd_pq_control |=
  2738. 2 << CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT;
  2739. #endif
  2740. mqd->cp_hqd_pq_control &=
  2741. ~(CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK |
  2742. CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK |
  2743. CP_HQD_PQ_CONTROL__PQ_VOLATILE_MASK);
  2744. mqd->cp_hqd_pq_control |=
  2745. CP_HQD_PQ_CONTROL__PRIV_STATE_MASK |
  2746. CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK; /* assuming kernel queue control */
  2747. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2748. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2749. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2750. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2751. /* set the wb address wether it's enabled or not */
  2752. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2753. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2754. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2755. upper_32_bits(wb_gpu_addr) & 0xffff;
  2756. /* enable the doorbell if requested */
  2757. if (ring->use_doorbell) {
  2758. mqd->cp_hqd_pq_doorbell_control =
  2759. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2760. mqd->cp_hqd_pq_doorbell_control &=
  2761. ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK;
  2762. mqd->cp_hqd_pq_doorbell_control |=
  2763. (ring->doorbell_index <<
  2764. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT);
  2765. mqd->cp_hqd_pq_doorbell_control |=
  2766. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2767. mqd->cp_hqd_pq_doorbell_control &=
  2768. ~(CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK |
  2769. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK);
  2770. } else {
  2771. mqd->cp_hqd_pq_doorbell_control = 0;
  2772. }
  2773. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2774. ring->wptr = 0;
  2775. mqd->cp_hqd_pq_wptr = lower_32_bits(ring->wptr);
  2776. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2777. /* set the vmid for the queue */
  2778. mqd->cp_hqd_vmid = 0;
  2779. /* defaults */
  2780. mqd->cp_hqd_ib_control = RREG32(mmCP_HQD_IB_CONTROL);
  2781. mqd->cp_hqd_ib_base_addr_lo = RREG32(mmCP_HQD_IB_BASE_ADDR);
  2782. mqd->cp_hqd_ib_base_addr_hi = RREG32(mmCP_HQD_IB_BASE_ADDR_HI);
  2783. mqd->cp_hqd_ib_rptr = RREG32(mmCP_HQD_IB_RPTR);
  2784. mqd->cp_hqd_persistent_state = RREG32(mmCP_HQD_PERSISTENT_STATE);
  2785. mqd->cp_hqd_sema_cmd = RREG32(mmCP_HQD_SEMA_CMD);
  2786. mqd->cp_hqd_msg_type = RREG32(mmCP_HQD_MSG_TYPE);
  2787. mqd->cp_hqd_atomic0_preop_lo = RREG32(mmCP_HQD_ATOMIC0_PREOP_LO);
  2788. mqd->cp_hqd_atomic0_preop_hi = RREG32(mmCP_HQD_ATOMIC0_PREOP_HI);
  2789. mqd->cp_hqd_atomic1_preop_lo = RREG32(mmCP_HQD_ATOMIC1_PREOP_LO);
  2790. mqd->cp_hqd_atomic1_preop_hi = RREG32(mmCP_HQD_ATOMIC1_PREOP_HI);
  2791. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2792. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  2793. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  2794. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  2795. mqd->cp_hqd_iq_rptr = RREG32(mmCP_HQD_IQ_RPTR);
  2796. /* activate the queue */
  2797. mqd->cp_hqd_active = 1;
  2798. }
  2799. int gfx_v7_0_mqd_commit(struct amdgpu_device *adev, struct cik_mqd *mqd)
  2800. {
  2801. uint32_t tmp;
  2802. uint32_t mqd_reg;
  2803. uint32_t *mqd_data;
  2804. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_MQD_CONTROL */
  2805. mqd_data = &mqd->cp_mqd_base_addr_lo;
  2806. /* disable wptr polling */
  2807. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2808. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2809. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2810. /* program all HQD registers */
  2811. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_MQD_CONTROL; mqd_reg++)
  2812. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  2813. /* activate the HQD */
  2814. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  2815. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  2816. return 0;
  2817. }
  2818. static int gfx_v7_0_compute_queue_init(struct amdgpu_device *adev, int ring_id)
  2819. {
  2820. int r;
  2821. u64 mqd_gpu_addr;
  2822. struct cik_mqd *mqd;
  2823. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  2824. r = amdgpu_bo_create_reserved(adev, sizeof(struct cik_mqd), PAGE_SIZE,
  2825. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  2826. &mqd_gpu_addr, (void **)&mqd);
  2827. if (r) {
  2828. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2829. return r;
  2830. }
  2831. mutex_lock(&adev->srbm_mutex);
  2832. cik_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2833. gfx_v7_0_mqd_init(adev, mqd, mqd_gpu_addr, ring);
  2834. gfx_v7_0_mqd_deactivate(adev);
  2835. gfx_v7_0_mqd_commit(adev, mqd);
  2836. cik_srbm_select(adev, 0, 0, 0, 0);
  2837. mutex_unlock(&adev->srbm_mutex);
  2838. amdgpu_bo_kunmap(ring->mqd_obj);
  2839. amdgpu_bo_unreserve(ring->mqd_obj);
  2840. return 0;
  2841. }
  2842. /**
  2843. * gfx_v7_0_cp_compute_resume - setup the compute queue registers
  2844. *
  2845. * @adev: amdgpu_device pointer
  2846. *
  2847. * Program the compute queues and test them to make sure they
  2848. * are working.
  2849. * Returns 0 for success, error for failure.
  2850. */
  2851. static int gfx_v7_0_cp_compute_resume(struct amdgpu_device *adev)
  2852. {
  2853. int r, i, j;
  2854. u32 tmp;
  2855. struct amdgpu_ring *ring;
  2856. /* fix up chicken bits */
  2857. tmp = RREG32(mmCP_CPF_DEBUG);
  2858. tmp |= (1 << 23);
  2859. WREG32(mmCP_CPF_DEBUG, tmp);
  2860. /* init all pipes (even the ones we don't own) */
  2861. for (i = 0; i < adev->gfx.mec.num_mec; i++)
  2862. for (j = 0; j < adev->gfx.mec.num_pipe_per_mec; j++)
  2863. gfx_v7_0_compute_pipe_init(adev, i, j);
  2864. /* init the queues */
  2865. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2866. r = gfx_v7_0_compute_queue_init(adev, i);
  2867. if (r) {
  2868. gfx_v7_0_cp_compute_fini(adev);
  2869. return r;
  2870. }
  2871. }
  2872. gfx_v7_0_cp_compute_enable(adev, true);
  2873. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2874. ring = &adev->gfx.compute_ring[i];
  2875. ring->ready = true;
  2876. r = amdgpu_ring_test_ring(ring);
  2877. if (r)
  2878. ring->ready = false;
  2879. }
  2880. return 0;
  2881. }
  2882. static void gfx_v7_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2883. {
  2884. gfx_v7_0_cp_gfx_enable(adev, enable);
  2885. gfx_v7_0_cp_compute_enable(adev, enable);
  2886. }
  2887. static int gfx_v7_0_cp_load_microcode(struct amdgpu_device *adev)
  2888. {
  2889. int r;
  2890. r = gfx_v7_0_cp_gfx_load_microcode(adev);
  2891. if (r)
  2892. return r;
  2893. r = gfx_v7_0_cp_compute_load_microcode(adev);
  2894. if (r)
  2895. return r;
  2896. return 0;
  2897. }
  2898. static void gfx_v7_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2899. bool enable)
  2900. {
  2901. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2902. if (enable)
  2903. tmp |= (CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2904. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2905. else
  2906. tmp &= ~(CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2907. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2908. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2909. }
  2910. static int gfx_v7_0_cp_resume(struct amdgpu_device *adev)
  2911. {
  2912. int r;
  2913. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  2914. r = gfx_v7_0_cp_load_microcode(adev);
  2915. if (r)
  2916. return r;
  2917. r = gfx_v7_0_cp_gfx_resume(adev);
  2918. if (r)
  2919. return r;
  2920. r = gfx_v7_0_cp_compute_resume(adev);
  2921. if (r)
  2922. return r;
  2923. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  2924. return 0;
  2925. }
  2926. /**
  2927. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  2928. *
  2929. * @ring: the ring to emmit the commands to
  2930. *
  2931. * Sync the command pipeline with the PFP. E.g. wait for everything
  2932. * to be completed.
  2933. */
  2934. static void gfx_v7_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2935. {
  2936. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2937. uint32_t seq = ring->fence_drv.sync_seq;
  2938. uint64_t addr = ring->fence_drv.gpu_addr;
  2939. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2940. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  2941. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  2942. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  2943. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2944. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2945. amdgpu_ring_write(ring, seq);
  2946. amdgpu_ring_write(ring, 0xffffffff);
  2947. amdgpu_ring_write(ring, 4); /* poll interval */
  2948. if (usepfp) {
  2949. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2950. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2951. amdgpu_ring_write(ring, 0);
  2952. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2953. amdgpu_ring_write(ring, 0);
  2954. }
  2955. }
  2956. /*
  2957. * vm
  2958. * VMID 0 is the physical GPU addresses as used by the kernel.
  2959. * VMIDs 1-15 are used for userspace clients and are handled
  2960. * by the amdgpu vm/hsa code.
  2961. */
  2962. /**
  2963. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  2964. *
  2965. * @adev: amdgpu_device pointer
  2966. *
  2967. * Update the page table base and flush the VM TLB
  2968. * using the CP (CIK).
  2969. */
  2970. static void gfx_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2971. unsigned vmid, uint64_t pd_addr)
  2972. {
  2973. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2974. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2975. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  2976. WRITE_DATA_DST_SEL(0)));
  2977. if (vmid < 8) {
  2978. amdgpu_ring_write(ring,
  2979. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid));
  2980. } else {
  2981. amdgpu_ring_write(ring,
  2982. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8));
  2983. }
  2984. amdgpu_ring_write(ring, 0);
  2985. amdgpu_ring_write(ring, pd_addr >> 12);
  2986. /* bits 0-15 are the VM contexts0-15 */
  2987. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2988. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2989. WRITE_DATA_DST_SEL(0)));
  2990. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2991. amdgpu_ring_write(ring, 0);
  2992. amdgpu_ring_write(ring, 1 << vmid);
  2993. /* wait for the invalidate to complete */
  2994. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2995. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  2996. WAIT_REG_MEM_FUNCTION(0) | /* always */
  2997. WAIT_REG_MEM_ENGINE(0))); /* me */
  2998. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2999. amdgpu_ring_write(ring, 0);
  3000. amdgpu_ring_write(ring, 0); /* ref */
  3001. amdgpu_ring_write(ring, 0); /* mask */
  3002. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3003. /* compute doesn't have PFP */
  3004. if (usepfp) {
  3005. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3006. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3007. amdgpu_ring_write(ring, 0x0);
  3008. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3009. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3010. amdgpu_ring_write(ring, 0);
  3011. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3012. amdgpu_ring_write(ring, 0);
  3013. }
  3014. }
  3015. /*
  3016. * RLC
  3017. * The RLC is a multi-purpose microengine that handles a
  3018. * variety of functions.
  3019. */
  3020. static void gfx_v7_0_rlc_fini(struct amdgpu_device *adev)
  3021. {
  3022. amdgpu_bo_free_kernel(&adev->gfx.rlc.save_restore_obj, NULL, NULL);
  3023. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  3024. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  3025. }
  3026. static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)
  3027. {
  3028. const u32 *src_ptr;
  3029. volatile u32 *dst_ptr;
  3030. u32 dws, i;
  3031. const struct cs_section_def *cs_data;
  3032. int r;
  3033. /* allocate rlc buffers */
  3034. if (adev->flags & AMD_IS_APU) {
  3035. if (adev->asic_type == CHIP_KAVERI) {
  3036. adev->gfx.rlc.reg_list = spectre_rlc_save_restore_register_list;
  3037. adev->gfx.rlc.reg_list_size =
  3038. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  3039. } else {
  3040. adev->gfx.rlc.reg_list = kalindi_rlc_save_restore_register_list;
  3041. adev->gfx.rlc.reg_list_size =
  3042. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  3043. }
  3044. }
  3045. adev->gfx.rlc.cs_data = ci_cs_data;
  3046. adev->gfx.rlc.cp_table_size = ALIGN(CP_ME_TABLE_SIZE * 5 * 4, 2048); /* CP JT */
  3047. adev->gfx.rlc.cp_table_size += 64 * 1024; /* GDS */
  3048. src_ptr = adev->gfx.rlc.reg_list;
  3049. dws = adev->gfx.rlc.reg_list_size;
  3050. dws += (5 * 16) + 48 + 48 + 64;
  3051. cs_data = adev->gfx.rlc.cs_data;
  3052. if (src_ptr) {
  3053. /* save restore block */
  3054. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  3055. AMDGPU_GEM_DOMAIN_VRAM,
  3056. &adev->gfx.rlc.save_restore_obj,
  3057. &adev->gfx.rlc.save_restore_gpu_addr,
  3058. (void **)&adev->gfx.rlc.sr_ptr);
  3059. if (r) {
  3060. dev_warn(adev->dev, "(%d) create, pin or map of RLC sr bo failed\n", r);
  3061. gfx_v7_0_rlc_fini(adev);
  3062. return r;
  3063. }
  3064. /* write the sr buffer */
  3065. dst_ptr = adev->gfx.rlc.sr_ptr;
  3066. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3067. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  3068. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  3069. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3070. }
  3071. if (cs_data) {
  3072. /* clear state block */
  3073. adev->gfx.rlc.clear_state_size = dws = gfx_v7_0_get_csb_size(adev);
  3074. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  3075. AMDGPU_GEM_DOMAIN_VRAM,
  3076. &adev->gfx.rlc.clear_state_obj,
  3077. &adev->gfx.rlc.clear_state_gpu_addr,
  3078. (void **)&adev->gfx.rlc.cs_ptr);
  3079. if (r) {
  3080. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  3081. gfx_v7_0_rlc_fini(adev);
  3082. return r;
  3083. }
  3084. /* set up the cs buffer */
  3085. dst_ptr = adev->gfx.rlc.cs_ptr;
  3086. gfx_v7_0_get_csb_buffer(adev, dst_ptr);
  3087. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  3088. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3089. }
  3090. if (adev->gfx.rlc.cp_table_size) {
  3091. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  3092. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  3093. &adev->gfx.rlc.cp_table_obj,
  3094. &adev->gfx.rlc.cp_table_gpu_addr,
  3095. (void **)&adev->gfx.rlc.cp_table_ptr);
  3096. if (r) {
  3097. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  3098. gfx_v7_0_rlc_fini(adev);
  3099. return r;
  3100. }
  3101. gfx_v7_0_init_cp_pg_table(adev);
  3102. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  3103. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3104. }
  3105. return 0;
  3106. }
  3107. static void gfx_v7_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  3108. {
  3109. u32 tmp;
  3110. tmp = RREG32(mmRLC_LB_CNTL);
  3111. if (enable)
  3112. tmp |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3113. else
  3114. tmp &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3115. WREG32(mmRLC_LB_CNTL, tmp);
  3116. }
  3117. static void gfx_v7_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3118. {
  3119. u32 i, j, k;
  3120. u32 mask;
  3121. mutex_lock(&adev->grbm_idx_mutex);
  3122. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3123. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3124. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  3125. for (k = 0; k < adev->usec_timeout; k++) {
  3126. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3127. break;
  3128. udelay(1);
  3129. }
  3130. }
  3131. }
  3132. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3133. mutex_unlock(&adev->grbm_idx_mutex);
  3134. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3135. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3136. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3137. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3138. for (k = 0; k < adev->usec_timeout; k++) {
  3139. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3140. break;
  3141. udelay(1);
  3142. }
  3143. }
  3144. static void gfx_v7_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  3145. {
  3146. u32 tmp;
  3147. tmp = RREG32(mmRLC_CNTL);
  3148. if (tmp != rlc)
  3149. WREG32(mmRLC_CNTL, rlc);
  3150. }
  3151. static u32 gfx_v7_0_halt_rlc(struct amdgpu_device *adev)
  3152. {
  3153. u32 data, orig;
  3154. orig = data = RREG32(mmRLC_CNTL);
  3155. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  3156. u32 i;
  3157. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  3158. WREG32(mmRLC_CNTL, data);
  3159. for (i = 0; i < adev->usec_timeout; i++) {
  3160. if ((RREG32(mmRLC_GPM_STAT) & RLC_GPM_STAT__RLC_BUSY_MASK) == 0)
  3161. break;
  3162. udelay(1);
  3163. }
  3164. gfx_v7_0_wait_for_rlc_serdes(adev);
  3165. }
  3166. return orig;
  3167. }
  3168. static void gfx_v7_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  3169. {
  3170. u32 tmp, i, mask;
  3171. tmp = 0x1 | (1 << 1);
  3172. WREG32(mmRLC_GPR_REG2, tmp);
  3173. mask = RLC_GPM_STAT__GFX_POWER_STATUS_MASK |
  3174. RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK;
  3175. for (i = 0; i < adev->usec_timeout; i++) {
  3176. if ((RREG32(mmRLC_GPM_STAT) & mask) == mask)
  3177. break;
  3178. udelay(1);
  3179. }
  3180. for (i = 0; i < adev->usec_timeout; i++) {
  3181. if ((RREG32(mmRLC_GPR_REG2) & 0x1) == 0)
  3182. break;
  3183. udelay(1);
  3184. }
  3185. }
  3186. static void gfx_v7_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  3187. {
  3188. u32 tmp;
  3189. tmp = 0x1 | (0 << 1);
  3190. WREG32(mmRLC_GPR_REG2, tmp);
  3191. }
  3192. /**
  3193. * gfx_v7_0_rlc_stop - stop the RLC ME
  3194. *
  3195. * @adev: amdgpu_device pointer
  3196. *
  3197. * Halt the RLC ME (MicroEngine) (CIK).
  3198. */
  3199. static void gfx_v7_0_rlc_stop(struct amdgpu_device *adev)
  3200. {
  3201. WREG32(mmRLC_CNTL, 0);
  3202. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3203. gfx_v7_0_wait_for_rlc_serdes(adev);
  3204. }
  3205. /**
  3206. * gfx_v7_0_rlc_start - start the RLC ME
  3207. *
  3208. * @adev: amdgpu_device pointer
  3209. *
  3210. * Unhalt the RLC ME (MicroEngine) (CIK).
  3211. */
  3212. static void gfx_v7_0_rlc_start(struct amdgpu_device *adev)
  3213. {
  3214. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  3215. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3216. udelay(50);
  3217. }
  3218. static void gfx_v7_0_rlc_reset(struct amdgpu_device *adev)
  3219. {
  3220. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3221. tmp |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3222. WREG32(mmGRBM_SOFT_RESET, tmp);
  3223. udelay(50);
  3224. tmp &= ~GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3225. WREG32(mmGRBM_SOFT_RESET, tmp);
  3226. udelay(50);
  3227. }
  3228. /**
  3229. * gfx_v7_0_rlc_resume - setup the RLC hw
  3230. *
  3231. * @adev: amdgpu_device pointer
  3232. *
  3233. * Initialize the RLC registers, load the ucode,
  3234. * and start the RLC (CIK).
  3235. * Returns 0 for success, -EINVAL if the ucode is not available.
  3236. */
  3237. static int gfx_v7_0_rlc_resume(struct amdgpu_device *adev)
  3238. {
  3239. const struct rlc_firmware_header_v1_0 *hdr;
  3240. const __le32 *fw_data;
  3241. unsigned i, fw_size;
  3242. u32 tmp;
  3243. if (!adev->gfx.rlc_fw)
  3244. return -EINVAL;
  3245. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  3246. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3247. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  3248. adev->gfx.rlc_feature_version = le32_to_cpu(
  3249. hdr->ucode_feature_version);
  3250. gfx_v7_0_rlc_stop(adev);
  3251. /* disable CG */
  3252. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  3253. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3254. gfx_v7_0_rlc_reset(adev);
  3255. gfx_v7_0_init_pg(adev);
  3256. WREG32(mmRLC_LB_CNTR_INIT, 0);
  3257. WREG32(mmRLC_LB_CNTR_MAX, 0x00008000);
  3258. mutex_lock(&adev->grbm_idx_mutex);
  3259. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3260. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  3261. WREG32(mmRLC_LB_PARAMS, 0x00600408);
  3262. WREG32(mmRLC_LB_CNTL, 0x80000004);
  3263. mutex_unlock(&adev->grbm_idx_mutex);
  3264. WREG32(mmRLC_MC_CNTL, 0);
  3265. WREG32(mmRLC_UCODE_CNTL, 0);
  3266. fw_data = (const __le32 *)
  3267. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3268. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3269. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3270. for (i = 0; i < fw_size; i++)
  3271. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3272. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3273. /* XXX - find out what chips support lbpw */
  3274. gfx_v7_0_enable_lbpw(adev, false);
  3275. if (adev->asic_type == CHIP_BONAIRE)
  3276. WREG32(mmRLC_DRIVER_CPDMA_STATUS, 0);
  3277. gfx_v7_0_rlc_start(adev);
  3278. return 0;
  3279. }
  3280. static void gfx_v7_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  3281. {
  3282. u32 data, orig, tmp, tmp2;
  3283. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3284. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3285. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3286. tmp = gfx_v7_0_halt_rlc(adev);
  3287. mutex_lock(&adev->grbm_idx_mutex);
  3288. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3289. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3290. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3291. tmp2 = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3292. RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_0_MASK |
  3293. RLC_SERDES_WR_CTRL__CGLS_ENABLE_MASK;
  3294. WREG32(mmRLC_SERDES_WR_CTRL, tmp2);
  3295. mutex_unlock(&adev->grbm_idx_mutex);
  3296. gfx_v7_0_update_rlc(adev, tmp);
  3297. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3298. if (orig != data)
  3299. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  3300. } else {
  3301. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3302. RREG32(mmCB_CGTT_SCLK_CTRL);
  3303. RREG32(mmCB_CGTT_SCLK_CTRL);
  3304. RREG32(mmCB_CGTT_SCLK_CTRL);
  3305. RREG32(mmCB_CGTT_SCLK_CTRL);
  3306. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3307. if (orig != data)
  3308. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  3309. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3310. }
  3311. }
  3312. static void gfx_v7_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  3313. {
  3314. u32 data, orig, tmp = 0;
  3315. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  3316. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  3317. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  3318. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  3319. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3320. if (orig != data)
  3321. WREG32(mmCP_MEM_SLP_CNTL, data);
  3322. }
  3323. }
  3324. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3325. data |= 0x00000001;
  3326. data &= 0xfffffffd;
  3327. if (orig != data)
  3328. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3329. tmp = gfx_v7_0_halt_rlc(adev);
  3330. mutex_lock(&adev->grbm_idx_mutex);
  3331. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3332. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3333. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3334. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3335. RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_0_MASK;
  3336. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3337. mutex_unlock(&adev->grbm_idx_mutex);
  3338. gfx_v7_0_update_rlc(adev, tmp);
  3339. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  3340. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3341. data &= ~CGTS_SM_CTRL_REG__SM_MODE_MASK;
  3342. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  3343. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  3344. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  3345. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  3346. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  3347. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3348. data &= ~CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK;
  3349. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  3350. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  3351. if (orig != data)
  3352. WREG32(mmCGTS_SM_CTRL_REG, data);
  3353. }
  3354. } else {
  3355. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3356. data |= 0x00000003;
  3357. if (orig != data)
  3358. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3359. data = RREG32(mmRLC_MEM_SLP_CNTL);
  3360. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3361. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3362. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3363. }
  3364. data = RREG32(mmCP_MEM_SLP_CNTL);
  3365. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3366. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3367. WREG32(mmCP_MEM_SLP_CNTL, data);
  3368. }
  3369. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3370. data |= CGTS_SM_CTRL_REG__OVERRIDE_MASK | CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3371. if (orig != data)
  3372. WREG32(mmCGTS_SM_CTRL_REG, data);
  3373. tmp = gfx_v7_0_halt_rlc(adev);
  3374. mutex_lock(&adev->grbm_idx_mutex);
  3375. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3376. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3377. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3378. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK | RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_1_MASK;
  3379. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3380. mutex_unlock(&adev->grbm_idx_mutex);
  3381. gfx_v7_0_update_rlc(adev, tmp);
  3382. }
  3383. }
  3384. static void gfx_v7_0_update_cg(struct amdgpu_device *adev,
  3385. bool enable)
  3386. {
  3387. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3388. /* order matters! */
  3389. if (enable) {
  3390. gfx_v7_0_enable_mgcg(adev, true);
  3391. gfx_v7_0_enable_cgcg(adev, true);
  3392. } else {
  3393. gfx_v7_0_enable_cgcg(adev, false);
  3394. gfx_v7_0_enable_mgcg(adev, false);
  3395. }
  3396. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3397. }
  3398. static void gfx_v7_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  3399. bool enable)
  3400. {
  3401. u32 data, orig;
  3402. orig = data = RREG32(mmRLC_PG_CNTL);
  3403. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
  3404. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3405. else
  3406. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3407. if (orig != data)
  3408. WREG32(mmRLC_PG_CNTL, data);
  3409. }
  3410. static void gfx_v7_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  3411. bool enable)
  3412. {
  3413. u32 data, orig;
  3414. orig = data = RREG32(mmRLC_PG_CNTL);
  3415. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
  3416. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3417. else
  3418. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3419. if (orig != data)
  3420. WREG32(mmRLC_PG_CNTL, data);
  3421. }
  3422. static void gfx_v7_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  3423. {
  3424. u32 data, orig;
  3425. orig = data = RREG32(mmRLC_PG_CNTL);
  3426. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  3427. data &= ~0x8000;
  3428. else
  3429. data |= 0x8000;
  3430. if (orig != data)
  3431. WREG32(mmRLC_PG_CNTL, data);
  3432. }
  3433. static void gfx_v7_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  3434. {
  3435. u32 data, orig;
  3436. orig = data = RREG32(mmRLC_PG_CNTL);
  3437. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GDS))
  3438. data &= ~0x2000;
  3439. else
  3440. data |= 0x2000;
  3441. if (orig != data)
  3442. WREG32(mmRLC_PG_CNTL, data);
  3443. }
  3444. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev)
  3445. {
  3446. const __le32 *fw_data;
  3447. volatile u32 *dst_ptr;
  3448. int me, i, max_me = 4;
  3449. u32 bo_offset = 0;
  3450. u32 table_offset, table_size;
  3451. if (adev->asic_type == CHIP_KAVERI)
  3452. max_me = 5;
  3453. if (adev->gfx.rlc.cp_table_ptr == NULL)
  3454. return;
  3455. /* write the cp table buffer */
  3456. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  3457. for (me = 0; me < max_me; me++) {
  3458. if (me == 0) {
  3459. const struct gfx_firmware_header_v1_0 *hdr =
  3460. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  3461. fw_data = (const __le32 *)
  3462. (adev->gfx.ce_fw->data +
  3463. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3464. table_offset = le32_to_cpu(hdr->jt_offset);
  3465. table_size = le32_to_cpu(hdr->jt_size);
  3466. } else if (me == 1) {
  3467. const struct gfx_firmware_header_v1_0 *hdr =
  3468. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  3469. fw_data = (const __le32 *)
  3470. (adev->gfx.pfp_fw->data +
  3471. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3472. table_offset = le32_to_cpu(hdr->jt_offset);
  3473. table_size = le32_to_cpu(hdr->jt_size);
  3474. } else if (me == 2) {
  3475. const struct gfx_firmware_header_v1_0 *hdr =
  3476. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  3477. fw_data = (const __le32 *)
  3478. (adev->gfx.me_fw->data +
  3479. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3480. table_offset = le32_to_cpu(hdr->jt_offset);
  3481. table_size = le32_to_cpu(hdr->jt_size);
  3482. } else if (me == 3) {
  3483. const struct gfx_firmware_header_v1_0 *hdr =
  3484. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3485. fw_data = (const __le32 *)
  3486. (adev->gfx.mec_fw->data +
  3487. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3488. table_offset = le32_to_cpu(hdr->jt_offset);
  3489. table_size = le32_to_cpu(hdr->jt_size);
  3490. } else {
  3491. const struct gfx_firmware_header_v1_0 *hdr =
  3492. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3493. fw_data = (const __le32 *)
  3494. (adev->gfx.mec2_fw->data +
  3495. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3496. table_offset = le32_to_cpu(hdr->jt_offset);
  3497. table_size = le32_to_cpu(hdr->jt_size);
  3498. }
  3499. for (i = 0; i < table_size; i ++) {
  3500. dst_ptr[bo_offset + i] =
  3501. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  3502. }
  3503. bo_offset += table_size;
  3504. }
  3505. }
  3506. static void gfx_v7_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  3507. bool enable)
  3508. {
  3509. u32 data, orig;
  3510. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  3511. orig = data = RREG32(mmRLC_PG_CNTL);
  3512. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3513. if (orig != data)
  3514. WREG32(mmRLC_PG_CNTL, data);
  3515. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3516. data |= RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3517. if (orig != data)
  3518. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3519. } else {
  3520. orig = data = RREG32(mmRLC_PG_CNTL);
  3521. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3522. if (orig != data)
  3523. WREG32(mmRLC_PG_CNTL, data);
  3524. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3525. data &= ~RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3526. if (orig != data)
  3527. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3528. data = RREG32(mmDB_RENDER_CONTROL);
  3529. }
  3530. }
  3531. static void gfx_v7_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3532. u32 bitmap)
  3533. {
  3534. u32 data;
  3535. if (!bitmap)
  3536. return;
  3537. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3538. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3539. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3540. }
  3541. static u32 gfx_v7_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3542. {
  3543. u32 data, mask;
  3544. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3545. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3546. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3547. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3548. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3549. return (~data) & mask;
  3550. }
  3551. static void gfx_v7_0_init_ao_cu_mask(struct amdgpu_device *adev)
  3552. {
  3553. u32 tmp;
  3554. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3555. tmp = RREG32(mmRLC_MAX_PG_CU);
  3556. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  3557. tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  3558. WREG32(mmRLC_MAX_PG_CU, tmp);
  3559. }
  3560. static void gfx_v7_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  3561. bool enable)
  3562. {
  3563. u32 data, orig;
  3564. orig = data = RREG32(mmRLC_PG_CNTL);
  3565. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  3566. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3567. else
  3568. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3569. if (orig != data)
  3570. WREG32(mmRLC_PG_CNTL, data);
  3571. }
  3572. static void gfx_v7_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  3573. bool enable)
  3574. {
  3575. u32 data, orig;
  3576. orig = data = RREG32(mmRLC_PG_CNTL);
  3577. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  3578. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3579. else
  3580. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3581. if (orig != data)
  3582. WREG32(mmRLC_PG_CNTL, data);
  3583. }
  3584. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  3585. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  3586. static void gfx_v7_0_init_gfx_cgpg(struct amdgpu_device *adev)
  3587. {
  3588. u32 data, orig;
  3589. u32 i;
  3590. if (adev->gfx.rlc.cs_data) {
  3591. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3592. WREG32(mmRLC_GPM_SCRATCH_DATA, upper_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3593. WREG32(mmRLC_GPM_SCRATCH_DATA, lower_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3594. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.clear_state_size);
  3595. } else {
  3596. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3597. for (i = 0; i < 3; i++)
  3598. WREG32(mmRLC_GPM_SCRATCH_DATA, 0);
  3599. }
  3600. if (adev->gfx.rlc.reg_list) {
  3601. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  3602. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3603. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.reg_list[i]);
  3604. }
  3605. orig = data = RREG32(mmRLC_PG_CNTL);
  3606. data |= RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK;
  3607. if (orig != data)
  3608. WREG32(mmRLC_PG_CNTL, data);
  3609. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  3610. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3611. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3612. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3613. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3614. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3615. data = 0x10101010;
  3616. WREG32(mmRLC_PG_DELAY, data);
  3617. data = RREG32(mmRLC_PG_DELAY_2);
  3618. data &= ~0xff;
  3619. data |= 0x3;
  3620. WREG32(mmRLC_PG_DELAY_2, data);
  3621. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3622. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3623. data |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3624. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3625. }
  3626. static void gfx_v7_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  3627. {
  3628. gfx_v7_0_enable_gfx_cgpg(adev, enable);
  3629. gfx_v7_0_enable_gfx_static_mgpg(adev, enable);
  3630. gfx_v7_0_enable_gfx_dynamic_mgpg(adev, enable);
  3631. }
  3632. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev)
  3633. {
  3634. u32 count = 0;
  3635. const struct cs_section_def *sect = NULL;
  3636. const struct cs_extent_def *ext = NULL;
  3637. if (adev->gfx.rlc.cs_data == NULL)
  3638. return 0;
  3639. /* begin clear state */
  3640. count += 2;
  3641. /* context control state */
  3642. count += 3;
  3643. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3644. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3645. if (sect->id == SECT_CONTEXT)
  3646. count += 2 + ext->reg_count;
  3647. else
  3648. return 0;
  3649. }
  3650. }
  3651. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3652. count += 4;
  3653. /* end clear state */
  3654. count += 2;
  3655. /* clear state */
  3656. count += 2;
  3657. return count;
  3658. }
  3659. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev,
  3660. volatile u32 *buffer)
  3661. {
  3662. u32 count = 0, i;
  3663. const struct cs_section_def *sect = NULL;
  3664. const struct cs_extent_def *ext = NULL;
  3665. if (adev->gfx.rlc.cs_data == NULL)
  3666. return;
  3667. if (buffer == NULL)
  3668. return;
  3669. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3670. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3671. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3672. buffer[count++] = cpu_to_le32(0x80000000);
  3673. buffer[count++] = cpu_to_le32(0x80000000);
  3674. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3675. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3676. if (sect->id == SECT_CONTEXT) {
  3677. buffer[count++] =
  3678. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  3679. buffer[count++] = cpu_to_le32(ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3680. for (i = 0; i < ext->reg_count; i++)
  3681. buffer[count++] = cpu_to_le32(ext->extent[i]);
  3682. } else {
  3683. return;
  3684. }
  3685. }
  3686. }
  3687. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3688. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3689. switch (adev->asic_type) {
  3690. case CHIP_BONAIRE:
  3691. buffer[count++] = cpu_to_le32(0x16000012);
  3692. buffer[count++] = cpu_to_le32(0x00000000);
  3693. break;
  3694. case CHIP_KAVERI:
  3695. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3696. buffer[count++] = cpu_to_le32(0x00000000);
  3697. break;
  3698. case CHIP_KABINI:
  3699. case CHIP_MULLINS:
  3700. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3701. buffer[count++] = cpu_to_le32(0x00000000);
  3702. break;
  3703. case CHIP_HAWAII:
  3704. buffer[count++] = cpu_to_le32(0x3a00161a);
  3705. buffer[count++] = cpu_to_le32(0x0000002e);
  3706. break;
  3707. default:
  3708. buffer[count++] = cpu_to_le32(0x00000000);
  3709. buffer[count++] = cpu_to_le32(0x00000000);
  3710. break;
  3711. }
  3712. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3713. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  3714. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  3715. buffer[count++] = cpu_to_le32(0);
  3716. }
  3717. static void gfx_v7_0_init_pg(struct amdgpu_device *adev)
  3718. {
  3719. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3720. AMD_PG_SUPPORT_GFX_SMG |
  3721. AMD_PG_SUPPORT_GFX_DMG |
  3722. AMD_PG_SUPPORT_CP |
  3723. AMD_PG_SUPPORT_GDS |
  3724. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3725. gfx_v7_0_enable_sclk_slowdown_on_pu(adev, true);
  3726. gfx_v7_0_enable_sclk_slowdown_on_pd(adev, true);
  3727. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3728. gfx_v7_0_init_gfx_cgpg(adev);
  3729. gfx_v7_0_enable_cp_pg(adev, true);
  3730. gfx_v7_0_enable_gds_pg(adev, true);
  3731. }
  3732. gfx_v7_0_init_ao_cu_mask(adev);
  3733. gfx_v7_0_update_gfx_pg(adev, true);
  3734. }
  3735. }
  3736. static void gfx_v7_0_fini_pg(struct amdgpu_device *adev)
  3737. {
  3738. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3739. AMD_PG_SUPPORT_GFX_SMG |
  3740. AMD_PG_SUPPORT_GFX_DMG |
  3741. AMD_PG_SUPPORT_CP |
  3742. AMD_PG_SUPPORT_GDS |
  3743. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3744. gfx_v7_0_update_gfx_pg(adev, false);
  3745. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3746. gfx_v7_0_enable_cp_pg(adev, false);
  3747. gfx_v7_0_enable_gds_pg(adev, false);
  3748. }
  3749. }
  3750. }
  3751. /**
  3752. * gfx_v7_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3753. *
  3754. * @adev: amdgpu_device pointer
  3755. *
  3756. * Fetches a GPU clock counter snapshot (SI).
  3757. * Returns the 64 bit clock counter snapshot.
  3758. */
  3759. static uint64_t gfx_v7_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3760. {
  3761. uint64_t clock;
  3762. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3763. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3764. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3765. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3766. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3767. return clock;
  3768. }
  3769. static void gfx_v7_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3770. uint32_t vmid,
  3771. uint32_t gds_base, uint32_t gds_size,
  3772. uint32_t gws_base, uint32_t gws_size,
  3773. uint32_t oa_base, uint32_t oa_size)
  3774. {
  3775. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3776. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3777. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3778. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3779. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3780. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3781. /* GDS Base */
  3782. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3783. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3784. WRITE_DATA_DST_SEL(0)));
  3785. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3786. amdgpu_ring_write(ring, 0);
  3787. amdgpu_ring_write(ring, gds_base);
  3788. /* GDS Size */
  3789. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3790. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3791. WRITE_DATA_DST_SEL(0)));
  3792. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3793. amdgpu_ring_write(ring, 0);
  3794. amdgpu_ring_write(ring, gds_size);
  3795. /* GWS */
  3796. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3797. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3798. WRITE_DATA_DST_SEL(0)));
  3799. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3800. amdgpu_ring_write(ring, 0);
  3801. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3802. /* OA */
  3803. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3804. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3805. WRITE_DATA_DST_SEL(0)));
  3806. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3807. amdgpu_ring_write(ring, 0);
  3808. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3809. }
  3810. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  3811. {
  3812. WREG32(mmSQ_IND_INDEX,
  3813. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  3814. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  3815. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  3816. (SQ_IND_INDEX__FORCE_READ_MASK));
  3817. return RREG32(mmSQ_IND_DATA);
  3818. }
  3819. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  3820. uint32_t wave, uint32_t thread,
  3821. uint32_t regno, uint32_t num, uint32_t *out)
  3822. {
  3823. WREG32(mmSQ_IND_INDEX,
  3824. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  3825. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  3826. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  3827. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  3828. (SQ_IND_INDEX__FORCE_READ_MASK) |
  3829. (SQ_IND_INDEX__AUTO_INCR_MASK));
  3830. while (num--)
  3831. *(out++) = RREG32(mmSQ_IND_DATA);
  3832. }
  3833. static void gfx_v7_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  3834. {
  3835. /* type 0 wave data */
  3836. dst[(*no_fields)++] = 0;
  3837. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  3838. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  3839. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  3840. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  3841. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  3842. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  3843. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  3844. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  3845. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  3846. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  3847. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  3848. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  3849. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  3850. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  3851. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  3852. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  3853. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  3854. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  3855. }
  3856. static void gfx_v7_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  3857. uint32_t wave, uint32_t start,
  3858. uint32_t size, uint32_t *dst)
  3859. {
  3860. wave_read_regs(
  3861. adev, simd, wave, 0,
  3862. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  3863. }
  3864. static const struct amdgpu_gfx_funcs gfx_v7_0_gfx_funcs = {
  3865. .get_gpu_clock_counter = &gfx_v7_0_get_gpu_clock_counter,
  3866. .select_se_sh = &gfx_v7_0_select_se_sh,
  3867. .read_wave_data = &gfx_v7_0_read_wave_data,
  3868. .read_wave_sgprs = &gfx_v7_0_read_wave_sgprs,
  3869. };
  3870. static const struct amdgpu_rlc_funcs gfx_v7_0_rlc_funcs = {
  3871. .enter_safe_mode = gfx_v7_0_enter_rlc_safe_mode,
  3872. .exit_safe_mode = gfx_v7_0_exit_rlc_safe_mode
  3873. };
  3874. static int gfx_v7_0_early_init(void *handle)
  3875. {
  3876. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3877. adev->gfx.num_gfx_rings = GFX7_NUM_GFX_RINGS;
  3878. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  3879. adev->gfx.funcs = &gfx_v7_0_gfx_funcs;
  3880. adev->gfx.rlc.funcs = &gfx_v7_0_rlc_funcs;
  3881. gfx_v7_0_set_ring_funcs(adev);
  3882. gfx_v7_0_set_irq_funcs(adev);
  3883. gfx_v7_0_set_gds_init(adev);
  3884. return 0;
  3885. }
  3886. static int gfx_v7_0_late_init(void *handle)
  3887. {
  3888. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3889. int r;
  3890. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  3891. if (r)
  3892. return r;
  3893. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  3894. if (r)
  3895. return r;
  3896. return 0;
  3897. }
  3898. static void gfx_v7_0_gpu_early_init(struct amdgpu_device *adev)
  3899. {
  3900. u32 gb_addr_config;
  3901. u32 mc_shared_chmap, mc_arb_ramcfg;
  3902. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  3903. u32 tmp;
  3904. switch (adev->asic_type) {
  3905. case CHIP_BONAIRE:
  3906. adev->gfx.config.max_shader_engines = 2;
  3907. adev->gfx.config.max_tile_pipes = 4;
  3908. adev->gfx.config.max_cu_per_sh = 7;
  3909. adev->gfx.config.max_sh_per_se = 1;
  3910. adev->gfx.config.max_backends_per_se = 2;
  3911. adev->gfx.config.max_texture_channel_caches = 4;
  3912. adev->gfx.config.max_gprs = 256;
  3913. adev->gfx.config.max_gs_threads = 32;
  3914. adev->gfx.config.max_hw_contexts = 8;
  3915. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3916. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3917. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3918. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3919. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3920. break;
  3921. case CHIP_HAWAII:
  3922. adev->gfx.config.max_shader_engines = 4;
  3923. adev->gfx.config.max_tile_pipes = 16;
  3924. adev->gfx.config.max_cu_per_sh = 11;
  3925. adev->gfx.config.max_sh_per_se = 1;
  3926. adev->gfx.config.max_backends_per_se = 4;
  3927. adev->gfx.config.max_texture_channel_caches = 16;
  3928. adev->gfx.config.max_gprs = 256;
  3929. adev->gfx.config.max_gs_threads = 32;
  3930. adev->gfx.config.max_hw_contexts = 8;
  3931. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3932. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3933. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3934. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3935. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3936. break;
  3937. case CHIP_KAVERI:
  3938. adev->gfx.config.max_shader_engines = 1;
  3939. adev->gfx.config.max_tile_pipes = 4;
  3940. adev->gfx.config.max_cu_per_sh = 8;
  3941. adev->gfx.config.max_backends_per_se = 2;
  3942. adev->gfx.config.max_sh_per_se = 1;
  3943. adev->gfx.config.max_texture_channel_caches = 4;
  3944. adev->gfx.config.max_gprs = 256;
  3945. adev->gfx.config.max_gs_threads = 16;
  3946. adev->gfx.config.max_hw_contexts = 8;
  3947. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3948. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3949. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3950. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3951. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3952. break;
  3953. case CHIP_KABINI:
  3954. case CHIP_MULLINS:
  3955. default:
  3956. adev->gfx.config.max_shader_engines = 1;
  3957. adev->gfx.config.max_tile_pipes = 2;
  3958. adev->gfx.config.max_cu_per_sh = 2;
  3959. adev->gfx.config.max_sh_per_se = 1;
  3960. adev->gfx.config.max_backends_per_se = 1;
  3961. adev->gfx.config.max_texture_channel_caches = 2;
  3962. adev->gfx.config.max_gprs = 256;
  3963. adev->gfx.config.max_gs_threads = 16;
  3964. adev->gfx.config.max_hw_contexts = 8;
  3965. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3966. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3967. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3968. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3969. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3970. break;
  3971. }
  3972. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  3973. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  3974. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  3975. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  3976. adev->gfx.config.mem_max_burst_length_bytes = 256;
  3977. if (adev->flags & AMD_IS_APU) {
  3978. /* Get memory bank mapping mode. */
  3979. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  3980. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  3981. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  3982. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  3983. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  3984. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  3985. /* Validate settings in case only one DIMM installed. */
  3986. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  3987. dimm00_addr_map = 0;
  3988. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  3989. dimm01_addr_map = 0;
  3990. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  3991. dimm10_addr_map = 0;
  3992. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  3993. dimm11_addr_map = 0;
  3994. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  3995. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  3996. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  3997. adev->gfx.config.mem_row_size_in_kb = 2;
  3998. else
  3999. adev->gfx.config.mem_row_size_in_kb = 1;
  4000. } else {
  4001. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  4002. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  4003. if (adev->gfx.config.mem_row_size_in_kb > 4)
  4004. adev->gfx.config.mem_row_size_in_kb = 4;
  4005. }
  4006. /* XXX use MC settings? */
  4007. adev->gfx.config.shader_engine_tile_size = 32;
  4008. adev->gfx.config.num_gpus = 1;
  4009. adev->gfx.config.multi_gpu_tile_size = 64;
  4010. /* fix up row size */
  4011. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  4012. switch (adev->gfx.config.mem_row_size_in_kb) {
  4013. case 1:
  4014. default:
  4015. gb_addr_config |= (0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4016. break;
  4017. case 2:
  4018. gb_addr_config |= (1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4019. break;
  4020. case 4:
  4021. gb_addr_config |= (2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4022. break;
  4023. }
  4024. adev->gfx.config.gb_addr_config = gb_addr_config;
  4025. }
  4026. static int gfx_v7_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  4027. int mec, int pipe, int queue)
  4028. {
  4029. int r;
  4030. unsigned irq_type;
  4031. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  4032. /* mec0 is me1 */
  4033. ring->me = mec + 1;
  4034. ring->pipe = pipe;
  4035. ring->queue = queue;
  4036. ring->ring_obj = NULL;
  4037. ring->use_doorbell = true;
  4038. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  4039. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  4040. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  4041. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  4042. + ring->pipe;
  4043. /* type-2 packets are deprecated on MEC, use type-3 instead */
  4044. r = amdgpu_ring_init(adev, ring, 1024,
  4045. &adev->gfx.eop_irq, irq_type);
  4046. if (r)
  4047. return r;
  4048. return 0;
  4049. }
  4050. static int gfx_v7_0_sw_init(void *handle)
  4051. {
  4052. struct amdgpu_ring *ring;
  4053. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4054. int i, j, k, r, ring_id;
  4055. switch (adev->asic_type) {
  4056. case CHIP_KAVERI:
  4057. adev->gfx.mec.num_mec = 2;
  4058. break;
  4059. case CHIP_BONAIRE:
  4060. case CHIP_HAWAII:
  4061. case CHIP_KABINI:
  4062. case CHIP_MULLINS:
  4063. default:
  4064. adev->gfx.mec.num_mec = 1;
  4065. break;
  4066. }
  4067. adev->gfx.mec.num_pipe_per_mec = 4;
  4068. adev->gfx.mec.num_queue_per_pipe = 8;
  4069. /* EOP Event */
  4070. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  4071. if (r)
  4072. return r;
  4073. /* Privileged reg */
  4074. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  4075. &adev->gfx.priv_reg_irq);
  4076. if (r)
  4077. return r;
  4078. /* Privileged inst */
  4079. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  4080. &adev->gfx.priv_inst_irq);
  4081. if (r)
  4082. return r;
  4083. gfx_v7_0_scratch_init(adev);
  4084. r = gfx_v7_0_init_microcode(adev);
  4085. if (r) {
  4086. DRM_ERROR("Failed to load gfx firmware!\n");
  4087. return r;
  4088. }
  4089. r = gfx_v7_0_rlc_init(adev);
  4090. if (r) {
  4091. DRM_ERROR("Failed to init rlc BOs!\n");
  4092. return r;
  4093. }
  4094. /* allocate mec buffers */
  4095. r = gfx_v7_0_mec_init(adev);
  4096. if (r) {
  4097. DRM_ERROR("Failed to init MEC BOs!\n");
  4098. return r;
  4099. }
  4100. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  4101. ring = &adev->gfx.gfx_ring[i];
  4102. ring->ring_obj = NULL;
  4103. sprintf(ring->name, "gfx");
  4104. r = amdgpu_ring_init(adev, ring, 1024,
  4105. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  4106. if (r)
  4107. return r;
  4108. }
  4109. /* set up the compute queues - allocate horizontally across pipes */
  4110. ring_id = 0;
  4111. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  4112. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  4113. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  4114. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  4115. continue;
  4116. r = gfx_v7_0_compute_ring_init(adev,
  4117. ring_id,
  4118. i, k, j);
  4119. if (r)
  4120. return r;
  4121. ring_id++;
  4122. }
  4123. }
  4124. }
  4125. /* reserve GDS, GWS and OA resource for gfx */
  4126. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  4127. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  4128. &adev->gds.gds_gfx_bo, NULL, NULL);
  4129. if (r)
  4130. return r;
  4131. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  4132. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  4133. &adev->gds.gws_gfx_bo, NULL, NULL);
  4134. if (r)
  4135. return r;
  4136. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  4137. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  4138. &adev->gds.oa_gfx_bo, NULL, NULL);
  4139. if (r)
  4140. return r;
  4141. adev->gfx.ce_ram_size = 0x8000;
  4142. gfx_v7_0_gpu_early_init(adev);
  4143. return r;
  4144. }
  4145. static int gfx_v7_0_sw_fini(void *handle)
  4146. {
  4147. int i;
  4148. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4149. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  4150. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  4151. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  4152. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4153. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  4154. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4155. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  4156. gfx_v7_0_cp_compute_fini(adev);
  4157. gfx_v7_0_rlc_fini(adev);
  4158. gfx_v7_0_mec_fini(adev);
  4159. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  4160. &adev->gfx.rlc.clear_state_gpu_addr,
  4161. (void **)&adev->gfx.rlc.cs_ptr);
  4162. if (adev->gfx.rlc.cp_table_size) {
  4163. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  4164. &adev->gfx.rlc.cp_table_gpu_addr,
  4165. (void **)&adev->gfx.rlc.cp_table_ptr);
  4166. }
  4167. gfx_v7_0_free_microcode(adev);
  4168. return 0;
  4169. }
  4170. static int gfx_v7_0_hw_init(void *handle)
  4171. {
  4172. int r;
  4173. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4174. gfx_v7_0_gpu_init(adev);
  4175. /* init rlc */
  4176. r = gfx_v7_0_rlc_resume(adev);
  4177. if (r)
  4178. return r;
  4179. r = gfx_v7_0_cp_resume(adev);
  4180. if (r)
  4181. return r;
  4182. return r;
  4183. }
  4184. static int gfx_v7_0_hw_fini(void *handle)
  4185. {
  4186. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4187. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4188. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4189. gfx_v7_0_cp_enable(adev, false);
  4190. gfx_v7_0_rlc_stop(adev);
  4191. gfx_v7_0_fini_pg(adev);
  4192. return 0;
  4193. }
  4194. static int gfx_v7_0_suspend(void *handle)
  4195. {
  4196. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4197. return gfx_v7_0_hw_fini(adev);
  4198. }
  4199. static int gfx_v7_0_resume(void *handle)
  4200. {
  4201. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4202. return gfx_v7_0_hw_init(adev);
  4203. }
  4204. static bool gfx_v7_0_is_idle(void *handle)
  4205. {
  4206. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4207. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  4208. return false;
  4209. else
  4210. return true;
  4211. }
  4212. static int gfx_v7_0_wait_for_idle(void *handle)
  4213. {
  4214. unsigned i;
  4215. u32 tmp;
  4216. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4217. for (i = 0; i < adev->usec_timeout; i++) {
  4218. /* read MC_STATUS */
  4219. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4220. if (!tmp)
  4221. return 0;
  4222. udelay(1);
  4223. }
  4224. return -ETIMEDOUT;
  4225. }
  4226. static int gfx_v7_0_soft_reset(void *handle)
  4227. {
  4228. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4229. u32 tmp;
  4230. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4231. /* GRBM_STATUS */
  4232. tmp = RREG32(mmGRBM_STATUS);
  4233. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4234. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4235. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4236. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4237. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4238. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  4239. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK |
  4240. GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK;
  4241. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4242. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK;
  4243. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4244. }
  4245. /* GRBM_STATUS2 */
  4246. tmp = RREG32(mmGRBM_STATUS2);
  4247. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  4248. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  4249. /* SRBM_STATUS */
  4250. tmp = RREG32(mmSRBM_STATUS);
  4251. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  4252. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4253. if (grbm_soft_reset || srbm_soft_reset) {
  4254. /* disable CG/PG */
  4255. gfx_v7_0_fini_pg(adev);
  4256. gfx_v7_0_update_cg(adev, false);
  4257. /* stop the rlc */
  4258. gfx_v7_0_rlc_stop(adev);
  4259. /* Disable GFX parsing/prefetching */
  4260. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  4261. /* Disable MEC parsing/prefetching */
  4262. WREG32(mmCP_MEC_CNTL, CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  4263. if (grbm_soft_reset) {
  4264. tmp = RREG32(mmGRBM_SOFT_RESET);
  4265. tmp |= grbm_soft_reset;
  4266. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4267. WREG32(mmGRBM_SOFT_RESET, tmp);
  4268. tmp = RREG32(mmGRBM_SOFT_RESET);
  4269. udelay(50);
  4270. tmp &= ~grbm_soft_reset;
  4271. WREG32(mmGRBM_SOFT_RESET, tmp);
  4272. tmp = RREG32(mmGRBM_SOFT_RESET);
  4273. }
  4274. if (srbm_soft_reset) {
  4275. tmp = RREG32(mmSRBM_SOFT_RESET);
  4276. tmp |= srbm_soft_reset;
  4277. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4278. WREG32(mmSRBM_SOFT_RESET, tmp);
  4279. tmp = RREG32(mmSRBM_SOFT_RESET);
  4280. udelay(50);
  4281. tmp &= ~srbm_soft_reset;
  4282. WREG32(mmSRBM_SOFT_RESET, tmp);
  4283. tmp = RREG32(mmSRBM_SOFT_RESET);
  4284. }
  4285. /* Wait a little for things to settle down */
  4286. udelay(50);
  4287. }
  4288. return 0;
  4289. }
  4290. static void gfx_v7_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4291. enum amdgpu_interrupt_state state)
  4292. {
  4293. u32 cp_int_cntl;
  4294. switch (state) {
  4295. case AMDGPU_IRQ_STATE_DISABLE:
  4296. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4297. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4298. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4299. break;
  4300. case AMDGPU_IRQ_STATE_ENABLE:
  4301. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4302. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4303. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4304. break;
  4305. default:
  4306. break;
  4307. }
  4308. }
  4309. static void gfx_v7_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4310. int me, int pipe,
  4311. enum amdgpu_interrupt_state state)
  4312. {
  4313. u32 mec_int_cntl, mec_int_cntl_reg;
  4314. /*
  4315. * amdgpu controls only the first MEC. That's why this function only
  4316. * handles the setting of interrupts for this specific MEC. All other
  4317. * pipes' interrupts are set by amdkfd.
  4318. */
  4319. if (me == 1) {
  4320. switch (pipe) {
  4321. case 0:
  4322. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4323. break;
  4324. case 1:
  4325. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  4326. break;
  4327. case 2:
  4328. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  4329. break;
  4330. case 3:
  4331. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  4332. break;
  4333. default:
  4334. DRM_DEBUG("invalid pipe %d\n", pipe);
  4335. return;
  4336. }
  4337. } else {
  4338. DRM_DEBUG("invalid me %d\n", me);
  4339. return;
  4340. }
  4341. switch (state) {
  4342. case AMDGPU_IRQ_STATE_DISABLE:
  4343. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4344. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4345. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4346. break;
  4347. case AMDGPU_IRQ_STATE_ENABLE:
  4348. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4349. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4350. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4351. break;
  4352. default:
  4353. break;
  4354. }
  4355. }
  4356. static int gfx_v7_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4357. struct amdgpu_irq_src *src,
  4358. unsigned type,
  4359. enum amdgpu_interrupt_state state)
  4360. {
  4361. u32 cp_int_cntl;
  4362. switch (state) {
  4363. case AMDGPU_IRQ_STATE_DISABLE:
  4364. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4365. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4366. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4367. break;
  4368. case AMDGPU_IRQ_STATE_ENABLE:
  4369. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4370. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4371. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4372. break;
  4373. default:
  4374. break;
  4375. }
  4376. return 0;
  4377. }
  4378. static int gfx_v7_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4379. struct amdgpu_irq_src *src,
  4380. unsigned type,
  4381. enum amdgpu_interrupt_state state)
  4382. {
  4383. u32 cp_int_cntl;
  4384. switch (state) {
  4385. case AMDGPU_IRQ_STATE_DISABLE:
  4386. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4387. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4388. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4389. break;
  4390. case AMDGPU_IRQ_STATE_ENABLE:
  4391. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4392. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4393. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4394. break;
  4395. default:
  4396. break;
  4397. }
  4398. return 0;
  4399. }
  4400. static int gfx_v7_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4401. struct amdgpu_irq_src *src,
  4402. unsigned type,
  4403. enum amdgpu_interrupt_state state)
  4404. {
  4405. switch (type) {
  4406. case AMDGPU_CP_IRQ_GFX_EOP:
  4407. gfx_v7_0_set_gfx_eop_interrupt_state(adev, state);
  4408. break;
  4409. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4410. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4411. break;
  4412. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4413. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4414. break;
  4415. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4416. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4417. break;
  4418. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4419. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4420. break;
  4421. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4422. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4423. break;
  4424. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4425. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4426. break;
  4427. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4428. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4429. break;
  4430. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4431. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4432. break;
  4433. default:
  4434. break;
  4435. }
  4436. return 0;
  4437. }
  4438. static int gfx_v7_0_eop_irq(struct amdgpu_device *adev,
  4439. struct amdgpu_irq_src *source,
  4440. struct amdgpu_iv_entry *entry)
  4441. {
  4442. u8 me_id, pipe_id;
  4443. struct amdgpu_ring *ring;
  4444. int i;
  4445. DRM_DEBUG("IH: CP EOP\n");
  4446. me_id = (entry->ring_id & 0x0c) >> 2;
  4447. pipe_id = (entry->ring_id & 0x03) >> 0;
  4448. switch (me_id) {
  4449. case 0:
  4450. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4451. break;
  4452. case 1:
  4453. case 2:
  4454. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4455. ring = &adev->gfx.compute_ring[i];
  4456. if ((ring->me == me_id) && (ring->pipe == pipe_id))
  4457. amdgpu_fence_process(ring);
  4458. }
  4459. break;
  4460. }
  4461. return 0;
  4462. }
  4463. static int gfx_v7_0_priv_reg_irq(struct amdgpu_device *adev,
  4464. struct amdgpu_irq_src *source,
  4465. struct amdgpu_iv_entry *entry)
  4466. {
  4467. DRM_ERROR("Illegal register access in command stream\n");
  4468. schedule_work(&adev->reset_work);
  4469. return 0;
  4470. }
  4471. static int gfx_v7_0_priv_inst_irq(struct amdgpu_device *adev,
  4472. struct amdgpu_irq_src *source,
  4473. struct amdgpu_iv_entry *entry)
  4474. {
  4475. DRM_ERROR("Illegal instruction in command stream\n");
  4476. // XXX soft reset the gfx block only
  4477. schedule_work(&adev->reset_work);
  4478. return 0;
  4479. }
  4480. static int gfx_v7_0_set_clockgating_state(void *handle,
  4481. enum amd_clockgating_state state)
  4482. {
  4483. bool gate = false;
  4484. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4485. if (state == AMD_CG_STATE_GATE)
  4486. gate = true;
  4487. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  4488. /* order matters! */
  4489. if (gate) {
  4490. gfx_v7_0_enable_mgcg(adev, true);
  4491. gfx_v7_0_enable_cgcg(adev, true);
  4492. } else {
  4493. gfx_v7_0_enable_cgcg(adev, false);
  4494. gfx_v7_0_enable_mgcg(adev, false);
  4495. }
  4496. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  4497. return 0;
  4498. }
  4499. static int gfx_v7_0_set_powergating_state(void *handle,
  4500. enum amd_powergating_state state)
  4501. {
  4502. bool gate = false;
  4503. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4504. if (state == AMD_PG_STATE_GATE)
  4505. gate = true;
  4506. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  4507. AMD_PG_SUPPORT_GFX_SMG |
  4508. AMD_PG_SUPPORT_GFX_DMG |
  4509. AMD_PG_SUPPORT_CP |
  4510. AMD_PG_SUPPORT_GDS |
  4511. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  4512. gfx_v7_0_update_gfx_pg(adev, gate);
  4513. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  4514. gfx_v7_0_enable_cp_pg(adev, gate);
  4515. gfx_v7_0_enable_gds_pg(adev, gate);
  4516. }
  4517. }
  4518. return 0;
  4519. }
  4520. static const struct amd_ip_funcs gfx_v7_0_ip_funcs = {
  4521. .name = "gfx_v7_0",
  4522. .early_init = gfx_v7_0_early_init,
  4523. .late_init = gfx_v7_0_late_init,
  4524. .sw_init = gfx_v7_0_sw_init,
  4525. .sw_fini = gfx_v7_0_sw_fini,
  4526. .hw_init = gfx_v7_0_hw_init,
  4527. .hw_fini = gfx_v7_0_hw_fini,
  4528. .suspend = gfx_v7_0_suspend,
  4529. .resume = gfx_v7_0_resume,
  4530. .is_idle = gfx_v7_0_is_idle,
  4531. .wait_for_idle = gfx_v7_0_wait_for_idle,
  4532. .soft_reset = gfx_v7_0_soft_reset,
  4533. .set_clockgating_state = gfx_v7_0_set_clockgating_state,
  4534. .set_powergating_state = gfx_v7_0_set_powergating_state,
  4535. };
  4536. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_gfx = {
  4537. .type = AMDGPU_RING_TYPE_GFX,
  4538. .align_mask = 0xff,
  4539. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4540. .support_64bit_ptrs = false,
  4541. .get_rptr = gfx_v7_0_ring_get_rptr,
  4542. .get_wptr = gfx_v7_0_ring_get_wptr_gfx,
  4543. .set_wptr = gfx_v7_0_ring_set_wptr_gfx,
  4544. .emit_frame_size =
  4545. 20 + /* gfx_v7_0_ring_emit_gds_switch */
  4546. 7 + /* gfx_v7_0_ring_emit_hdp_flush */
  4547. 5 + /* gfx_v7_0_ring_emit_hdp_invalidate */
  4548. 12 + 12 + 12 + /* gfx_v7_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  4549. 7 + 4 + /* gfx_v7_0_ring_emit_pipeline_sync */
  4550. 17 + 6 + /* gfx_v7_0_ring_emit_vm_flush */
  4551. 3 + 4, /* gfx_v7_ring_emit_cntxcntl including vgt flush*/
  4552. .emit_ib_size = 4, /* gfx_v7_0_ring_emit_ib_gfx */
  4553. .emit_ib = gfx_v7_0_ring_emit_ib_gfx,
  4554. .emit_fence = gfx_v7_0_ring_emit_fence_gfx,
  4555. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4556. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4557. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4558. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4559. .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
  4560. .test_ring = gfx_v7_0_ring_test_ring,
  4561. .test_ib = gfx_v7_0_ring_test_ib,
  4562. .insert_nop = amdgpu_ring_insert_nop,
  4563. .pad_ib = amdgpu_ring_generic_pad_ib,
  4564. .emit_cntxcntl = gfx_v7_ring_emit_cntxcntl,
  4565. };
  4566. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = {
  4567. .type = AMDGPU_RING_TYPE_COMPUTE,
  4568. .align_mask = 0xff,
  4569. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4570. .support_64bit_ptrs = false,
  4571. .get_rptr = gfx_v7_0_ring_get_rptr,
  4572. .get_wptr = gfx_v7_0_ring_get_wptr_compute,
  4573. .set_wptr = gfx_v7_0_ring_set_wptr_compute,
  4574. .emit_frame_size =
  4575. 20 + /* gfx_v7_0_ring_emit_gds_switch */
  4576. 7 + /* gfx_v7_0_ring_emit_hdp_flush */
  4577. 5 + /* gfx_v7_0_ring_emit_hdp_invalidate */
  4578. 7 + /* gfx_v7_0_ring_emit_pipeline_sync */
  4579. 17 + /* gfx_v7_0_ring_emit_vm_flush */
  4580. 7 + 7 + 7, /* gfx_v7_0_ring_emit_fence_compute x3 for user fence, vm fence */
  4581. .emit_ib_size = 4, /* gfx_v7_0_ring_emit_ib_compute */
  4582. .emit_ib = gfx_v7_0_ring_emit_ib_compute,
  4583. .emit_fence = gfx_v7_0_ring_emit_fence_compute,
  4584. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4585. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4586. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4587. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4588. .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
  4589. .test_ring = gfx_v7_0_ring_test_ring,
  4590. .test_ib = gfx_v7_0_ring_test_ib,
  4591. .insert_nop = amdgpu_ring_insert_nop,
  4592. .pad_ib = amdgpu_ring_generic_pad_ib,
  4593. };
  4594. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  4595. {
  4596. int i;
  4597. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4598. adev->gfx.gfx_ring[i].funcs = &gfx_v7_0_ring_funcs_gfx;
  4599. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4600. adev->gfx.compute_ring[i].funcs = &gfx_v7_0_ring_funcs_compute;
  4601. }
  4602. static const struct amdgpu_irq_src_funcs gfx_v7_0_eop_irq_funcs = {
  4603. .set = gfx_v7_0_set_eop_interrupt_state,
  4604. .process = gfx_v7_0_eop_irq,
  4605. };
  4606. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_reg_irq_funcs = {
  4607. .set = gfx_v7_0_set_priv_reg_fault_state,
  4608. .process = gfx_v7_0_priv_reg_irq,
  4609. };
  4610. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_inst_irq_funcs = {
  4611. .set = gfx_v7_0_set_priv_inst_fault_state,
  4612. .process = gfx_v7_0_priv_inst_irq,
  4613. };
  4614. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  4615. {
  4616. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4617. adev->gfx.eop_irq.funcs = &gfx_v7_0_eop_irq_funcs;
  4618. adev->gfx.priv_reg_irq.num_types = 1;
  4619. adev->gfx.priv_reg_irq.funcs = &gfx_v7_0_priv_reg_irq_funcs;
  4620. adev->gfx.priv_inst_irq.num_types = 1;
  4621. adev->gfx.priv_inst_irq.funcs = &gfx_v7_0_priv_inst_irq_funcs;
  4622. }
  4623. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev)
  4624. {
  4625. /* init asci gds info */
  4626. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4627. adev->gds.gws.total_size = 64;
  4628. adev->gds.oa.total_size = 16;
  4629. if (adev->gds.mem.total_size == 64 * 1024) {
  4630. adev->gds.mem.gfx_partition_size = 4096;
  4631. adev->gds.mem.cs_partition_size = 4096;
  4632. adev->gds.gws.gfx_partition_size = 4;
  4633. adev->gds.gws.cs_partition_size = 4;
  4634. adev->gds.oa.gfx_partition_size = 4;
  4635. adev->gds.oa.cs_partition_size = 1;
  4636. } else {
  4637. adev->gds.mem.gfx_partition_size = 1024;
  4638. adev->gds.mem.cs_partition_size = 1024;
  4639. adev->gds.gws.gfx_partition_size = 16;
  4640. adev->gds.gws.cs_partition_size = 16;
  4641. adev->gds.oa.gfx_partition_size = 4;
  4642. adev->gds.oa.cs_partition_size = 4;
  4643. }
  4644. }
  4645. static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev)
  4646. {
  4647. int i, j, k, counter, active_cu_number = 0;
  4648. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4649. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  4650. unsigned disable_masks[4 * 2];
  4651. u32 ao_cu_num;
  4652. if (adev->flags & AMD_IS_APU)
  4653. ao_cu_num = 2;
  4654. else
  4655. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  4656. memset(cu_info, 0, sizeof(*cu_info));
  4657. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  4658. mutex_lock(&adev->grbm_idx_mutex);
  4659. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4660. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4661. mask = 1;
  4662. ao_bitmap = 0;
  4663. counter = 0;
  4664. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  4665. if (i < 4 && j < 2)
  4666. gfx_v7_0_set_user_cu_inactive_bitmap(
  4667. adev, disable_masks[i * 2 + j]);
  4668. bitmap = gfx_v7_0_get_cu_active_bitmap(adev);
  4669. cu_info->bitmap[i][j] = bitmap;
  4670. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4671. if (bitmap & mask) {
  4672. if (counter < ao_cu_num)
  4673. ao_bitmap |= mask;
  4674. counter ++;
  4675. }
  4676. mask <<= 1;
  4677. }
  4678. active_cu_number += counter;
  4679. if (i < 2 && j < 2)
  4680. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4681. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  4682. }
  4683. }
  4684. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4685. mutex_unlock(&adev->grbm_idx_mutex);
  4686. cu_info->number = active_cu_number;
  4687. cu_info->ao_cu_mask = ao_cu_mask;
  4688. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  4689. cu_info->max_waves_per_simd = 10;
  4690. cu_info->max_scratch_slots_per_cu = 32;
  4691. cu_info->wave_front_size = 64;
  4692. cu_info->lds_size = 64;
  4693. }
  4694. const struct amdgpu_ip_block_version gfx_v7_0_ip_block =
  4695. {
  4696. .type = AMD_IP_BLOCK_TYPE_GFX,
  4697. .major = 7,
  4698. .minor = 0,
  4699. .rev = 0,
  4700. .funcs = &gfx_v7_0_ip_funcs,
  4701. };
  4702. const struct amdgpu_ip_block_version gfx_v7_1_ip_block =
  4703. {
  4704. .type = AMD_IP_BLOCK_TYPE_GFX,
  4705. .major = 7,
  4706. .minor = 1,
  4707. .rev = 0,
  4708. .funcs = &gfx_v7_0_ip_funcs,
  4709. };
  4710. const struct amdgpu_ip_block_version gfx_v7_2_ip_block =
  4711. {
  4712. .type = AMD_IP_BLOCK_TYPE_GFX,
  4713. .major = 7,
  4714. .minor = 2,
  4715. .rev = 0,
  4716. .funcs = &gfx_v7_0_ip_funcs,
  4717. };
  4718. const struct amdgpu_ip_block_version gfx_v7_3_ip_block =
  4719. {
  4720. .type = AMD_IP_BLOCK_TYPE_GFX,
  4721. .major = 7,
  4722. .minor = 3,
  4723. .rev = 0,
  4724. .funcs = &gfx_v7_0_ip_funcs,
  4725. };