cik_sdma.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. static int cik_sdma_soft_reset(void *handle);
  50. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  53. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  55. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  57. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  59. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  60. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  61. static void cik_sdma_free_microcode(struct amdgpu_device *adev)
  62. {
  63. int i;
  64. for (i = 0; i < adev->sdma.num_instances; i++) {
  65. release_firmware(adev->sdma.instance[i].fw);
  66. adev->sdma.instance[i].fw = NULL;
  67. }
  68. }
  69. /*
  70. * sDMA - System DMA
  71. * Starting with CIK, the GPU has new asynchronous
  72. * DMA engines. These engines are used for compute
  73. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  74. * and each one supports 1 ring buffer used for gfx
  75. * and 2 queues used for compute.
  76. *
  77. * The programming model is very similar to the CP
  78. * (ring buffer, IBs, etc.), but sDMA has it's own
  79. * packet format that is different from the PM4 format
  80. * used by the CP. sDMA supports copying data, writing
  81. * embedded data, solid fills, and a number of other
  82. * things. It also has support for tiling/detiling of
  83. * buffers.
  84. */
  85. /**
  86. * cik_sdma_init_microcode - load ucode images from disk
  87. *
  88. * @adev: amdgpu_device pointer
  89. *
  90. * Use the firmware interface to load the ucode images into
  91. * the driver (not loaded into hw).
  92. * Returns 0 on success, error on failure.
  93. */
  94. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  95. {
  96. const char *chip_name;
  97. char fw_name[30];
  98. int err = 0, i;
  99. DRM_DEBUG("\n");
  100. switch (adev->asic_type) {
  101. case CHIP_BONAIRE:
  102. chip_name = "bonaire";
  103. break;
  104. case CHIP_HAWAII:
  105. chip_name = "hawaii";
  106. break;
  107. case CHIP_KAVERI:
  108. chip_name = "kaveri";
  109. break;
  110. case CHIP_KABINI:
  111. chip_name = "kabini";
  112. break;
  113. case CHIP_MULLINS:
  114. chip_name = "mullins";
  115. break;
  116. default: BUG();
  117. }
  118. for (i = 0; i < adev->sdma.num_instances; i++) {
  119. if (i == 0)
  120. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  121. else
  122. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  123. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  124. if (err)
  125. goto out;
  126. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  127. }
  128. out:
  129. if (err) {
  130. pr_err("cik_sdma: Failed to load firmware \"%s\"\n", fw_name);
  131. for (i = 0; i < adev->sdma.num_instances; i++) {
  132. release_firmware(adev->sdma.instance[i].fw);
  133. adev->sdma.instance[i].fw = NULL;
  134. }
  135. }
  136. return err;
  137. }
  138. /**
  139. * cik_sdma_ring_get_rptr - get the current read pointer
  140. *
  141. * @ring: amdgpu ring pointer
  142. *
  143. * Get the current rptr from the hardware (CIK+).
  144. */
  145. static uint64_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  146. {
  147. u32 rptr;
  148. rptr = ring->adev->wb.wb[ring->rptr_offs];
  149. return (rptr & 0x3fffc) >> 2;
  150. }
  151. /**
  152. * cik_sdma_ring_get_wptr - get the current write pointer
  153. *
  154. * @ring: amdgpu ring pointer
  155. *
  156. * Get the current wptr from the hardware (CIK+).
  157. */
  158. static uint64_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  159. {
  160. struct amdgpu_device *adev = ring->adev;
  161. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  162. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  163. }
  164. /**
  165. * cik_sdma_ring_set_wptr - commit the write pointer
  166. *
  167. * @ring: amdgpu ring pointer
  168. *
  169. * Write the wptr back to the hardware (CIK+).
  170. */
  171. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  172. {
  173. struct amdgpu_device *adev = ring->adev;
  174. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  175. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me],
  176. (lower_32_bits(ring->wptr) << 2) & 0x3fffc);
  177. }
  178. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  179. {
  180. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  181. int i;
  182. for (i = 0; i < count; i++)
  183. if (sdma && sdma->burst_nop && (i == 0))
  184. amdgpu_ring_write(ring, ring->funcs->nop |
  185. SDMA_NOP_COUNT(count - 1));
  186. else
  187. amdgpu_ring_write(ring, ring->funcs->nop);
  188. }
  189. /**
  190. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  191. *
  192. * @ring: amdgpu ring pointer
  193. * @ib: IB object to schedule
  194. *
  195. * Schedule an IB in the DMA ring (CIK).
  196. */
  197. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  198. struct amdgpu_ib *ib,
  199. unsigned vmid, bool ctx_switch)
  200. {
  201. u32 extra_bits = vmid & 0xf;
  202. /* IB packet must end on a 8 DW boundary */
  203. cik_sdma_ring_insert_nop(ring, (12 - (lower_32_bits(ring->wptr) & 7)) % 8);
  204. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  205. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  206. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  207. amdgpu_ring_write(ring, ib->length_dw);
  208. }
  209. /**
  210. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  211. *
  212. * @ring: amdgpu ring pointer
  213. *
  214. * Emit an hdp flush packet on the requested DMA ring.
  215. */
  216. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  217. {
  218. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  219. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  220. u32 ref_and_mask;
  221. if (ring == &ring->adev->sdma.instance[0].ring)
  222. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  223. else
  224. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  225. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  226. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  227. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  228. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  229. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  230. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  231. }
  232. static void cik_sdma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  233. {
  234. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  235. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  236. amdgpu_ring_write(ring, 1);
  237. }
  238. /**
  239. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  240. *
  241. * @ring: amdgpu ring pointer
  242. * @fence: amdgpu fence object
  243. *
  244. * Add a DMA fence packet to the ring to write
  245. * the fence seq number and DMA trap packet to generate
  246. * an interrupt if needed (CIK).
  247. */
  248. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  249. unsigned flags)
  250. {
  251. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  252. /* write the fence */
  253. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  254. amdgpu_ring_write(ring, lower_32_bits(addr));
  255. amdgpu_ring_write(ring, upper_32_bits(addr));
  256. amdgpu_ring_write(ring, lower_32_bits(seq));
  257. /* optionally write high bits as well */
  258. if (write64bit) {
  259. addr += 4;
  260. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  261. amdgpu_ring_write(ring, lower_32_bits(addr));
  262. amdgpu_ring_write(ring, upper_32_bits(addr));
  263. amdgpu_ring_write(ring, upper_32_bits(seq));
  264. }
  265. /* generate an interrupt */
  266. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  267. }
  268. /**
  269. * cik_sdma_gfx_stop - stop the gfx async dma engines
  270. *
  271. * @adev: amdgpu_device pointer
  272. *
  273. * Stop the gfx async dma ring buffers (CIK).
  274. */
  275. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  276. {
  277. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  278. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  279. u32 rb_cntl;
  280. int i;
  281. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  282. (adev->mman.buffer_funcs_ring == sdma1))
  283. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  284. for (i = 0; i < adev->sdma.num_instances; i++) {
  285. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  286. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  287. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  288. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  289. }
  290. sdma0->ready = false;
  291. sdma1->ready = false;
  292. }
  293. /**
  294. * cik_sdma_rlc_stop - stop the compute async dma engines
  295. *
  296. * @adev: amdgpu_device pointer
  297. *
  298. * Stop the compute async dma queues (CIK).
  299. */
  300. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  301. {
  302. /* XXX todo */
  303. }
  304. /**
  305. * cik_ctx_switch_enable - stop the async dma engines context switch
  306. *
  307. * @adev: amdgpu_device pointer
  308. * @enable: enable/disable the DMA MEs context switch.
  309. *
  310. * Halt or unhalt the async dma engines context switch (VI).
  311. */
  312. static void cik_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
  313. {
  314. u32 f32_cntl, phase_quantum = 0;
  315. int i;
  316. if (amdgpu_sdma_phase_quantum) {
  317. unsigned value = amdgpu_sdma_phase_quantum;
  318. unsigned unit = 0;
  319. while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
  320. SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
  321. value = (value + 1) >> 1;
  322. unit++;
  323. }
  324. if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
  325. SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
  326. value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
  327. SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
  328. unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
  329. SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
  330. WARN_ONCE(1,
  331. "clamping sdma_phase_quantum to %uK clock cycles\n",
  332. value << unit);
  333. }
  334. phase_quantum =
  335. value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
  336. unit << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
  337. }
  338. for (i = 0; i < adev->sdma.num_instances; i++) {
  339. f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
  340. if (enable) {
  341. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  342. AUTO_CTXSW_ENABLE, 1);
  343. if (amdgpu_sdma_phase_quantum) {
  344. WREG32(mmSDMA0_PHASE0_QUANTUM + sdma_offsets[i],
  345. phase_quantum);
  346. WREG32(mmSDMA0_PHASE1_QUANTUM + sdma_offsets[i],
  347. phase_quantum);
  348. }
  349. } else {
  350. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  351. AUTO_CTXSW_ENABLE, 0);
  352. }
  353. WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
  354. }
  355. }
  356. /**
  357. * cik_sdma_enable - stop the async dma engines
  358. *
  359. * @adev: amdgpu_device pointer
  360. * @enable: enable/disable the DMA MEs.
  361. *
  362. * Halt or unhalt the async dma engines (CIK).
  363. */
  364. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  365. {
  366. u32 me_cntl;
  367. int i;
  368. if (!enable) {
  369. cik_sdma_gfx_stop(adev);
  370. cik_sdma_rlc_stop(adev);
  371. }
  372. for (i = 0; i < adev->sdma.num_instances; i++) {
  373. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  374. if (enable)
  375. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  376. else
  377. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  378. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  379. }
  380. }
  381. /**
  382. * cik_sdma_gfx_resume - setup and start the async dma engines
  383. *
  384. * @adev: amdgpu_device pointer
  385. *
  386. * Set up the gfx DMA ring buffers and enable them (CIK).
  387. * Returns 0 for success, error for failure.
  388. */
  389. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  390. {
  391. struct amdgpu_ring *ring;
  392. u32 rb_cntl, ib_cntl;
  393. u32 rb_bufsz;
  394. u32 wb_offset;
  395. int i, j, r;
  396. for (i = 0; i < adev->sdma.num_instances; i++) {
  397. ring = &adev->sdma.instance[i].ring;
  398. wb_offset = (ring->rptr_offs * 4);
  399. mutex_lock(&adev->srbm_mutex);
  400. for (j = 0; j < 16; j++) {
  401. cik_srbm_select(adev, 0, 0, 0, j);
  402. /* SDMA GFX */
  403. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  404. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  405. /* XXX SDMA RLC - todo */
  406. }
  407. cik_srbm_select(adev, 0, 0, 0, 0);
  408. mutex_unlock(&adev->srbm_mutex);
  409. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  410. adev->gfx.config.gb_addr_config & 0x70);
  411. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  412. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  413. /* Set ring buffer size in dwords */
  414. rb_bufsz = order_base_2(ring->ring_size / 4);
  415. rb_cntl = rb_bufsz << 1;
  416. #ifdef __BIG_ENDIAN
  417. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  418. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  419. #endif
  420. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  421. /* Initialize the ring buffer's read and write pointers */
  422. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  423. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  424. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  425. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  426. /* set the wb address whether it's enabled or not */
  427. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  428. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  429. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  430. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  431. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  432. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  433. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  434. ring->wptr = 0;
  435. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2);
  436. /* enable DMA RB */
  437. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  438. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  439. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  440. #ifdef __BIG_ENDIAN
  441. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  442. #endif
  443. /* enable DMA IBs */
  444. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  445. ring->ready = true;
  446. }
  447. cik_sdma_enable(adev, true);
  448. for (i = 0; i < adev->sdma.num_instances; i++) {
  449. ring = &adev->sdma.instance[i].ring;
  450. r = amdgpu_ring_test_ring(ring);
  451. if (r) {
  452. ring->ready = false;
  453. return r;
  454. }
  455. if (adev->mman.buffer_funcs_ring == ring)
  456. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  457. }
  458. return 0;
  459. }
  460. /**
  461. * cik_sdma_rlc_resume - setup and start the async dma engines
  462. *
  463. * @adev: amdgpu_device pointer
  464. *
  465. * Set up the compute DMA queues and enable them (CIK).
  466. * Returns 0 for success, error for failure.
  467. */
  468. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  469. {
  470. /* XXX todo */
  471. return 0;
  472. }
  473. /**
  474. * cik_sdma_load_microcode - load the sDMA ME ucode
  475. *
  476. * @adev: amdgpu_device pointer
  477. *
  478. * Loads the sDMA0/1 ucode.
  479. * Returns 0 for success, -EINVAL if the ucode is not available.
  480. */
  481. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  482. {
  483. const struct sdma_firmware_header_v1_0 *hdr;
  484. const __le32 *fw_data;
  485. u32 fw_size;
  486. int i, j;
  487. /* halt the MEs */
  488. cik_sdma_enable(adev, false);
  489. for (i = 0; i < adev->sdma.num_instances; i++) {
  490. if (!adev->sdma.instance[i].fw)
  491. return -EINVAL;
  492. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  493. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  494. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  495. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  496. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  497. if (adev->sdma.instance[i].feature_version >= 20)
  498. adev->sdma.instance[i].burst_nop = true;
  499. fw_data = (const __le32 *)
  500. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  501. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  502. for (j = 0; j < fw_size; j++)
  503. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  504. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  505. }
  506. return 0;
  507. }
  508. /**
  509. * cik_sdma_start - setup and start the async dma engines
  510. *
  511. * @adev: amdgpu_device pointer
  512. *
  513. * Set up the DMA engines and enable them (CIK).
  514. * Returns 0 for success, error for failure.
  515. */
  516. static int cik_sdma_start(struct amdgpu_device *adev)
  517. {
  518. int r;
  519. r = cik_sdma_load_microcode(adev);
  520. if (r)
  521. return r;
  522. /* halt the engine before programing */
  523. cik_sdma_enable(adev, false);
  524. /* enable sdma ring preemption */
  525. cik_ctx_switch_enable(adev, true);
  526. /* start the gfx rings and rlc compute queues */
  527. r = cik_sdma_gfx_resume(adev);
  528. if (r)
  529. return r;
  530. r = cik_sdma_rlc_resume(adev);
  531. if (r)
  532. return r;
  533. return 0;
  534. }
  535. /**
  536. * cik_sdma_ring_test_ring - simple async dma engine test
  537. *
  538. * @ring: amdgpu_ring structure holding ring information
  539. *
  540. * Test the DMA engine by writing using it to write an
  541. * value to memory. (CIK).
  542. * Returns 0 for success, error for failure.
  543. */
  544. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  545. {
  546. struct amdgpu_device *adev = ring->adev;
  547. unsigned i;
  548. unsigned index;
  549. int r;
  550. u32 tmp;
  551. u64 gpu_addr;
  552. r = amdgpu_device_wb_get(adev, &index);
  553. if (r) {
  554. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  555. return r;
  556. }
  557. gpu_addr = adev->wb.gpu_addr + (index * 4);
  558. tmp = 0xCAFEDEAD;
  559. adev->wb.wb[index] = cpu_to_le32(tmp);
  560. r = amdgpu_ring_alloc(ring, 5);
  561. if (r) {
  562. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  563. amdgpu_device_wb_free(adev, index);
  564. return r;
  565. }
  566. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  567. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  568. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  569. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  570. amdgpu_ring_write(ring, 0xDEADBEEF);
  571. amdgpu_ring_commit(ring);
  572. for (i = 0; i < adev->usec_timeout; i++) {
  573. tmp = le32_to_cpu(adev->wb.wb[index]);
  574. if (tmp == 0xDEADBEEF)
  575. break;
  576. DRM_UDELAY(1);
  577. }
  578. if (i < adev->usec_timeout) {
  579. DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  580. } else {
  581. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  582. ring->idx, tmp);
  583. r = -EINVAL;
  584. }
  585. amdgpu_device_wb_free(adev, index);
  586. return r;
  587. }
  588. /**
  589. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  590. *
  591. * @ring: amdgpu_ring structure holding ring information
  592. *
  593. * Test a simple IB in the DMA ring (CIK).
  594. * Returns 0 on success, error on failure.
  595. */
  596. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  597. {
  598. struct amdgpu_device *adev = ring->adev;
  599. struct amdgpu_ib ib;
  600. struct dma_fence *f = NULL;
  601. unsigned index;
  602. u32 tmp = 0;
  603. u64 gpu_addr;
  604. long r;
  605. r = amdgpu_device_wb_get(adev, &index);
  606. if (r) {
  607. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  608. return r;
  609. }
  610. gpu_addr = adev->wb.gpu_addr + (index * 4);
  611. tmp = 0xCAFEDEAD;
  612. adev->wb.wb[index] = cpu_to_le32(tmp);
  613. memset(&ib, 0, sizeof(ib));
  614. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  615. if (r) {
  616. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  617. goto err0;
  618. }
  619. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  620. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  621. ib.ptr[1] = lower_32_bits(gpu_addr);
  622. ib.ptr[2] = upper_32_bits(gpu_addr);
  623. ib.ptr[3] = 1;
  624. ib.ptr[4] = 0xDEADBEEF;
  625. ib.length_dw = 5;
  626. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  627. if (r)
  628. goto err1;
  629. r = dma_fence_wait_timeout(f, false, timeout);
  630. if (r == 0) {
  631. DRM_ERROR("amdgpu: IB test timed out\n");
  632. r = -ETIMEDOUT;
  633. goto err1;
  634. } else if (r < 0) {
  635. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  636. goto err1;
  637. }
  638. tmp = le32_to_cpu(adev->wb.wb[index]);
  639. if (tmp == 0xDEADBEEF) {
  640. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  641. r = 0;
  642. } else {
  643. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  644. r = -EINVAL;
  645. }
  646. err1:
  647. amdgpu_ib_free(adev, &ib, NULL);
  648. dma_fence_put(f);
  649. err0:
  650. amdgpu_device_wb_free(adev, index);
  651. return r;
  652. }
  653. /**
  654. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  655. *
  656. * @ib: indirect buffer to fill with commands
  657. * @pe: addr of the page entry
  658. * @src: src addr to copy from
  659. * @count: number of page entries to update
  660. *
  661. * Update PTEs by copying them from the GART using sDMA (CIK).
  662. */
  663. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  664. uint64_t pe, uint64_t src,
  665. unsigned count)
  666. {
  667. unsigned bytes = count * 8;
  668. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  669. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  670. ib->ptr[ib->length_dw++] = bytes;
  671. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  672. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  673. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  674. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  675. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  676. }
  677. /**
  678. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  679. *
  680. * @ib: indirect buffer to fill with commands
  681. * @pe: addr of the page entry
  682. * @value: dst addr to write into pe
  683. * @count: number of page entries to update
  684. * @incr: increase next addr by incr bytes
  685. *
  686. * Update PTEs by writing them manually using sDMA (CIK).
  687. */
  688. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  689. uint64_t value, unsigned count,
  690. uint32_t incr)
  691. {
  692. unsigned ndw = count * 2;
  693. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  694. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  695. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  696. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  697. ib->ptr[ib->length_dw++] = ndw;
  698. for (; ndw > 0; ndw -= 2) {
  699. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  700. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  701. value += incr;
  702. }
  703. }
  704. /**
  705. * cik_sdma_vm_set_pages - update the page tables using sDMA
  706. *
  707. * @ib: indirect buffer to fill with commands
  708. * @pe: addr of the page entry
  709. * @addr: dst addr to write into pe
  710. * @count: number of page entries to update
  711. * @incr: increase next addr by incr bytes
  712. * @flags: access flags
  713. *
  714. * Update the page tables using sDMA (CIK).
  715. */
  716. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
  717. uint64_t addr, unsigned count,
  718. uint32_t incr, uint64_t flags)
  719. {
  720. /* for physically contiguous pages (vram) */
  721. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  722. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  723. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  724. ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
  725. ib->ptr[ib->length_dw++] = upper_32_bits(flags);
  726. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  727. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  728. ib->ptr[ib->length_dw++] = incr; /* increment size */
  729. ib->ptr[ib->length_dw++] = 0;
  730. ib->ptr[ib->length_dw++] = count; /* number of entries */
  731. }
  732. /**
  733. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  734. *
  735. * @ib: indirect buffer to fill with padding
  736. *
  737. */
  738. static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  739. {
  740. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  741. u32 pad_count;
  742. int i;
  743. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  744. for (i = 0; i < pad_count; i++)
  745. if (sdma && sdma->burst_nop && (i == 0))
  746. ib->ptr[ib->length_dw++] =
  747. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  748. SDMA_NOP_COUNT(pad_count - 1);
  749. else
  750. ib->ptr[ib->length_dw++] =
  751. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  752. }
  753. /**
  754. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  755. *
  756. * @ring: amdgpu_ring pointer
  757. *
  758. * Make sure all previous operations are completed (CIK).
  759. */
  760. static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  761. {
  762. uint32_t seq = ring->fence_drv.sync_seq;
  763. uint64_t addr = ring->fence_drv.gpu_addr;
  764. /* wait for idle */
  765. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
  766. SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  767. SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
  768. SDMA_POLL_REG_MEM_EXTRA_M));
  769. amdgpu_ring_write(ring, addr & 0xfffffffc);
  770. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  771. amdgpu_ring_write(ring, seq); /* reference */
  772. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  773. amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
  774. }
  775. /**
  776. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  777. *
  778. * @ring: amdgpu_ring pointer
  779. * @vm: amdgpu_vm pointer
  780. *
  781. * Update the page table base and flush the VM TLB
  782. * using sDMA (CIK).
  783. */
  784. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  785. unsigned vmid, uint64_t pd_addr)
  786. {
  787. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  788. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  789. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  790. if (vmid < 8) {
  791. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid));
  792. } else {
  793. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8));
  794. }
  795. amdgpu_ring_write(ring, pd_addr >> 12);
  796. /* flush TLB */
  797. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  798. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  799. amdgpu_ring_write(ring, 1 << vmid);
  800. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  801. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  802. amdgpu_ring_write(ring, 0);
  803. amdgpu_ring_write(ring, 0); /* reference */
  804. amdgpu_ring_write(ring, 0); /* mask */
  805. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  806. }
  807. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  808. bool enable)
  809. {
  810. u32 orig, data;
  811. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  812. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  813. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  814. } else {
  815. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  816. data |= 0xff000000;
  817. if (data != orig)
  818. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  819. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  820. data |= 0xff000000;
  821. if (data != orig)
  822. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  823. }
  824. }
  825. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  826. bool enable)
  827. {
  828. u32 orig, data;
  829. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  830. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  831. data |= 0x100;
  832. if (orig != data)
  833. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  834. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  835. data |= 0x100;
  836. if (orig != data)
  837. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  838. } else {
  839. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  840. data &= ~0x100;
  841. if (orig != data)
  842. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  843. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  844. data &= ~0x100;
  845. if (orig != data)
  846. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  847. }
  848. }
  849. static int cik_sdma_early_init(void *handle)
  850. {
  851. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  852. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  853. cik_sdma_set_ring_funcs(adev);
  854. cik_sdma_set_irq_funcs(adev);
  855. cik_sdma_set_buffer_funcs(adev);
  856. cik_sdma_set_vm_pte_funcs(adev);
  857. return 0;
  858. }
  859. static int cik_sdma_sw_init(void *handle)
  860. {
  861. struct amdgpu_ring *ring;
  862. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  863. int r, i;
  864. r = cik_sdma_init_microcode(adev);
  865. if (r) {
  866. DRM_ERROR("Failed to load sdma firmware!\n");
  867. return r;
  868. }
  869. /* SDMA trap event */
  870. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 224,
  871. &adev->sdma.trap_irq);
  872. if (r)
  873. return r;
  874. /* SDMA Privileged inst */
  875. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 241,
  876. &adev->sdma.illegal_inst_irq);
  877. if (r)
  878. return r;
  879. /* SDMA Privileged inst */
  880. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 247,
  881. &adev->sdma.illegal_inst_irq);
  882. if (r)
  883. return r;
  884. for (i = 0; i < adev->sdma.num_instances; i++) {
  885. ring = &adev->sdma.instance[i].ring;
  886. ring->ring_obj = NULL;
  887. sprintf(ring->name, "sdma%d", i);
  888. r = amdgpu_ring_init(adev, ring, 1024,
  889. &adev->sdma.trap_irq,
  890. (i == 0) ?
  891. AMDGPU_SDMA_IRQ_TRAP0 :
  892. AMDGPU_SDMA_IRQ_TRAP1);
  893. if (r)
  894. return r;
  895. }
  896. return r;
  897. }
  898. static int cik_sdma_sw_fini(void *handle)
  899. {
  900. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  901. int i;
  902. for (i = 0; i < adev->sdma.num_instances; i++)
  903. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  904. cik_sdma_free_microcode(adev);
  905. return 0;
  906. }
  907. static int cik_sdma_hw_init(void *handle)
  908. {
  909. int r;
  910. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  911. r = cik_sdma_start(adev);
  912. if (r)
  913. return r;
  914. return r;
  915. }
  916. static int cik_sdma_hw_fini(void *handle)
  917. {
  918. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  919. cik_ctx_switch_enable(adev, false);
  920. cik_sdma_enable(adev, false);
  921. return 0;
  922. }
  923. static int cik_sdma_suspend(void *handle)
  924. {
  925. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  926. return cik_sdma_hw_fini(adev);
  927. }
  928. static int cik_sdma_resume(void *handle)
  929. {
  930. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  931. cik_sdma_soft_reset(handle);
  932. return cik_sdma_hw_init(adev);
  933. }
  934. static bool cik_sdma_is_idle(void *handle)
  935. {
  936. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  937. u32 tmp = RREG32(mmSRBM_STATUS2);
  938. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  939. SRBM_STATUS2__SDMA1_BUSY_MASK))
  940. return false;
  941. return true;
  942. }
  943. static int cik_sdma_wait_for_idle(void *handle)
  944. {
  945. unsigned i;
  946. u32 tmp;
  947. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  948. for (i = 0; i < adev->usec_timeout; i++) {
  949. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  950. SRBM_STATUS2__SDMA1_BUSY_MASK);
  951. if (!tmp)
  952. return 0;
  953. udelay(1);
  954. }
  955. return -ETIMEDOUT;
  956. }
  957. static int cik_sdma_soft_reset(void *handle)
  958. {
  959. u32 srbm_soft_reset = 0;
  960. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  961. u32 tmp = RREG32(mmSRBM_STATUS2);
  962. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  963. /* sdma0 */
  964. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  965. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  966. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  967. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  968. }
  969. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  970. /* sdma1 */
  971. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  972. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  973. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  974. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  975. }
  976. if (srbm_soft_reset) {
  977. tmp = RREG32(mmSRBM_SOFT_RESET);
  978. tmp |= srbm_soft_reset;
  979. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  980. WREG32(mmSRBM_SOFT_RESET, tmp);
  981. tmp = RREG32(mmSRBM_SOFT_RESET);
  982. udelay(50);
  983. tmp &= ~srbm_soft_reset;
  984. WREG32(mmSRBM_SOFT_RESET, tmp);
  985. tmp = RREG32(mmSRBM_SOFT_RESET);
  986. /* Wait a little for things to settle down */
  987. udelay(50);
  988. }
  989. return 0;
  990. }
  991. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  992. struct amdgpu_irq_src *src,
  993. unsigned type,
  994. enum amdgpu_interrupt_state state)
  995. {
  996. u32 sdma_cntl;
  997. switch (type) {
  998. case AMDGPU_SDMA_IRQ_TRAP0:
  999. switch (state) {
  1000. case AMDGPU_IRQ_STATE_DISABLE:
  1001. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1002. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1003. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1004. break;
  1005. case AMDGPU_IRQ_STATE_ENABLE:
  1006. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1007. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1008. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1009. break;
  1010. default:
  1011. break;
  1012. }
  1013. break;
  1014. case AMDGPU_SDMA_IRQ_TRAP1:
  1015. switch (state) {
  1016. case AMDGPU_IRQ_STATE_DISABLE:
  1017. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1018. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1019. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1020. break;
  1021. case AMDGPU_IRQ_STATE_ENABLE:
  1022. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1023. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1024. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1025. break;
  1026. default:
  1027. break;
  1028. }
  1029. break;
  1030. default:
  1031. break;
  1032. }
  1033. return 0;
  1034. }
  1035. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1036. struct amdgpu_irq_src *source,
  1037. struct amdgpu_iv_entry *entry)
  1038. {
  1039. u8 instance_id, queue_id;
  1040. instance_id = (entry->ring_id & 0x3) >> 0;
  1041. queue_id = (entry->ring_id & 0xc) >> 2;
  1042. DRM_DEBUG("IH: SDMA trap\n");
  1043. switch (instance_id) {
  1044. case 0:
  1045. switch (queue_id) {
  1046. case 0:
  1047. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1048. break;
  1049. case 1:
  1050. /* XXX compute */
  1051. break;
  1052. case 2:
  1053. /* XXX compute */
  1054. break;
  1055. }
  1056. break;
  1057. case 1:
  1058. switch (queue_id) {
  1059. case 0:
  1060. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1061. break;
  1062. case 1:
  1063. /* XXX compute */
  1064. break;
  1065. case 2:
  1066. /* XXX compute */
  1067. break;
  1068. }
  1069. break;
  1070. }
  1071. return 0;
  1072. }
  1073. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1074. struct amdgpu_irq_src *source,
  1075. struct amdgpu_iv_entry *entry)
  1076. {
  1077. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1078. schedule_work(&adev->reset_work);
  1079. return 0;
  1080. }
  1081. static int cik_sdma_set_clockgating_state(void *handle,
  1082. enum amd_clockgating_state state)
  1083. {
  1084. bool gate = false;
  1085. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1086. if (state == AMD_CG_STATE_GATE)
  1087. gate = true;
  1088. cik_enable_sdma_mgcg(adev, gate);
  1089. cik_enable_sdma_mgls(adev, gate);
  1090. return 0;
  1091. }
  1092. static int cik_sdma_set_powergating_state(void *handle,
  1093. enum amd_powergating_state state)
  1094. {
  1095. return 0;
  1096. }
  1097. static const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1098. .name = "cik_sdma",
  1099. .early_init = cik_sdma_early_init,
  1100. .late_init = NULL,
  1101. .sw_init = cik_sdma_sw_init,
  1102. .sw_fini = cik_sdma_sw_fini,
  1103. .hw_init = cik_sdma_hw_init,
  1104. .hw_fini = cik_sdma_hw_fini,
  1105. .suspend = cik_sdma_suspend,
  1106. .resume = cik_sdma_resume,
  1107. .is_idle = cik_sdma_is_idle,
  1108. .wait_for_idle = cik_sdma_wait_for_idle,
  1109. .soft_reset = cik_sdma_soft_reset,
  1110. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1111. .set_powergating_state = cik_sdma_set_powergating_state,
  1112. };
  1113. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1114. .type = AMDGPU_RING_TYPE_SDMA,
  1115. .align_mask = 0xf,
  1116. .nop = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0),
  1117. .support_64bit_ptrs = false,
  1118. .get_rptr = cik_sdma_ring_get_rptr,
  1119. .get_wptr = cik_sdma_ring_get_wptr,
  1120. .set_wptr = cik_sdma_ring_set_wptr,
  1121. .emit_frame_size =
  1122. 6 + /* cik_sdma_ring_emit_hdp_flush */
  1123. 3 + /* cik_sdma_ring_emit_hdp_invalidate */
  1124. 6 + /* cik_sdma_ring_emit_pipeline_sync */
  1125. 12 + /* cik_sdma_ring_emit_vm_flush */
  1126. 9 + 9 + 9, /* cik_sdma_ring_emit_fence x3 for user fence, vm fence */
  1127. .emit_ib_size = 7 + 4, /* cik_sdma_ring_emit_ib */
  1128. .emit_ib = cik_sdma_ring_emit_ib,
  1129. .emit_fence = cik_sdma_ring_emit_fence,
  1130. .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
  1131. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1132. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1133. .emit_hdp_invalidate = cik_sdma_ring_emit_hdp_invalidate,
  1134. .test_ring = cik_sdma_ring_test_ring,
  1135. .test_ib = cik_sdma_ring_test_ib,
  1136. .insert_nop = cik_sdma_ring_insert_nop,
  1137. .pad_ib = cik_sdma_ring_pad_ib,
  1138. };
  1139. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1140. {
  1141. int i;
  1142. for (i = 0; i < adev->sdma.num_instances; i++)
  1143. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1144. }
  1145. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1146. .set = cik_sdma_set_trap_irq_state,
  1147. .process = cik_sdma_process_trap_irq,
  1148. };
  1149. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1150. .process = cik_sdma_process_illegal_inst_irq,
  1151. };
  1152. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1153. {
  1154. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1155. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1156. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1157. }
  1158. /**
  1159. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1160. *
  1161. * @ring: amdgpu_ring structure holding ring information
  1162. * @src_offset: src GPU address
  1163. * @dst_offset: dst GPU address
  1164. * @byte_count: number of bytes to xfer
  1165. *
  1166. * Copy GPU buffers using the DMA engine (CIK).
  1167. * Used by the amdgpu ttm implementation to move pages if
  1168. * registered as the asic copy callback.
  1169. */
  1170. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1171. uint64_t src_offset,
  1172. uint64_t dst_offset,
  1173. uint32_t byte_count)
  1174. {
  1175. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1176. ib->ptr[ib->length_dw++] = byte_count;
  1177. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1178. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1179. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1180. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1181. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1182. }
  1183. /**
  1184. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1185. *
  1186. * @ring: amdgpu_ring structure holding ring information
  1187. * @src_data: value to write to buffer
  1188. * @dst_offset: dst GPU address
  1189. * @byte_count: number of bytes to xfer
  1190. *
  1191. * Fill GPU buffers using the DMA engine (CIK).
  1192. */
  1193. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1194. uint32_t src_data,
  1195. uint64_t dst_offset,
  1196. uint32_t byte_count)
  1197. {
  1198. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1199. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1200. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1201. ib->ptr[ib->length_dw++] = src_data;
  1202. ib->ptr[ib->length_dw++] = byte_count;
  1203. }
  1204. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1205. .copy_max_bytes = 0x1fffff,
  1206. .copy_num_dw = 7,
  1207. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1208. .fill_max_bytes = 0x1fffff,
  1209. .fill_num_dw = 5,
  1210. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1211. };
  1212. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1213. {
  1214. if (adev->mman.buffer_funcs == NULL) {
  1215. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1216. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1217. }
  1218. }
  1219. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1220. .copy_pte_num_dw = 7,
  1221. .copy_pte = cik_sdma_vm_copy_pte,
  1222. .write_pte = cik_sdma_vm_write_pte,
  1223. .set_max_nums_pte_pde = 0x1fffff >> 3,
  1224. .set_pte_pde_num_dw = 10,
  1225. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1226. };
  1227. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1228. {
  1229. unsigned i;
  1230. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1231. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1232. for (i = 0; i < adev->sdma.num_instances; i++)
  1233. adev->vm_manager.vm_pte_rings[i] =
  1234. &adev->sdma.instance[i].ring;
  1235. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1236. }
  1237. }
  1238. const struct amdgpu_ip_block_version cik_sdma_ip_block =
  1239. {
  1240. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1241. .major = 2,
  1242. .minor = 0,
  1243. .rev = 0,
  1244. .funcs = &cik_sdma_ip_funcs,
  1245. };