ci_dpm.c 207 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_ucode.h"
  28. #include "cikd.h"
  29. #include "amdgpu_dpm.h"
  30. #include "ci_dpm.h"
  31. #include "gfx_v7_0.h"
  32. #include "atom.h"
  33. #include "amd_pcie.h"
  34. #include <linux/seq_file.h>
  35. #include "smu/smu_7_0_1_d.h"
  36. #include "smu/smu_7_0_1_sh_mask.h"
  37. #include "dce/dce_8_0_d.h"
  38. #include "dce/dce_8_0_sh_mask.h"
  39. #include "bif/bif_4_1_d.h"
  40. #include "bif/bif_4_1_sh_mask.h"
  41. #include "gca/gfx_7_2_d.h"
  42. #include "gca/gfx_7_2_sh_mask.h"
  43. #include "gmc/gmc_7_1_d.h"
  44. #include "gmc/gmc_7_1_sh_mask.h"
  45. MODULE_FIRMWARE("radeon/bonaire_smc.bin");
  46. MODULE_FIRMWARE("radeon/bonaire_k_smc.bin");
  47. MODULE_FIRMWARE("radeon/hawaii_smc.bin");
  48. MODULE_FIRMWARE("radeon/hawaii_k_smc.bin");
  49. #define MC_CG_ARB_FREQ_F0 0x0a
  50. #define MC_CG_ARB_FREQ_F1 0x0b
  51. #define MC_CG_ARB_FREQ_F2 0x0c
  52. #define MC_CG_ARB_FREQ_F3 0x0d
  53. #define SMC_RAM_END 0x40000
  54. #define VOLTAGE_SCALE 4
  55. #define VOLTAGE_VID_OFFSET_SCALE1 625
  56. #define VOLTAGE_VID_OFFSET_SCALE2 100
  57. static const struct ci_pt_defaults defaults_hawaii_xt =
  58. {
  59. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  60. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  61. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  62. };
  63. static const struct ci_pt_defaults defaults_hawaii_pro =
  64. {
  65. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  66. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  67. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  68. };
  69. static const struct ci_pt_defaults defaults_bonaire_xt =
  70. {
  71. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  72. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  73. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  74. };
  75. #if 0
  76. static const struct ci_pt_defaults defaults_bonaire_pro =
  77. {
  78. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  79. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  80. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  81. };
  82. #endif
  83. static const struct ci_pt_defaults defaults_saturn_xt =
  84. {
  85. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  86. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  87. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  88. };
  89. #if 0
  90. static const struct ci_pt_defaults defaults_saturn_pro =
  91. {
  92. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  93. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  94. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  95. };
  96. #endif
  97. static const struct ci_pt_config_reg didt_config_ci[] =
  98. {
  99. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  149. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  150. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  151. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  152. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  153. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  154. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  155. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  156. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  157. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  158. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  159. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  160. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  161. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  162. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  163. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  164. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  165. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  166. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  167. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  168. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  169. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  170. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  171. { 0xFFFFFFFF }
  172. };
  173. static u8 ci_get_memory_module_index(struct amdgpu_device *adev)
  174. {
  175. return (u8) ((RREG32(mmBIOS_SCRATCH_4) >> 16) & 0xff);
  176. }
  177. #define MC_CG_ARB_FREQ_F0 0x0a
  178. #define MC_CG_ARB_FREQ_F1 0x0b
  179. #define MC_CG_ARB_FREQ_F2 0x0c
  180. #define MC_CG_ARB_FREQ_F3 0x0d
  181. static int ci_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  182. u32 arb_freq_src, u32 arb_freq_dest)
  183. {
  184. u32 mc_arb_dram_timing;
  185. u32 mc_arb_dram_timing2;
  186. u32 burst_time;
  187. u32 mc_cg_config;
  188. switch (arb_freq_src) {
  189. case MC_CG_ARB_FREQ_F0:
  190. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  191. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  192. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK) >>
  193. MC_ARB_BURST_TIME__STATE0__SHIFT;
  194. break;
  195. case MC_CG_ARB_FREQ_F1:
  196. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING_1);
  197. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2_1);
  198. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE1_MASK) >>
  199. MC_ARB_BURST_TIME__STATE1__SHIFT;
  200. break;
  201. default:
  202. return -EINVAL;
  203. }
  204. switch (arb_freq_dest) {
  205. case MC_CG_ARB_FREQ_F0:
  206. WREG32(mmMC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  207. WREG32(mmMC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  208. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE0__SHIFT),
  209. ~MC_ARB_BURST_TIME__STATE0_MASK);
  210. break;
  211. case MC_CG_ARB_FREQ_F1:
  212. WREG32(mmMC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  213. WREG32(mmMC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  214. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE1__SHIFT),
  215. ~MC_ARB_BURST_TIME__STATE1_MASK);
  216. break;
  217. default:
  218. return -EINVAL;
  219. }
  220. mc_cg_config = RREG32(mmMC_CG_CONFIG) | 0x0000000F;
  221. WREG32(mmMC_CG_CONFIG, mc_cg_config);
  222. WREG32_P(mmMC_ARB_CG, (arb_freq_dest) << MC_ARB_CG__CG_ARB_REQ__SHIFT,
  223. ~MC_ARB_CG__CG_ARB_REQ_MASK);
  224. return 0;
  225. }
  226. static u8 ci_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  227. {
  228. u8 mc_para_index;
  229. if (memory_clock < 10000)
  230. mc_para_index = 0;
  231. else if (memory_clock >= 80000)
  232. mc_para_index = 0x0f;
  233. else
  234. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  235. return mc_para_index;
  236. }
  237. static u8 ci_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  238. {
  239. u8 mc_para_index;
  240. if (strobe_mode) {
  241. if (memory_clock < 12500)
  242. mc_para_index = 0x00;
  243. else if (memory_clock > 47500)
  244. mc_para_index = 0x0f;
  245. else
  246. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  247. } else {
  248. if (memory_clock < 65000)
  249. mc_para_index = 0x00;
  250. else if (memory_clock > 135000)
  251. mc_para_index = 0x0f;
  252. else
  253. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  254. }
  255. return mc_para_index;
  256. }
  257. static void ci_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  258. u32 max_voltage_steps,
  259. struct atom_voltage_table *voltage_table)
  260. {
  261. unsigned int i, diff;
  262. if (voltage_table->count <= max_voltage_steps)
  263. return;
  264. diff = voltage_table->count - max_voltage_steps;
  265. for (i = 0; i < max_voltage_steps; i++)
  266. voltage_table->entries[i] = voltage_table->entries[i + diff];
  267. voltage_table->count = max_voltage_steps;
  268. }
  269. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  270. struct atom_voltage_table_entry *voltage_table,
  271. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  272. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n);
  273. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  274. u32 target_tdp);
  275. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate);
  276. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev);
  277. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  278. PPSMC_Msg msg, u32 parameter);
  279. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  280. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  281. static struct ci_power_info *ci_get_pi(struct amdgpu_device *adev)
  282. {
  283. struct ci_power_info *pi = adev->pm.dpm.priv;
  284. return pi;
  285. }
  286. static struct ci_ps *ci_get_ps(struct amdgpu_ps *rps)
  287. {
  288. struct ci_ps *ps = rps->ps_priv;
  289. return ps;
  290. }
  291. static void ci_initialize_powertune_defaults(struct amdgpu_device *adev)
  292. {
  293. struct ci_power_info *pi = ci_get_pi(adev);
  294. switch (adev->pdev->device) {
  295. case 0x6649:
  296. case 0x6650:
  297. case 0x6651:
  298. case 0x6658:
  299. case 0x665C:
  300. case 0x665D:
  301. default:
  302. pi->powertune_defaults = &defaults_bonaire_xt;
  303. break;
  304. case 0x6640:
  305. case 0x6641:
  306. case 0x6646:
  307. case 0x6647:
  308. pi->powertune_defaults = &defaults_saturn_xt;
  309. break;
  310. case 0x67B8:
  311. case 0x67B0:
  312. pi->powertune_defaults = &defaults_hawaii_xt;
  313. break;
  314. case 0x67BA:
  315. case 0x67B1:
  316. pi->powertune_defaults = &defaults_hawaii_pro;
  317. break;
  318. case 0x67A0:
  319. case 0x67A1:
  320. case 0x67A2:
  321. case 0x67A8:
  322. case 0x67A9:
  323. case 0x67AA:
  324. case 0x67B9:
  325. case 0x67BE:
  326. pi->powertune_defaults = &defaults_bonaire_xt;
  327. break;
  328. }
  329. pi->dte_tj_offset = 0;
  330. pi->caps_power_containment = true;
  331. pi->caps_cac = false;
  332. pi->caps_sq_ramping = false;
  333. pi->caps_db_ramping = false;
  334. pi->caps_td_ramping = false;
  335. pi->caps_tcp_ramping = false;
  336. if (pi->caps_power_containment) {
  337. pi->caps_cac = true;
  338. if (adev->asic_type == CHIP_HAWAII)
  339. pi->enable_bapm_feature = false;
  340. else
  341. pi->enable_bapm_feature = true;
  342. pi->enable_tdc_limit_feature = true;
  343. pi->enable_pkg_pwr_tracking_feature = true;
  344. }
  345. }
  346. static u8 ci_convert_to_vid(u16 vddc)
  347. {
  348. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  349. }
  350. static int ci_populate_bapm_vddc_vid_sidd(struct amdgpu_device *adev)
  351. {
  352. struct ci_power_info *pi = ci_get_pi(adev);
  353. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  354. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  355. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  356. u32 i;
  357. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  358. return -EINVAL;
  359. if (adev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  360. return -EINVAL;
  361. if (adev->pm.dpm.dyn_state.cac_leakage_table.count !=
  362. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  363. return -EINVAL;
  364. for (i = 0; i < adev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  365. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  366. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  367. hi_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  368. hi2_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  369. } else {
  370. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  371. hi_vid[i] = ci_convert_to_vid((u16)adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  372. }
  373. }
  374. return 0;
  375. }
  376. static int ci_populate_vddc_vid(struct amdgpu_device *adev)
  377. {
  378. struct ci_power_info *pi = ci_get_pi(adev);
  379. u8 *vid = pi->smc_powertune_table.VddCVid;
  380. u32 i;
  381. if (pi->vddc_voltage_table.count > 8)
  382. return -EINVAL;
  383. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  384. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  385. return 0;
  386. }
  387. static int ci_populate_svi_load_line(struct amdgpu_device *adev)
  388. {
  389. struct ci_power_info *pi = ci_get_pi(adev);
  390. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  391. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  392. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  393. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  394. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  395. return 0;
  396. }
  397. static int ci_populate_tdc_limit(struct amdgpu_device *adev)
  398. {
  399. struct ci_power_info *pi = ci_get_pi(adev);
  400. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  401. u16 tdc_limit;
  402. tdc_limit = adev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  403. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  404. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  405. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  406. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  407. return 0;
  408. }
  409. static int ci_populate_dw8(struct amdgpu_device *adev)
  410. {
  411. struct ci_power_info *pi = ci_get_pi(adev);
  412. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  413. int ret;
  414. ret = amdgpu_ci_read_smc_sram_dword(adev,
  415. SMU7_FIRMWARE_HEADER_LOCATION +
  416. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  417. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  418. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  419. pi->sram_end);
  420. if (ret)
  421. return -EINVAL;
  422. else
  423. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  424. return 0;
  425. }
  426. static int ci_populate_fuzzy_fan(struct amdgpu_device *adev)
  427. {
  428. struct ci_power_info *pi = ci_get_pi(adev);
  429. if ((adev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
  430. (adev->pm.dpm.fan.fan_output_sensitivity == 0))
  431. adev->pm.dpm.fan.fan_output_sensitivity =
  432. adev->pm.dpm.fan.default_fan_output_sensitivity;
  433. pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
  434. cpu_to_be16(adev->pm.dpm.fan.fan_output_sensitivity);
  435. return 0;
  436. }
  437. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct amdgpu_device *adev)
  438. {
  439. struct ci_power_info *pi = ci_get_pi(adev);
  440. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  441. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  442. int i, min, max;
  443. min = max = hi_vid[0];
  444. for (i = 0; i < 8; i++) {
  445. if (0 != hi_vid[i]) {
  446. if (min > hi_vid[i])
  447. min = hi_vid[i];
  448. if (max < hi_vid[i])
  449. max = hi_vid[i];
  450. }
  451. if (0 != lo_vid[i]) {
  452. if (min > lo_vid[i])
  453. min = lo_vid[i];
  454. if (max < lo_vid[i])
  455. max = lo_vid[i];
  456. }
  457. }
  458. if ((min == 0) || (max == 0))
  459. return -EINVAL;
  460. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  461. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  462. return 0;
  463. }
  464. static int ci_populate_bapm_vddc_base_leakage_sidd(struct amdgpu_device *adev)
  465. {
  466. struct ci_power_info *pi = ci_get_pi(adev);
  467. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  468. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  469. struct amdgpu_cac_tdp_table *cac_tdp_table =
  470. adev->pm.dpm.dyn_state.cac_tdp_table;
  471. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  472. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  473. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  474. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  475. return 0;
  476. }
  477. static int ci_populate_bapm_parameters_in_dpm_table(struct amdgpu_device *adev)
  478. {
  479. struct ci_power_info *pi = ci_get_pi(adev);
  480. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  481. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  482. struct amdgpu_cac_tdp_table *cac_tdp_table =
  483. adev->pm.dpm.dyn_state.cac_tdp_table;
  484. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  485. int i, j, k;
  486. const u16 *def1;
  487. const u16 *def2;
  488. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  489. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  490. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  491. dpm_table->GpuTjMax =
  492. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  493. dpm_table->GpuTjHyst = 8;
  494. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  495. if (ppm) {
  496. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  497. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  498. } else {
  499. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  500. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  501. }
  502. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  503. def1 = pt_defaults->bapmti_r;
  504. def2 = pt_defaults->bapmti_rc;
  505. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  506. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  507. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  508. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  509. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  510. def1++;
  511. def2++;
  512. }
  513. }
  514. }
  515. return 0;
  516. }
  517. static int ci_populate_pm_base(struct amdgpu_device *adev)
  518. {
  519. struct ci_power_info *pi = ci_get_pi(adev);
  520. u32 pm_fuse_table_offset;
  521. int ret;
  522. if (pi->caps_power_containment) {
  523. ret = amdgpu_ci_read_smc_sram_dword(adev,
  524. SMU7_FIRMWARE_HEADER_LOCATION +
  525. offsetof(SMU7_Firmware_Header, PmFuseTable),
  526. &pm_fuse_table_offset, pi->sram_end);
  527. if (ret)
  528. return ret;
  529. ret = ci_populate_bapm_vddc_vid_sidd(adev);
  530. if (ret)
  531. return ret;
  532. ret = ci_populate_vddc_vid(adev);
  533. if (ret)
  534. return ret;
  535. ret = ci_populate_svi_load_line(adev);
  536. if (ret)
  537. return ret;
  538. ret = ci_populate_tdc_limit(adev);
  539. if (ret)
  540. return ret;
  541. ret = ci_populate_dw8(adev);
  542. if (ret)
  543. return ret;
  544. ret = ci_populate_fuzzy_fan(adev);
  545. if (ret)
  546. return ret;
  547. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(adev);
  548. if (ret)
  549. return ret;
  550. ret = ci_populate_bapm_vddc_base_leakage_sidd(adev);
  551. if (ret)
  552. return ret;
  553. ret = amdgpu_ci_copy_bytes_to_smc(adev, pm_fuse_table_offset,
  554. (u8 *)&pi->smc_powertune_table,
  555. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  556. if (ret)
  557. return ret;
  558. }
  559. return 0;
  560. }
  561. static void ci_do_enable_didt(struct amdgpu_device *adev, const bool enable)
  562. {
  563. struct ci_power_info *pi = ci_get_pi(adev);
  564. u32 data;
  565. if (pi->caps_sq_ramping) {
  566. data = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  567. if (enable)
  568. data |= DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  569. else
  570. data &= ~DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  571. WREG32_DIDT(ixDIDT_SQ_CTRL0, data);
  572. }
  573. if (pi->caps_db_ramping) {
  574. data = RREG32_DIDT(ixDIDT_DB_CTRL0);
  575. if (enable)
  576. data |= DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  577. else
  578. data &= ~DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  579. WREG32_DIDT(ixDIDT_DB_CTRL0, data);
  580. }
  581. if (pi->caps_td_ramping) {
  582. data = RREG32_DIDT(ixDIDT_TD_CTRL0);
  583. if (enable)
  584. data |= DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  585. else
  586. data &= ~DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  587. WREG32_DIDT(ixDIDT_TD_CTRL0, data);
  588. }
  589. if (pi->caps_tcp_ramping) {
  590. data = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  591. if (enable)
  592. data |= DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  593. else
  594. data &= ~DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  595. WREG32_DIDT(ixDIDT_TCP_CTRL0, data);
  596. }
  597. }
  598. static int ci_program_pt_config_registers(struct amdgpu_device *adev,
  599. const struct ci_pt_config_reg *cac_config_regs)
  600. {
  601. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  602. u32 data;
  603. u32 cache = 0;
  604. if (config_regs == NULL)
  605. return -EINVAL;
  606. while (config_regs->offset != 0xFFFFFFFF) {
  607. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  608. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  609. } else {
  610. switch (config_regs->type) {
  611. case CISLANDS_CONFIGREG_SMC_IND:
  612. data = RREG32_SMC(config_regs->offset);
  613. break;
  614. case CISLANDS_CONFIGREG_DIDT_IND:
  615. data = RREG32_DIDT(config_regs->offset);
  616. break;
  617. default:
  618. data = RREG32(config_regs->offset);
  619. break;
  620. }
  621. data &= ~config_regs->mask;
  622. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  623. data |= cache;
  624. switch (config_regs->type) {
  625. case CISLANDS_CONFIGREG_SMC_IND:
  626. WREG32_SMC(config_regs->offset, data);
  627. break;
  628. case CISLANDS_CONFIGREG_DIDT_IND:
  629. WREG32_DIDT(config_regs->offset, data);
  630. break;
  631. default:
  632. WREG32(config_regs->offset, data);
  633. break;
  634. }
  635. cache = 0;
  636. }
  637. config_regs++;
  638. }
  639. return 0;
  640. }
  641. static int ci_enable_didt(struct amdgpu_device *adev, bool enable)
  642. {
  643. struct ci_power_info *pi = ci_get_pi(adev);
  644. int ret;
  645. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  646. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  647. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  648. if (enable) {
  649. ret = ci_program_pt_config_registers(adev, didt_config_ci);
  650. if (ret) {
  651. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  652. return ret;
  653. }
  654. }
  655. ci_do_enable_didt(adev, enable);
  656. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  657. }
  658. return 0;
  659. }
  660. static int ci_enable_power_containment(struct amdgpu_device *adev, bool enable)
  661. {
  662. struct ci_power_info *pi = ci_get_pi(adev);
  663. PPSMC_Result smc_result;
  664. int ret = 0;
  665. if (enable) {
  666. pi->power_containment_features = 0;
  667. if (pi->caps_power_containment) {
  668. if (pi->enable_bapm_feature) {
  669. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  670. if (smc_result != PPSMC_Result_OK)
  671. ret = -EINVAL;
  672. else
  673. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  674. }
  675. if (pi->enable_tdc_limit_feature) {
  676. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitEnable);
  677. if (smc_result != PPSMC_Result_OK)
  678. ret = -EINVAL;
  679. else
  680. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  681. }
  682. if (pi->enable_pkg_pwr_tracking_feature) {
  683. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitEnable);
  684. if (smc_result != PPSMC_Result_OK) {
  685. ret = -EINVAL;
  686. } else {
  687. struct amdgpu_cac_tdp_table *cac_tdp_table =
  688. adev->pm.dpm.dyn_state.cac_tdp_table;
  689. u32 default_pwr_limit =
  690. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  691. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  692. ci_set_power_limit(adev, default_pwr_limit);
  693. }
  694. }
  695. }
  696. } else {
  697. if (pi->caps_power_containment && pi->power_containment_features) {
  698. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  699. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitDisable);
  700. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  701. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  702. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  703. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitDisable);
  704. pi->power_containment_features = 0;
  705. }
  706. }
  707. return ret;
  708. }
  709. static int ci_enable_smc_cac(struct amdgpu_device *adev, bool enable)
  710. {
  711. struct ci_power_info *pi = ci_get_pi(adev);
  712. PPSMC_Result smc_result;
  713. int ret = 0;
  714. if (pi->caps_cac) {
  715. if (enable) {
  716. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  717. if (smc_result != PPSMC_Result_OK) {
  718. ret = -EINVAL;
  719. pi->cac_enabled = false;
  720. } else {
  721. pi->cac_enabled = true;
  722. }
  723. } else if (pi->cac_enabled) {
  724. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  725. pi->cac_enabled = false;
  726. }
  727. }
  728. return ret;
  729. }
  730. static int ci_enable_thermal_based_sclk_dpm(struct amdgpu_device *adev,
  731. bool enable)
  732. {
  733. struct ci_power_info *pi = ci_get_pi(adev);
  734. PPSMC_Result smc_result = PPSMC_Result_OK;
  735. if (pi->thermal_sclk_dpm_enabled) {
  736. if (enable)
  737. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ENABLE_THERMAL_DPM);
  738. else
  739. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DISABLE_THERMAL_DPM);
  740. }
  741. if (smc_result == PPSMC_Result_OK)
  742. return 0;
  743. else
  744. return -EINVAL;
  745. }
  746. static int ci_power_control_set_level(struct amdgpu_device *adev)
  747. {
  748. struct ci_power_info *pi = ci_get_pi(adev);
  749. struct amdgpu_cac_tdp_table *cac_tdp_table =
  750. adev->pm.dpm.dyn_state.cac_tdp_table;
  751. s32 adjust_percent;
  752. s32 target_tdp;
  753. int ret = 0;
  754. bool adjust_polarity = false; /* ??? */
  755. if (pi->caps_power_containment) {
  756. adjust_percent = adjust_polarity ?
  757. adev->pm.dpm.tdp_adjustment : (-1 * adev->pm.dpm.tdp_adjustment);
  758. target_tdp = ((100 + adjust_percent) *
  759. (s32)cac_tdp_table->configurable_tdp) / 100;
  760. ret = ci_set_overdrive_target_tdp(adev, (u32)target_tdp);
  761. }
  762. return ret;
  763. }
  764. static void ci_dpm_powergate_uvd(void *handle, bool gate)
  765. {
  766. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  767. struct ci_power_info *pi = ci_get_pi(adev);
  768. pi->uvd_power_gated = gate;
  769. if (gate) {
  770. /* stop the UVD block */
  771. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  772. AMD_PG_STATE_GATE);
  773. ci_update_uvd_dpm(adev, gate);
  774. } else {
  775. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  776. AMD_PG_STATE_UNGATE);
  777. ci_update_uvd_dpm(adev, gate);
  778. }
  779. }
  780. static bool ci_dpm_vblank_too_short(void *handle)
  781. {
  782. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  783. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  784. u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 300;
  785. /* disable mclk switching if the refresh is >120Hz, even if the
  786. * blanking period would allow it
  787. */
  788. if (amdgpu_dpm_get_vrefresh(adev) > 120)
  789. return true;
  790. if (vblank_time < switch_limit)
  791. return true;
  792. else
  793. return false;
  794. }
  795. static void ci_apply_state_adjust_rules(struct amdgpu_device *adev,
  796. struct amdgpu_ps *rps)
  797. {
  798. struct ci_ps *ps = ci_get_ps(rps);
  799. struct ci_power_info *pi = ci_get_pi(adev);
  800. struct amdgpu_clock_and_voltage_limits *max_limits;
  801. bool disable_mclk_switching;
  802. u32 sclk, mclk;
  803. int i;
  804. if (rps->vce_active) {
  805. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  806. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  807. } else {
  808. rps->evclk = 0;
  809. rps->ecclk = 0;
  810. }
  811. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  812. ci_dpm_vblank_too_short(adev))
  813. disable_mclk_switching = true;
  814. else
  815. disable_mclk_switching = false;
  816. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  817. pi->battery_state = true;
  818. else
  819. pi->battery_state = false;
  820. if (adev->pm.dpm.ac_power)
  821. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  822. else
  823. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  824. if (adev->pm.dpm.ac_power == false) {
  825. for (i = 0; i < ps->performance_level_count; i++) {
  826. if (ps->performance_levels[i].mclk > max_limits->mclk)
  827. ps->performance_levels[i].mclk = max_limits->mclk;
  828. if (ps->performance_levels[i].sclk > max_limits->sclk)
  829. ps->performance_levels[i].sclk = max_limits->sclk;
  830. }
  831. }
  832. /* XXX validate the min clocks required for display */
  833. if (disable_mclk_switching) {
  834. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  835. sclk = ps->performance_levels[0].sclk;
  836. } else {
  837. mclk = ps->performance_levels[0].mclk;
  838. sclk = ps->performance_levels[0].sclk;
  839. }
  840. if (adev->pm.pm_display_cfg.min_core_set_clock > sclk)
  841. sclk = adev->pm.pm_display_cfg.min_core_set_clock;
  842. if (adev->pm.pm_display_cfg.min_mem_set_clock > mclk)
  843. mclk = adev->pm.pm_display_cfg.min_mem_set_clock;
  844. if (rps->vce_active) {
  845. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  846. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  847. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  848. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  849. }
  850. ps->performance_levels[0].sclk = sclk;
  851. ps->performance_levels[0].mclk = mclk;
  852. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  853. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  854. if (disable_mclk_switching) {
  855. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  856. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  857. } else {
  858. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  859. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  860. }
  861. }
  862. static int ci_thermal_set_temperature_range(struct amdgpu_device *adev,
  863. int min_temp, int max_temp)
  864. {
  865. int low_temp = 0 * 1000;
  866. int high_temp = 255 * 1000;
  867. u32 tmp;
  868. if (low_temp < min_temp)
  869. low_temp = min_temp;
  870. if (high_temp > max_temp)
  871. high_temp = max_temp;
  872. if (high_temp < low_temp) {
  873. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  874. return -EINVAL;
  875. }
  876. tmp = RREG32_SMC(ixCG_THERMAL_INT);
  877. tmp &= ~(CG_THERMAL_INT__DIG_THERM_INTH_MASK | CG_THERMAL_INT__DIG_THERM_INTL_MASK);
  878. tmp |= ((high_temp / 1000) << CG_THERMAL_INT__DIG_THERM_INTH__SHIFT) |
  879. ((low_temp / 1000)) << CG_THERMAL_INT__DIG_THERM_INTL__SHIFT;
  880. WREG32_SMC(ixCG_THERMAL_INT, tmp);
  881. #if 0
  882. /* XXX: need to figure out how to handle this properly */
  883. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  884. tmp &= DIG_THERM_DPM_MASK;
  885. tmp |= DIG_THERM_DPM(high_temp / 1000);
  886. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  887. #endif
  888. adev->pm.dpm.thermal.min_temp = low_temp;
  889. adev->pm.dpm.thermal.max_temp = high_temp;
  890. return 0;
  891. }
  892. static int ci_thermal_enable_alert(struct amdgpu_device *adev,
  893. bool enable)
  894. {
  895. u32 thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  896. PPSMC_Result result;
  897. if (enable) {
  898. thermal_int &= ~(CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  899. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK);
  900. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  901. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Enable);
  902. if (result != PPSMC_Result_OK) {
  903. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  904. return -EINVAL;
  905. }
  906. } else {
  907. thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  908. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  909. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  910. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Disable);
  911. if (result != PPSMC_Result_OK) {
  912. DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
  913. return -EINVAL;
  914. }
  915. }
  916. return 0;
  917. }
  918. static void ci_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  919. {
  920. struct ci_power_info *pi = ci_get_pi(adev);
  921. u32 tmp;
  922. if (pi->fan_ctrl_is_in_default_mode) {
  923. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK)
  924. >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  925. pi->fan_ctrl_default_mode = tmp;
  926. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__TMIN_MASK)
  927. >> CG_FDO_CTRL2__TMIN__SHIFT;
  928. pi->t_min = tmp;
  929. pi->fan_ctrl_is_in_default_mode = false;
  930. }
  931. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  932. tmp |= 0 << CG_FDO_CTRL2__TMIN__SHIFT;
  933. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  934. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  935. tmp |= mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  936. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  937. }
  938. static int ci_thermal_setup_fan_table(struct amdgpu_device *adev)
  939. {
  940. struct ci_power_info *pi = ci_get_pi(adev);
  941. SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
  942. u32 duty100;
  943. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  944. u16 fdo_min, slope1, slope2;
  945. u32 reference_clock, tmp;
  946. int ret;
  947. u64 tmp64;
  948. if (!pi->fan_table_start) {
  949. adev->pm.dpm.fan.ucode_fan_control = false;
  950. return 0;
  951. }
  952. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  953. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  954. if (duty100 == 0) {
  955. adev->pm.dpm.fan.ucode_fan_control = false;
  956. return 0;
  957. }
  958. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  959. do_div(tmp64, 10000);
  960. fdo_min = (u16)tmp64;
  961. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  962. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  963. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  964. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  965. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  966. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  967. fan_table.TempMin = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  968. fan_table.TempMed = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  969. fan_table.TempMax = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  970. fan_table.Slope1 = cpu_to_be16(slope1);
  971. fan_table.Slope2 = cpu_to_be16(slope2);
  972. fan_table.FdoMin = cpu_to_be16(fdo_min);
  973. fan_table.HystDown = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  974. fan_table.HystUp = cpu_to_be16(1);
  975. fan_table.HystSlope = cpu_to_be16(1);
  976. fan_table.TempRespLim = cpu_to_be16(5);
  977. reference_clock = amdgpu_asic_get_xclk(adev);
  978. fan_table.RefreshPeriod = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  979. reference_clock) / 1600);
  980. fan_table.FdoMax = cpu_to_be16((u16)duty100);
  981. tmp = (RREG32_SMC(ixCG_MULT_THERMAL_CTRL) & CG_MULT_THERMAL_CTRL__TEMP_SEL_MASK)
  982. >> CG_MULT_THERMAL_CTRL__TEMP_SEL__SHIFT;
  983. fan_table.TempSrc = (uint8_t)tmp;
  984. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  985. pi->fan_table_start,
  986. (u8 *)(&fan_table),
  987. sizeof(fan_table),
  988. pi->sram_end);
  989. if (ret) {
  990. DRM_ERROR("Failed to load fan table to the SMC.");
  991. adev->pm.dpm.fan.ucode_fan_control = false;
  992. }
  993. return 0;
  994. }
  995. static int ci_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  996. {
  997. struct ci_power_info *pi = ci_get_pi(adev);
  998. PPSMC_Result ret;
  999. if (pi->caps_od_fuzzy_fan_control_support) {
  1000. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  1001. PPSMC_StartFanControl,
  1002. FAN_CONTROL_FUZZY);
  1003. if (ret != PPSMC_Result_OK)
  1004. return -EINVAL;
  1005. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  1006. PPSMC_MSG_SetFanPwmMax,
  1007. adev->pm.dpm.fan.default_max_fan_pwm);
  1008. if (ret != PPSMC_Result_OK)
  1009. return -EINVAL;
  1010. } else {
  1011. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  1012. PPSMC_StartFanControl,
  1013. FAN_CONTROL_TABLE);
  1014. if (ret != PPSMC_Result_OK)
  1015. return -EINVAL;
  1016. }
  1017. pi->fan_is_controlled_by_smc = true;
  1018. return 0;
  1019. }
  1020. static int ci_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  1021. {
  1022. PPSMC_Result ret;
  1023. struct ci_power_info *pi = ci_get_pi(adev);
  1024. ret = amdgpu_ci_send_msg_to_smc(adev, PPSMC_StopFanControl);
  1025. if (ret == PPSMC_Result_OK) {
  1026. pi->fan_is_controlled_by_smc = false;
  1027. return 0;
  1028. } else {
  1029. return -EINVAL;
  1030. }
  1031. }
  1032. static int ci_dpm_get_fan_speed_percent(void *handle,
  1033. u32 *speed)
  1034. {
  1035. u32 duty, duty100;
  1036. u64 tmp64;
  1037. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1038. if (adev->pm.no_fan)
  1039. return -ENOENT;
  1040. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1041. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1042. duty = (RREG32_SMC(ixCG_THERMAL_STATUS) & CG_THERMAL_STATUS__FDO_PWM_DUTY_MASK)
  1043. >> CG_THERMAL_STATUS__FDO_PWM_DUTY__SHIFT;
  1044. if (duty100 == 0)
  1045. return -EINVAL;
  1046. tmp64 = (u64)duty * 100;
  1047. do_div(tmp64, duty100);
  1048. *speed = (u32)tmp64;
  1049. if (*speed > 100)
  1050. *speed = 100;
  1051. return 0;
  1052. }
  1053. static int ci_dpm_set_fan_speed_percent(void *handle,
  1054. u32 speed)
  1055. {
  1056. u32 tmp;
  1057. u32 duty, duty100;
  1058. u64 tmp64;
  1059. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1060. struct ci_power_info *pi = ci_get_pi(adev);
  1061. if (adev->pm.no_fan)
  1062. return -ENOENT;
  1063. if (pi->fan_is_controlled_by_smc)
  1064. return -EINVAL;
  1065. if (speed > 100)
  1066. return -EINVAL;
  1067. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1068. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1069. if (duty100 == 0)
  1070. return -EINVAL;
  1071. tmp64 = (u64)speed * duty100;
  1072. do_div(tmp64, 100);
  1073. duty = (u32)tmp64;
  1074. tmp = RREG32_SMC(ixCG_FDO_CTRL0) & ~CG_FDO_CTRL0__FDO_STATIC_DUTY_MASK;
  1075. tmp |= duty << CG_FDO_CTRL0__FDO_STATIC_DUTY__SHIFT;
  1076. WREG32_SMC(ixCG_FDO_CTRL0, tmp);
  1077. return 0;
  1078. }
  1079. static void ci_dpm_set_fan_control_mode(void *handle, u32 mode)
  1080. {
  1081. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1082. switch (mode) {
  1083. case AMD_FAN_CTRL_NONE:
  1084. if (adev->pm.dpm.fan.ucode_fan_control)
  1085. ci_fan_ctrl_stop_smc_fan_control(adev);
  1086. ci_dpm_set_fan_speed_percent(adev, 100);
  1087. break;
  1088. case AMD_FAN_CTRL_MANUAL:
  1089. if (adev->pm.dpm.fan.ucode_fan_control)
  1090. ci_fan_ctrl_stop_smc_fan_control(adev);
  1091. break;
  1092. case AMD_FAN_CTRL_AUTO:
  1093. if (adev->pm.dpm.fan.ucode_fan_control)
  1094. ci_thermal_start_smc_fan_control(adev);
  1095. break;
  1096. default:
  1097. break;
  1098. }
  1099. }
  1100. static u32 ci_dpm_get_fan_control_mode(void *handle)
  1101. {
  1102. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1103. struct ci_power_info *pi = ci_get_pi(adev);
  1104. if (pi->fan_is_controlled_by_smc)
  1105. return AMD_FAN_CTRL_AUTO;
  1106. else
  1107. return AMD_FAN_CTRL_MANUAL;
  1108. }
  1109. #if 0
  1110. static int ci_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  1111. u32 *speed)
  1112. {
  1113. u32 tach_period;
  1114. u32 xclk = amdgpu_asic_get_xclk(adev);
  1115. if (adev->pm.no_fan)
  1116. return -ENOENT;
  1117. if (adev->pm.fan_pulses_per_revolution == 0)
  1118. return -ENOENT;
  1119. tach_period = (RREG32_SMC(ixCG_TACH_STATUS) & CG_TACH_STATUS__TACH_PERIOD_MASK)
  1120. >> CG_TACH_STATUS__TACH_PERIOD__SHIFT;
  1121. if (tach_period == 0)
  1122. return -ENOENT;
  1123. *speed = 60 * xclk * 10000 / tach_period;
  1124. return 0;
  1125. }
  1126. static int ci_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  1127. u32 speed)
  1128. {
  1129. u32 tach_period, tmp;
  1130. u32 xclk = amdgpu_asic_get_xclk(adev);
  1131. if (adev->pm.no_fan)
  1132. return -ENOENT;
  1133. if (adev->pm.fan_pulses_per_revolution == 0)
  1134. return -ENOENT;
  1135. if ((speed < adev->pm.fan_min_rpm) ||
  1136. (speed > adev->pm.fan_max_rpm))
  1137. return -EINVAL;
  1138. if (adev->pm.dpm.fan.ucode_fan_control)
  1139. ci_fan_ctrl_stop_smc_fan_control(adev);
  1140. tach_period = 60 * xclk * 10000 / (8 * speed);
  1141. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__TARGET_PERIOD_MASK;
  1142. tmp |= tach_period << CG_TACH_CTRL__TARGET_PERIOD__SHIFT;
  1143. WREG32_SMC(CG_TACH_CTRL, tmp);
  1144. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  1145. return 0;
  1146. }
  1147. #endif
  1148. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  1149. {
  1150. struct ci_power_info *pi = ci_get_pi(adev);
  1151. u32 tmp;
  1152. if (!pi->fan_ctrl_is_in_default_mode) {
  1153. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  1154. tmp |= pi->fan_ctrl_default_mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  1155. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1156. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  1157. tmp |= pi->t_min << CG_FDO_CTRL2__TMIN__SHIFT;
  1158. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1159. pi->fan_ctrl_is_in_default_mode = true;
  1160. }
  1161. }
  1162. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  1163. {
  1164. if (adev->pm.dpm.fan.ucode_fan_control) {
  1165. ci_fan_ctrl_start_smc_fan_control(adev);
  1166. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  1167. }
  1168. }
  1169. static void ci_thermal_initialize(struct amdgpu_device *adev)
  1170. {
  1171. u32 tmp;
  1172. if (adev->pm.fan_pulses_per_revolution) {
  1173. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__EDGE_PER_REV_MASK;
  1174. tmp |= (adev->pm.fan_pulses_per_revolution - 1)
  1175. << CG_TACH_CTRL__EDGE_PER_REV__SHIFT;
  1176. WREG32_SMC(ixCG_TACH_CTRL, tmp);
  1177. }
  1178. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TACH_PWM_RESP_RATE_MASK;
  1179. tmp |= 0x28 << CG_FDO_CTRL2__TACH_PWM_RESP_RATE__SHIFT;
  1180. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1181. }
  1182. static int ci_thermal_start_thermal_controller(struct amdgpu_device *adev)
  1183. {
  1184. int ret;
  1185. ci_thermal_initialize(adev);
  1186. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN, CISLANDS_TEMP_RANGE_MAX);
  1187. if (ret)
  1188. return ret;
  1189. ret = ci_thermal_enable_alert(adev, true);
  1190. if (ret)
  1191. return ret;
  1192. if (adev->pm.dpm.fan.ucode_fan_control) {
  1193. ret = ci_thermal_setup_fan_table(adev);
  1194. if (ret)
  1195. return ret;
  1196. ci_thermal_start_smc_fan_control(adev);
  1197. }
  1198. return 0;
  1199. }
  1200. static void ci_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  1201. {
  1202. if (!adev->pm.no_fan)
  1203. ci_fan_ctrl_set_default_mode(adev);
  1204. }
  1205. static int ci_read_smc_soft_register(struct amdgpu_device *adev,
  1206. u16 reg_offset, u32 *value)
  1207. {
  1208. struct ci_power_info *pi = ci_get_pi(adev);
  1209. return amdgpu_ci_read_smc_sram_dword(adev,
  1210. pi->soft_regs_start + reg_offset,
  1211. value, pi->sram_end);
  1212. }
  1213. static int ci_write_smc_soft_register(struct amdgpu_device *adev,
  1214. u16 reg_offset, u32 value)
  1215. {
  1216. struct ci_power_info *pi = ci_get_pi(adev);
  1217. return amdgpu_ci_write_smc_sram_dword(adev,
  1218. pi->soft_regs_start + reg_offset,
  1219. value, pi->sram_end);
  1220. }
  1221. static void ci_init_fps_limits(struct amdgpu_device *adev)
  1222. {
  1223. struct ci_power_info *pi = ci_get_pi(adev);
  1224. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  1225. if (pi->caps_fps) {
  1226. u16 tmp;
  1227. tmp = 45;
  1228. table->FpsHighT = cpu_to_be16(tmp);
  1229. tmp = 30;
  1230. table->FpsLowT = cpu_to_be16(tmp);
  1231. }
  1232. }
  1233. static int ci_update_sclk_t(struct amdgpu_device *adev)
  1234. {
  1235. struct ci_power_info *pi = ci_get_pi(adev);
  1236. int ret = 0;
  1237. u32 low_sclk_interrupt_t = 0;
  1238. if (pi->caps_sclk_throttle_low_notification) {
  1239. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  1240. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  1241. pi->dpm_table_start +
  1242. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  1243. (u8 *)&low_sclk_interrupt_t,
  1244. sizeof(u32), pi->sram_end);
  1245. }
  1246. return ret;
  1247. }
  1248. static void ci_get_leakage_voltages(struct amdgpu_device *adev)
  1249. {
  1250. struct ci_power_info *pi = ci_get_pi(adev);
  1251. u16 leakage_id, virtual_voltage_id;
  1252. u16 vddc, vddci;
  1253. int i;
  1254. pi->vddc_leakage.count = 0;
  1255. pi->vddci_leakage.count = 0;
  1256. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  1257. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1258. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1259. if (amdgpu_atombios_get_voltage_evv(adev, virtual_voltage_id, &vddc) != 0)
  1260. continue;
  1261. if (vddc != 0 && vddc != virtual_voltage_id) {
  1262. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1263. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1264. pi->vddc_leakage.count++;
  1265. }
  1266. }
  1267. } else if (amdgpu_atombios_get_leakage_id_from_vbios(adev, &leakage_id) == 0) {
  1268. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1269. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1270. if (amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(adev, &vddc, &vddci,
  1271. virtual_voltage_id,
  1272. leakage_id) == 0) {
  1273. if (vddc != 0 && vddc != virtual_voltage_id) {
  1274. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1275. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1276. pi->vddc_leakage.count++;
  1277. }
  1278. if (vddci != 0 && vddci != virtual_voltage_id) {
  1279. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  1280. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  1281. pi->vddci_leakage.count++;
  1282. }
  1283. }
  1284. }
  1285. }
  1286. }
  1287. static void ci_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  1288. {
  1289. struct ci_power_info *pi = ci_get_pi(adev);
  1290. bool want_thermal_protection;
  1291. enum amdgpu_dpm_event_src dpm_event_src;
  1292. u32 tmp;
  1293. switch (sources) {
  1294. case 0:
  1295. default:
  1296. want_thermal_protection = false;
  1297. break;
  1298. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1299. want_thermal_protection = true;
  1300. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  1301. break;
  1302. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1303. want_thermal_protection = true;
  1304. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  1305. break;
  1306. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1307. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1308. want_thermal_protection = true;
  1309. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1310. break;
  1311. }
  1312. if (want_thermal_protection) {
  1313. #if 0
  1314. /* XXX: need to figure out how to handle this properly */
  1315. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  1316. tmp &= DPM_EVENT_SRC_MASK;
  1317. tmp |= DPM_EVENT_SRC(dpm_event_src);
  1318. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  1319. #endif
  1320. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1321. if (pi->thermal_protection)
  1322. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1323. else
  1324. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1325. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1326. } else {
  1327. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1328. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1329. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1330. }
  1331. }
  1332. static void ci_enable_auto_throttle_source(struct amdgpu_device *adev,
  1333. enum amdgpu_dpm_auto_throttle_src source,
  1334. bool enable)
  1335. {
  1336. struct ci_power_info *pi = ci_get_pi(adev);
  1337. if (enable) {
  1338. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1339. pi->active_auto_throttle_sources |= 1 << source;
  1340. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1341. }
  1342. } else {
  1343. if (pi->active_auto_throttle_sources & (1 << source)) {
  1344. pi->active_auto_throttle_sources &= ~(1 << source);
  1345. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1346. }
  1347. }
  1348. }
  1349. static void ci_enable_vr_hot_gpio_interrupt(struct amdgpu_device *adev)
  1350. {
  1351. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1352. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  1353. }
  1354. static int ci_unfreeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1355. {
  1356. struct ci_power_info *pi = ci_get_pi(adev);
  1357. PPSMC_Result smc_result;
  1358. if (!pi->need_update_smu7_dpm_table)
  1359. return 0;
  1360. if ((!pi->sclk_dpm_key_disabled) &&
  1361. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1362. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  1363. if (smc_result != PPSMC_Result_OK)
  1364. return -EINVAL;
  1365. }
  1366. if ((!pi->mclk_dpm_key_disabled) &&
  1367. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1368. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  1369. if (smc_result != PPSMC_Result_OK)
  1370. return -EINVAL;
  1371. }
  1372. pi->need_update_smu7_dpm_table = 0;
  1373. return 0;
  1374. }
  1375. static int ci_enable_sclk_mclk_dpm(struct amdgpu_device *adev, bool enable)
  1376. {
  1377. struct ci_power_info *pi = ci_get_pi(adev);
  1378. PPSMC_Result smc_result;
  1379. if (enable) {
  1380. if (!pi->sclk_dpm_key_disabled) {
  1381. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Enable);
  1382. if (smc_result != PPSMC_Result_OK)
  1383. return -EINVAL;
  1384. }
  1385. if (!pi->mclk_dpm_key_disabled) {
  1386. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Enable);
  1387. if (smc_result != PPSMC_Result_OK)
  1388. return -EINVAL;
  1389. WREG32_P(mmMC_SEQ_CNTL_3, MC_SEQ_CNTL_3__CAC_EN_MASK,
  1390. ~MC_SEQ_CNTL_3__CAC_EN_MASK);
  1391. WREG32_SMC(ixLCAC_MC0_CNTL, 0x05);
  1392. WREG32_SMC(ixLCAC_MC1_CNTL, 0x05);
  1393. WREG32_SMC(ixLCAC_CPL_CNTL, 0x100005);
  1394. udelay(10);
  1395. WREG32_SMC(ixLCAC_MC0_CNTL, 0x400005);
  1396. WREG32_SMC(ixLCAC_MC1_CNTL, 0x400005);
  1397. WREG32_SMC(ixLCAC_CPL_CNTL, 0x500005);
  1398. }
  1399. } else {
  1400. if (!pi->sclk_dpm_key_disabled) {
  1401. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Disable);
  1402. if (smc_result != PPSMC_Result_OK)
  1403. return -EINVAL;
  1404. }
  1405. if (!pi->mclk_dpm_key_disabled) {
  1406. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Disable);
  1407. if (smc_result != PPSMC_Result_OK)
  1408. return -EINVAL;
  1409. }
  1410. }
  1411. return 0;
  1412. }
  1413. static int ci_start_dpm(struct amdgpu_device *adev)
  1414. {
  1415. struct ci_power_info *pi = ci_get_pi(adev);
  1416. PPSMC_Result smc_result;
  1417. int ret;
  1418. u32 tmp;
  1419. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1420. tmp |= GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1421. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1422. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1423. tmp |= SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1424. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1425. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  1426. WREG32_P(mmBIF_LNCNT_RESET, 0, ~BIF_LNCNT_RESET__RESET_LNCNT_EN_MASK);
  1427. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Enable);
  1428. if (smc_result != PPSMC_Result_OK)
  1429. return -EINVAL;
  1430. ret = ci_enable_sclk_mclk_dpm(adev, true);
  1431. if (ret)
  1432. return ret;
  1433. if (!pi->pcie_dpm_key_disabled) {
  1434. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Enable);
  1435. if (smc_result != PPSMC_Result_OK)
  1436. return -EINVAL;
  1437. }
  1438. return 0;
  1439. }
  1440. static int ci_freeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1441. {
  1442. struct ci_power_info *pi = ci_get_pi(adev);
  1443. PPSMC_Result smc_result;
  1444. if (!pi->need_update_smu7_dpm_table)
  1445. return 0;
  1446. if ((!pi->sclk_dpm_key_disabled) &&
  1447. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1448. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  1449. if (smc_result != PPSMC_Result_OK)
  1450. return -EINVAL;
  1451. }
  1452. if ((!pi->mclk_dpm_key_disabled) &&
  1453. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1454. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  1455. if (smc_result != PPSMC_Result_OK)
  1456. return -EINVAL;
  1457. }
  1458. return 0;
  1459. }
  1460. static int ci_stop_dpm(struct amdgpu_device *adev)
  1461. {
  1462. struct ci_power_info *pi = ci_get_pi(adev);
  1463. PPSMC_Result smc_result;
  1464. int ret;
  1465. u32 tmp;
  1466. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1467. tmp &= ~GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1468. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1469. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1470. tmp &= ~SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1471. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1472. if (!pi->pcie_dpm_key_disabled) {
  1473. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Disable);
  1474. if (smc_result != PPSMC_Result_OK)
  1475. return -EINVAL;
  1476. }
  1477. ret = ci_enable_sclk_mclk_dpm(adev, false);
  1478. if (ret)
  1479. return ret;
  1480. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Disable);
  1481. if (smc_result != PPSMC_Result_OK)
  1482. return -EINVAL;
  1483. return 0;
  1484. }
  1485. static void ci_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  1486. {
  1487. u32 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1488. if (enable)
  1489. tmp &= ~SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1490. else
  1491. tmp |= SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1492. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1493. }
  1494. #if 0
  1495. static int ci_notify_hw_of_power_source(struct amdgpu_device *adev,
  1496. bool ac_power)
  1497. {
  1498. struct ci_power_info *pi = ci_get_pi(adev);
  1499. struct amdgpu_cac_tdp_table *cac_tdp_table =
  1500. adev->pm.dpm.dyn_state.cac_tdp_table;
  1501. u32 power_limit;
  1502. if (ac_power)
  1503. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1504. else
  1505. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1506. ci_set_power_limit(adev, power_limit);
  1507. if (pi->caps_automatic_dc_transition) {
  1508. if (ac_power)
  1509. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC);
  1510. else
  1511. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Remove_DC_Clamp);
  1512. }
  1513. return 0;
  1514. }
  1515. #endif
  1516. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  1517. PPSMC_Msg msg, u32 parameter)
  1518. {
  1519. WREG32(mmSMC_MSG_ARG_0, parameter);
  1520. return amdgpu_ci_send_msg_to_smc(adev, msg);
  1521. }
  1522. static PPSMC_Result amdgpu_ci_send_msg_to_smc_return_parameter(struct amdgpu_device *adev,
  1523. PPSMC_Msg msg, u32 *parameter)
  1524. {
  1525. PPSMC_Result smc_result;
  1526. smc_result = amdgpu_ci_send_msg_to_smc(adev, msg);
  1527. if ((smc_result == PPSMC_Result_OK) && parameter)
  1528. *parameter = RREG32(mmSMC_MSG_ARG_0);
  1529. return smc_result;
  1530. }
  1531. static int ci_dpm_force_state_sclk(struct amdgpu_device *adev, u32 n)
  1532. {
  1533. struct ci_power_info *pi = ci_get_pi(adev);
  1534. if (!pi->sclk_dpm_key_disabled) {
  1535. PPSMC_Result smc_result =
  1536. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
  1537. if (smc_result != PPSMC_Result_OK)
  1538. return -EINVAL;
  1539. }
  1540. return 0;
  1541. }
  1542. static int ci_dpm_force_state_mclk(struct amdgpu_device *adev, u32 n)
  1543. {
  1544. struct ci_power_info *pi = ci_get_pi(adev);
  1545. if (!pi->mclk_dpm_key_disabled) {
  1546. PPSMC_Result smc_result =
  1547. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
  1548. if (smc_result != PPSMC_Result_OK)
  1549. return -EINVAL;
  1550. }
  1551. return 0;
  1552. }
  1553. static int ci_dpm_force_state_pcie(struct amdgpu_device *adev, u32 n)
  1554. {
  1555. struct ci_power_info *pi = ci_get_pi(adev);
  1556. if (!pi->pcie_dpm_key_disabled) {
  1557. PPSMC_Result smc_result =
  1558. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1559. if (smc_result != PPSMC_Result_OK)
  1560. return -EINVAL;
  1561. }
  1562. return 0;
  1563. }
  1564. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n)
  1565. {
  1566. struct ci_power_info *pi = ci_get_pi(adev);
  1567. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1568. PPSMC_Result smc_result =
  1569. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PkgPwrSetLimit, n);
  1570. if (smc_result != PPSMC_Result_OK)
  1571. return -EINVAL;
  1572. }
  1573. return 0;
  1574. }
  1575. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  1576. u32 target_tdp)
  1577. {
  1578. PPSMC_Result smc_result =
  1579. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1580. if (smc_result != PPSMC_Result_OK)
  1581. return -EINVAL;
  1582. return 0;
  1583. }
  1584. #if 0
  1585. static int ci_set_boot_state(struct amdgpu_device *adev)
  1586. {
  1587. return ci_enable_sclk_mclk_dpm(adev, false);
  1588. }
  1589. #endif
  1590. static u32 ci_get_average_sclk_freq(struct amdgpu_device *adev)
  1591. {
  1592. u32 sclk_freq;
  1593. PPSMC_Result smc_result =
  1594. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1595. PPSMC_MSG_API_GetSclkFrequency,
  1596. &sclk_freq);
  1597. if (smc_result != PPSMC_Result_OK)
  1598. sclk_freq = 0;
  1599. return sclk_freq;
  1600. }
  1601. static u32 ci_get_average_mclk_freq(struct amdgpu_device *adev)
  1602. {
  1603. u32 mclk_freq;
  1604. PPSMC_Result smc_result =
  1605. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1606. PPSMC_MSG_API_GetMclkFrequency,
  1607. &mclk_freq);
  1608. if (smc_result != PPSMC_Result_OK)
  1609. mclk_freq = 0;
  1610. return mclk_freq;
  1611. }
  1612. static void ci_dpm_start_smc(struct amdgpu_device *adev)
  1613. {
  1614. int i;
  1615. amdgpu_ci_program_jump_on_start(adev);
  1616. amdgpu_ci_start_smc_clock(adev);
  1617. amdgpu_ci_start_smc(adev);
  1618. for (i = 0; i < adev->usec_timeout; i++) {
  1619. if (RREG32_SMC(ixFIRMWARE_FLAGS) & FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK)
  1620. break;
  1621. }
  1622. }
  1623. static void ci_dpm_stop_smc(struct amdgpu_device *adev)
  1624. {
  1625. amdgpu_ci_reset_smc(adev);
  1626. amdgpu_ci_stop_smc_clock(adev);
  1627. }
  1628. static int ci_process_firmware_header(struct amdgpu_device *adev)
  1629. {
  1630. struct ci_power_info *pi = ci_get_pi(adev);
  1631. u32 tmp;
  1632. int ret;
  1633. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1634. SMU7_FIRMWARE_HEADER_LOCATION +
  1635. offsetof(SMU7_Firmware_Header, DpmTable),
  1636. &tmp, pi->sram_end);
  1637. if (ret)
  1638. return ret;
  1639. pi->dpm_table_start = tmp;
  1640. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1641. SMU7_FIRMWARE_HEADER_LOCATION +
  1642. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1643. &tmp, pi->sram_end);
  1644. if (ret)
  1645. return ret;
  1646. pi->soft_regs_start = tmp;
  1647. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1648. SMU7_FIRMWARE_HEADER_LOCATION +
  1649. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1650. &tmp, pi->sram_end);
  1651. if (ret)
  1652. return ret;
  1653. pi->mc_reg_table_start = tmp;
  1654. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1655. SMU7_FIRMWARE_HEADER_LOCATION +
  1656. offsetof(SMU7_Firmware_Header, FanTable),
  1657. &tmp, pi->sram_end);
  1658. if (ret)
  1659. return ret;
  1660. pi->fan_table_start = tmp;
  1661. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1662. SMU7_FIRMWARE_HEADER_LOCATION +
  1663. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1664. &tmp, pi->sram_end);
  1665. if (ret)
  1666. return ret;
  1667. pi->arb_table_start = tmp;
  1668. return 0;
  1669. }
  1670. static void ci_read_clock_registers(struct amdgpu_device *adev)
  1671. {
  1672. struct ci_power_info *pi = ci_get_pi(adev);
  1673. pi->clock_registers.cg_spll_func_cntl =
  1674. RREG32_SMC(ixCG_SPLL_FUNC_CNTL);
  1675. pi->clock_registers.cg_spll_func_cntl_2 =
  1676. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_2);
  1677. pi->clock_registers.cg_spll_func_cntl_3 =
  1678. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_3);
  1679. pi->clock_registers.cg_spll_func_cntl_4 =
  1680. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_4);
  1681. pi->clock_registers.cg_spll_spread_spectrum =
  1682. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1683. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1684. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM_2);
  1685. pi->clock_registers.dll_cntl = RREG32(mmDLL_CNTL);
  1686. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(mmMCLK_PWRMGT_CNTL);
  1687. pi->clock_registers.mpll_ad_func_cntl = RREG32(mmMPLL_AD_FUNC_CNTL);
  1688. pi->clock_registers.mpll_dq_func_cntl = RREG32(mmMPLL_DQ_FUNC_CNTL);
  1689. pi->clock_registers.mpll_func_cntl = RREG32(mmMPLL_FUNC_CNTL);
  1690. pi->clock_registers.mpll_func_cntl_1 = RREG32(mmMPLL_FUNC_CNTL_1);
  1691. pi->clock_registers.mpll_func_cntl_2 = RREG32(mmMPLL_FUNC_CNTL_2);
  1692. pi->clock_registers.mpll_ss1 = RREG32(mmMPLL_SS1);
  1693. pi->clock_registers.mpll_ss2 = RREG32(mmMPLL_SS2);
  1694. }
  1695. static void ci_init_sclk_t(struct amdgpu_device *adev)
  1696. {
  1697. struct ci_power_info *pi = ci_get_pi(adev);
  1698. pi->low_sclk_interrupt_t = 0;
  1699. }
  1700. static void ci_enable_thermal_protection(struct amdgpu_device *adev,
  1701. bool enable)
  1702. {
  1703. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1704. if (enable)
  1705. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1706. else
  1707. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1708. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1709. }
  1710. static void ci_enable_acpi_power_management(struct amdgpu_device *adev)
  1711. {
  1712. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1713. tmp |= GENERAL_PWRMGT__STATIC_PM_EN_MASK;
  1714. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1715. }
  1716. #if 0
  1717. static int ci_enter_ulp_state(struct amdgpu_device *adev)
  1718. {
  1719. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1720. udelay(25000);
  1721. return 0;
  1722. }
  1723. static int ci_exit_ulp_state(struct amdgpu_device *adev)
  1724. {
  1725. int i;
  1726. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1727. udelay(7000);
  1728. for (i = 0; i < adev->usec_timeout; i++) {
  1729. if (RREG32(mmSMC_RESP_0) == 1)
  1730. break;
  1731. udelay(1000);
  1732. }
  1733. return 0;
  1734. }
  1735. #endif
  1736. static int ci_notify_smc_display_change(struct amdgpu_device *adev,
  1737. bool has_display)
  1738. {
  1739. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1740. return (amdgpu_ci_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1741. }
  1742. static int ci_enable_ds_master_switch(struct amdgpu_device *adev,
  1743. bool enable)
  1744. {
  1745. struct ci_power_info *pi = ci_get_pi(adev);
  1746. if (enable) {
  1747. if (pi->caps_sclk_ds) {
  1748. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1749. return -EINVAL;
  1750. } else {
  1751. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1752. return -EINVAL;
  1753. }
  1754. } else {
  1755. if (pi->caps_sclk_ds) {
  1756. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1757. return -EINVAL;
  1758. }
  1759. }
  1760. return 0;
  1761. }
  1762. static void ci_program_display_gap(struct amdgpu_device *adev)
  1763. {
  1764. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1765. u32 pre_vbi_time_in_us;
  1766. u32 frame_time_in_us;
  1767. u32 ref_clock = adev->clock.spll.reference_freq;
  1768. u32 refresh_rate = amdgpu_dpm_get_vrefresh(adev);
  1769. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  1770. tmp &= ~CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK;
  1771. if (adev->pm.dpm.new_active_crtc_count > 0)
  1772. tmp |= (AMDGPU_PM_DISPLAY_GAP_VBLANK_OR_WM << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1773. else
  1774. tmp |= (AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1775. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1776. if (refresh_rate == 0)
  1777. refresh_rate = 60;
  1778. if (vblank_time == 0xffffffff)
  1779. vblank_time = 500;
  1780. frame_time_in_us = 1000000 / refresh_rate;
  1781. pre_vbi_time_in_us =
  1782. frame_time_in_us - 200 - vblank_time;
  1783. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1784. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL2, tmp);
  1785. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1786. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1787. ci_notify_smc_display_change(adev, (adev->pm.dpm.new_active_crtc_count == 1));
  1788. }
  1789. static void ci_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  1790. {
  1791. struct ci_power_info *pi = ci_get_pi(adev);
  1792. u32 tmp;
  1793. if (enable) {
  1794. if (pi->caps_sclk_ss_support) {
  1795. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1796. tmp |= GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1797. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1798. }
  1799. } else {
  1800. tmp = RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1801. tmp &= ~CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK;
  1802. WREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM, tmp);
  1803. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1804. tmp &= ~GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1805. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1806. }
  1807. }
  1808. static void ci_program_sstp(struct amdgpu_device *adev)
  1809. {
  1810. WREG32_SMC(ixCG_STATIC_SCREEN_PARAMETER,
  1811. ((CISLANDS_SSTU_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_UNIT__SHIFT) |
  1812. (CISLANDS_SST_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD__SHIFT)));
  1813. }
  1814. static void ci_enable_display_gap(struct amdgpu_device *adev)
  1815. {
  1816. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1817. tmp &= ~(CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK |
  1818. CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK);
  1819. tmp |= ((AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT) |
  1820. (AMDGPU_PM_DISPLAY_GAP_VBLANK << CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG__SHIFT));
  1821. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1822. }
  1823. static void ci_program_vc(struct amdgpu_device *adev)
  1824. {
  1825. u32 tmp;
  1826. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1827. tmp &= ~(SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1828. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1829. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, CISLANDS_VRC_DFLT0);
  1830. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, CISLANDS_VRC_DFLT1);
  1831. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, CISLANDS_VRC_DFLT2);
  1832. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, CISLANDS_VRC_DFLT3);
  1833. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, CISLANDS_VRC_DFLT4);
  1834. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, CISLANDS_VRC_DFLT5);
  1835. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, CISLANDS_VRC_DFLT6);
  1836. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, CISLANDS_VRC_DFLT7);
  1837. }
  1838. static void ci_clear_vc(struct amdgpu_device *adev)
  1839. {
  1840. u32 tmp;
  1841. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1842. tmp |= (SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1843. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1844. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  1845. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, 0);
  1846. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, 0);
  1847. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, 0);
  1848. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, 0);
  1849. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, 0);
  1850. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, 0);
  1851. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, 0);
  1852. }
  1853. static int ci_upload_firmware(struct amdgpu_device *adev)
  1854. {
  1855. int i, ret;
  1856. if (amdgpu_ci_is_smc_running(adev)) {
  1857. DRM_INFO("smc is running, no need to load smc firmware\n");
  1858. return 0;
  1859. }
  1860. for (i = 0; i < adev->usec_timeout; i++) {
  1861. if (RREG32_SMC(ixRCU_UC_EVENTS) & RCU_UC_EVENTS__boot_seq_done_MASK)
  1862. break;
  1863. }
  1864. WREG32_SMC(ixSMC_SYSCON_MISC_CNTL, 1);
  1865. amdgpu_ci_stop_smc_clock(adev);
  1866. amdgpu_ci_reset_smc(adev);
  1867. ret = amdgpu_ci_load_smc_ucode(adev, SMC_RAM_END);
  1868. return ret;
  1869. }
  1870. static int ci_get_svi2_voltage_table(struct amdgpu_device *adev,
  1871. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  1872. struct atom_voltage_table *voltage_table)
  1873. {
  1874. u32 i;
  1875. if (voltage_dependency_table == NULL)
  1876. return -EINVAL;
  1877. voltage_table->mask_low = 0;
  1878. voltage_table->phase_delay = 0;
  1879. voltage_table->count = voltage_dependency_table->count;
  1880. for (i = 0; i < voltage_table->count; i++) {
  1881. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1882. voltage_table->entries[i].smio_low = 0;
  1883. }
  1884. return 0;
  1885. }
  1886. static int ci_construct_voltage_tables(struct amdgpu_device *adev)
  1887. {
  1888. struct ci_power_info *pi = ci_get_pi(adev);
  1889. int ret;
  1890. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1891. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  1892. VOLTAGE_OBJ_GPIO_LUT,
  1893. &pi->vddc_voltage_table);
  1894. if (ret)
  1895. return ret;
  1896. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1897. ret = ci_get_svi2_voltage_table(adev,
  1898. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1899. &pi->vddc_voltage_table);
  1900. if (ret)
  1901. return ret;
  1902. }
  1903. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1904. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDC,
  1905. &pi->vddc_voltage_table);
  1906. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1907. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  1908. VOLTAGE_OBJ_GPIO_LUT,
  1909. &pi->vddci_voltage_table);
  1910. if (ret)
  1911. return ret;
  1912. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1913. ret = ci_get_svi2_voltage_table(adev,
  1914. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1915. &pi->vddci_voltage_table);
  1916. if (ret)
  1917. return ret;
  1918. }
  1919. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1920. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDCI,
  1921. &pi->vddci_voltage_table);
  1922. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1923. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  1924. VOLTAGE_OBJ_GPIO_LUT,
  1925. &pi->mvdd_voltage_table);
  1926. if (ret)
  1927. return ret;
  1928. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1929. ret = ci_get_svi2_voltage_table(adev,
  1930. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1931. &pi->mvdd_voltage_table);
  1932. if (ret)
  1933. return ret;
  1934. }
  1935. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1936. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_MVDD,
  1937. &pi->mvdd_voltage_table);
  1938. return 0;
  1939. }
  1940. static void ci_populate_smc_voltage_table(struct amdgpu_device *adev,
  1941. struct atom_voltage_table_entry *voltage_table,
  1942. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1943. {
  1944. int ret;
  1945. ret = ci_get_std_voltage_value_sidd(adev, voltage_table,
  1946. &smc_voltage_table->StdVoltageHiSidd,
  1947. &smc_voltage_table->StdVoltageLoSidd);
  1948. if (ret) {
  1949. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1950. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1951. }
  1952. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1953. smc_voltage_table->StdVoltageHiSidd =
  1954. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1955. smc_voltage_table->StdVoltageLoSidd =
  1956. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1957. }
  1958. static int ci_populate_smc_vddc_table(struct amdgpu_device *adev,
  1959. SMU7_Discrete_DpmTable *table)
  1960. {
  1961. struct ci_power_info *pi = ci_get_pi(adev);
  1962. unsigned int count;
  1963. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1964. for (count = 0; count < table->VddcLevelCount; count++) {
  1965. ci_populate_smc_voltage_table(adev,
  1966. &pi->vddc_voltage_table.entries[count],
  1967. &table->VddcLevel[count]);
  1968. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1969. table->VddcLevel[count].Smio |=
  1970. pi->vddc_voltage_table.entries[count].smio_low;
  1971. else
  1972. table->VddcLevel[count].Smio = 0;
  1973. }
  1974. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1975. return 0;
  1976. }
  1977. static int ci_populate_smc_vddci_table(struct amdgpu_device *adev,
  1978. SMU7_Discrete_DpmTable *table)
  1979. {
  1980. unsigned int count;
  1981. struct ci_power_info *pi = ci_get_pi(adev);
  1982. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1983. for (count = 0; count < table->VddciLevelCount; count++) {
  1984. ci_populate_smc_voltage_table(adev,
  1985. &pi->vddci_voltage_table.entries[count],
  1986. &table->VddciLevel[count]);
  1987. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1988. table->VddciLevel[count].Smio |=
  1989. pi->vddci_voltage_table.entries[count].smio_low;
  1990. else
  1991. table->VddciLevel[count].Smio = 0;
  1992. }
  1993. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1994. return 0;
  1995. }
  1996. static int ci_populate_smc_mvdd_table(struct amdgpu_device *adev,
  1997. SMU7_Discrete_DpmTable *table)
  1998. {
  1999. struct ci_power_info *pi = ci_get_pi(adev);
  2000. unsigned int count;
  2001. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  2002. for (count = 0; count < table->MvddLevelCount; count++) {
  2003. ci_populate_smc_voltage_table(adev,
  2004. &pi->mvdd_voltage_table.entries[count],
  2005. &table->MvddLevel[count]);
  2006. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  2007. table->MvddLevel[count].Smio |=
  2008. pi->mvdd_voltage_table.entries[count].smio_low;
  2009. else
  2010. table->MvddLevel[count].Smio = 0;
  2011. }
  2012. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  2013. return 0;
  2014. }
  2015. static int ci_populate_smc_voltage_tables(struct amdgpu_device *adev,
  2016. SMU7_Discrete_DpmTable *table)
  2017. {
  2018. int ret;
  2019. ret = ci_populate_smc_vddc_table(adev, table);
  2020. if (ret)
  2021. return ret;
  2022. ret = ci_populate_smc_vddci_table(adev, table);
  2023. if (ret)
  2024. return ret;
  2025. ret = ci_populate_smc_mvdd_table(adev, table);
  2026. if (ret)
  2027. return ret;
  2028. return 0;
  2029. }
  2030. static int ci_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  2031. SMU7_Discrete_VoltageLevel *voltage)
  2032. {
  2033. struct ci_power_info *pi = ci_get_pi(adev);
  2034. u32 i = 0;
  2035. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2036. for (i = 0; i < adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  2037. if (mclk <= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  2038. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  2039. break;
  2040. }
  2041. }
  2042. if (i >= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  2043. return -EINVAL;
  2044. }
  2045. return -EINVAL;
  2046. }
  2047. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  2048. struct atom_voltage_table_entry *voltage_table,
  2049. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  2050. {
  2051. u16 v_index, idx;
  2052. bool voltage_found = false;
  2053. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  2054. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  2055. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  2056. return -EINVAL;
  2057. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  2058. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2059. if (voltage_table->value ==
  2060. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2061. voltage_found = true;
  2062. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2063. idx = v_index;
  2064. else
  2065. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2066. *std_voltage_lo_sidd =
  2067. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2068. *std_voltage_hi_sidd =
  2069. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2070. break;
  2071. }
  2072. }
  2073. if (!voltage_found) {
  2074. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2075. if (voltage_table->value <=
  2076. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2077. voltage_found = true;
  2078. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2079. idx = v_index;
  2080. else
  2081. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2082. *std_voltage_lo_sidd =
  2083. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2084. *std_voltage_hi_sidd =
  2085. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2086. break;
  2087. }
  2088. }
  2089. }
  2090. }
  2091. return 0;
  2092. }
  2093. static void ci_populate_phase_value_based_on_sclk(struct amdgpu_device *adev,
  2094. const struct amdgpu_phase_shedding_limits_table *limits,
  2095. u32 sclk,
  2096. u32 *phase_shedding)
  2097. {
  2098. unsigned int i;
  2099. *phase_shedding = 1;
  2100. for (i = 0; i < limits->count; i++) {
  2101. if (sclk < limits->entries[i].sclk) {
  2102. *phase_shedding = i;
  2103. break;
  2104. }
  2105. }
  2106. }
  2107. static void ci_populate_phase_value_based_on_mclk(struct amdgpu_device *adev,
  2108. const struct amdgpu_phase_shedding_limits_table *limits,
  2109. u32 mclk,
  2110. u32 *phase_shedding)
  2111. {
  2112. unsigned int i;
  2113. *phase_shedding = 1;
  2114. for (i = 0; i < limits->count; i++) {
  2115. if (mclk < limits->entries[i].mclk) {
  2116. *phase_shedding = i;
  2117. break;
  2118. }
  2119. }
  2120. }
  2121. static int ci_init_arb_table_index(struct amdgpu_device *adev)
  2122. {
  2123. struct ci_power_info *pi = ci_get_pi(adev);
  2124. u32 tmp;
  2125. int ret;
  2126. ret = amdgpu_ci_read_smc_sram_dword(adev, pi->arb_table_start,
  2127. &tmp, pi->sram_end);
  2128. if (ret)
  2129. return ret;
  2130. tmp &= 0x00FFFFFF;
  2131. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  2132. return amdgpu_ci_write_smc_sram_dword(adev, pi->arb_table_start,
  2133. tmp, pi->sram_end);
  2134. }
  2135. static int ci_get_dependency_volt_by_clk(struct amdgpu_device *adev,
  2136. struct amdgpu_clock_voltage_dependency_table *allowed_clock_voltage_table,
  2137. u32 clock, u32 *voltage)
  2138. {
  2139. u32 i = 0;
  2140. if (allowed_clock_voltage_table->count == 0)
  2141. return -EINVAL;
  2142. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  2143. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  2144. *voltage = allowed_clock_voltage_table->entries[i].v;
  2145. return 0;
  2146. }
  2147. }
  2148. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  2149. return 0;
  2150. }
  2151. static u8 ci_get_sleep_divider_id_from_clock(u32 sclk, u32 min_sclk_in_sr)
  2152. {
  2153. u32 i;
  2154. u32 tmp;
  2155. u32 min = max(min_sclk_in_sr, (u32)CISLAND_MINIMUM_ENGINE_CLOCK);
  2156. if (sclk < min)
  2157. return 0;
  2158. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  2159. tmp = sclk >> i;
  2160. if (tmp >= min || i == 0)
  2161. break;
  2162. }
  2163. return (u8)i;
  2164. }
  2165. static int ci_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  2166. {
  2167. return ci_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  2168. }
  2169. static int ci_reset_to_default(struct amdgpu_device *adev)
  2170. {
  2171. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  2172. 0 : -EINVAL;
  2173. }
  2174. static int ci_force_switch_to_arb_f0(struct amdgpu_device *adev)
  2175. {
  2176. u32 tmp;
  2177. tmp = (RREG32_SMC(ixSMC_SCRATCH9) & 0x0000ff00) >> 8;
  2178. if (tmp == MC_CG_ARB_FREQ_F0)
  2179. return 0;
  2180. return ci_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  2181. }
  2182. static void ci_register_patching_mc_arb(struct amdgpu_device *adev,
  2183. const u32 engine_clock,
  2184. const u32 memory_clock,
  2185. u32 *dram_timimg2)
  2186. {
  2187. bool patch;
  2188. u32 tmp, tmp2;
  2189. tmp = RREG32(mmMC_SEQ_MISC0);
  2190. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  2191. if (patch &&
  2192. ((adev->pdev->device == 0x67B0) ||
  2193. (adev->pdev->device == 0x67B1))) {
  2194. if ((memory_clock > 100000) && (memory_clock <= 125000)) {
  2195. tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
  2196. *dram_timimg2 &= ~0x00ff0000;
  2197. *dram_timimg2 |= tmp2 << 16;
  2198. } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
  2199. tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
  2200. *dram_timimg2 &= ~0x00ff0000;
  2201. *dram_timimg2 |= tmp2 << 16;
  2202. }
  2203. }
  2204. }
  2205. static int ci_populate_memory_timing_parameters(struct amdgpu_device *adev,
  2206. u32 sclk,
  2207. u32 mclk,
  2208. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  2209. {
  2210. u32 dram_timing;
  2211. u32 dram_timing2;
  2212. u32 burst_time;
  2213. amdgpu_atombios_set_engine_dram_timings(adev, sclk, mclk);
  2214. dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  2215. dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  2216. burst_time = RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK;
  2217. ci_register_patching_mc_arb(adev, sclk, mclk, &dram_timing2);
  2218. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  2219. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  2220. arb_regs->McArbBurstTime = (u8)burst_time;
  2221. return 0;
  2222. }
  2223. static int ci_do_program_memory_timing_parameters(struct amdgpu_device *adev)
  2224. {
  2225. struct ci_power_info *pi = ci_get_pi(adev);
  2226. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  2227. u32 i, j;
  2228. int ret = 0;
  2229. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  2230. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  2231. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  2232. ret = ci_populate_memory_timing_parameters(adev,
  2233. pi->dpm_table.sclk_table.dpm_levels[i].value,
  2234. pi->dpm_table.mclk_table.dpm_levels[j].value,
  2235. &arb_regs.entries[i][j]);
  2236. if (ret)
  2237. break;
  2238. }
  2239. }
  2240. if (ret == 0)
  2241. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  2242. pi->arb_table_start,
  2243. (u8 *)&arb_regs,
  2244. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  2245. pi->sram_end);
  2246. return ret;
  2247. }
  2248. static int ci_program_memory_timing_parameters(struct amdgpu_device *adev)
  2249. {
  2250. struct ci_power_info *pi = ci_get_pi(adev);
  2251. if (pi->need_update_smu7_dpm_table == 0)
  2252. return 0;
  2253. return ci_do_program_memory_timing_parameters(adev);
  2254. }
  2255. static void ci_populate_smc_initial_state(struct amdgpu_device *adev,
  2256. struct amdgpu_ps *amdgpu_boot_state)
  2257. {
  2258. struct ci_ps *boot_state = ci_get_ps(amdgpu_boot_state);
  2259. struct ci_power_info *pi = ci_get_pi(adev);
  2260. u32 level = 0;
  2261. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  2262. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  2263. boot_state->performance_levels[0].sclk) {
  2264. pi->smc_state_table.GraphicsBootLevel = level;
  2265. break;
  2266. }
  2267. }
  2268. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  2269. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  2270. boot_state->performance_levels[0].mclk) {
  2271. pi->smc_state_table.MemoryBootLevel = level;
  2272. break;
  2273. }
  2274. }
  2275. }
  2276. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  2277. {
  2278. u32 i;
  2279. u32 mask_value = 0;
  2280. for (i = dpm_table->count; i > 0; i--) {
  2281. mask_value = mask_value << 1;
  2282. if (dpm_table->dpm_levels[i-1].enabled)
  2283. mask_value |= 0x1;
  2284. else
  2285. mask_value &= 0xFFFFFFFE;
  2286. }
  2287. return mask_value;
  2288. }
  2289. static void ci_populate_smc_link_level(struct amdgpu_device *adev,
  2290. SMU7_Discrete_DpmTable *table)
  2291. {
  2292. struct ci_power_info *pi = ci_get_pi(adev);
  2293. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2294. u32 i;
  2295. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  2296. table->LinkLevel[i].PcieGenSpeed =
  2297. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  2298. table->LinkLevel[i].PcieLaneCount =
  2299. amdgpu_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  2300. table->LinkLevel[i].EnabledForActivity = 1;
  2301. table->LinkLevel[i].DownT = cpu_to_be32(5);
  2302. table->LinkLevel[i].UpT = cpu_to_be32(30);
  2303. }
  2304. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  2305. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  2306. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  2307. }
  2308. static int ci_populate_smc_uvd_level(struct amdgpu_device *adev,
  2309. SMU7_Discrete_DpmTable *table)
  2310. {
  2311. u32 count;
  2312. struct atom_clock_dividers dividers;
  2313. int ret = -EINVAL;
  2314. table->UvdLevelCount =
  2315. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  2316. for (count = 0; count < table->UvdLevelCount; count++) {
  2317. table->UvdLevel[count].VclkFrequency =
  2318. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  2319. table->UvdLevel[count].DclkFrequency =
  2320. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  2321. table->UvdLevel[count].MinVddc =
  2322. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2323. table->UvdLevel[count].MinVddcPhases = 1;
  2324. ret = amdgpu_atombios_get_clock_dividers(adev,
  2325. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2326. table->UvdLevel[count].VclkFrequency, false, &dividers);
  2327. if (ret)
  2328. return ret;
  2329. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  2330. ret = amdgpu_atombios_get_clock_dividers(adev,
  2331. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2332. table->UvdLevel[count].DclkFrequency, false, &dividers);
  2333. if (ret)
  2334. return ret;
  2335. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  2336. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  2337. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  2338. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  2339. }
  2340. return ret;
  2341. }
  2342. static int ci_populate_smc_vce_level(struct amdgpu_device *adev,
  2343. SMU7_Discrete_DpmTable *table)
  2344. {
  2345. u32 count;
  2346. struct atom_clock_dividers dividers;
  2347. int ret = -EINVAL;
  2348. table->VceLevelCount =
  2349. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  2350. for (count = 0; count < table->VceLevelCount; count++) {
  2351. table->VceLevel[count].Frequency =
  2352. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  2353. table->VceLevel[count].MinVoltage =
  2354. (u16)adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2355. table->VceLevel[count].MinPhases = 1;
  2356. ret = amdgpu_atombios_get_clock_dividers(adev,
  2357. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2358. table->VceLevel[count].Frequency, false, &dividers);
  2359. if (ret)
  2360. return ret;
  2361. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  2362. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  2363. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  2364. }
  2365. return ret;
  2366. }
  2367. static int ci_populate_smc_acp_level(struct amdgpu_device *adev,
  2368. SMU7_Discrete_DpmTable *table)
  2369. {
  2370. u32 count;
  2371. struct atom_clock_dividers dividers;
  2372. int ret = -EINVAL;
  2373. table->AcpLevelCount = (u8)
  2374. (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  2375. for (count = 0; count < table->AcpLevelCount; count++) {
  2376. table->AcpLevel[count].Frequency =
  2377. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  2378. table->AcpLevel[count].MinVoltage =
  2379. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  2380. table->AcpLevel[count].MinPhases = 1;
  2381. ret = amdgpu_atombios_get_clock_dividers(adev,
  2382. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2383. table->AcpLevel[count].Frequency, false, &dividers);
  2384. if (ret)
  2385. return ret;
  2386. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  2387. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  2388. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  2389. }
  2390. return ret;
  2391. }
  2392. static int ci_populate_smc_samu_level(struct amdgpu_device *adev,
  2393. SMU7_Discrete_DpmTable *table)
  2394. {
  2395. u32 count;
  2396. struct atom_clock_dividers dividers;
  2397. int ret = -EINVAL;
  2398. table->SamuLevelCount =
  2399. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  2400. for (count = 0; count < table->SamuLevelCount; count++) {
  2401. table->SamuLevel[count].Frequency =
  2402. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  2403. table->SamuLevel[count].MinVoltage =
  2404. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2405. table->SamuLevel[count].MinPhases = 1;
  2406. ret = amdgpu_atombios_get_clock_dividers(adev,
  2407. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2408. table->SamuLevel[count].Frequency, false, &dividers);
  2409. if (ret)
  2410. return ret;
  2411. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  2412. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  2413. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  2414. }
  2415. return ret;
  2416. }
  2417. static int ci_calculate_mclk_params(struct amdgpu_device *adev,
  2418. u32 memory_clock,
  2419. SMU7_Discrete_MemoryLevel *mclk,
  2420. bool strobe_mode,
  2421. bool dll_state_on)
  2422. {
  2423. struct ci_power_info *pi = ci_get_pi(adev);
  2424. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2425. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2426. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  2427. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  2428. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  2429. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  2430. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  2431. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  2432. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  2433. struct atom_mpll_param mpll_param;
  2434. int ret;
  2435. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  2436. if (ret)
  2437. return ret;
  2438. mpll_func_cntl &= ~MPLL_FUNC_CNTL__BWCTRL_MASK;
  2439. mpll_func_cntl |= (mpll_param.bwcntl << MPLL_FUNC_CNTL__BWCTRL__SHIFT);
  2440. mpll_func_cntl_1 &= ~(MPLL_FUNC_CNTL_1__CLKF_MASK | MPLL_FUNC_CNTL_1__CLKFRAC_MASK |
  2441. MPLL_FUNC_CNTL_1__VCO_MODE_MASK);
  2442. mpll_func_cntl_1 |= (mpll_param.clkf) << MPLL_FUNC_CNTL_1__CLKF__SHIFT |
  2443. (mpll_param.clkfrac << MPLL_FUNC_CNTL_1__CLKFRAC__SHIFT) |
  2444. (mpll_param.vco_mode << MPLL_FUNC_CNTL_1__VCO_MODE__SHIFT);
  2445. mpll_ad_func_cntl &= ~MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK;
  2446. mpll_ad_func_cntl |= (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2447. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2448. mpll_dq_func_cntl &= ~(MPLL_DQ_FUNC_CNTL__YCLK_SEL_MASK |
  2449. MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK);
  2450. mpll_dq_func_cntl |= (mpll_param.yclk_sel << MPLL_DQ_FUNC_CNTL__YCLK_SEL__SHIFT) |
  2451. (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2452. }
  2453. if (pi->caps_mclk_ss_support) {
  2454. struct amdgpu_atom_ss ss;
  2455. u32 freq_nom;
  2456. u32 tmp;
  2457. u32 reference_clock = adev->clock.mpll.reference_freq;
  2458. if (mpll_param.qdr == 1)
  2459. freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
  2460. else
  2461. freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
  2462. tmp = (freq_nom / reference_clock);
  2463. tmp = tmp * tmp;
  2464. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2465. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  2466. u32 clks = reference_clock * 5 / ss.rate;
  2467. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  2468. mpll_ss1 &= ~MPLL_SS1__CLKV_MASK;
  2469. mpll_ss1 |= (clkv << MPLL_SS1__CLKV__SHIFT);
  2470. mpll_ss2 &= ~MPLL_SS2__CLKS_MASK;
  2471. mpll_ss2 |= (clks << MPLL_SS2__CLKS__SHIFT);
  2472. }
  2473. }
  2474. mclk_pwrmgt_cntl &= ~MCLK_PWRMGT_CNTL__DLL_SPEED_MASK;
  2475. mclk_pwrmgt_cntl |= (mpll_param.dll_speed << MCLK_PWRMGT_CNTL__DLL_SPEED__SHIFT);
  2476. if (dll_state_on)
  2477. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2478. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK;
  2479. else
  2480. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2481. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2482. mclk->MclkFrequency = memory_clock;
  2483. mclk->MpllFuncCntl = mpll_func_cntl;
  2484. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  2485. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  2486. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  2487. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  2488. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  2489. mclk->DllCntl = dll_cntl;
  2490. mclk->MpllSs1 = mpll_ss1;
  2491. mclk->MpllSs2 = mpll_ss2;
  2492. return 0;
  2493. }
  2494. static int ci_populate_single_memory_level(struct amdgpu_device *adev,
  2495. u32 memory_clock,
  2496. SMU7_Discrete_MemoryLevel *memory_level)
  2497. {
  2498. struct ci_power_info *pi = ci_get_pi(adev);
  2499. int ret;
  2500. bool dll_state_on;
  2501. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  2502. ret = ci_get_dependency_volt_by_clk(adev,
  2503. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2504. memory_clock, &memory_level->MinVddc);
  2505. if (ret)
  2506. return ret;
  2507. }
  2508. if (adev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  2509. ret = ci_get_dependency_volt_by_clk(adev,
  2510. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2511. memory_clock, &memory_level->MinVddci);
  2512. if (ret)
  2513. return ret;
  2514. }
  2515. if (adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2516. ret = ci_get_dependency_volt_by_clk(adev,
  2517. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2518. memory_clock, &memory_level->MinMvdd);
  2519. if (ret)
  2520. return ret;
  2521. }
  2522. memory_level->MinVddcPhases = 1;
  2523. if (pi->vddc_phase_shed_control)
  2524. ci_populate_phase_value_based_on_mclk(adev,
  2525. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2526. memory_clock,
  2527. &memory_level->MinVddcPhases);
  2528. memory_level->EnabledForActivity = 1;
  2529. memory_level->EnabledForThrottle = 1;
  2530. memory_level->UpH = 0;
  2531. memory_level->DownH = 100;
  2532. memory_level->VoltageDownH = 0;
  2533. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2534. memory_level->StutterEnable = false;
  2535. memory_level->StrobeEnable = false;
  2536. memory_level->EdcReadEnable = false;
  2537. memory_level->EdcWriteEnable = false;
  2538. memory_level->RttEnable = false;
  2539. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2540. if (pi->mclk_stutter_mode_threshold &&
  2541. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2542. (!pi->uvd_enabled) &&
  2543. (RREG32(mmDPG_PIPE_STUTTER_CONTROL) & DPG_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK) &&
  2544. (adev->pm.dpm.new_active_crtc_count <= 2))
  2545. memory_level->StutterEnable = true;
  2546. if (pi->mclk_strobe_mode_threshold &&
  2547. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2548. memory_level->StrobeEnable = 1;
  2549. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2550. memory_level->StrobeRatio =
  2551. ci_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2552. if (pi->mclk_edc_enable_threshold &&
  2553. (memory_clock > pi->mclk_edc_enable_threshold))
  2554. memory_level->EdcReadEnable = true;
  2555. if (pi->mclk_edc_wr_enable_threshold &&
  2556. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2557. memory_level->EdcWriteEnable = true;
  2558. if (memory_level->StrobeEnable) {
  2559. if (ci_get_mclk_frequency_ratio(memory_clock, true) >=
  2560. ((RREG32(mmMC_SEQ_MISC7) >> 16) & 0xf))
  2561. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2562. else
  2563. dll_state_on = ((RREG32(mmMC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2564. } else {
  2565. dll_state_on = pi->dll_default_on;
  2566. }
  2567. } else {
  2568. memory_level->StrobeRatio = ci_get_ddr3_mclk_frequency_ratio(memory_clock);
  2569. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2570. }
  2571. ret = ci_calculate_mclk_params(adev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2572. if (ret)
  2573. return ret;
  2574. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2575. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2576. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2577. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2578. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2579. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2580. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2581. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2582. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2583. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2584. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2585. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2586. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2587. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2588. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2589. return 0;
  2590. }
  2591. static int ci_populate_smc_acpi_level(struct amdgpu_device *adev,
  2592. SMU7_Discrete_DpmTable *table)
  2593. {
  2594. struct ci_power_info *pi = ci_get_pi(adev);
  2595. struct atom_clock_dividers dividers;
  2596. SMU7_Discrete_VoltageLevel voltage_level;
  2597. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2598. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2599. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2600. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2601. int ret;
  2602. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2603. if (pi->acpi_vddc)
  2604. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2605. else
  2606. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2607. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2608. table->ACPILevel.SclkFrequency = adev->clock.spll.reference_freq;
  2609. ret = amdgpu_atombios_get_clock_dividers(adev,
  2610. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2611. table->ACPILevel.SclkFrequency, false, &dividers);
  2612. if (ret)
  2613. return ret;
  2614. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2615. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2616. table->ACPILevel.DeepSleepDivId = 0;
  2617. spll_func_cntl &= ~CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK;
  2618. spll_func_cntl |= CG_SPLL_FUNC_CNTL__SPLL_RESET_MASK;
  2619. spll_func_cntl_2 &= ~CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL_MASK;
  2620. spll_func_cntl_2 |= (4 << CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL__SHIFT);
  2621. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2622. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2623. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2624. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2625. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2626. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2627. table->ACPILevel.CcPwrDynRm = 0;
  2628. table->ACPILevel.CcPwrDynRm1 = 0;
  2629. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2630. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2631. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2632. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2633. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2634. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2635. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2636. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2637. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2638. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2639. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2640. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2641. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2642. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2643. if (pi->acpi_vddci)
  2644. table->MemoryACPILevel.MinVddci =
  2645. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2646. else
  2647. table->MemoryACPILevel.MinVddci =
  2648. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2649. }
  2650. if (ci_populate_mvdd_value(adev, 0, &voltage_level))
  2651. table->MemoryACPILevel.MinMvdd = 0;
  2652. else
  2653. table->MemoryACPILevel.MinMvdd =
  2654. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2655. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_RESET_MASK |
  2656. MCLK_PWRMGT_CNTL__MRDCK1_RESET_MASK;
  2657. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2658. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2659. dll_cntl &= ~(DLL_CNTL__MRDCK0_BYPASS_MASK | DLL_CNTL__MRDCK1_BYPASS_MASK);
  2660. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2661. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2662. table->MemoryACPILevel.MpllAdFuncCntl =
  2663. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2664. table->MemoryACPILevel.MpllDqFuncCntl =
  2665. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2666. table->MemoryACPILevel.MpllFuncCntl =
  2667. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2668. table->MemoryACPILevel.MpllFuncCntl_1 =
  2669. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2670. table->MemoryACPILevel.MpllFuncCntl_2 =
  2671. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2672. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2673. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2674. table->MemoryACPILevel.EnabledForThrottle = 0;
  2675. table->MemoryACPILevel.EnabledForActivity = 0;
  2676. table->MemoryACPILevel.UpH = 0;
  2677. table->MemoryACPILevel.DownH = 100;
  2678. table->MemoryACPILevel.VoltageDownH = 0;
  2679. table->MemoryACPILevel.ActivityLevel =
  2680. cpu_to_be16((u16)pi->mclk_activity_target);
  2681. table->MemoryACPILevel.StutterEnable = false;
  2682. table->MemoryACPILevel.StrobeEnable = false;
  2683. table->MemoryACPILevel.EdcReadEnable = false;
  2684. table->MemoryACPILevel.EdcWriteEnable = false;
  2685. table->MemoryACPILevel.RttEnable = false;
  2686. return 0;
  2687. }
  2688. static int ci_enable_ulv(struct amdgpu_device *adev, bool enable)
  2689. {
  2690. struct ci_power_info *pi = ci_get_pi(adev);
  2691. struct ci_ulv_parm *ulv = &pi->ulv;
  2692. if (ulv->supported) {
  2693. if (enable)
  2694. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2695. 0 : -EINVAL;
  2696. else
  2697. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2698. 0 : -EINVAL;
  2699. }
  2700. return 0;
  2701. }
  2702. static int ci_populate_ulv_level(struct amdgpu_device *adev,
  2703. SMU7_Discrete_Ulv *state)
  2704. {
  2705. struct ci_power_info *pi = ci_get_pi(adev);
  2706. u16 ulv_voltage = adev->pm.dpm.backbias_response_time;
  2707. state->CcPwrDynRm = 0;
  2708. state->CcPwrDynRm1 = 0;
  2709. if (ulv_voltage == 0) {
  2710. pi->ulv.supported = false;
  2711. return 0;
  2712. }
  2713. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2714. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2715. state->VddcOffset = 0;
  2716. else
  2717. state->VddcOffset =
  2718. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2719. } else {
  2720. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2721. state->VddcOffsetVid = 0;
  2722. else
  2723. state->VddcOffsetVid = (u8)
  2724. ((adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2725. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2726. }
  2727. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2728. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2729. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2730. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2731. return 0;
  2732. }
  2733. static int ci_calculate_sclk_params(struct amdgpu_device *adev,
  2734. u32 engine_clock,
  2735. SMU7_Discrete_GraphicsLevel *sclk)
  2736. {
  2737. struct ci_power_info *pi = ci_get_pi(adev);
  2738. struct atom_clock_dividers dividers;
  2739. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2740. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2741. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2742. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2743. u32 reference_clock = adev->clock.spll.reference_freq;
  2744. u32 reference_divider;
  2745. u32 fbdiv;
  2746. int ret;
  2747. ret = amdgpu_atombios_get_clock_dividers(adev,
  2748. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2749. engine_clock, false, &dividers);
  2750. if (ret)
  2751. return ret;
  2752. reference_divider = 1 + dividers.ref_div;
  2753. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2754. spll_func_cntl_3 &= ~CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV_MASK;
  2755. spll_func_cntl_3 |= (fbdiv << CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV__SHIFT);
  2756. spll_func_cntl_3 |= CG_SPLL_FUNC_CNTL_3__SPLL_DITHEN_MASK;
  2757. if (pi->caps_sclk_ss_support) {
  2758. struct amdgpu_atom_ss ss;
  2759. u32 vco_freq = engine_clock * dividers.post_div;
  2760. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2761. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2762. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2763. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2764. cg_spll_spread_spectrum &= ~(CG_SPLL_SPREAD_SPECTRUM__CLKS_MASK | CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK);
  2765. cg_spll_spread_spectrum |= (clk_s << CG_SPLL_SPREAD_SPECTRUM__CLKS__SHIFT);
  2766. cg_spll_spread_spectrum |= (1 << CG_SPLL_SPREAD_SPECTRUM__SSEN__SHIFT);
  2767. cg_spll_spread_spectrum_2 &= ~CG_SPLL_SPREAD_SPECTRUM_2__CLKV_MASK;
  2768. cg_spll_spread_spectrum_2 |= (clk_v << CG_SPLL_SPREAD_SPECTRUM_2__CLKV__SHIFT);
  2769. }
  2770. }
  2771. sclk->SclkFrequency = engine_clock;
  2772. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2773. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2774. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2775. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2776. sclk->SclkDid = (u8)dividers.post_divider;
  2777. return 0;
  2778. }
  2779. static int ci_populate_single_graphic_level(struct amdgpu_device *adev,
  2780. u32 engine_clock,
  2781. u16 sclk_activity_level_t,
  2782. SMU7_Discrete_GraphicsLevel *graphic_level)
  2783. {
  2784. struct ci_power_info *pi = ci_get_pi(adev);
  2785. int ret;
  2786. ret = ci_calculate_sclk_params(adev, engine_clock, graphic_level);
  2787. if (ret)
  2788. return ret;
  2789. ret = ci_get_dependency_volt_by_clk(adev,
  2790. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2791. engine_clock, &graphic_level->MinVddc);
  2792. if (ret)
  2793. return ret;
  2794. graphic_level->SclkFrequency = engine_clock;
  2795. graphic_level->Flags = 0;
  2796. graphic_level->MinVddcPhases = 1;
  2797. if (pi->vddc_phase_shed_control)
  2798. ci_populate_phase_value_based_on_sclk(adev,
  2799. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2800. engine_clock,
  2801. &graphic_level->MinVddcPhases);
  2802. graphic_level->ActivityLevel = sclk_activity_level_t;
  2803. graphic_level->CcPwrDynRm = 0;
  2804. graphic_level->CcPwrDynRm1 = 0;
  2805. graphic_level->EnabledForThrottle = 1;
  2806. graphic_level->UpH = 0;
  2807. graphic_level->DownH = 0;
  2808. graphic_level->VoltageDownH = 0;
  2809. graphic_level->PowerThrottle = 0;
  2810. if (pi->caps_sclk_ds)
  2811. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(engine_clock,
  2812. CISLAND_MINIMUM_ENGINE_CLOCK);
  2813. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2814. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2815. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2816. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2817. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2818. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2819. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2820. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2821. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2822. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2823. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2824. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2825. return 0;
  2826. }
  2827. static int ci_populate_all_graphic_levels(struct amdgpu_device *adev)
  2828. {
  2829. struct ci_power_info *pi = ci_get_pi(adev);
  2830. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2831. u32 level_array_address = pi->dpm_table_start +
  2832. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2833. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2834. SMU7_MAX_LEVELS_GRAPHICS;
  2835. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2836. u32 i, ret;
  2837. memset(levels, 0, level_array_size);
  2838. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2839. ret = ci_populate_single_graphic_level(adev,
  2840. dpm_table->sclk_table.dpm_levels[i].value,
  2841. (u16)pi->activity_target[i],
  2842. &pi->smc_state_table.GraphicsLevel[i]);
  2843. if (ret)
  2844. return ret;
  2845. if (i > 1)
  2846. pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
  2847. if (i == (dpm_table->sclk_table.count - 1))
  2848. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2849. PPSMC_DISPLAY_WATERMARK_HIGH;
  2850. }
  2851. pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
  2852. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2853. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2854. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2855. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2856. (u8 *)levels, level_array_size,
  2857. pi->sram_end);
  2858. if (ret)
  2859. return ret;
  2860. return 0;
  2861. }
  2862. static int ci_populate_ulv_state(struct amdgpu_device *adev,
  2863. SMU7_Discrete_Ulv *ulv_level)
  2864. {
  2865. return ci_populate_ulv_level(adev, ulv_level);
  2866. }
  2867. static int ci_populate_all_memory_levels(struct amdgpu_device *adev)
  2868. {
  2869. struct ci_power_info *pi = ci_get_pi(adev);
  2870. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2871. u32 level_array_address = pi->dpm_table_start +
  2872. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2873. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2874. SMU7_MAX_LEVELS_MEMORY;
  2875. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2876. u32 i, ret;
  2877. memset(levels, 0, level_array_size);
  2878. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2879. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2880. return -EINVAL;
  2881. ret = ci_populate_single_memory_level(adev,
  2882. dpm_table->mclk_table.dpm_levels[i].value,
  2883. &pi->smc_state_table.MemoryLevel[i]);
  2884. if (ret)
  2885. return ret;
  2886. }
  2887. if ((dpm_table->mclk_table.count >= 2) &&
  2888. ((adev->pdev->device == 0x67B0) || (adev->pdev->device == 0x67B1))) {
  2889. pi->smc_state_table.MemoryLevel[1].MinVddc =
  2890. pi->smc_state_table.MemoryLevel[0].MinVddc;
  2891. pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
  2892. pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
  2893. }
  2894. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2895. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2896. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2897. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2898. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2899. PPSMC_DISPLAY_WATERMARK_HIGH;
  2900. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2901. (u8 *)levels, level_array_size,
  2902. pi->sram_end);
  2903. if (ret)
  2904. return ret;
  2905. return 0;
  2906. }
  2907. static void ci_reset_single_dpm_table(struct amdgpu_device *adev,
  2908. struct ci_single_dpm_table* dpm_table,
  2909. u32 count)
  2910. {
  2911. u32 i;
  2912. dpm_table->count = count;
  2913. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2914. dpm_table->dpm_levels[i].enabled = false;
  2915. }
  2916. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2917. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2918. {
  2919. dpm_table->dpm_levels[index].value = pcie_gen;
  2920. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2921. dpm_table->dpm_levels[index].enabled = true;
  2922. }
  2923. static int ci_setup_default_pcie_tables(struct amdgpu_device *adev)
  2924. {
  2925. struct ci_power_info *pi = ci_get_pi(adev);
  2926. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2927. return -EINVAL;
  2928. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2929. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2930. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2931. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2932. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2933. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2934. }
  2935. ci_reset_single_dpm_table(adev,
  2936. &pi->dpm_table.pcie_speed_table,
  2937. SMU7_MAX_LEVELS_LINK);
  2938. if (adev->asic_type == CHIP_BONAIRE)
  2939. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2940. pi->pcie_gen_powersaving.min,
  2941. pi->pcie_lane_powersaving.max);
  2942. else
  2943. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2944. pi->pcie_gen_powersaving.min,
  2945. pi->pcie_lane_powersaving.min);
  2946. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2947. pi->pcie_gen_performance.min,
  2948. pi->pcie_lane_performance.min);
  2949. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2950. pi->pcie_gen_powersaving.min,
  2951. pi->pcie_lane_powersaving.max);
  2952. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2953. pi->pcie_gen_performance.min,
  2954. pi->pcie_lane_performance.max);
  2955. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2956. pi->pcie_gen_powersaving.max,
  2957. pi->pcie_lane_powersaving.max);
  2958. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2959. pi->pcie_gen_performance.max,
  2960. pi->pcie_lane_performance.max);
  2961. pi->dpm_table.pcie_speed_table.count = 6;
  2962. return 0;
  2963. }
  2964. static int ci_setup_default_dpm_tables(struct amdgpu_device *adev)
  2965. {
  2966. struct ci_power_info *pi = ci_get_pi(adev);
  2967. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2968. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2969. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_table =
  2970. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2971. struct amdgpu_cac_leakage_table *std_voltage_table =
  2972. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2973. u32 i;
  2974. if (allowed_sclk_vddc_table == NULL)
  2975. return -EINVAL;
  2976. if (allowed_sclk_vddc_table->count < 1)
  2977. return -EINVAL;
  2978. if (allowed_mclk_table == NULL)
  2979. return -EINVAL;
  2980. if (allowed_mclk_table->count < 1)
  2981. return -EINVAL;
  2982. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2983. ci_reset_single_dpm_table(adev,
  2984. &pi->dpm_table.sclk_table,
  2985. SMU7_MAX_LEVELS_GRAPHICS);
  2986. ci_reset_single_dpm_table(adev,
  2987. &pi->dpm_table.mclk_table,
  2988. SMU7_MAX_LEVELS_MEMORY);
  2989. ci_reset_single_dpm_table(adev,
  2990. &pi->dpm_table.vddc_table,
  2991. SMU7_MAX_LEVELS_VDDC);
  2992. ci_reset_single_dpm_table(adev,
  2993. &pi->dpm_table.vddci_table,
  2994. SMU7_MAX_LEVELS_VDDCI);
  2995. ci_reset_single_dpm_table(adev,
  2996. &pi->dpm_table.mvdd_table,
  2997. SMU7_MAX_LEVELS_MVDD);
  2998. pi->dpm_table.sclk_table.count = 0;
  2999. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  3000. if ((i == 0) ||
  3001. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  3002. allowed_sclk_vddc_table->entries[i].clk)) {
  3003. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  3004. allowed_sclk_vddc_table->entries[i].clk;
  3005. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
  3006. (i == 0) ? true : false;
  3007. pi->dpm_table.sclk_table.count++;
  3008. }
  3009. }
  3010. pi->dpm_table.mclk_table.count = 0;
  3011. for (i = 0; i < allowed_mclk_table->count; i++) {
  3012. if ((i == 0) ||
  3013. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  3014. allowed_mclk_table->entries[i].clk)) {
  3015. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  3016. allowed_mclk_table->entries[i].clk;
  3017. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
  3018. (i == 0) ? true : false;
  3019. pi->dpm_table.mclk_table.count++;
  3020. }
  3021. }
  3022. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  3023. pi->dpm_table.vddc_table.dpm_levels[i].value =
  3024. allowed_sclk_vddc_table->entries[i].v;
  3025. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  3026. std_voltage_table->entries[i].leakage;
  3027. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  3028. }
  3029. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  3030. allowed_mclk_table = &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3031. if (allowed_mclk_table) {
  3032. for (i = 0; i < allowed_mclk_table->count; i++) {
  3033. pi->dpm_table.vddci_table.dpm_levels[i].value =
  3034. allowed_mclk_table->entries[i].v;
  3035. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  3036. }
  3037. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  3038. }
  3039. allowed_mclk_table = &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  3040. if (allowed_mclk_table) {
  3041. for (i = 0; i < allowed_mclk_table->count; i++) {
  3042. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  3043. allowed_mclk_table->entries[i].v;
  3044. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  3045. }
  3046. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  3047. }
  3048. ci_setup_default_pcie_tables(adev);
  3049. /* save a copy of the default DPM table */
  3050. memcpy(&(pi->golden_dpm_table), &(pi->dpm_table),
  3051. sizeof(struct ci_dpm_table));
  3052. return 0;
  3053. }
  3054. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  3055. u32 value, u32 *boot_level)
  3056. {
  3057. u32 i;
  3058. int ret = -EINVAL;
  3059. for(i = 0; i < table->count; i++) {
  3060. if (value == table->dpm_levels[i].value) {
  3061. *boot_level = i;
  3062. ret = 0;
  3063. }
  3064. }
  3065. return ret;
  3066. }
  3067. static void ci_save_default_power_profile(struct amdgpu_device *adev)
  3068. {
  3069. struct ci_power_info *pi = ci_get_pi(adev);
  3070. struct SMU7_Discrete_GraphicsLevel *levels =
  3071. pi->smc_state_table.GraphicsLevel;
  3072. uint32_t min_level = 0;
  3073. pi->default_gfx_power_profile.activity_threshold =
  3074. be16_to_cpu(levels[0].ActivityLevel);
  3075. pi->default_gfx_power_profile.up_hyst = levels[0].UpH;
  3076. pi->default_gfx_power_profile.down_hyst = levels[0].DownH;
  3077. pi->default_gfx_power_profile.type = AMD_PP_GFX_PROFILE;
  3078. pi->default_compute_power_profile = pi->default_gfx_power_profile;
  3079. pi->default_compute_power_profile.type = AMD_PP_COMPUTE_PROFILE;
  3080. /* Optimize compute power profile: Use only highest
  3081. * 2 power levels (if more than 2 are available), Hysteresis:
  3082. * 0ms up, 5ms down
  3083. */
  3084. if (pi->smc_state_table.GraphicsDpmLevelCount > 2)
  3085. min_level = pi->smc_state_table.GraphicsDpmLevelCount - 2;
  3086. else if (pi->smc_state_table.GraphicsDpmLevelCount == 2)
  3087. min_level = 1;
  3088. pi->default_compute_power_profile.min_sclk =
  3089. be32_to_cpu(levels[min_level].SclkFrequency);
  3090. pi->default_compute_power_profile.up_hyst = 0;
  3091. pi->default_compute_power_profile.down_hyst = 5;
  3092. pi->gfx_power_profile = pi->default_gfx_power_profile;
  3093. pi->compute_power_profile = pi->default_compute_power_profile;
  3094. }
  3095. static int ci_init_smc_table(struct amdgpu_device *adev)
  3096. {
  3097. struct ci_power_info *pi = ci_get_pi(adev);
  3098. struct ci_ulv_parm *ulv = &pi->ulv;
  3099. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  3100. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  3101. int ret;
  3102. ret = ci_setup_default_dpm_tables(adev);
  3103. if (ret)
  3104. return ret;
  3105. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  3106. ci_populate_smc_voltage_tables(adev, table);
  3107. ci_init_fps_limits(adev);
  3108. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  3109. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  3110. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  3111. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  3112. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3113. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  3114. if (ulv->supported) {
  3115. ret = ci_populate_ulv_state(adev, &pi->smc_state_table.Ulv);
  3116. if (ret)
  3117. return ret;
  3118. WREG32_SMC(ixCG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  3119. }
  3120. ret = ci_populate_all_graphic_levels(adev);
  3121. if (ret)
  3122. return ret;
  3123. ret = ci_populate_all_memory_levels(adev);
  3124. if (ret)
  3125. return ret;
  3126. ci_populate_smc_link_level(adev, table);
  3127. ret = ci_populate_smc_acpi_level(adev, table);
  3128. if (ret)
  3129. return ret;
  3130. ret = ci_populate_smc_vce_level(adev, table);
  3131. if (ret)
  3132. return ret;
  3133. ret = ci_populate_smc_acp_level(adev, table);
  3134. if (ret)
  3135. return ret;
  3136. ret = ci_populate_smc_samu_level(adev, table);
  3137. if (ret)
  3138. return ret;
  3139. ret = ci_do_program_memory_timing_parameters(adev);
  3140. if (ret)
  3141. return ret;
  3142. ret = ci_populate_smc_uvd_level(adev, table);
  3143. if (ret)
  3144. return ret;
  3145. table->UvdBootLevel = 0;
  3146. table->VceBootLevel = 0;
  3147. table->AcpBootLevel = 0;
  3148. table->SamuBootLevel = 0;
  3149. table->GraphicsBootLevel = 0;
  3150. table->MemoryBootLevel = 0;
  3151. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  3152. pi->vbios_boot_state.sclk_bootup_value,
  3153. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  3154. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  3155. pi->vbios_boot_state.mclk_bootup_value,
  3156. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  3157. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  3158. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  3159. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  3160. ci_populate_smc_initial_state(adev, amdgpu_boot_state);
  3161. ret = ci_populate_bapm_parameters_in_dpm_table(adev);
  3162. if (ret)
  3163. return ret;
  3164. table->UVDInterval = 1;
  3165. table->VCEInterval = 1;
  3166. table->ACPInterval = 1;
  3167. table->SAMUInterval = 1;
  3168. table->GraphicsVoltageChangeEnable = 1;
  3169. table->GraphicsThermThrottleEnable = 1;
  3170. table->GraphicsInterval = 1;
  3171. table->VoltageInterval = 1;
  3172. table->ThermalInterval = 1;
  3173. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  3174. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3175. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  3176. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3177. table->MemoryVoltageChangeEnable = 1;
  3178. table->MemoryInterval = 1;
  3179. table->VoltageResponseTime = 0;
  3180. table->VddcVddciDelta = 4000;
  3181. table->PhaseResponseTime = 0;
  3182. table->MemoryThermThrottleEnable = 1;
  3183. table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
  3184. table->PCIeGenInterval = 1;
  3185. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  3186. table->SVI2Enable = 1;
  3187. else
  3188. table->SVI2Enable = 0;
  3189. table->ThermGpio = 17;
  3190. table->SclkStepSize = 0x4000;
  3191. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  3192. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  3193. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  3194. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  3195. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  3196. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  3197. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  3198. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  3199. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  3200. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  3201. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  3202. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  3203. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  3204. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  3205. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  3206. pi->dpm_table_start +
  3207. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  3208. (u8 *)&table->SystemFlags,
  3209. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  3210. pi->sram_end);
  3211. if (ret)
  3212. return ret;
  3213. ci_save_default_power_profile(adev);
  3214. return 0;
  3215. }
  3216. static void ci_trim_single_dpm_states(struct amdgpu_device *adev,
  3217. struct ci_single_dpm_table *dpm_table,
  3218. u32 low_limit, u32 high_limit)
  3219. {
  3220. u32 i;
  3221. for (i = 0; i < dpm_table->count; i++) {
  3222. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  3223. (dpm_table->dpm_levels[i].value > high_limit))
  3224. dpm_table->dpm_levels[i].enabled = false;
  3225. else
  3226. dpm_table->dpm_levels[i].enabled = true;
  3227. }
  3228. }
  3229. static void ci_trim_pcie_dpm_states(struct amdgpu_device *adev,
  3230. u32 speed_low, u32 lanes_low,
  3231. u32 speed_high, u32 lanes_high)
  3232. {
  3233. struct ci_power_info *pi = ci_get_pi(adev);
  3234. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  3235. u32 i, j;
  3236. for (i = 0; i < pcie_table->count; i++) {
  3237. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  3238. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  3239. (pcie_table->dpm_levels[i].value > speed_high) ||
  3240. (pcie_table->dpm_levels[i].param1 > lanes_high))
  3241. pcie_table->dpm_levels[i].enabled = false;
  3242. else
  3243. pcie_table->dpm_levels[i].enabled = true;
  3244. }
  3245. for (i = 0; i < pcie_table->count; i++) {
  3246. if (pcie_table->dpm_levels[i].enabled) {
  3247. for (j = i + 1; j < pcie_table->count; j++) {
  3248. if (pcie_table->dpm_levels[j].enabled) {
  3249. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  3250. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  3251. pcie_table->dpm_levels[j].enabled = false;
  3252. }
  3253. }
  3254. }
  3255. }
  3256. }
  3257. static int ci_trim_dpm_states(struct amdgpu_device *adev,
  3258. struct amdgpu_ps *amdgpu_state)
  3259. {
  3260. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3261. struct ci_power_info *pi = ci_get_pi(adev);
  3262. u32 high_limit_count;
  3263. if (state->performance_level_count < 1)
  3264. return -EINVAL;
  3265. if (state->performance_level_count == 1)
  3266. high_limit_count = 0;
  3267. else
  3268. high_limit_count = 1;
  3269. ci_trim_single_dpm_states(adev,
  3270. &pi->dpm_table.sclk_table,
  3271. state->performance_levels[0].sclk,
  3272. state->performance_levels[high_limit_count].sclk);
  3273. ci_trim_single_dpm_states(adev,
  3274. &pi->dpm_table.mclk_table,
  3275. state->performance_levels[0].mclk,
  3276. state->performance_levels[high_limit_count].mclk);
  3277. ci_trim_pcie_dpm_states(adev,
  3278. state->performance_levels[0].pcie_gen,
  3279. state->performance_levels[0].pcie_lane,
  3280. state->performance_levels[high_limit_count].pcie_gen,
  3281. state->performance_levels[high_limit_count].pcie_lane);
  3282. return 0;
  3283. }
  3284. static int ci_apply_disp_minimum_voltage_request(struct amdgpu_device *adev)
  3285. {
  3286. struct amdgpu_clock_voltage_dependency_table *disp_voltage_table =
  3287. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  3288. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  3289. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3290. u32 requested_voltage = 0;
  3291. u32 i;
  3292. if (disp_voltage_table == NULL)
  3293. return -EINVAL;
  3294. if (!disp_voltage_table->count)
  3295. return -EINVAL;
  3296. for (i = 0; i < disp_voltage_table->count; i++) {
  3297. if (adev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  3298. requested_voltage = disp_voltage_table->entries[i].v;
  3299. }
  3300. for (i = 0; i < vddc_table->count; i++) {
  3301. if (requested_voltage <= vddc_table->entries[i].v) {
  3302. requested_voltage = vddc_table->entries[i].v;
  3303. return (amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3304. PPSMC_MSG_VddC_Request,
  3305. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  3306. 0 : -EINVAL;
  3307. }
  3308. }
  3309. return -EINVAL;
  3310. }
  3311. static int ci_upload_dpm_level_enable_mask(struct amdgpu_device *adev)
  3312. {
  3313. struct ci_power_info *pi = ci_get_pi(adev);
  3314. PPSMC_Result result;
  3315. ci_apply_disp_minimum_voltage_request(adev);
  3316. if (!pi->sclk_dpm_key_disabled) {
  3317. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3318. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3319. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  3320. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3321. if (result != PPSMC_Result_OK)
  3322. return -EINVAL;
  3323. }
  3324. }
  3325. if (!pi->mclk_dpm_key_disabled) {
  3326. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3327. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3328. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3329. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3330. if (result != PPSMC_Result_OK)
  3331. return -EINVAL;
  3332. }
  3333. }
  3334. #if 0
  3335. if (!pi->pcie_dpm_key_disabled) {
  3336. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3337. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3338. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  3339. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3340. if (result != PPSMC_Result_OK)
  3341. return -EINVAL;
  3342. }
  3343. }
  3344. #endif
  3345. return 0;
  3346. }
  3347. static void ci_find_dpm_states_clocks_in_dpm_table(struct amdgpu_device *adev,
  3348. struct amdgpu_ps *amdgpu_state)
  3349. {
  3350. struct ci_power_info *pi = ci_get_pi(adev);
  3351. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3352. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  3353. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3354. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  3355. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3356. u32 i;
  3357. pi->need_update_smu7_dpm_table = 0;
  3358. for (i = 0; i < sclk_table->count; i++) {
  3359. if (sclk == sclk_table->dpm_levels[i].value)
  3360. break;
  3361. }
  3362. if (i >= sclk_table->count) {
  3363. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  3364. } else {
  3365. /* XXX check display min clock requirements */
  3366. if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
  3367. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  3368. }
  3369. for (i = 0; i < mclk_table->count; i++) {
  3370. if (mclk == mclk_table->dpm_levels[i].value)
  3371. break;
  3372. }
  3373. if (i >= mclk_table->count)
  3374. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  3375. if (adev->pm.dpm.current_active_crtc_count !=
  3376. adev->pm.dpm.new_active_crtc_count)
  3377. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  3378. }
  3379. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct amdgpu_device *adev,
  3380. struct amdgpu_ps *amdgpu_state)
  3381. {
  3382. struct ci_power_info *pi = ci_get_pi(adev);
  3383. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3384. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3385. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3386. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  3387. int ret;
  3388. if (!pi->need_update_smu7_dpm_table)
  3389. return 0;
  3390. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  3391. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  3392. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  3393. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  3394. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  3395. ret = ci_populate_all_graphic_levels(adev);
  3396. if (ret)
  3397. return ret;
  3398. }
  3399. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  3400. ret = ci_populate_all_memory_levels(adev);
  3401. if (ret)
  3402. return ret;
  3403. }
  3404. return 0;
  3405. }
  3406. static int ci_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  3407. {
  3408. struct ci_power_info *pi = ci_get_pi(adev);
  3409. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3410. int i;
  3411. if (adev->pm.dpm.ac_power)
  3412. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3413. else
  3414. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3415. if (enable) {
  3416. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  3417. for (i = adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3418. if (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3419. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  3420. if (!pi->caps_uvd_dpm)
  3421. break;
  3422. }
  3423. }
  3424. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3425. PPSMC_MSG_UVDDPM_SetEnabledMask,
  3426. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  3427. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3428. pi->uvd_enabled = true;
  3429. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3430. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3431. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3432. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3433. }
  3434. } else {
  3435. if (pi->uvd_enabled) {
  3436. pi->uvd_enabled = false;
  3437. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  3438. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3439. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3440. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3441. }
  3442. }
  3443. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3444. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  3445. 0 : -EINVAL;
  3446. }
  3447. static int ci_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  3448. {
  3449. struct ci_power_info *pi = ci_get_pi(adev);
  3450. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3451. int i;
  3452. if (adev->pm.dpm.ac_power)
  3453. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3454. else
  3455. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3456. if (enable) {
  3457. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  3458. for (i = adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3459. if (adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3460. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  3461. if (!pi->caps_vce_dpm)
  3462. break;
  3463. }
  3464. }
  3465. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3466. PPSMC_MSG_VCEDPM_SetEnabledMask,
  3467. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  3468. }
  3469. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3470. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  3471. 0 : -EINVAL;
  3472. }
  3473. #if 0
  3474. static int ci_enable_samu_dpm(struct amdgpu_device *adev, bool enable)
  3475. {
  3476. struct ci_power_info *pi = ci_get_pi(adev);
  3477. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3478. int i;
  3479. if (adev->pm.dpm.ac_power)
  3480. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3481. else
  3482. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3483. if (enable) {
  3484. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  3485. for (i = adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3486. if (adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3487. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  3488. if (!pi->caps_samu_dpm)
  3489. break;
  3490. }
  3491. }
  3492. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3493. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  3494. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  3495. }
  3496. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3497. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  3498. 0 : -EINVAL;
  3499. }
  3500. static int ci_enable_acp_dpm(struct amdgpu_device *adev, bool enable)
  3501. {
  3502. struct ci_power_info *pi = ci_get_pi(adev);
  3503. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3504. int i;
  3505. if (adev->pm.dpm.ac_power)
  3506. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3507. else
  3508. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3509. if (enable) {
  3510. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  3511. for (i = adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3512. if (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3513. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  3514. if (!pi->caps_acp_dpm)
  3515. break;
  3516. }
  3517. }
  3518. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3519. PPSMC_MSG_ACPDPM_SetEnabledMask,
  3520. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  3521. }
  3522. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3523. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  3524. 0 : -EINVAL;
  3525. }
  3526. #endif
  3527. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  3528. {
  3529. struct ci_power_info *pi = ci_get_pi(adev);
  3530. u32 tmp;
  3531. int ret = 0;
  3532. if (!gate) {
  3533. /* turn the clocks on when decoding */
  3534. if (pi->caps_uvd_dpm ||
  3535. (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  3536. pi->smc_state_table.UvdBootLevel = 0;
  3537. else
  3538. pi->smc_state_table.UvdBootLevel =
  3539. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  3540. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3541. tmp &= ~DPM_TABLE_475__UvdBootLevel_MASK;
  3542. tmp |= (pi->smc_state_table.UvdBootLevel << DPM_TABLE_475__UvdBootLevel__SHIFT);
  3543. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3544. ret = ci_enable_uvd_dpm(adev, true);
  3545. } else {
  3546. ret = ci_enable_uvd_dpm(adev, false);
  3547. if (ret)
  3548. return ret;
  3549. }
  3550. return ret;
  3551. }
  3552. static u8 ci_get_vce_boot_level(struct amdgpu_device *adev)
  3553. {
  3554. u8 i;
  3555. u32 min_evclk = 30000; /* ??? */
  3556. struct amdgpu_vce_clock_voltage_dependency_table *table =
  3557. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  3558. for (i = 0; i < table->count; i++) {
  3559. if (table->entries[i].evclk >= min_evclk)
  3560. return i;
  3561. }
  3562. return table->count - 1;
  3563. }
  3564. static int ci_update_vce_dpm(struct amdgpu_device *adev,
  3565. struct amdgpu_ps *amdgpu_new_state,
  3566. struct amdgpu_ps *amdgpu_current_state)
  3567. {
  3568. struct ci_power_info *pi = ci_get_pi(adev);
  3569. int ret = 0;
  3570. u32 tmp;
  3571. if (amdgpu_current_state->evclk != amdgpu_new_state->evclk) {
  3572. if (amdgpu_new_state->evclk) {
  3573. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(adev);
  3574. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3575. tmp &= ~DPM_TABLE_475__VceBootLevel_MASK;
  3576. tmp |= (pi->smc_state_table.VceBootLevel << DPM_TABLE_475__VceBootLevel__SHIFT);
  3577. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3578. ret = ci_enable_vce_dpm(adev, true);
  3579. } else {
  3580. ret = ci_enable_vce_dpm(adev, false);
  3581. if (ret)
  3582. return ret;
  3583. }
  3584. }
  3585. return ret;
  3586. }
  3587. #if 0
  3588. static int ci_update_samu_dpm(struct amdgpu_device *adev, bool gate)
  3589. {
  3590. return ci_enable_samu_dpm(adev, gate);
  3591. }
  3592. static int ci_update_acp_dpm(struct amdgpu_device *adev, bool gate)
  3593. {
  3594. struct ci_power_info *pi = ci_get_pi(adev);
  3595. u32 tmp;
  3596. if (!gate) {
  3597. pi->smc_state_table.AcpBootLevel = 0;
  3598. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3599. tmp &= ~AcpBootLevel_MASK;
  3600. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3601. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3602. }
  3603. return ci_enable_acp_dpm(adev, !gate);
  3604. }
  3605. #endif
  3606. static int ci_generate_dpm_level_enable_mask(struct amdgpu_device *adev,
  3607. struct amdgpu_ps *amdgpu_state)
  3608. {
  3609. struct ci_power_info *pi = ci_get_pi(adev);
  3610. int ret;
  3611. ret = ci_trim_dpm_states(adev, amdgpu_state);
  3612. if (ret)
  3613. return ret;
  3614. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3615. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3616. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3617. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3618. pi->last_mclk_dpm_enable_mask =
  3619. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3620. if (pi->uvd_enabled) {
  3621. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3622. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3623. }
  3624. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3625. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3626. return 0;
  3627. }
  3628. static u32 ci_get_lowest_enabled_level(struct amdgpu_device *adev,
  3629. u32 level_mask)
  3630. {
  3631. u32 level = 0;
  3632. while ((level_mask & (1 << level)) == 0)
  3633. level++;
  3634. return level;
  3635. }
  3636. static int ci_dpm_force_performance_level(void *handle,
  3637. enum amd_dpm_forced_level level)
  3638. {
  3639. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3640. struct ci_power_info *pi = ci_get_pi(adev);
  3641. u32 tmp, levels, i;
  3642. int ret;
  3643. if (level == AMD_DPM_FORCED_LEVEL_HIGH) {
  3644. if ((!pi->pcie_dpm_key_disabled) &&
  3645. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3646. levels = 0;
  3647. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3648. while (tmp >>= 1)
  3649. levels++;
  3650. if (levels) {
  3651. ret = ci_dpm_force_state_pcie(adev, level);
  3652. if (ret)
  3653. return ret;
  3654. for (i = 0; i < adev->usec_timeout; i++) {
  3655. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3656. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3657. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3658. if (tmp == levels)
  3659. break;
  3660. udelay(1);
  3661. }
  3662. }
  3663. }
  3664. if ((!pi->sclk_dpm_key_disabled) &&
  3665. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3666. levels = 0;
  3667. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3668. while (tmp >>= 1)
  3669. levels++;
  3670. if (levels) {
  3671. ret = ci_dpm_force_state_sclk(adev, levels);
  3672. if (ret)
  3673. return ret;
  3674. for (i = 0; i < adev->usec_timeout; i++) {
  3675. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3676. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3677. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3678. if (tmp == levels)
  3679. break;
  3680. udelay(1);
  3681. }
  3682. }
  3683. }
  3684. if ((!pi->mclk_dpm_key_disabled) &&
  3685. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3686. levels = 0;
  3687. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3688. while (tmp >>= 1)
  3689. levels++;
  3690. if (levels) {
  3691. ret = ci_dpm_force_state_mclk(adev, levels);
  3692. if (ret)
  3693. return ret;
  3694. for (i = 0; i < adev->usec_timeout; i++) {
  3695. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3696. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3697. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3698. if (tmp == levels)
  3699. break;
  3700. udelay(1);
  3701. }
  3702. }
  3703. }
  3704. } else if (level == AMD_DPM_FORCED_LEVEL_LOW) {
  3705. if ((!pi->sclk_dpm_key_disabled) &&
  3706. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3707. levels = ci_get_lowest_enabled_level(adev,
  3708. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3709. ret = ci_dpm_force_state_sclk(adev, levels);
  3710. if (ret)
  3711. return ret;
  3712. for (i = 0; i < adev->usec_timeout; i++) {
  3713. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3714. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3715. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3716. if (tmp == levels)
  3717. break;
  3718. udelay(1);
  3719. }
  3720. }
  3721. if ((!pi->mclk_dpm_key_disabled) &&
  3722. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3723. levels = ci_get_lowest_enabled_level(adev,
  3724. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3725. ret = ci_dpm_force_state_mclk(adev, levels);
  3726. if (ret)
  3727. return ret;
  3728. for (i = 0; i < adev->usec_timeout; i++) {
  3729. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3730. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3731. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3732. if (tmp == levels)
  3733. break;
  3734. udelay(1);
  3735. }
  3736. }
  3737. if ((!pi->pcie_dpm_key_disabled) &&
  3738. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3739. levels = ci_get_lowest_enabled_level(adev,
  3740. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3741. ret = ci_dpm_force_state_pcie(adev, levels);
  3742. if (ret)
  3743. return ret;
  3744. for (i = 0; i < adev->usec_timeout; i++) {
  3745. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3746. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3747. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3748. if (tmp == levels)
  3749. break;
  3750. udelay(1);
  3751. }
  3752. }
  3753. } else if (level == AMD_DPM_FORCED_LEVEL_AUTO) {
  3754. if (!pi->pcie_dpm_key_disabled) {
  3755. PPSMC_Result smc_result;
  3756. smc_result = amdgpu_ci_send_msg_to_smc(adev,
  3757. PPSMC_MSG_PCIeDPM_UnForceLevel);
  3758. if (smc_result != PPSMC_Result_OK)
  3759. return -EINVAL;
  3760. }
  3761. ret = ci_upload_dpm_level_enable_mask(adev);
  3762. if (ret)
  3763. return ret;
  3764. }
  3765. adev->pm.dpm.forced_level = level;
  3766. return 0;
  3767. }
  3768. static int ci_set_mc_special_registers(struct amdgpu_device *adev,
  3769. struct ci_mc_reg_table *table)
  3770. {
  3771. u8 i, j, k;
  3772. u32 temp_reg;
  3773. for (i = 0, j = table->last; i < table->last; i++) {
  3774. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3775. return -EINVAL;
  3776. switch(table->mc_reg_address[i].s1) {
  3777. case mmMC_SEQ_MISC1:
  3778. temp_reg = RREG32(mmMC_PMG_CMD_EMRS);
  3779. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_EMRS;
  3780. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3781. for (k = 0; k < table->num_entries; k++) {
  3782. table->mc_reg_table_entry[k].mc_data[j] =
  3783. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3784. }
  3785. j++;
  3786. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3787. return -EINVAL;
  3788. temp_reg = RREG32(mmMC_PMG_CMD_MRS);
  3789. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS;
  3790. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS_LP;
  3791. for (k = 0; k < table->num_entries; k++) {
  3792. table->mc_reg_table_entry[k].mc_data[j] =
  3793. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3794. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  3795. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3796. }
  3797. j++;
  3798. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  3799. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3800. return -EINVAL;
  3801. table->mc_reg_address[j].s1 = mmMC_PMG_AUTO_CMD;
  3802. table->mc_reg_address[j].s0 = mmMC_PMG_AUTO_CMD;
  3803. for (k = 0; k < table->num_entries; k++) {
  3804. table->mc_reg_table_entry[k].mc_data[j] =
  3805. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3806. }
  3807. j++;
  3808. }
  3809. break;
  3810. case mmMC_SEQ_RESERVE_M:
  3811. temp_reg = RREG32(mmMC_PMG_CMD_MRS1);
  3812. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS1;
  3813. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3814. for (k = 0; k < table->num_entries; k++) {
  3815. table->mc_reg_table_entry[k].mc_data[j] =
  3816. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3817. }
  3818. j++;
  3819. break;
  3820. default:
  3821. break;
  3822. }
  3823. }
  3824. table->last = j;
  3825. return 0;
  3826. }
  3827. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3828. {
  3829. bool result = true;
  3830. switch(in_reg) {
  3831. case mmMC_SEQ_RAS_TIMING:
  3832. *out_reg = mmMC_SEQ_RAS_TIMING_LP;
  3833. break;
  3834. case mmMC_SEQ_DLL_STBY:
  3835. *out_reg = mmMC_SEQ_DLL_STBY_LP;
  3836. break;
  3837. case mmMC_SEQ_G5PDX_CMD0:
  3838. *out_reg = mmMC_SEQ_G5PDX_CMD0_LP;
  3839. break;
  3840. case mmMC_SEQ_G5PDX_CMD1:
  3841. *out_reg = mmMC_SEQ_G5PDX_CMD1_LP;
  3842. break;
  3843. case mmMC_SEQ_G5PDX_CTRL:
  3844. *out_reg = mmMC_SEQ_G5PDX_CTRL_LP;
  3845. break;
  3846. case mmMC_SEQ_CAS_TIMING:
  3847. *out_reg = mmMC_SEQ_CAS_TIMING_LP;
  3848. break;
  3849. case mmMC_SEQ_MISC_TIMING:
  3850. *out_reg = mmMC_SEQ_MISC_TIMING_LP;
  3851. break;
  3852. case mmMC_SEQ_MISC_TIMING2:
  3853. *out_reg = mmMC_SEQ_MISC_TIMING2_LP;
  3854. break;
  3855. case mmMC_SEQ_PMG_DVS_CMD:
  3856. *out_reg = mmMC_SEQ_PMG_DVS_CMD_LP;
  3857. break;
  3858. case mmMC_SEQ_PMG_DVS_CTL:
  3859. *out_reg = mmMC_SEQ_PMG_DVS_CTL_LP;
  3860. break;
  3861. case mmMC_SEQ_RD_CTL_D0:
  3862. *out_reg = mmMC_SEQ_RD_CTL_D0_LP;
  3863. break;
  3864. case mmMC_SEQ_RD_CTL_D1:
  3865. *out_reg = mmMC_SEQ_RD_CTL_D1_LP;
  3866. break;
  3867. case mmMC_SEQ_WR_CTL_D0:
  3868. *out_reg = mmMC_SEQ_WR_CTL_D0_LP;
  3869. break;
  3870. case mmMC_SEQ_WR_CTL_D1:
  3871. *out_reg = mmMC_SEQ_WR_CTL_D1_LP;
  3872. break;
  3873. case mmMC_PMG_CMD_EMRS:
  3874. *out_reg = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3875. break;
  3876. case mmMC_PMG_CMD_MRS:
  3877. *out_reg = mmMC_SEQ_PMG_CMD_MRS_LP;
  3878. break;
  3879. case mmMC_PMG_CMD_MRS1:
  3880. *out_reg = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3881. break;
  3882. case mmMC_SEQ_PMG_TIMING:
  3883. *out_reg = mmMC_SEQ_PMG_TIMING_LP;
  3884. break;
  3885. case mmMC_PMG_CMD_MRS2:
  3886. *out_reg = mmMC_SEQ_PMG_CMD_MRS2_LP;
  3887. break;
  3888. case mmMC_SEQ_WR_CTL_2:
  3889. *out_reg = mmMC_SEQ_WR_CTL_2_LP;
  3890. break;
  3891. default:
  3892. result = false;
  3893. break;
  3894. }
  3895. return result;
  3896. }
  3897. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3898. {
  3899. u8 i, j;
  3900. for (i = 0; i < table->last; i++) {
  3901. for (j = 1; j < table->num_entries; j++) {
  3902. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3903. table->mc_reg_table_entry[j].mc_data[i]) {
  3904. table->valid_flag |= 1 << i;
  3905. break;
  3906. }
  3907. }
  3908. }
  3909. }
  3910. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3911. {
  3912. u32 i;
  3913. u16 address;
  3914. for (i = 0; i < table->last; i++) {
  3915. table->mc_reg_address[i].s0 =
  3916. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3917. address : table->mc_reg_address[i].s1;
  3918. }
  3919. }
  3920. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3921. struct ci_mc_reg_table *ci_table)
  3922. {
  3923. u8 i, j;
  3924. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3925. return -EINVAL;
  3926. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3927. return -EINVAL;
  3928. for (i = 0; i < table->last; i++)
  3929. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3930. ci_table->last = table->last;
  3931. for (i = 0; i < table->num_entries; i++) {
  3932. ci_table->mc_reg_table_entry[i].mclk_max =
  3933. table->mc_reg_table_entry[i].mclk_max;
  3934. for (j = 0; j < table->last; j++)
  3935. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3936. table->mc_reg_table_entry[i].mc_data[j];
  3937. }
  3938. ci_table->num_entries = table->num_entries;
  3939. return 0;
  3940. }
  3941. static int ci_register_patching_mc_seq(struct amdgpu_device *adev,
  3942. struct ci_mc_reg_table *table)
  3943. {
  3944. u8 i, k;
  3945. u32 tmp;
  3946. bool patch;
  3947. tmp = RREG32(mmMC_SEQ_MISC0);
  3948. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  3949. if (patch &&
  3950. ((adev->pdev->device == 0x67B0) ||
  3951. (adev->pdev->device == 0x67B1))) {
  3952. for (i = 0; i < table->last; i++) {
  3953. if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3954. return -EINVAL;
  3955. switch (table->mc_reg_address[i].s1) {
  3956. case mmMC_SEQ_MISC1:
  3957. for (k = 0; k < table->num_entries; k++) {
  3958. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3959. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3960. table->mc_reg_table_entry[k].mc_data[i] =
  3961. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
  3962. 0x00000007;
  3963. }
  3964. break;
  3965. case mmMC_SEQ_WR_CTL_D0:
  3966. for (k = 0; k < table->num_entries; k++) {
  3967. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3968. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3969. table->mc_reg_table_entry[k].mc_data[i] =
  3970. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3971. 0x0000D0DD;
  3972. }
  3973. break;
  3974. case mmMC_SEQ_WR_CTL_D1:
  3975. for (k = 0; k < table->num_entries; k++) {
  3976. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3977. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3978. table->mc_reg_table_entry[k].mc_data[i] =
  3979. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3980. 0x0000D0DD;
  3981. }
  3982. break;
  3983. case mmMC_SEQ_WR_CTL_2:
  3984. for (k = 0; k < table->num_entries; k++) {
  3985. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3986. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3987. table->mc_reg_table_entry[k].mc_data[i] = 0;
  3988. }
  3989. break;
  3990. case mmMC_SEQ_CAS_TIMING:
  3991. for (k = 0; k < table->num_entries; k++) {
  3992. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3993. table->mc_reg_table_entry[k].mc_data[i] =
  3994. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3995. 0x000C0140;
  3996. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3997. table->mc_reg_table_entry[k].mc_data[i] =
  3998. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3999. 0x000C0150;
  4000. }
  4001. break;
  4002. case mmMC_SEQ_MISC_TIMING:
  4003. for (k = 0; k < table->num_entries; k++) {
  4004. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  4005. table->mc_reg_table_entry[k].mc_data[i] =
  4006. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  4007. 0x00000030;
  4008. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  4009. table->mc_reg_table_entry[k].mc_data[i] =
  4010. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  4011. 0x00000035;
  4012. }
  4013. break;
  4014. default:
  4015. break;
  4016. }
  4017. }
  4018. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  4019. tmp = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
  4020. tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
  4021. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  4022. WREG32(mmMC_SEQ_IO_DEBUG_DATA, tmp);
  4023. }
  4024. return 0;
  4025. }
  4026. static int ci_initialize_mc_reg_table(struct amdgpu_device *adev)
  4027. {
  4028. struct ci_power_info *pi = ci_get_pi(adev);
  4029. struct atom_mc_reg_table *table;
  4030. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  4031. u8 module_index = ci_get_memory_module_index(adev);
  4032. int ret;
  4033. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  4034. if (!table)
  4035. return -ENOMEM;
  4036. WREG32(mmMC_SEQ_RAS_TIMING_LP, RREG32(mmMC_SEQ_RAS_TIMING));
  4037. WREG32(mmMC_SEQ_CAS_TIMING_LP, RREG32(mmMC_SEQ_CAS_TIMING));
  4038. WREG32(mmMC_SEQ_DLL_STBY_LP, RREG32(mmMC_SEQ_DLL_STBY));
  4039. WREG32(mmMC_SEQ_G5PDX_CMD0_LP, RREG32(mmMC_SEQ_G5PDX_CMD0));
  4040. WREG32(mmMC_SEQ_G5PDX_CMD1_LP, RREG32(mmMC_SEQ_G5PDX_CMD1));
  4041. WREG32(mmMC_SEQ_G5PDX_CTRL_LP, RREG32(mmMC_SEQ_G5PDX_CTRL));
  4042. WREG32(mmMC_SEQ_PMG_DVS_CMD_LP, RREG32(mmMC_SEQ_PMG_DVS_CMD));
  4043. WREG32(mmMC_SEQ_PMG_DVS_CTL_LP, RREG32(mmMC_SEQ_PMG_DVS_CTL));
  4044. WREG32(mmMC_SEQ_MISC_TIMING_LP, RREG32(mmMC_SEQ_MISC_TIMING));
  4045. WREG32(mmMC_SEQ_MISC_TIMING2_LP, RREG32(mmMC_SEQ_MISC_TIMING2));
  4046. WREG32(mmMC_SEQ_PMG_CMD_EMRS_LP, RREG32(mmMC_PMG_CMD_EMRS));
  4047. WREG32(mmMC_SEQ_PMG_CMD_MRS_LP, RREG32(mmMC_PMG_CMD_MRS));
  4048. WREG32(mmMC_SEQ_PMG_CMD_MRS1_LP, RREG32(mmMC_PMG_CMD_MRS1));
  4049. WREG32(mmMC_SEQ_WR_CTL_D0_LP, RREG32(mmMC_SEQ_WR_CTL_D0));
  4050. WREG32(mmMC_SEQ_WR_CTL_D1_LP, RREG32(mmMC_SEQ_WR_CTL_D1));
  4051. WREG32(mmMC_SEQ_RD_CTL_D0_LP, RREG32(mmMC_SEQ_RD_CTL_D0));
  4052. WREG32(mmMC_SEQ_RD_CTL_D1_LP, RREG32(mmMC_SEQ_RD_CTL_D1));
  4053. WREG32(mmMC_SEQ_PMG_TIMING_LP, RREG32(mmMC_SEQ_PMG_TIMING));
  4054. WREG32(mmMC_SEQ_PMG_CMD_MRS2_LP, RREG32(mmMC_PMG_CMD_MRS2));
  4055. WREG32(mmMC_SEQ_WR_CTL_2_LP, RREG32(mmMC_SEQ_WR_CTL_2));
  4056. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  4057. if (ret)
  4058. goto init_mc_done;
  4059. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  4060. if (ret)
  4061. goto init_mc_done;
  4062. ci_set_s0_mc_reg_index(ci_table);
  4063. ret = ci_register_patching_mc_seq(adev, ci_table);
  4064. if (ret)
  4065. goto init_mc_done;
  4066. ret = ci_set_mc_special_registers(adev, ci_table);
  4067. if (ret)
  4068. goto init_mc_done;
  4069. ci_set_valid_flag(ci_table);
  4070. init_mc_done:
  4071. kfree(table);
  4072. return ret;
  4073. }
  4074. static int ci_populate_mc_reg_addresses(struct amdgpu_device *adev,
  4075. SMU7_Discrete_MCRegisters *mc_reg_table)
  4076. {
  4077. struct ci_power_info *pi = ci_get_pi(adev);
  4078. u32 i, j;
  4079. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  4080. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  4081. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  4082. return -EINVAL;
  4083. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  4084. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  4085. i++;
  4086. }
  4087. }
  4088. mc_reg_table->last = (u8)i;
  4089. return 0;
  4090. }
  4091. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  4092. SMU7_Discrete_MCRegisterSet *data,
  4093. u32 num_entries, u32 valid_flag)
  4094. {
  4095. u32 i, j;
  4096. for (i = 0, j = 0; j < num_entries; j++) {
  4097. if (valid_flag & (1 << j)) {
  4098. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  4099. i++;
  4100. }
  4101. }
  4102. }
  4103. static void ci_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  4104. const u32 memory_clock,
  4105. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  4106. {
  4107. struct ci_power_info *pi = ci_get_pi(adev);
  4108. u32 i = 0;
  4109. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  4110. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  4111. break;
  4112. }
  4113. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  4114. --i;
  4115. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  4116. mc_reg_table_data, pi->mc_reg_table.last,
  4117. pi->mc_reg_table.valid_flag);
  4118. }
  4119. static void ci_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  4120. SMU7_Discrete_MCRegisters *mc_reg_table)
  4121. {
  4122. struct ci_power_info *pi = ci_get_pi(adev);
  4123. u32 i;
  4124. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  4125. ci_convert_mc_reg_table_entry_to_smc(adev,
  4126. pi->dpm_table.mclk_table.dpm_levels[i].value,
  4127. &mc_reg_table->data[i]);
  4128. }
  4129. static int ci_populate_initial_mc_reg_table(struct amdgpu_device *adev)
  4130. {
  4131. struct ci_power_info *pi = ci_get_pi(adev);
  4132. int ret;
  4133. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4134. ret = ci_populate_mc_reg_addresses(adev, &pi->smc_mc_reg_table);
  4135. if (ret)
  4136. return ret;
  4137. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4138. return amdgpu_ci_copy_bytes_to_smc(adev,
  4139. pi->mc_reg_table_start,
  4140. (u8 *)&pi->smc_mc_reg_table,
  4141. sizeof(SMU7_Discrete_MCRegisters),
  4142. pi->sram_end);
  4143. }
  4144. static int ci_update_and_upload_mc_reg_table(struct amdgpu_device *adev)
  4145. {
  4146. struct ci_power_info *pi = ci_get_pi(adev);
  4147. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  4148. return 0;
  4149. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4150. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4151. return amdgpu_ci_copy_bytes_to_smc(adev,
  4152. pi->mc_reg_table_start +
  4153. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  4154. (u8 *)&pi->smc_mc_reg_table.data[0],
  4155. sizeof(SMU7_Discrete_MCRegisterSet) *
  4156. pi->dpm_table.mclk_table.count,
  4157. pi->sram_end);
  4158. }
  4159. static void ci_enable_voltage_control(struct amdgpu_device *adev)
  4160. {
  4161. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  4162. tmp |= GENERAL_PWRMGT__VOLT_PWRMGT_EN_MASK;
  4163. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  4164. }
  4165. static enum amdgpu_pcie_gen ci_get_maximum_link_speed(struct amdgpu_device *adev,
  4166. struct amdgpu_ps *amdgpu_state)
  4167. {
  4168. struct ci_ps *state = ci_get_ps(amdgpu_state);
  4169. int i;
  4170. u16 pcie_speed, max_speed = 0;
  4171. for (i = 0; i < state->performance_level_count; i++) {
  4172. pcie_speed = state->performance_levels[i].pcie_gen;
  4173. if (max_speed < pcie_speed)
  4174. max_speed = pcie_speed;
  4175. }
  4176. return max_speed;
  4177. }
  4178. static u16 ci_get_current_pcie_speed(struct amdgpu_device *adev)
  4179. {
  4180. u32 speed_cntl = 0;
  4181. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL) &
  4182. PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK;
  4183. speed_cntl >>= PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
  4184. return (u16)speed_cntl;
  4185. }
  4186. static int ci_get_current_pcie_lane_number(struct amdgpu_device *adev)
  4187. {
  4188. u32 link_width = 0;
  4189. link_width = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL) &
  4190. PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK;
  4191. link_width >>= PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
  4192. switch (link_width) {
  4193. case 1:
  4194. return 1;
  4195. case 2:
  4196. return 2;
  4197. case 3:
  4198. return 4;
  4199. case 4:
  4200. return 8;
  4201. case 0:
  4202. case 6:
  4203. default:
  4204. return 16;
  4205. }
  4206. }
  4207. static void ci_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  4208. struct amdgpu_ps *amdgpu_new_state,
  4209. struct amdgpu_ps *amdgpu_current_state)
  4210. {
  4211. struct ci_power_info *pi = ci_get_pi(adev);
  4212. enum amdgpu_pcie_gen target_link_speed =
  4213. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4214. enum amdgpu_pcie_gen current_link_speed;
  4215. if (pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  4216. current_link_speed = ci_get_maximum_link_speed(adev, amdgpu_current_state);
  4217. else
  4218. current_link_speed = pi->force_pcie_gen;
  4219. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4220. pi->pspp_notify_required = false;
  4221. if (target_link_speed > current_link_speed) {
  4222. switch (target_link_speed) {
  4223. #ifdef CONFIG_ACPI
  4224. case AMDGPU_PCIE_GEN3:
  4225. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  4226. break;
  4227. pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  4228. if (current_link_speed == AMDGPU_PCIE_GEN2)
  4229. break;
  4230. case AMDGPU_PCIE_GEN2:
  4231. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  4232. break;
  4233. #endif
  4234. default:
  4235. pi->force_pcie_gen = ci_get_current_pcie_speed(adev);
  4236. break;
  4237. }
  4238. } else {
  4239. if (target_link_speed < current_link_speed)
  4240. pi->pspp_notify_required = true;
  4241. }
  4242. }
  4243. static void ci_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  4244. struct amdgpu_ps *amdgpu_new_state,
  4245. struct amdgpu_ps *amdgpu_current_state)
  4246. {
  4247. struct ci_power_info *pi = ci_get_pi(adev);
  4248. enum amdgpu_pcie_gen target_link_speed =
  4249. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4250. u8 request;
  4251. if (pi->pspp_notify_required) {
  4252. if (target_link_speed == AMDGPU_PCIE_GEN3)
  4253. request = PCIE_PERF_REQ_PECI_GEN3;
  4254. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  4255. request = PCIE_PERF_REQ_PECI_GEN2;
  4256. else
  4257. request = PCIE_PERF_REQ_PECI_GEN1;
  4258. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  4259. (ci_get_current_pcie_speed(adev) > 0))
  4260. return;
  4261. #ifdef CONFIG_ACPI
  4262. amdgpu_acpi_pcie_performance_request(adev, request, false);
  4263. #endif
  4264. }
  4265. }
  4266. static int ci_set_private_data_variables_based_on_pptable(struct amdgpu_device *adev)
  4267. {
  4268. struct ci_power_info *pi = ci_get_pi(adev);
  4269. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  4270. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  4271. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  4272. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  4273. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  4274. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  4275. if (allowed_sclk_vddc_table == NULL)
  4276. return -EINVAL;
  4277. if (allowed_sclk_vddc_table->count < 1)
  4278. return -EINVAL;
  4279. if (allowed_mclk_vddc_table == NULL)
  4280. return -EINVAL;
  4281. if (allowed_mclk_vddc_table->count < 1)
  4282. return -EINVAL;
  4283. if (allowed_mclk_vddci_table == NULL)
  4284. return -EINVAL;
  4285. if (allowed_mclk_vddci_table->count < 1)
  4286. return -EINVAL;
  4287. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  4288. pi->max_vddc_in_pp_table =
  4289. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4290. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  4291. pi->max_vddci_in_pp_table =
  4292. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4293. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  4294. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4295. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  4296. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4297. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  4298. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4299. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  4300. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4301. return 0;
  4302. }
  4303. static void ci_patch_with_vddc_leakage(struct amdgpu_device *adev, u16 *vddc)
  4304. {
  4305. struct ci_power_info *pi = ci_get_pi(adev);
  4306. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  4307. u32 leakage_index;
  4308. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4309. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  4310. *vddc = leakage_table->actual_voltage[leakage_index];
  4311. break;
  4312. }
  4313. }
  4314. }
  4315. static void ci_patch_with_vddci_leakage(struct amdgpu_device *adev, u16 *vddci)
  4316. {
  4317. struct ci_power_info *pi = ci_get_pi(adev);
  4318. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  4319. u32 leakage_index;
  4320. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4321. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  4322. *vddci = leakage_table->actual_voltage[leakage_index];
  4323. break;
  4324. }
  4325. }
  4326. }
  4327. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4328. struct amdgpu_clock_voltage_dependency_table *table)
  4329. {
  4330. u32 i;
  4331. if (table) {
  4332. for (i = 0; i < table->count; i++)
  4333. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4334. }
  4335. }
  4336. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct amdgpu_device *adev,
  4337. struct amdgpu_clock_voltage_dependency_table *table)
  4338. {
  4339. u32 i;
  4340. if (table) {
  4341. for (i = 0; i < table->count; i++)
  4342. ci_patch_with_vddci_leakage(adev, &table->entries[i].v);
  4343. }
  4344. }
  4345. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4346. struct amdgpu_vce_clock_voltage_dependency_table *table)
  4347. {
  4348. u32 i;
  4349. if (table) {
  4350. for (i = 0; i < table->count; i++)
  4351. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4352. }
  4353. }
  4354. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4355. struct amdgpu_uvd_clock_voltage_dependency_table *table)
  4356. {
  4357. u32 i;
  4358. if (table) {
  4359. for (i = 0; i < table->count; i++)
  4360. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4361. }
  4362. }
  4363. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct amdgpu_device *adev,
  4364. struct amdgpu_phase_shedding_limits_table *table)
  4365. {
  4366. u32 i;
  4367. if (table) {
  4368. for (i = 0; i < table->count; i++)
  4369. ci_patch_with_vddc_leakage(adev, &table->entries[i].voltage);
  4370. }
  4371. }
  4372. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct amdgpu_device *adev,
  4373. struct amdgpu_clock_and_voltage_limits *table)
  4374. {
  4375. if (table) {
  4376. ci_patch_with_vddc_leakage(adev, (u16 *)&table->vddc);
  4377. ci_patch_with_vddci_leakage(adev, (u16 *)&table->vddci);
  4378. }
  4379. }
  4380. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct amdgpu_device *adev,
  4381. struct amdgpu_cac_leakage_table *table)
  4382. {
  4383. u32 i;
  4384. if (table) {
  4385. for (i = 0; i < table->count; i++)
  4386. ci_patch_with_vddc_leakage(adev, &table->entries[i].vddc);
  4387. }
  4388. }
  4389. static void ci_patch_dependency_tables_with_leakage(struct amdgpu_device *adev)
  4390. {
  4391. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4392. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  4393. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4394. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  4395. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4396. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  4397. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(adev,
  4398. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  4399. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4400. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  4401. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4402. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  4403. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4404. &adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  4405. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4406. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  4407. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(adev,
  4408. &adev->pm.dpm.dyn_state.phase_shedding_limits_table);
  4409. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4410. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  4411. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4412. &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  4413. ci_patch_cac_leakage_table_with_vddc_leakage(adev,
  4414. &adev->pm.dpm.dyn_state.cac_leakage_table);
  4415. }
  4416. static void ci_update_current_ps(struct amdgpu_device *adev,
  4417. struct amdgpu_ps *rps)
  4418. {
  4419. struct ci_ps *new_ps = ci_get_ps(rps);
  4420. struct ci_power_info *pi = ci_get_pi(adev);
  4421. pi->current_rps = *rps;
  4422. pi->current_ps = *new_ps;
  4423. pi->current_rps.ps_priv = &pi->current_ps;
  4424. adev->pm.dpm.current_ps = &pi->current_rps;
  4425. }
  4426. static void ci_update_requested_ps(struct amdgpu_device *adev,
  4427. struct amdgpu_ps *rps)
  4428. {
  4429. struct ci_ps *new_ps = ci_get_ps(rps);
  4430. struct ci_power_info *pi = ci_get_pi(adev);
  4431. pi->requested_rps = *rps;
  4432. pi->requested_ps = *new_ps;
  4433. pi->requested_rps.ps_priv = &pi->requested_ps;
  4434. adev->pm.dpm.requested_ps = &pi->requested_rps;
  4435. }
  4436. static int ci_dpm_pre_set_power_state(void *handle)
  4437. {
  4438. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4439. struct ci_power_info *pi = ci_get_pi(adev);
  4440. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  4441. struct amdgpu_ps *new_ps = &requested_ps;
  4442. ci_update_requested_ps(adev, new_ps);
  4443. ci_apply_state_adjust_rules(adev, &pi->requested_rps);
  4444. return 0;
  4445. }
  4446. static void ci_dpm_post_set_power_state(void *handle)
  4447. {
  4448. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4449. struct ci_power_info *pi = ci_get_pi(adev);
  4450. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4451. ci_update_current_ps(adev, new_ps);
  4452. }
  4453. static void ci_dpm_setup_asic(struct amdgpu_device *adev)
  4454. {
  4455. ci_read_clock_registers(adev);
  4456. ci_enable_acpi_power_management(adev);
  4457. ci_init_sclk_t(adev);
  4458. }
  4459. static int ci_dpm_enable(struct amdgpu_device *adev)
  4460. {
  4461. struct ci_power_info *pi = ci_get_pi(adev);
  4462. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4463. int ret;
  4464. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  4465. ci_enable_voltage_control(adev);
  4466. ret = ci_construct_voltage_tables(adev);
  4467. if (ret) {
  4468. DRM_ERROR("ci_construct_voltage_tables failed\n");
  4469. return ret;
  4470. }
  4471. }
  4472. if (pi->caps_dynamic_ac_timing) {
  4473. ret = ci_initialize_mc_reg_table(adev);
  4474. if (ret)
  4475. pi->caps_dynamic_ac_timing = false;
  4476. }
  4477. if (pi->dynamic_ss)
  4478. ci_enable_spread_spectrum(adev, true);
  4479. if (pi->thermal_protection)
  4480. ci_enable_thermal_protection(adev, true);
  4481. ci_program_sstp(adev);
  4482. ci_enable_display_gap(adev);
  4483. ci_program_vc(adev);
  4484. ret = ci_upload_firmware(adev);
  4485. if (ret) {
  4486. DRM_ERROR("ci_upload_firmware failed\n");
  4487. return ret;
  4488. }
  4489. ret = ci_process_firmware_header(adev);
  4490. if (ret) {
  4491. DRM_ERROR("ci_process_firmware_header failed\n");
  4492. return ret;
  4493. }
  4494. ret = ci_initial_switch_from_arb_f0_to_f1(adev);
  4495. if (ret) {
  4496. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  4497. return ret;
  4498. }
  4499. ret = ci_init_smc_table(adev);
  4500. if (ret) {
  4501. DRM_ERROR("ci_init_smc_table failed\n");
  4502. return ret;
  4503. }
  4504. ret = ci_init_arb_table_index(adev);
  4505. if (ret) {
  4506. DRM_ERROR("ci_init_arb_table_index failed\n");
  4507. return ret;
  4508. }
  4509. if (pi->caps_dynamic_ac_timing) {
  4510. ret = ci_populate_initial_mc_reg_table(adev);
  4511. if (ret) {
  4512. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  4513. return ret;
  4514. }
  4515. }
  4516. ret = ci_populate_pm_base(adev);
  4517. if (ret) {
  4518. DRM_ERROR("ci_populate_pm_base failed\n");
  4519. return ret;
  4520. }
  4521. ci_dpm_start_smc(adev);
  4522. ci_enable_vr_hot_gpio_interrupt(adev);
  4523. ret = ci_notify_smc_display_change(adev, false);
  4524. if (ret) {
  4525. DRM_ERROR("ci_notify_smc_display_change failed\n");
  4526. return ret;
  4527. }
  4528. ci_enable_sclk_control(adev, true);
  4529. ret = ci_enable_ulv(adev, true);
  4530. if (ret) {
  4531. DRM_ERROR("ci_enable_ulv failed\n");
  4532. return ret;
  4533. }
  4534. ret = ci_enable_ds_master_switch(adev, true);
  4535. if (ret) {
  4536. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  4537. return ret;
  4538. }
  4539. ret = ci_start_dpm(adev);
  4540. if (ret) {
  4541. DRM_ERROR("ci_start_dpm failed\n");
  4542. return ret;
  4543. }
  4544. ret = ci_enable_didt(adev, true);
  4545. if (ret) {
  4546. DRM_ERROR("ci_enable_didt failed\n");
  4547. return ret;
  4548. }
  4549. ret = ci_enable_smc_cac(adev, true);
  4550. if (ret) {
  4551. DRM_ERROR("ci_enable_smc_cac failed\n");
  4552. return ret;
  4553. }
  4554. ret = ci_enable_power_containment(adev, true);
  4555. if (ret) {
  4556. DRM_ERROR("ci_enable_power_containment failed\n");
  4557. return ret;
  4558. }
  4559. ret = ci_power_control_set_level(adev);
  4560. if (ret) {
  4561. DRM_ERROR("ci_power_control_set_level failed\n");
  4562. return ret;
  4563. }
  4564. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  4565. ret = ci_enable_thermal_based_sclk_dpm(adev, true);
  4566. if (ret) {
  4567. DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
  4568. return ret;
  4569. }
  4570. ci_thermal_start_thermal_controller(adev);
  4571. ci_update_current_ps(adev, boot_ps);
  4572. return 0;
  4573. }
  4574. static void ci_dpm_disable(struct amdgpu_device *adev)
  4575. {
  4576. struct ci_power_info *pi = ci_get_pi(adev);
  4577. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4578. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4579. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
  4580. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4581. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
  4582. ci_dpm_powergate_uvd(adev, true);
  4583. if (!amdgpu_ci_is_smc_running(adev))
  4584. return;
  4585. ci_thermal_stop_thermal_controller(adev);
  4586. if (pi->thermal_protection)
  4587. ci_enable_thermal_protection(adev, false);
  4588. ci_enable_power_containment(adev, false);
  4589. ci_enable_smc_cac(adev, false);
  4590. ci_enable_didt(adev, false);
  4591. ci_enable_spread_spectrum(adev, false);
  4592. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  4593. ci_stop_dpm(adev);
  4594. ci_enable_ds_master_switch(adev, false);
  4595. ci_enable_ulv(adev, false);
  4596. ci_clear_vc(adev);
  4597. ci_reset_to_default(adev);
  4598. ci_dpm_stop_smc(adev);
  4599. ci_force_switch_to_arb_f0(adev);
  4600. ci_enable_thermal_based_sclk_dpm(adev, false);
  4601. ci_update_current_ps(adev, boot_ps);
  4602. }
  4603. static int ci_dpm_set_power_state(void *handle)
  4604. {
  4605. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4606. struct ci_power_info *pi = ci_get_pi(adev);
  4607. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4608. struct amdgpu_ps *old_ps = &pi->current_rps;
  4609. int ret;
  4610. ci_find_dpm_states_clocks_in_dpm_table(adev, new_ps);
  4611. if (pi->pcie_performance_request)
  4612. ci_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  4613. ret = ci_freeze_sclk_mclk_dpm(adev);
  4614. if (ret) {
  4615. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  4616. return ret;
  4617. }
  4618. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(adev, new_ps);
  4619. if (ret) {
  4620. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  4621. return ret;
  4622. }
  4623. ret = ci_generate_dpm_level_enable_mask(adev, new_ps);
  4624. if (ret) {
  4625. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4626. return ret;
  4627. }
  4628. ret = ci_update_vce_dpm(adev, new_ps, old_ps);
  4629. if (ret) {
  4630. DRM_ERROR("ci_update_vce_dpm failed\n");
  4631. return ret;
  4632. }
  4633. ret = ci_update_sclk_t(adev);
  4634. if (ret) {
  4635. DRM_ERROR("ci_update_sclk_t failed\n");
  4636. return ret;
  4637. }
  4638. if (pi->caps_dynamic_ac_timing) {
  4639. ret = ci_update_and_upload_mc_reg_table(adev);
  4640. if (ret) {
  4641. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4642. return ret;
  4643. }
  4644. }
  4645. ret = ci_program_memory_timing_parameters(adev);
  4646. if (ret) {
  4647. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4648. return ret;
  4649. }
  4650. ret = ci_unfreeze_sclk_mclk_dpm(adev);
  4651. if (ret) {
  4652. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4653. return ret;
  4654. }
  4655. ret = ci_upload_dpm_level_enable_mask(adev);
  4656. if (ret) {
  4657. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4658. return ret;
  4659. }
  4660. if (pi->pcie_performance_request)
  4661. ci_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  4662. return 0;
  4663. }
  4664. #if 0
  4665. static void ci_dpm_reset_asic(struct amdgpu_device *adev)
  4666. {
  4667. ci_set_boot_state(adev);
  4668. }
  4669. #endif
  4670. static void ci_dpm_display_configuration_changed(void *handle)
  4671. {
  4672. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4673. ci_program_display_gap(adev);
  4674. }
  4675. union power_info {
  4676. struct _ATOM_POWERPLAY_INFO info;
  4677. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4678. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4679. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4680. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4681. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4682. };
  4683. union pplib_clock_info {
  4684. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4685. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4686. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4687. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4688. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4689. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4690. };
  4691. union pplib_power_state {
  4692. struct _ATOM_PPLIB_STATE v1;
  4693. struct _ATOM_PPLIB_STATE_V2 v2;
  4694. };
  4695. static void ci_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  4696. struct amdgpu_ps *rps,
  4697. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4698. u8 table_rev)
  4699. {
  4700. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4701. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4702. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4703. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4704. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4705. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4706. } else {
  4707. rps->vclk = 0;
  4708. rps->dclk = 0;
  4709. }
  4710. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4711. adev->pm.dpm.boot_ps = rps;
  4712. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4713. adev->pm.dpm.uvd_ps = rps;
  4714. }
  4715. static void ci_parse_pplib_clock_info(struct amdgpu_device *adev,
  4716. struct amdgpu_ps *rps, int index,
  4717. union pplib_clock_info *clock_info)
  4718. {
  4719. struct ci_power_info *pi = ci_get_pi(adev);
  4720. struct ci_ps *ps = ci_get_ps(rps);
  4721. struct ci_pl *pl = &ps->performance_levels[index];
  4722. ps->performance_level_count = index + 1;
  4723. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4724. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4725. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4726. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4727. pl->pcie_gen = amdgpu_get_pcie_gen_support(adev,
  4728. pi->sys_pcie_mask,
  4729. pi->vbios_boot_state.pcie_gen_bootup_value,
  4730. clock_info->ci.ucPCIEGen);
  4731. pl->pcie_lane = amdgpu_get_pcie_lane_support(adev,
  4732. pi->vbios_boot_state.pcie_lane_bootup_value,
  4733. le16_to_cpu(clock_info->ci.usPCIELane));
  4734. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4735. pi->acpi_pcie_gen = pl->pcie_gen;
  4736. }
  4737. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4738. pi->ulv.supported = true;
  4739. pi->ulv.pl = *pl;
  4740. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4741. }
  4742. /* patch up boot state */
  4743. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4744. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4745. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4746. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4747. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4748. }
  4749. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4750. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4751. pi->use_pcie_powersaving_levels = true;
  4752. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4753. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4754. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4755. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4756. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4757. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4758. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4759. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4760. break;
  4761. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4762. pi->use_pcie_performance_levels = true;
  4763. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4764. pi->pcie_gen_performance.max = pl->pcie_gen;
  4765. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4766. pi->pcie_gen_performance.min = pl->pcie_gen;
  4767. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4768. pi->pcie_lane_performance.max = pl->pcie_lane;
  4769. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4770. pi->pcie_lane_performance.min = pl->pcie_lane;
  4771. break;
  4772. default:
  4773. break;
  4774. }
  4775. }
  4776. static int ci_parse_power_table(struct amdgpu_device *adev)
  4777. {
  4778. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4779. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4780. union pplib_power_state *power_state;
  4781. int i, j, k, non_clock_array_index, clock_array_index;
  4782. union pplib_clock_info *clock_info;
  4783. struct _StateArray *state_array;
  4784. struct _ClockInfoArray *clock_info_array;
  4785. struct _NonClockInfoArray *non_clock_info_array;
  4786. union power_info *power_info;
  4787. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4788. u16 data_offset;
  4789. u8 frev, crev;
  4790. u8 *power_state_offset;
  4791. struct ci_ps *ps;
  4792. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4793. &frev, &crev, &data_offset))
  4794. return -EINVAL;
  4795. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4796. amdgpu_add_thermal_controller(adev);
  4797. state_array = (struct _StateArray *)
  4798. (mode_info->atom_context->bios + data_offset +
  4799. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4800. clock_info_array = (struct _ClockInfoArray *)
  4801. (mode_info->atom_context->bios + data_offset +
  4802. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4803. non_clock_info_array = (struct _NonClockInfoArray *)
  4804. (mode_info->atom_context->bios + data_offset +
  4805. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4806. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  4807. state_array->ucNumEntries, GFP_KERNEL);
  4808. if (!adev->pm.dpm.ps)
  4809. return -ENOMEM;
  4810. power_state_offset = (u8 *)state_array->states;
  4811. for (i = 0; i < state_array->ucNumEntries; i++) {
  4812. u8 *idx;
  4813. power_state = (union pplib_power_state *)power_state_offset;
  4814. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4815. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4816. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4817. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4818. if (ps == NULL) {
  4819. kfree(adev->pm.dpm.ps);
  4820. return -ENOMEM;
  4821. }
  4822. adev->pm.dpm.ps[i].ps_priv = ps;
  4823. ci_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  4824. non_clock_info,
  4825. non_clock_info_array->ucEntrySize);
  4826. k = 0;
  4827. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4828. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4829. clock_array_index = idx[j];
  4830. if (clock_array_index >= clock_info_array->ucNumEntries)
  4831. continue;
  4832. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4833. break;
  4834. clock_info = (union pplib_clock_info *)
  4835. ((u8 *)&clock_info_array->clockInfo[0] +
  4836. (clock_array_index * clock_info_array->ucEntrySize));
  4837. ci_parse_pplib_clock_info(adev,
  4838. &adev->pm.dpm.ps[i], k,
  4839. clock_info);
  4840. k++;
  4841. }
  4842. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4843. }
  4844. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  4845. /* fill in the vce power states */
  4846. for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
  4847. u32 sclk, mclk;
  4848. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  4849. clock_info = (union pplib_clock_info *)
  4850. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  4851. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4852. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4853. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4854. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4855. adev->pm.dpm.vce_states[i].sclk = sclk;
  4856. adev->pm.dpm.vce_states[i].mclk = mclk;
  4857. }
  4858. return 0;
  4859. }
  4860. static int ci_get_vbios_boot_values(struct amdgpu_device *adev,
  4861. struct ci_vbios_boot_state *boot_state)
  4862. {
  4863. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4864. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4865. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4866. u8 frev, crev;
  4867. u16 data_offset;
  4868. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4869. &frev, &crev, &data_offset)) {
  4870. firmware_info =
  4871. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4872. data_offset);
  4873. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4874. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4875. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4876. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(adev);
  4877. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(adev);
  4878. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4879. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4880. return 0;
  4881. }
  4882. return -EINVAL;
  4883. }
  4884. static void ci_dpm_fini(struct amdgpu_device *adev)
  4885. {
  4886. int i;
  4887. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  4888. kfree(adev->pm.dpm.ps[i].ps_priv);
  4889. }
  4890. kfree(adev->pm.dpm.ps);
  4891. kfree(adev->pm.dpm.priv);
  4892. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4893. amdgpu_free_extended_power_table(adev);
  4894. }
  4895. /**
  4896. * ci_dpm_init_microcode - load ucode images from disk
  4897. *
  4898. * @adev: amdgpu_device pointer
  4899. *
  4900. * Use the firmware interface to load the ucode images into
  4901. * the driver (not loaded into hw).
  4902. * Returns 0 on success, error on failure.
  4903. */
  4904. static int ci_dpm_init_microcode(struct amdgpu_device *adev)
  4905. {
  4906. const char *chip_name;
  4907. char fw_name[30];
  4908. int err;
  4909. DRM_DEBUG("\n");
  4910. switch (adev->asic_type) {
  4911. case CHIP_BONAIRE:
  4912. if ((adev->pdev->revision == 0x80) ||
  4913. (adev->pdev->revision == 0x81) ||
  4914. (adev->pdev->device == 0x665f))
  4915. chip_name = "bonaire_k";
  4916. else
  4917. chip_name = "bonaire";
  4918. break;
  4919. case CHIP_HAWAII:
  4920. if (adev->pdev->revision == 0x80)
  4921. chip_name = "hawaii_k";
  4922. else
  4923. chip_name = "hawaii";
  4924. break;
  4925. case CHIP_KAVERI:
  4926. case CHIP_KABINI:
  4927. case CHIP_MULLINS:
  4928. default: BUG();
  4929. }
  4930. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  4931. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  4932. if (err)
  4933. goto out;
  4934. err = amdgpu_ucode_validate(adev->pm.fw);
  4935. out:
  4936. if (err) {
  4937. pr_err("cik_smc: Failed to load firmware \"%s\"\n", fw_name);
  4938. release_firmware(adev->pm.fw);
  4939. adev->pm.fw = NULL;
  4940. }
  4941. return err;
  4942. }
  4943. static int ci_dpm_init(struct amdgpu_device *adev)
  4944. {
  4945. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4946. SMU7_Discrete_DpmTable *dpm_table;
  4947. struct amdgpu_gpio_rec gpio;
  4948. u16 data_offset, size;
  4949. u8 frev, crev;
  4950. struct ci_power_info *pi;
  4951. int ret;
  4952. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4953. if (pi == NULL)
  4954. return -ENOMEM;
  4955. adev->pm.dpm.priv = pi;
  4956. pi->sys_pcie_mask =
  4957. (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_MASK) >>
  4958. CAIL_PCIE_LINK_SPEED_SUPPORT_SHIFT;
  4959. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4960. pi->pcie_gen_performance.max = AMDGPU_PCIE_GEN1;
  4961. pi->pcie_gen_performance.min = AMDGPU_PCIE_GEN3;
  4962. pi->pcie_gen_powersaving.max = AMDGPU_PCIE_GEN1;
  4963. pi->pcie_gen_powersaving.min = AMDGPU_PCIE_GEN3;
  4964. pi->pcie_lane_performance.max = 0;
  4965. pi->pcie_lane_performance.min = 16;
  4966. pi->pcie_lane_powersaving.max = 0;
  4967. pi->pcie_lane_powersaving.min = 16;
  4968. ret = ci_get_vbios_boot_values(adev, &pi->vbios_boot_state);
  4969. if (ret) {
  4970. ci_dpm_fini(adev);
  4971. return ret;
  4972. }
  4973. ret = amdgpu_get_platform_caps(adev);
  4974. if (ret) {
  4975. ci_dpm_fini(adev);
  4976. return ret;
  4977. }
  4978. ret = amdgpu_parse_extended_power_table(adev);
  4979. if (ret) {
  4980. ci_dpm_fini(adev);
  4981. return ret;
  4982. }
  4983. ret = ci_parse_power_table(adev);
  4984. if (ret) {
  4985. ci_dpm_fini(adev);
  4986. return ret;
  4987. }
  4988. pi->dll_default_on = false;
  4989. pi->sram_end = SMC_RAM_END;
  4990. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4991. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4992. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4993. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4994. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4995. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4996. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4997. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4998. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4999. pi->sclk_dpm_key_disabled = 0;
  5000. pi->mclk_dpm_key_disabled = 0;
  5001. pi->pcie_dpm_key_disabled = 0;
  5002. pi->thermal_sclk_dpm_enabled = 0;
  5003. if (amdgpu_pp_feature_mask & SCLK_DEEP_SLEEP_MASK)
  5004. pi->caps_sclk_ds = true;
  5005. else
  5006. pi->caps_sclk_ds = false;
  5007. pi->mclk_strobe_mode_threshold = 40000;
  5008. pi->mclk_stutter_mode_threshold = 40000;
  5009. pi->mclk_edc_enable_threshold = 40000;
  5010. pi->mclk_edc_wr_enable_threshold = 40000;
  5011. ci_initialize_powertune_defaults(adev);
  5012. pi->caps_fps = false;
  5013. pi->caps_sclk_throttle_low_notification = false;
  5014. pi->caps_uvd_dpm = true;
  5015. pi->caps_vce_dpm = true;
  5016. ci_get_leakage_voltages(adev);
  5017. ci_patch_dependency_tables_with_leakage(adev);
  5018. ci_set_private_data_variables_based_on_pptable(adev);
  5019. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  5020. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  5021. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  5022. ci_dpm_fini(adev);
  5023. return -ENOMEM;
  5024. }
  5025. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  5026. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  5027. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  5028. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  5029. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  5030. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  5031. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  5032. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  5033. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  5034. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  5035. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  5036. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  5037. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  5038. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  5039. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  5040. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  5041. if (adev->asic_type == CHIP_HAWAII) {
  5042. pi->thermal_temp_setting.temperature_low = 94500;
  5043. pi->thermal_temp_setting.temperature_high = 95000;
  5044. pi->thermal_temp_setting.temperature_shutdown = 104000;
  5045. } else {
  5046. pi->thermal_temp_setting.temperature_low = 99500;
  5047. pi->thermal_temp_setting.temperature_high = 100000;
  5048. pi->thermal_temp_setting.temperature_shutdown = 104000;
  5049. }
  5050. pi->uvd_enabled = false;
  5051. dpm_table = &pi->smc_state_table;
  5052. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_VRHOT_GPIO_PINID);
  5053. if (gpio.valid) {
  5054. dpm_table->VRHotGpio = gpio.shift;
  5055. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  5056. } else {
  5057. dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
  5058. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  5059. }
  5060. gpio = amdgpu_atombios_lookup_gpio(adev, PP_AC_DC_SWITCH_GPIO_PINID);
  5061. if (gpio.valid) {
  5062. dpm_table->AcDcGpio = gpio.shift;
  5063. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  5064. } else {
  5065. dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
  5066. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  5067. }
  5068. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_PCC_GPIO_PINID);
  5069. if (gpio.valid) {
  5070. u32 tmp = RREG32_SMC(ixCNB_PWRMGT_CNTL);
  5071. switch (gpio.shift) {
  5072. case 0:
  5073. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5074. tmp |= 1 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5075. break;
  5076. case 1:
  5077. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5078. tmp |= 2 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5079. break;
  5080. case 2:
  5081. tmp |= CNB_PWRMGT_CNTL__GNB_SLOW_MASK;
  5082. break;
  5083. case 3:
  5084. tmp |= CNB_PWRMGT_CNTL__FORCE_NB_PS1_MASK;
  5085. break;
  5086. case 4:
  5087. tmp |= CNB_PWRMGT_CNTL__DPM_ENABLED_MASK;
  5088. break;
  5089. default:
  5090. DRM_INFO("Invalid PCC GPIO: %u!\n", gpio.shift);
  5091. break;
  5092. }
  5093. WREG32_SMC(ixCNB_PWRMGT_CNTL, tmp);
  5094. }
  5095. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5096. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5097. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5098. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  5099. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5100. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  5101. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5102. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  5103. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  5104. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5105. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  5106. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5107. else
  5108. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  5109. }
  5110. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  5111. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  5112. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5113. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  5114. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5115. else
  5116. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  5117. }
  5118. pi->vddc_phase_shed_control = true;
  5119. #if defined(CONFIG_ACPI)
  5120. pi->pcie_performance_request =
  5121. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  5122. #else
  5123. pi->pcie_performance_request = false;
  5124. #endif
  5125. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  5126. &frev, &crev, &data_offset)) {
  5127. pi->caps_sclk_ss_support = true;
  5128. pi->caps_mclk_ss_support = true;
  5129. pi->dynamic_ss = true;
  5130. } else {
  5131. pi->caps_sclk_ss_support = false;
  5132. pi->caps_mclk_ss_support = false;
  5133. pi->dynamic_ss = true;
  5134. }
  5135. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  5136. pi->thermal_protection = true;
  5137. else
  5138. pi->thermal_protection = false;
  5139. pi->caps_dynamic_ac_timing = true;
  5140. pi->uvd_power_gated = true;
  5141. /* make sure dc limits are valid */
  5142. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  5143. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  5144. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  5145. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  5146. pi->fan_ctrl_is_in_default_mode = true;
  5147. return 0;
  5148. }
  5149. static void
  5150. ci_dpm_debugfs_print_current_performance_level(void *handle,
  5151. struct seq_file *m)
  5152. {
  5153. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5154. struct ci_power_info *pi = ci_get_pi(adev);
  5155. struct amdgpu_ps *rps = &pi->current_rps;
  5156. u32 sclk = ci_get_average_sclk_freq(adev);
  5157. u32 mclk = ci_get_average_mclk_freq(adev);
  5158. u32 activity_percent = 50;
  5159. int ret;
  5160. ret = ci_read_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, AverageGraphicsA),
  5161. &activity_percent);
  5162. if (ret == 0) {
  5163. activity_percent += 0x80;
  5164. activity_percent >>= 8;
  5165. activity_percent = activity_percent > 100 ? 100 : activity_percent;
  5166. }
  5167. seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
  5168. seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
  5169. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  5170. sclk, mclk);
  5171. seq_printf(m, "GPU load: %u %%\n", activity_percent);
  5172. }
  5173. static void ci_dpm_print_power_state(void *handle, void *current_ps)
  5174. {
  5175. struct amdgpu_ps *rps = (struct amdgpu_ps *)current_ps;
  5176. struct ci_ps *ps = ci_get_ps(rps);
  5177. struct ci_pl *pl;
  5178. int i;
  5179. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5180. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  5181. amdgpu_dpm_print_cap_info(rps->caps);
  5182. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  5183. for (i = 0; i < ps->performance_level_count; i++) {
  5184. pl = &ps->performance_levels[i];
  5185. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  5186. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  5187. }
  5188. amdgpu_dpm_print_ps_status(adev, rps);
  5189. }
  5190. static inline bool ci_are_power_levels_equal(const struct ci_pl *ci_cpl1,
  5191. const struct ci_pl *ci_cpl2)
  5192. {
  5193. return ((ci_cpl1->mclk == ci_cpl2->mclk) &&
  5194. (ci_cpl1->sclk == ci_cpl2->sclk) &&
  5195. (ci_cpl1->pcie_gen == ci_cpl2->pcie_gen) &&
  5196. (ci_cpl1->pcie_lane == ci_cpl2->pcie_lane));
  5197. }
  5198. static int ci_check_state_equal(void *handle,
  5199. void *current_ps,
  5200. void *request_ps,
  5201. bool *equal)
  5202. {
  5203. struct ci_ps *ci_cps;
  5204. struct ci_ps *ci_rps;
  5205. int i;
  5206. struct amdgpu_ps *cps = (struct amdgpu_ps *)current_ps;
  5207. struct amdgpu_ps *rps = (struct amdgpu_ps *)request_ps;
  5208. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5209. if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
  5210. return -EINVAL;
  5211. ci_cps = ci_get_ps((struct amdgpu_ps *)cps);
  5212. ci_rps = ci_get_ps((struct amdgpu_ps *)rps);
  5213. if (ci_cps == NULL) {
  5214. *equal = false;
  5215. return 0;
  5216. }
  5217. if (ci_cps->performance_level_count != ci_rps->performance_level_count) {
  5218. *equal = false;
  5219. return 0;
  5220. }
  5221. for (i = 0; i < ci_cps->performance_level_count; i++) {
  5222. if (!ci_are_power_levels_equal(&(ci_cps->performance_levels[i]),
  5223. &(ci_rps->performance_levels[i]))) {
  5224. *equal = false;
  5225. return 0;
  5226. }
  5227. }
  5228. /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
  5229. *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
  5230. *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
  5231. return 0;
  5232. }
  5233. static u32 ci_dpm_get_sclk(void *handle, bool low)
  5234. {
  5235. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5236. struct ci_power_info *pi = ci_get_pi(adev);
  5237. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5238. if (low)
  5239. return requested_state->performance_levels[0].sclk;
  5240. else
  5241. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  5242. }
  5243. static u32 ci_dpm_get_mclk(void *handle, bool low)
  5244. {
  5245. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5246. struct ci_power_info *pi = ci_get_pi(adev);
  5247. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5248. if (low)
  5249. return requested_state->performance_levels[0].mclk;
  5250. else
  5251. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  5252. }
  5253. /* get temperature in millidegrees */
  5254. static int ci_dpm_get_temp(void *handle)
  5255. {
  5256. u32 temp;
  5257. int actual_temp = 0;
  5258. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5259. temp = (RREG32_SMC(ixCG_MULT_THERMAL_STATUS) & CG_MULT_THERMAL_STATUS__CTF_TEMP_MASK) >>
  5260. CG_MULT_THERMAL_STATUS__CTF_TEMP__SHIFT;
  5261. if (temp & 0x200)
  5262. actual_temp = 255;
  5263. else
  5264. actual_temp = temp & 0x1ff;
  5265. actual_temp = actual_temp * 1000;
  5266. return actual_temp;
  5267. }
  5268. static int ci_set_temperature_range(struct amdgpu_device *adev)
  5269. {
  5270. int ret;
  5271. ret = ci_thermal_enable_alert(adev, false);
  5272. if (ret)
  5273. return ret;
  5274. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN,
  5275. CISLANDS_TEMP_RANGE_MAX);
  5276. if (ret)
  5277. return ret;
  5278. ret = ci_thermal_enable_alert(adev, true);
  5279. if (ret)
  5280. return ret;
  5281. return ret;
  5282. }
  5283. static int ci_dpm_early_init(void *handle)
  5284. {
  5285. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5286. ci_dpm_set_irq_funcs(adev);
  5287. return 0;
  5288. }
  5289. static int ci_dpm_late_init(void *handle)
  5290. {
  5291. int ret;
  5292. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5293. if (!amdgpu_dpm)
  5294. return 0;
  5295. /* init the sysfs and debugfs files late */
  5296. ret = amdgpu_pm_sysfs_init(adev);
  5297. if (ret)
  5298. return ret;
  5299. ret = ci_set_temperature_range(adev);
  5300. if (ret)
  5301. return ret;
  5302. return 0;
  5303. }
  5304. static int ci_dpm_sw_init(void *handle)
  5305. {
  5306. int ret;
  5307. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5308. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 230,
  5309. &adev->pm.dpm.thermal.irq);
  5310. if (ret)
  5311. return ret;
  5312. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 231,
  5313. &adev->pm.dpm.thermal.irq);
  5314. if (ret)
  5315. return ret;
  5316. /* default to balanced state */
  5317. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  5318. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  5319. adev->pm.dpm.forced_level = AMD_DPM_FORCED_LEVEL_AUTO;
  5320. adev->pm.default_sclk = adev->clock.default_sclk;
  5321. adev->pm.default_mclk = adev->clock.default_mclk;
  5322. adev->pm.current_sclk = adev->clock.default_sclk;
  5323. adev->pm.current_mclk = adev->clock.default_mclk;
  5324. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  5325. ret = ci_dpm_init_microcode(adev);
  5326. if (ret)
  5327. return ret;
  5328. if (amdgpu_dpm == 0)
  5329. return 0;
  5330. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  5331. mutex_lock(&adev->pm.mutex);
  5332. ret = ci_dpm_init(adev);
  5333. if (ret)
  5334. goto dpm_failed;
  5335. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  5336. if (amdgpu_dpm == 1)
  5337. amdgpu_pm_print_power_states(adev);
  5338. mutex_unlock(&adev->pm.mutex);
  5339. DRM_INFO("amdgpu: dpm initialized\n");
  5340. return 0;
  5341. dpm_failed:
  5342. ci_dpm_fini(adev);
  5343. mutex_unlock(&adev->pm.mutex);
  5344. DRM_ERROR("amdgpu: dpm initialization failed\n");
  5345. return ret;
  5346. }
  5347. static int ci_dpm_sw_fini(void *handle)
  5348. {
  5349. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5350. flush_work(&adev->pm.dpm.thermal.work);
  5351. mutex_lock(&adev->pm.mutex);
  5352. ci_dpm_fini(adev);
  5353. mutex_unlock(&adev->pm.mutex);
  5354. release_firmware(adev->pm.fw);
  5355. adev->pm.fw = NULL;
  5356. return 0;
  5357. }
  5358. static int ci_dpm_hw_init(void *handle)
  5359. {
  5360. int ret;
  5361. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5362. if (!amdgpu_dpm) {
  5363. ret = ci_upload_firmware(adev);
  5364. if (ret) {
  5365. DRM_ERROR("ci_upload_firmware failed\n");
  5366. return ret;
  5367. }
  5368. ci_dpm_start_smc(adev);
  5369. return 0;
  5370. }
  5371. mutex_lock(&adev->pm.mutex);
  5372. ci_dpm_setup_asic(adev);
  5373. ret = ci_dpm_enable(adev);
  5374. if (ret)
  5375. adev->pm.dpm_enabled = false;
  5376. else
  5377. adev->pm.dpm_enabled = true;
  5378. mutex_unlock(&adev->pm.mutex);
  5379. return ret;
  5380. }
  5381. static int ci_dpm_hw_fini(void *handle)
  5382. {
  5383. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5384. if (adev->pm.dpm_enabled) {
  5385. mutex_lock(&adev->pm.mutex);
  5386. ci_dpm_disable(adev);
  5387. mutex_unlock(&adev->pm.mutex);
  5388. } else {
  5389. ci_dpm_stop_smc(adev);
  5390. }
  5391. return 0;
  5392. }
  5393. static int ci_dpm_suspend(void *handle)
  5394. {
  5395. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5396. if (adev->pm.dpm_enabled) {
  5397. mutex_lock(&adev->pm.mutex);
  5398. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  5399. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
  5400. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  5401. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
  5402. adev->pm.dpm.last_user_state = adev->pm.dpm.user_state;
  5403. adev->pm.dpm.last_state = adev->pm.dpm.state;
  5404. adev->pm.dpm.user_state = POWER_STATE_TYPE_INTERNAL_BOOT;
  5405. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_BOOT;
  5406. mutex_unlock(&adev->pm.mutex);
  5407. amdgpu_pm_compute_clocks(adev);
  5408. }
  5409. return 0;
  5410. }
  5411. static int ci_dpm_resume(void *handle)
  5412. {
  5413. int ret;
  5414. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5415. if (adev->pm.dpm_enabled) {
  5416. /* asic init will reset to the boot state */
  5417. mutex_lock(&adev->pm.mutex);
  5418. ci_dpm_setup_asic(adev);
  5419. ret = ci_dpm_enable(adev);
  5420. if (ret)
  5421. adev->pm.dpm_enabled = false;
  5422. else
  5423. adev->pm.dpm_enabled = true;
  5424. adev->pm.dpm.user_state = adev->pm.dpm.last_user_state;
  5425. adev->pm.dpm.state = adev->pm.dpm.last_state;
  5426. mutex_unlock(&adev->pm.mutex);
  5427. if (adev->pm.dpm_enabled)
  5428. amdgpu_pm_compute_clocks(adev);
  5429. }
  5430. return 0;
  5431. }
  5432. static bool ci_dpm_is_idle(void *handle)
  5433. {
  5434. /* XXX */
  5435. return true;
  5436. }
  5437. static int ci_dpm_wait_for_idle(void *handle)
  5438. {
  5439. /* XXX */
  5440. return 0;
  5441. }
  5442. static int ci_dpm_soft_reset(void *handle)
  5443. {
  5444. return 0;
  5445. }
  5446. static int ci_dpm_set_interrupt_state(struct amdgpu_device *adev,
  5447. struct amdgpu_irq_src *source,
  5448. unsigned type,
  5449. enum amdgpu_interrupt_state state)
  5450. {
  5451. u32 cg_thermal_int;
  5452. switch (type) {
  5453. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  5454. switch (state) {
  5455. case AMDGPU_IRQ_STATE_DISABLE:
  5456. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5457. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5458. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5459. break;
  5460. case AMDGPU_IRQ_STATE_ENABLE:
  5461. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5462. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5463. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5464. break;
  5465. default:
  5466. break;
  5467. }
  5468. break;
  5469. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  5470. switch (state) {
  5471. case AMDGPU_IRQ_STATE_DISABLE:
  5472. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5473. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5474. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5475. break;
  5476. case AMDGPU_IRQ_STATE_ENABLE:
  5477. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5478. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5479. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5480. break;
  5481. default:
  5482. break;
  5483. }
  5484. break;
  5485. default:
  5486. break;
  5487. }
  5488. return 0;
  5489. }
  5490. static int ci_dpm_process_interrupt(struct amdgpu_device *adev,
  5491. struct amdgpu_irq_src *source,
  5492. struct amdgpu_iv_entry *entry)
  5493. {
  5494. bool queue_thermal = false;
  5495. if (entry == NULL)
  5496. return -EINVAL;
  5497. switch (entry->src_id) {
  5498. case 230: /* thermal low to high */
  5499. DRM_DEBUG("IH: thermal low to high\n");
  5500. adev->pm.dpm.thermal.high_to_low = false;
  5501. queue_thermal = true;
  5502. break;
  5503. case 231: /* thermal high to low */
  5504. DRM_DEBUG("IH: thermal high to low\n");
  5505. adev->pm.dpm.thermal.high_to_low = true;
  5506. queue_thermal = true;
  5507. break;
  5508. default:
  5509. break;
  5510. }
  5511. if (queue_thermal)
  5512. schedule_work(&adev->pm.dpm.thermal.work);
  5513. return 0;
  5514. }
  5515. static int ci_dpm_set_clockgating_state(void *handle,
  5516. enum amd_clockgating_state state)
  5517. {
  5518. return 0;
  5519. }
  5520. static int ci_dpm_set_powergating_state(void *handle,
  5521. enum amd_powergating_state state)
  5522. {
  5523. return 0;
  5524. }
  5525. static int ci_dpm_print_clock_levels(void *handle,
  5526. enum pp_clock_type type, char *buf)
  5527. {
  5528. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5529. struct ci_power_info *pi = ci_get_pi(adev);
  5530. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  5531. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  5532. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  5533. int i, now, size = 0;
  5534. uint32_t clock, pcie_speed;
  5535. switch (type) {
  5536. case PP_SCLK:
  5537. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetSclkFrequency);
  5538. clock = RREG32(mmSMC_MSG_ARG_0);
  5539. for (i = 0; i < sclk_table->count; i++) {
  5540. if (clock > sclk_table->dpm_levels[i].value)
  5541. continue;
  5542. break;
  5543. }
  5544. now = i;
  5545. for (i = 0; i < sclk_table->count; i++)
  5546. size += sprintf(buf + size, "%d: %uMhz %s\n",
  5547. i, sclk_table->dpm_levels[i].value / 100,
  5548. (i == now) ? "*" : "");
  5549. break;
  5550. case PP_MCLK:
  5551. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetMclkFrequency);
  5552. clock = RREG32(mmSMC_MSG_ARG_0);
  5553. for (i = 0; i < mclk_table->count; i++) {
  5554. if (clock > mclk_table->dpm_levels[i].value)
  5555. continue;
  5556. break;
  5557. }
  5558. now = i;
  5559. for (i = 0; i < mclk_table->count; i++)
  5560. size += sprintf(buf + size, "%d: %uMhz %s\n",
  5561. i, mclk_table->dpm_levels[i].value / 100,
  5562. (i == now) ? "*" : "");
  5563. break;
  5564. case PP_PCIE:
  5565. pcie_speed = ci_get_current_pcie_speed(adev);
  5566. for (i = 0; i < pcie_table->count; i++) {
  5567. if (pcie_speed != pcie_table->dpm_levels[i].value)
  5568. continue;
  5569. break;
  5570. }
  5571. now = i;
  5572. for (i = 0; i < pcie_table->count; i++)
  5573. size += sprintf(buf + size, "%d: %s %s\n", i,
  5574. (pcie_table->dpm_levels[i].value == 0) ? "2.5GT/s, x1" :
  5575. (pcie_table->dpm_levels[i].value == 1) ? "5.0GT/s, x16" :
  5576. (pcie_table->dpm_levels[i].value == 2) ? "8.0GT/s, x16" : "",
  5577. (i == now) ? "*" : "");
  5578. break;
  5579. default:
  5580. break;
  5581. }
  5582. return size;
  5583. }
  5584. static int ci_dpm_force_clock_level(void *handle,
  5585. enum pp_clock_type type, uint32_t mask)
  5586. {
  5587. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5588. struct ci_power_info *pi = ci_get_pi(adev);
  5589. if (adev->pm.dpm.forced_level & (AMD_DPM_FORCED_LEVEL_AUTO |
  5590. AMD_DPM_FORCED_LEVEL_LOW |
  5591. AMD_DPM_FORCED_LEVEL_HIGH))
  5592. return -EINVAL;
  5593. switch (type) {
  5594. case PP_SCLK:
  5595. if (!pi->sclk_dpm_key_disabled)
  5596. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5597. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  5598. pi->dpm_level_enable_mask.sclk_dpm_enable_mask & mask);
  5599. break;
  5600. case PP_MCLK:
  5601. if (!pi->mclk_dpm_key_disabled)
  5602. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5603. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  5604. pi->dpm_level_enable_mask.mclk_dpm_enable_mask & mask);
  5605. break;
  5606. case PP_PCIE:
  5607. {
  5608. uint32_t tmp = mask & pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  5609. uint32_t level = 0;
  5610. while (tmp >>= 1)
  5611. level++;
  5612. if (!pi->pcie_dpm_key_disabled)
  5613. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5614. PPSMC_MSG_PCIeDPM_ForceLevel,
  5615. level);
  5616. break;
  5617. }
  5618. default:
  5619. break;
  5620. }
  5621. return 0;
  5622. }
  5623. static int ci_dpm_get_sclk_od(void *handle)
  5624. {
  5625. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5626. struct ci_power_info *pi = ci_get_pi(adev);
  5627. struct ci_single_dpm_table *sclk_table = &(pi->dpm_table.sclk_table);
  5628. struct ci_single_dpm_table *golden_sclk_table =
  5629. &(pi->golden_dpm_table.sclk_table);
  5630. int value;
  5631. value = (sclk_table->dpm_levels[sclk_table->count - 1].value -
  5632. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value) *
  5633. 100 /
  5634. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
  5635. return value;
  5636. }
  5637. static int ci_dpm_set_sclk_od(void *handle, uint32_t value)
  5638. {
  5639. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5640. struct ci_power_info *pi = ci_get_pi(adev);
  5641. struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
  5642. struct ci_single_dpm_table *golden_sclk_table =
  5643. &(pi->golden_dpm_table.sclk_table);
  5644. if (value > 20)
  5645. value = 20;
  5646. ps->performance_levels[ps->performance_level_count - 1].sclk =
  5647. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value *
  5648. value / 100 +
  5649. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
  5650. return 0;
  5651. }
  5652. static int ci_dpm_get_mclk_od(void *handle)
  5653. {
  5654. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5655. struct ci_power_info *pi = ci_get_pi(adev);
  5656. struct ci_single_dpm_table *mclk_table = &(pi->dpm_table.mclk_table);
  5657. struct ci_single_dpm_table *golden_mclk_table =
  5658. &(pi->golden_dpm_table.mclk_table);
  5659. int value;
  5660. value = (mclk_table->dpm_levels[mclk_table->count - 1].value -
  5661. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value) *
  5662. 100 /
  5663. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
  5664. return value;
  5665. }
  5666. static int ci_dpm_set_mclk_od(void *handle, uint32_t value)
  5667. {
  5668. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5669. struct ci_power_info *pi = ci_get_pi(adev);
  5670. struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
  5671. struct ci_single_dpm_table *golden_mclk_table =
  5672. &(pi->golden_dpm_table.mclk_table);
  5673. if (value > 20)
  5674. value = 20;
  5675. ps->performance_levels[ps->performance_level_count - 1].mclk =
  5676. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value *
  5677. value / 100 +
  5678. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
  5679. return 0;
  5680. }
  5681. static int ci_dpm_get_power_profile_state(void *handle,
  5682. struct amd_pp_profile *query)
  5683. {
  5684. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5685. struct ci_power_info *pi = ci_get_pi(adev);
  5686. if (!pi || !query)
  5687. return -EINVAL;
  5688. if (query->type == AMD_PP_GFX_PROFILE)
  5689. memcpy(query, &pi->gfx_power_profile,
  5690. sizeof(struct amd_pp_profile));
  5691. else if (query->type == AMD_PP_COMPUTE_PROFILE)
  5692. memcpy(query, &pi->compute_power_profile,
  5693. sizeof(struct amd_pp_profile));
  5694. else
  5695. return -EINVAL;
  5696. return 0;
  5697. }
  5698. static int ci_populate_requested_graphic_levels(struct amdgpu_device *adev,
  5699. struct amd_pp_profile *request)
  5700. {
  5701. struct ci_power_info *pi = ci_get_pi(adev);
  5702. struct ci_dpm_table *dpm_table = &(pi->dpm_table);
  5703. struct SMU7_Discrete_GraphicsLevel *levels =
  5704. pi->smc_state_table.GraphicsLevel;
  5705. uint32_t array = pi->dpm_table_start +
  5706. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  5707. uint32_t array_size = sizeof(struct SMU7_Discrete_GraphicsLevel) *
  5708. SMU7_MAX_LEVELS_GRAPHICS;
  5709. uint32_t i;
  5710. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  5711. levels[i].ActivityLevel =
  5712. cpu_to_be16(request->activity_threshold);
  5713. levels[i].EnabledForActivity = 1;
  5714. levels[i].UpH = request->up_hyst;
  5715. levels[i].DownH = request->down_hyst;
  5716. }
  5717. return amdgpu_ci_copy_bytes_to_smc(adev, array, (uint8_t *)levels,
  5718. array_size, pi->sram_end);
  5719. }
  5720. static void ci_find_min_clock_masks(struct amdgpu_device *adev,
  5721. uint32_t *sclk_mask, uint32_t *mclk_mask,
  5722. uint32_t min_sclk, uint32_t min_mclk)
  5723. {
  5724. struct ci_power_info *pi = ci_get_pi(adev);
  5725. struct ci_dpm_table *dpm_table = &(pi->dpm_table);
  5726. uint32_t i;
  5727. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  5728. if (dpm_table->sclk_table.dpm_levels[i].enabled &&
  5729. dpm_table->sclk_table.dpm_levels[i].value >= min_sclk)
  5730. *sclk_mask |= 1 << i;
  5731. }
  5732. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  5733. if (dpm_table->mclk_table.dpm_levels[i].enabled &&
  5734. dpm_table->mclk_table.dpm_levels[i].value >= min_mclk)
  5735. *mclk_mask |= 1 << i;
  5736. }
  5737. }
  5738. static int ci_set_power_profile_state(struct amdgpu_device *adev,
  5739. struct amd_pp_profile *request)
  5740. {
  5741. struct ci_power_info *pi = ci_get_pi(adev);
  5742. int tmp_result, result = 0;
  5743. uint32_t sclk_mask = 0, mclk_mask = 0;
  5744. tmp_result = ci_freeze_sclk_mclk_dpm(adev);
  5745. if (tmp_result) {
  5746. DRM_ERROR("Failed to freeze SCLK MCLK DPM!");
  5747. result = tmp_result;
  5748. }
  5749. tmp_result = ci_populate_requested_graphic_levels(adev,
  5750. request);
  5751. if (tmp_result) {
  5752. DRM_ERROR("Failed to populate requested graphic levels!");
  5753. result = tmp_result;
  5754. }
  5755. tmp_result = ci_unfreeze_sclk_mclk_dpm(adev);
  5756. if (tmp_result) {
  5757. DRM_ERROR("Failed to unfreeze SCLK MCLK DPM!");
  5758. result = tmp_result;
  5759. }
  5760. ci_find_min_clock_masks(adev, &sclk_mask, &mclk_mask,
  5761. request->min_sclk, request->min_mclk);
  5762. if (sclk_mask) {
  5763. if (!pi->sclk_dpm_key_disabled)
  5764. amdgpu_ci_send_msg_to_smc_with_parameter(
  5765. adev,
  5766. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  5767. pi->dpm_level_enable_mask.
  5768. sclk_dpm_enable_mask &
  5769. sclk_mask);
  5770. }
  5771. if (mclk_mask) {
  5772. if (!pi->mclk_dpm_key_disabled)
  5773. amdgpu_ci_send_msg_to_smc_with_parameter(
  5774. adev,
  5775. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  5776. pi->dpm_level_enable_mask.
  5777. mclk_dpm_enable_mask &
  5778. mclk_mask);
  5779. }
  5780. return result;
  5781. }
  5782. static int ci_dpm_set_power_profile_state(void *handle,
  5783. struct amd_pp_profile *request)
  5784. {
  5785. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5786. struct ci_power_info *pi = ci_get_pi(adev);
  5787. int ret = -1;
  5788. if (!pi || !request)
  5789. return -EINVAL;
  5790. if (adev->pm.dpm.forced_level !=
  5791. AMD_DPM_FORCED_LEVEL_AUTO)
  5792. return -EINVAL;
  5793. if (request->min_sclk ||
  5794. request->min_mclk ||
  5795. request->activity_threshold ||
  5796. request->up_hyst ||
  5797. request->down_hyst) {
  5798. if (request->type == AMD_PP_GFX_PROFILE)
  5799. memcpy(&pi->gfx_power_profile, request,
  5800. sizeof(struct amd_pp_profile));
  5801. else if (request->type == AMD_PP_COMPUTE_PROFILE)
  5802. memcpy(&pi->compute_power_profile, request,
  5803. sizeof(struct amd_pp_profile));
  5804. else
  5805. return -EINVAL;
  5806. if (request->type == pi->current_power_profile)
  5807. ret = ci_set_power_profile_state(
  5808. adev,
  5809. request);
  5810. } else {
  5811. /* set power profile if it exists */
  5812. switch (request->type) {
  5813. case AMD_PP_GFX_PROFILE:
  5814. ret = ci_set_power_profile_state(
  5815. adev,
  5816. &pi->gfx_power_profile);
  5817. break;
  5818. case AMD_PP_COMPUTE_PROFILE:
  5819. ret = ci_set_power_profile_state(
  5820. adev,
  5821. &pi->compute_power_profile);
  5822. break;
  5823. default:
  5824. return -EINVAL;
  5825. }
  5826. }
  5827. if (!ret)
  5828. pi->current_power_profile = request->type;
  5829. return 0;
  5830. }
  5831. static int ci_dpm_reset_power_profile_state(void *handle,
  5832. struct amd_pp_profile *request)
  5833. {
  5834. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5835. struct ci_power_info *pi = ci_get_pi(adev);
  5836. if (!pi || !request)
  5837. return -EINVAL;
  5838. if (request->type == AMD_PP_GFX_PROFILE) {
  5839. pi->gfx_power_profile = pi->default_gfx_power_profile;
  5840. return ci_dpm_set_power_profile_state(adev,
  5841. &pi->gfx_power_profile);
  5842. } else if (request->type == AMD_PP_COMPUTE_PROFILE) {
  5843. pi->compute_power_profile =
  5844. pi->default_compute_power_profile;
  5845. return ci_dpm_set_power_profile_state(adev,
  5846. &pi->compute_power_profile);
  5847. } else
  5848. return -EINVAL;
  5849. }
  5850. static int ci_dpm_switch_power_profile(void *handle,
  5851. enum amd_pp_profile_type type)
  5852. {
  5853. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5854. struct ci_power_info *pi = ci_get_pi(adev);
  5855. struct amd_pp_profile request = {0};
  5856. if (!pi)
  5857. return -EINVAL;
  5858. if (pi->current_power_profile != type) {
  5859. request.type = type;
  5860. return ci_dpm_set_power_profile_state(adev, &request);
  5861. }
  5862. return 0;
  5863. }
  5864. static int ci_dpm_read_sensor(void *handle, int idx,
  5865. void *value, int *size)
  5866. {
  5867. u32 activity_percent = 50;
  5868. int ret;
  5869. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5870. /* size must be at least 4 bytes for all sensors */
  5871. if (*size < 4)
  5872. return -EINVAL;
  5873. switch (idx) {
  5874. case AMDGPU_PP_SENSOR_GFX_SCLK:
  5875. *((uint32_t *)value) = ci_get_average_sclk_freq(adev);
  5876. *size = 4;
  5877. return 0;
  5878. case AMDGPU_PP_SENSOR_GFX_MCLK:
  5879. *((uint32_t *)value) = ci_get_average_mclk_freq(adev);
  5880. *size = 4;
  5881. return 0;
  5882. case AMDGPU_PP_SENSOR_GPU_TEMP:
  5883. *((uint32_t *)value) = ci_dpm_get_temp(adev);
  5884. *size = 4;
  5885. return 0;
  5886. case AMDGPU_PP_SENSOR_GPU_LOAD:
  5887. ret = ci_read_smc_soft_register(adev,
  5888. offsetof(SMU7_SoftRegisters,
  5889. AverageGraphicsA),
  5890. &activity_percent);
  5891. if (ret == 0) {
  5892. activity_percent += 0x80;
  5893. activity_percent >>= 8;
  5894. activity_percent =
  5895. activity_percent > 100 ? 100 : activity_percent;
  5896. }
  5897. *((uint32_t *)value) = activity_percent;
  5898. *size = 4;
  5899. return 0;
  5900. default:
  5901. return -EINVAL;
  5902. }
  5903. }
  5904. const struct amd_ip_funcs ci_dpm_ip_funcs = {
  5905. .name = "ci_dpm",
  5906. .early_init = ci_dpm_early_init,
  5907. .late_init = ci_dpm_late_init,
  5908. .sw_init = ci_dpm_sw_init,
  5909. .sw_fini = ci_dpm_sw_fini,
  5910. .hw_init = ci_dpm_hw_init,
  5911. .hw_fini = ci_dpm_hw_fini,
  5912. .suspend = ci_dpm_suspend,
  5913. .resume = ci_dpm_resume,
  5914. .is_idle = ci_dpm_is_idle,
  5915. .wait_for_idle = ci_dpm_wait_for_idle,
  5916. .soft_reset = ci_dpm_soft_reset,
  5917. .set_clockgating_state = ci_dpm_set_clockgating_state,
  5918. .set_powergating_state = ci_dpm_set_powergating_state,
  5919. };
  5920. const struct amd_pm_funcs ci_dpm_funcs = {
  5921. .get_temperature = &ci_dpm_get_temp,
  5922. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  5923. .set_power_state = &ci_dpm_set_power_state,
  5924. .post_set_power_state = &ci_dpm_post_set_power_state,
  5925. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  5926. .get_sclk = &ci_dpm_get_sclk,
  5927. .get_mclk = &ci_dpm_get_mclk,
  5928. .print_power_state = &ci_dpm_print_power_state,
  5929. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  5930. .force_performance_level = &ci_dpm_force_performance_level,
  5931. .vblank_too_short = &ci_dpm_vblank_too_short,
  5932. .powergate_uvd = &ci_dpm_powergate_uvd,
  5933. .set_fan_control_mode = &ci_dpm_set_fan_control_mode,
  5934. .get_fan_control_mode = &ci_dpm_get_fan_control_mode,
  5935. .set_fan_speed_percent = &ci_dpm_set_fan_speed_percent,
  5936. .get_fan_speed_percent = &ci_dpm_get_fan_speed_percent,
  5937. .print_clock_levels = ci_dpm_print_clock_levels,
  5938. .force_clock_level = ci_dpm_force_clock_level,
  5939. .get_sclk_od = ci_dpm_get_sclk_od,
  5940. .set_sclk_od = ci_dpm_set_sclk_od,
  5941. .get_mclk_od = ci_dpm_get_mclk_od,
  5942. .set_mclk_od = ci_dpm_set_mclk_od,
  5943. .check_state_equal = ci_check_state_equal,
  5944. .get_vce_clock_state = amdgpu_get_vce_clock_state,
  5945. .get_power_profile_state = ci_dpm_get_power_profile_state,
  5946. .set_power_profile_state = ci_dpm_set_power_profile_state,
  5947. .reset_power_profile_state = ci_dpm_reset_power_profile_state,
  5948. .switch_power_profile = ci_dpm_switch_power_profile,
  5949. .read_sensor = ci_dpm_read_sensor,
  5950. };
  5951. static const struct amdgpu_irq_src_funcs ci_dpm_irq_funcs = {
  5952. .set = ci_dpm_set_interrupt_state,
  5953. .process = ci_dpm_process_interrupt,
  5954. };
  5955. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev)
  5956. {
  5957. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  5958. adev->pm.dpm.thermal.irq.funcs = &ci_dpm_irq_funcs;
  5959. }