amdgpu_vcn.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. #include <linux/firmware.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include <drm/drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_pm.h"
  32. #include "amdgpu_vcn.h"
  33. #include "soc15d.h"
  34. #include "soc15_common.h"
  35. #include "vcn/vcn_1_0_offset.h"
  36. /* 1 second timeout */
  37. #define VCN_IDLE_TIMEOUT msecs_to_jiffies(1000)
  38. /* Firmware Names */
  39. #define FIRMWARE_RAVEN "amdgpu/raven_vcn.bin"
  40. MODULE_FIRMWARE(FIRMWARE_RAVEN);
  41. static void amdgpu_vcn_idle_work_handler(struct work_struct *work);
  42. int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
  43. {
  44. struct amdgpu_ring *ring;
  45. struct drm_sched_rq *rq;
  46. unsigned long bo_size;
  47. const char *fw_name;
  48. const struct common_firmware_header *hdr;
  49. unsigned version_major, version_minor, family_id;
  50. int r;
  51. INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
  52. switch (adev->asic_type) {
  53. case CHIP_RAVEN:
  54. fw_name = FIRMWARE_RAVEN;
  55. break;
  56. default:
  57. return -EINVAL;
  58. }
  59. r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
  60. if (r) {
  61. dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
  62. fw_name);
  63. return r;
  64. }
  65. r = amdgpu_ucode_validate(adev->vcn.fw);
  66. if (r) {
  67. dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
  68. fw_name);
  69. release_firmware(adev->vcn.fw);
  70. adev->vcn.fw = NULL;
  71. return r;
  72. }
  73. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  74. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  75. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  76. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  77. DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
  78. version_major, version_minor, family_id);
  79. bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
  80. + AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_HEAP_SIZE
  81. + AMDGPU_VCN_SESSION_SIZE * 40;
  82. r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
  83. AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.vcpu_bo,
  84. &adev->vcn.gpu_addr, &adev->vcn.cpu_addr);
  85. if (r) {
  86. dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
  87. return r;
  88. }
  89. ring = &adev->vcn.ring_dec;
  90. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
  91. r = drm_sched_entity_init(&ring->sched, &adev->vcn.entity_dec,
  92. rq, amdgpu_sched_jobs, NULL);
  93. if (r != 0) {
  94. DRM_ERROR("Failed setting up VCN dec run queue.\n");
  95. return r;
  96. }
  97. ring = &adev->vcn.ring_enc[0];
  98. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
  99. r = drm_sched_entity_init(&ring->sched, &adev->vcn.entity_enc,
  100. rq, amdgpu_sched_jobs, NULL);
  101. if (r != 0) {
  102. DRM_ERROR("Failed setting up VCN enc run queue.\n");
  103. return r;
  104. }
  105. return 0;
  106. }
  107. int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
  108. {
  109. int i;
  110. kfree(adev->vcn.saved_bo);
  111. drm_sched_entity_fini(&adev->vcn.ring_dec.sched, &adev->vcn.entity_dec);
  112. drm_sched_entity_fini(&adev->vcn.ring_enc[0].sched, &adev->vcn.entity_enc);
  113. amdgpu_bo_free_kernel(&adev->vcn.vcpu_bo,
  114. &adev->vcn.gpu_addr,
  115. (void **)&adev->vcn.cpu_addr);
  116. amdgpu_ring_fini(&adev->vcn.ring_dec);
  117. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  118. amdgpu_ring_fini(&adev->vcn.ring_enc[i]);
  119. release_firmware(adev->vcn.fw);
  120. return 0;
  121. }
  122. int amdgpu_vcn_suspend(struct amdgpu_device *adev)
  123. {
  124. unsigned size;
  125. void *ptr;
  126. if (adev->vcn.vcpu_bo == NULL)
  127. return 0;
  128. cancel_delayed_work_sync(&adev->vcn.idle_work);
  129. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  130. ptr = adev->vcn.cpu_addr;
  131. adev->vcn.saved_bo = kmalloc(size, GFP_KERNEL);
  132. if (!adev->vcn.saved_bo)
  133. return -ENOMEM;
  134. memcpy_fromio(adev->vcn.saved_bo, ptr, size);
  135. return 0;
  136. }
  137. int amdgpu_vcn_resume(struct amdgpu_device *adev)
  138. {
  139. unsigned size;
  140. void *ptr;
  141. if (adev->vcn.vcpu_bo == NULL)
  142. return -EINVAL;
  143. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  144. ptr = adev->vcn.cpu_addr;
  145. if (adev->vcn.saved_bo != NULL) {
  146. memcpy_toio(ptr, adev->vcn.saved_bo, size);
  147. kfree(adev->vcn.saved_bo);
  148. adev->vcn.saved_bo = NULL;
  149. } else {
  150. const struct common_firmware_header *hdr;
  151. unsigned offset;
  152. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  153. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  154. memcpy_toio(adev->vcn.cpu_addr, adev->vcn.fw->data + offset,
  155. le32_to_cpu(hdr->ucode_size_bytes));
  156. size -= le32_to_cpu(hdr->ucode_size_bytes);
  157. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  158. memset_io(ptr, 0, size);
  159. }
  160. return 0;
  161. }
  162. static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
  163. {
  164. struct amdgpu_device *adev =
  165. container_of(work, struct amdgpu_device, vcn.idle_work.work);
  166. unsigned fences = amdgpu_fence_count_emitted(&adev->vcn.ring_dec);
  167. if (fences == 0) {
  168. if (adev->pm.dpm_enabled) {
  169. /* might be used when with pg/cg
  170. amdgpu_dpm_enable_uvd(adev, false);
  171. */
  172. }
  173. } else {
  174. schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  175. }
  176. }
  177. void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
  178. {
  179. struct amdgpu_device *adev = ring->adev;
  180. bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);
  181. if (set_clocks && adev->pm.dpm_enabled) {
  182. /* might be used when with pg/cg
  183. amdgpu_dpm_enable_uvd(adev, true);
  184. */
  185. }
  186. }
  187. void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
  188. {
  189. schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  190. }
  191. int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
  192. {
  193. struct amdgpu_device *adev = ring->adev;
  194. uint32_t tmp = 0;
  195. unsigned i;
  196. int r;
  197. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0xCAFEDEAD);
  198. r = amdgpu_ring_alloc(ring, 3);
  199. if (r) {
  200. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  201. ring->idx, r);
  202. return r;
  203. }
  204. amdgpu_ring_write(ring,
  205. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  206. amdgpu_ring_write(ring, 0xDEADBEEF);
  207. amdgpu_ring_commit(ring);
  208. for (i = 0; i < adev->usec_timeout; i++) {
  209. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID));
  210. if (tmp == 0xDEADBEEF)
  211. break;
  212. DRM_UDELAY(1);
  213. }
  214. if (i < adev->usec_timeout) {
  215. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  216. ring->idx, i);
  217. } else {
  218. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  219. ring->idx, tmp);
  220. r = -EINVAL;
  221. }
  222. return r;
  223. }
  224. static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
  225. bool direct, struct dma_fence **fence)
  226. {
  227. struct ttm_operation_ctx ctx = { true, false };
  228. struct ttm_validate_buffer tv;
  229. struct ww_acquire_ctx ticket;
  230. struct list_head head;
  231. struct amdgpu_job *job;
  232. struct amdgpu_ib *ib;
  233. struct dma_fence *f = NULL;
  234. struct amdgpu_device *adev = ring->adev;
  235. uint64_t addr;
  236. int i, r;
  237. memset(&tv, 0, sizeof(tv));
  238. tv.bo = &bo->tbo;
  239. INIT_LIST_HEAD(&head);
  240. list_add(&tv.head, &head);
  241. r = ttm_eu_reserve_buffers(&ticket, &head, true, NULL);
  242. if (r)
  243. return r;
  244. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  245. if (r)
  246. goto err;
  247. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  248. if (r)
  249. goto err;
  250. ib = &job->ibs[0];
  251. addr = amdgpu_bo_gpu_offset(bo);
  252. ib->ptr[0] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0);
  253. ib->ptr[1] = addr;
  254. ib->ptr[2] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0);
  255. ib->ptr[3] = addr >> 32;
  256. ib->ptr[4] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0);
  257. ib->ptr[5] = 0;
  258. for (i = 6; i < 16; i += 2) {
  259. ib->ptr[i] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0);
  260. ib->ptr[i+1] = 0;
  261. }
  262. ib->length_dw = 16;
  263. if (direct) {
  264. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  265. job->fence = dma_fence_get(f);
  266. if (r)
  267. goto err_free;
  268. amdgpu_job_free(job);
  269. } else {
  270. r = amdgpu_job_submit(job, ring, &adev->vcn.entity_dec,
  271. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  272. if (r)
  273. goto err_free;
  274. }
  275. ttm_eu_fence_buffer_objects(&ticket, &head, f);
  276. if (fence)
  277. *fence = dma_fence_get(f);
  278. amdgpu_bo_unref(&bo);
  279. dma_fence_put(f);
  280. return 0;
  281. err_free:
  282. amdgpu_job_free(job);
  283. err:
  284. ttm_eu_backoff_reservation(&ticket, &head);
  285. return r;
  286. }
  287. static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  288. struct dma_fence **fence)
  289. {
  290. struct amdgpu_device *adev = ring->adev;
  291. struct amdgpu_bo *bo;
  292. uint32_t *msg;
  293. int r, i;
  294. r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
  295. AMDGPU_GEM_DOMAIN_VRAM,
  296. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  297. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  298. NULL, NULL, 0, &bo);
  299. if (r)
  300. return r;
  301. r = amdgpu_bo_reserve(bo, false);
  302. if (r) {
  303. amdgpu_bo_unref(&bo);
  304. return r;
  305. }
  306. r = amdgpu_bo_kmap(bo, (void **)&msg);
  307. if (r) {
  308. amdgpu_bo_unreserve(bo);
  309. amdgpu_bo_unref(&bo);
  310. return r;
  311. }
  312. msg[0] = cpu_to_le32(0x00000028);
  313. msg[1] = cpu_to_le32(0x00000038);
  314. msg[2] = cpu_to_le32(0x00000001);
  315. msg[3] = cpu_to_le32(0x00000000);
  316. msg[4] = cpu_to_le32(handle);
  317. msg[5] = cpu_to_le32(0x00000000);
  318. msg[6] = cpu_to_le32(0x00000001);
  319. msg[7] = cpu_to_le32(0x00000028);
  320. msg[8] = cpu_to_le32(0x00000010);
  321. msg[9] = cpu_to_le32(0x00000000);
  322. msg[10] = cpu_to_le32(0x00000007);
  323. msg[11] = cpu_to_le32(0x00000000);
  324. msg[12] = cpu_to_le32(0x00000780);
  325. msg[13] = cpu_to_le32(0x00000440);
  326. for (i = 14; i < 1024; ++i)
  327. msg[i] = cpu_to_le32(0x0);
  328. amdgpu_bo_kunmap(bo);
  329. amdgpu_bo_unreserve(bo);
  330. return amdgpu_vcn_dec_send_msg(ring, bo, true, fence);
  331. }
  332. static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  333. bool direct, struct dma_fence **fence)
  334. {
  335. struct amdgpu_device *adev = ring->adev;
  336. struct amdgpu_bo *bo;
  337. uint32_t *msg;
  338. int r, i;
  339. r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
  340. AMDGPU_GEM_DOMAIN_VRAM,
  341. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  342. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  343. NULL, NULL, 0, &bo);
  344. if (r)
  345. return r;
  346. r = amdgpu_bo_reserve(bo, false);
  347. if (r) {
  348. amdgpu_bo_unref(&bo);
  349. return r;
  350. }
  351. r = amdgpu_bo_kmap(bo, (void **)&msg);
  352. if (r) {
  353. amdgpu_bo_unreserve(bo);
  354. amdgpu_bo_unref(&bo);
  355. return r;
  356. }
  357. msg[0] = cpu_to_le32(0x00000028);
  358. msg[1] = cpu_to_le32(0x00000018);
  359. msg[2] = cpu_to_le32(0x00000000);
  360. msg[3] = cpu_to_le32(0x00000002);
  361. msg[4] = cpu_to_le32(handle);
  362. msg[5] = cpu_to_le32(0x00000000);
  363. for (i = 6; i < 1024; ++i)
  364. msg[i] = cpu_to_le32(0x0);
  365. amdgpu_bo_kunmap(bo);
  366. amdgpu_bo_unreserve(bo);
  367. return amdgpu_vcn_dec_send_msg(ring, bo, direct, fence);
  368. }
  369. int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  370. {
  371. struct dma_fence *fence;
  372. long r;
  373. r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
  374. if (r) {
  375. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  376. goto error;
  377. }
  378. r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, true, &fence);
  379. if (r) {
  380. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  381. goto error;
  382. }
  383. r = dma_fence_wait_timeout(fence, false, timeout);
  384. if (r == 0) {
  385. DRM_ERROR("amdgpu: IB test timed out.\n");
  386. r = -ETIMEDOUT;
  387. } else if (r < 0) {
  388. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  389. } else {
  390. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  391. r = 0;
  392. }
  393. dma_fence_put(fence);
  394. error:
  395. return r;
  396. }
  397. int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
  398. {
  399. struct amdgpu_device *adev = ring->adev;
  400. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  401. unsigned i;
  402. int r;
  403. r = amdgpu_ring_alloc(ring, 16);
  404. if (r) {
  405. DRM_ERROR("amdgpu: vcn enc failed to lock ring %d (%d).\n",
  406. ring->idx, r);
  407. return r;
  408. }
  409. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  410. amdgpu_ring_commit(ring);
  411. for (i = 0; i < adev->usec_timeout; i++) {
  412. if (amdgpu_ring_get_rptr(ring) != rptr)
  413. break;
  414. DRM_UDELAY(1);
  415. }
  416. if (i < adev->usec_timeout) {
  417. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  418. ring->idx, i);
  419. } else {
  420. DRM_ERROR("amdgpu: ring %d test failed\n",
  421. ring->idx);
  422. r = -ETIMEDOUT;
  423. }
  424. return r;
  425. }
  426. static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  427. struct dma_fence **fence)
  428. {
  429. const unsigned ib_size_dw = 16;
  430. struct amdgpu_job *job;
  431. struct amdgpu_ib *ib;
  432. struct dma_fence *f = NULL;
  433. uint64_t dummy;
  434. int i, r;
  435. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  436. if (r)
  437. return r;
  438. ib = &job->ibs[0];
  439. dummy = ib->gpu_addr + 1024;
  440. ib->length_dw = 0;
  441. ib->ptr[ib->length_dw++] = 0x00000018;
  442. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  443. ib->ptr[ib->length_dw++] = handle;
  444. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  445. ib->ptr[ib->length_dw++] = dummy;
  446. ib->ptr[ib->length_dw++] = 0x0000000b;
  447. ib->ptr[ib->length_dw++] = 0x00000014;
  448. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  449. ib->ptr[ib->length_dw++] = 0x0000001c;
  450. ib->ptr[ib->length_dw++] = 0x00000000;
  451. ib->ptr[ib->length_dw++] = 0x00000000;
  452. ib->ptr[ib->length_dw++] = 0x00000008;
  453. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  454. for (i = ib->length_dw; i < ib_size_dw; ++i)
  455. ib->ptr[i] = 0x0;
  456. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  457. job->fence = dma_fence_get(f);
  458. if (r)
  459. goto err;
  460. amdgpu_job_free(job);
  461. if (fence)
  462. *fence = dma_fence_get(f);
  463. dma_fence_put(f);
  464. return 0;
  465. err:
  466. amdgpu_job_free(job);
  467. return r;
  468. }
  469. static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  470. struct dma_fence **fence)
  471. {
  472. const unsigned ib_size_dw = 16;
  473. struct amdgpu_job *job;
  474. struct amdgpu_ib *ib;
  475. struct dma_fence *f = NULL;
  476. uint64_t dummy;
  477. int i, r;
  478. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  479. if (r)
  480. return r;
  481. ib = &job->ibs[0];
  482. dummy = ib->gpu_addr + 1024;
  483. ib->length_dw = 0;
  484. ib->ptr[ib->length_dw++] = 0x00000018;
  485. ib->ptr[ib->length_dw++] = 0x00000001;
  486. ib->ptr[ib->length_dw++] = handle;
  487. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  488. ib->ptr[ib->length_dw++] = dummy;
  489. ib->ptr[ib->length_dw++] = 0x0000000b;
  490. ib->ptr[ib->length_dw++] = 0x00000014;
  491. ib->ptr[ib->length_dw++] = 0x00000002;
  492. ib->ptr[ib->length_dw++] = 0x0000001c;
  493. ib->ptr[ib->length_dw++] = 0x00000000;
  494. ib->ptr[ib->length_dw++] = 0x00000000;
  495. ib->ptr[ib->length_dw++] = 0x00000008;
  496. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  497. for (i = ib->length_dw; i < ib_size_dw; ++i)
  498. ib->ptr[i] = 0x0;
  499. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  500. job->fence = dma_fence_get(f);
  501. if (r)
  502. goto err;
  503. amdgpu_job_free(job);
  504. if (fence)
  505. *fence = dma_fence_get(f);
  506. dma_fence_put(f);
  507. return 0;
  508. err:
  509. amdgpu_job_free(job);
  510. return r;
  511. }
  512. int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  513. {
  514. struct dma_fence *fence = NULL;
  515. long r;
  516. r = amdgpu_vcn_enc_get_create_msg(ring, 1, NULL);
  517. if (r) {
  518. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  519. goto error;
  520. }
  521. r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, &fence);
  522. if (r) {
  523. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  524. goto error;
  525. }
  526. r = dma_fence_wait_timeout(fence, false, timeout);
  527. if (r == 0) {
  528. DRM_ERROR("amdgpu: IB test timed out.\n");
  529. r = -ETIMEDOUT;
  530. } else if (r < 0) {
  531. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  532. } else {
  533. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  534. r = 0;
  535. }
  536. error:
  537. dma_fence_put(fence);
  538. return r;
  539. }