amdgpu_vce.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. * Authors: Christian König <christian.koenig@amd.com>
  26. */
  27. #include <linux/firmware.h>
  28. #include <linux/module.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm.h>
  31. #include "amdgpu.h"
  32. #include "amdgpu_pm.h"
  33. #include "amdgpu_vce.h"
  34. #include "cikd.h"
  35. /* 1 second timeout */
  36. #define VCE_IDLE_TIMEOUT msecs_to_jiffies(1000)
  37. /* Firmware Names */
  38. #ifdef CONFIG_DRM_AMDGPU_CIK
  39. #define FIRMWARE_BONAIRE "radeon/bonaire_vce.bin"
  40. #define FIRMWARE_KABINI "radeon/kabini_vce.bin"
  41. #define FIRMWARE_KAVERI "radeon/kaveri_vce.bin"
  42. #define FIRMWARE_HAWAII "radeon/hawaii_vce.bin"
  43. #define FIRMWARE_MULLINS "radeon/mullins_vce.bin"
  44. #endif
  45. #define FIRMWARE_TONGA "amdgpu/tonga_vce.bin"
  46. #define FIRMWARE_CARRIZO "amdgpu/carrizo_vce.bin"
  47. #define FIRMWARE_FIJI "amdgpu/fiji_vce.bin"
  48. #define FIRMWARE_STONEY "amdgpu/stoney_vce.bin"
  49. #define FIRMWARE_POLARIS10 "amdgpu/polaris10_vce.bin"
  50. #define FIRMWARE_POLARIS11 "amdgpu/polaris11_vce.bin"
  51. #define FIRMWARE_POLARIS12 "amdgpu/polaris12_vce.bin"
  52. #define FIRMWARE_VEGA10 "amdgpu/vega10_vce.bin"
  53. #ifdef CONFIG_DRM_AMDGPU_CIK
  54. MODULE_FIRMWARE(FIRMWARE_BONAIRE);
  55. MODULE_FIRMWARE(FIRMWARE_KABINI);
  56. MODULE_FIRMWARE(FIRMWARE_KAVERI);
  57. MODULE_FIRMWARE(FIRMWARE_HAWAII);
  58. MODULE_FIRMWARE(FIRMWARE_MULLINS);
  59. #endif
  60. MODULE_FIRMWARE(FIRMWARE_TONGA);
  61. MODULE_FIRMWARE(FIRMWARE_CARRIZO);
  62. MODULE_FIRMWARE(FIRMWARE_FIJI);
  63. MODULE_FIRMWARE(FIRMWARE_STONEY);
  64. MODULE_FIRMWARE(FIRMWARE_POLARIS10);
  65. MODULE_FIRMWARE(FIRMWARE_POLARIS11);
  66. MODULE_FIRMWARE(FIRMWARE_POLARIS12);
  67. MODULE_FIRMWARE(FIRMWARE_VEGA10);
  68. static void amdgpu_vce_idle_work_handler(struct work_struct *work);
  69. /**
  70. * amdgpu_vce_init - allocate memory, load vce firmware
  71. *
  72. * @adev: amdgpu_device pointer
  73. *
  74. * First step to get VCE online, allocate memory and load the firmware
  75. */
  76. int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
  77. {
  78. struct amdgpu_ring *ring;
  79. struct drm_sched_rq *rq;
  80. const char *fw_name;
  81. const struct common_firmware_header *hdr;
  82. unsigned ucode_version, version_major, version_minor, binary_id;
  83. int i, r;
  84. switch (adev->asic_type) {
  85. #ifdef CONFIG_DRM_AMDGPU_CIK
  86. case CHIP_BONAIRE:
  87. fw_name = FIRMWARE_BONAIRE;
  88. break;
  89. case CHIP_KAVERI:
  90. fw_name = FIRMWARE_KAVERI;
  91. break;
  92. case CHIP_KABINI:
  93. fw_name = FIRMWARE_KABINI;
  94. break;
  95. case CHIP_HAWAII:
  96. fw_name = FIRMWARE_HAWAII;
  97. break;
  98. case CHIP_MULLINS:
  99. fw_name = FIRMWARE_MULLINS;
  100. break;
  101. #endif
  102. case CHIP_TONGA:
  103. fw_name = FIRMWARE_TONGA;
  104. break;
  105. case CHIP_CARRIZO:
  106. fw_name = FIRMWARE_CARRIZO;
  107. break;
  108. case CHIP_FIJI:
  109. fw_name = FIRMWARE_FIJI;
  110. break;
  111. case CHIP_STONEY:
  112. fw_name = FIRMWARE_STONEY;
  113. break;
  114. case CHIP_POLARIS10:
  115. fw_name = FIRMWARE_POLARIS10;
  116. break;
  117. case CHIP_POLARIS11:
  118. fw_name = FIRMWARE_POLARIS11;
  119. break;
  120. case CHIP_VEGA10:
  121. fw_name = FIRMWARE_VEGA10;
  122. break;
  123. case CHIP_POLARIS12:
  124. fw_name = FIRMWARE_POLARIS12;
  125. break;
  126. default:
  127. return -EINVAL;
  128. }
  129. r = request_firmware(&adev->vce.fw, fw_name, adev->dev);
  130. if (r) {
  131. dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n",
  132. fw_name);
  133. return r;
  134. }
  135. r = amdgpu_ucode_validate(adev->vce.fw);
  136. if (r) {
  137. dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n",
  138. fw_name);
  139. release_firmware(adev->vce.fw);
  140. adev->vce.fw = NULL;
  141. return r;
  142. }
  143. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  144. ucode_version = le32_to_cpu(hdr->ucode_version);
  145. version_major = (ucode_version >> 20) & 0xfff;
  146. version_minor = (ucode_version >> 8) & 0xfff;
  147. binary_id = ucode_version & 0xff;
  148. DRM_INFO("Found VCE firmware Version: %hhd.%hhd Binary ID: %hhd\n",
  149. version_major, version_minor, binary_id);
  150. adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) |
  151. (binary_id << 8));
  152. r = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
  153. AMDGPU_GEM_DOMAIN_VRAM, &adev->vce.vcpu_bo,
  154. &adev->vce.gpu_addr, &adev->vce.cpu_addr);
  155. if (r) {
  156. dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);
  157. return r;
  158. }
  159. ring = &adev->vce.ring[0];
  160. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
  161. r = drm_sched_entity_init(&ring->sched, &adev->vce.entity,
  162. rq, amdgpu_sched_jobs, NULL);
  163. if (r != 0) {
  164. DRM_ERROR("Failed setting up VCE run queue.\n");
  165. return r;
  166. }
  167. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  168. atomic_set(&adev->vce.handles[i], 0);
  169. adev->vce.filp[i] = NULL;
  170. }
  171. INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler);
  172. mutex_init(&adev->vce.idle_mutex);
  173. return 0;
  174. }
  175. /**
  176. * amdgpu_vce_fini - free memory
  177. *
  178. * @adev: amdgpu_device pointer
  179. *
  180. * Last step on VCE teardown, free firmware memory
  181. */
  182. int amdgpu_vce_sw_fini(struct amdgpu_device *adev)
  183. {
  184. unsigned i;
  185. if (adev->vce.vcpu_bo == NULL)
  186. return 0;
  187. drm_sched_entity_fini(&adev->vce.ring[0].sched, &adev->vce.entity);
  188. amdgpu_bo_free_kernel(&adev->vce.vcpu_bo, &adev->vce.gpu_addr,
  189. (void **)&adev->vce.cpu_addr);
  190. for (i = 0; i < adev->vce.num_rings; i++)
  191. amdgpu_ring_fini(&adev->vce.ring[i]);
  192. release_firmware(adev->vce.fw);
  193. mutex_destroy(&adev->vce.idle_mutex);
  194. return 0;
  195. }
  196. /**
  197. * amdgpu_vce_suspend - unpin VCE fw memory
  198. *
  199. * @adev: amdgpu_device pointer
  200. *
  201. */
  202. int amdgpu_vce_suspend(struct amdgpu_device *adev)
  203. {
  204. int i;
  205. if (adev->vce.vcpu_bo == NULL)
  206. return 0;
  207. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  208. if (atomic_read(&adev->vce.handles[i]))
  209. break;
  210. if (i == AMDGPU_MAX_VCE_HANDLES)
  211. return 0;
  212. cancel_delayed_work_sync(&adev->vce.idle_work);
  213. /* TODO: suspending running encoding sessions isn't supported */
  214. return -EINVAL;
  215. }
  216. /**
  217. * amdgpu_vce_resume - pin VCE fw memory
  218. *
  219. * @adev: amdgpu_device pointer
  220. *
  221. */
  222. int amdgpu_vce_resume(struct amdgpu_device *adev)
  223. {
  224. void *cpu_addr;
  225. const struct common_firmware_header *hdr;
  226. unsigned offset;
  227. int r;
  228. if (adev->vce.vcpu_bo == NULL)
  229. return -EINVAL;
  230. r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
  231. if (r) {
  232. dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
  233. return r;
  234. }
  235. r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr);
  236. if (r) {
  237. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  238. dev_err(adev->dev, "(%d) VCE map failed\n", r);
  239. return r;
  240. }
  241. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  242. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  243. memcpy_toio(cpu_addr, adev->vce.fw->data + offset,
  244. adev->vce.fw->size - offset);
  245. amdgpu_bo_kunmap(adev->vce.vcpu_bo);
  246. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  247. return 0;
  248. }
  249. /**
  250. * amdgpu_vce_idle_work_handler - power off VCE
  251. *
  252. * @work: pointer to work structure
  253. *
  254. * power of VCE when it's not used any more
  255. */
  256. static void amdgpu_vce_idle_work_handler(struct work_struct *work)
  257. {
  258. struct amdgpu_device *adev =
  259. container_of(work, struct amdgpu_device, vce.idle_work.work);
  260. unsigned i, count = 0;
  261. if (amdgpu_sriov_vf(adev))
  262. return;
  263. for (i = 0; i < adev->vce.num_rings; i++)
  264. count += amdgpu_fence_count_emitted(&adev->vce.ring[i]);
  265. if (count == 0) {
  266. if (adev->pm.dpm_enabled) {
  267. amdgpu_dpm_enable_vce(adev, false);
  268. } else {
  269. amdgpu_asic_set_vce_clocks(adev, 0, 0);
  270. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  271. AMD_PG_STATE_GATE);
  272. amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  273. AMD_CG_STATE_GATE);
  274. }
  275. } else {
  276. schedule_delayed_work(&adev->vce.idle_work, VCE_IDLE_TIMEOUT);
  277. }
  278. }
  279. /**
  280. * amdgpu_vce_ring_begin_use - power up VCE
  281. *
  282. * @ring: amdgpu ring
  283. *
  284. * Make sure VCE is powerd up when we want to use it
  285. */
  286. void amdgpu_vce_ring_begin_use(struct amdgpu_ring *ring)
  287. {
  288. struct amdgpu_device *adev = ring->adev;
  289. bool set_clocks;
  290. if (amdgpu_sriov_vf(adev))
  291. return;
  292. mutex_lock(&adev->vce.idle_mutex);
  293. set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work);
  294. if (set_clocks) {
  295. if (adev->pm.dpm_enabled) {
  296. amdgpu_dpm_enable_vce(adev, true);
  297. } else {
  298. amdgpu_asic_set_vce_clocks(adev, 53300, 40000);
  299. amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  300. AMD_CG_STATE_UNGATE);
  301. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  302. AMD_PG_STATE_UNGATE);
  303. }
  304. }
  305. mutex_unlock(&adev->vce.idle_mutex);
  306. }
  307. /**
  308. * amdgpu_vce_ring_end_use - power VCE down
  309. *
  310. * @ring: amdgpu ring
  311. *
  312. * Schedule work to power VCE down again
  313. */
  314. void amdgpu_vce_ring_end_use(struct amdgpu_ring *ring)
  315. {
  316. schedule_delayed_work(&ring->adev->vce.idle_work, VCE_IDLE_TIMEOUT);
  317. }
  318. /**
  319. * amdgpu_vce_free_handles - free still open VCE handles
  320. *
  321. * @adev: amdgpu_device pointer
  322. * @filp: drm file pointer
  323. *
  324. * Close all VCE handles still open by this file pointer
  325. */
  326. void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
  327. {
  328. struct amdgpu_ring *ring = &adev->vce.ring[0];
  329. int i, r;
  330. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  331. uint32_t handle = atomic_read(&adev->vce.handles[i]);
  332. if (!handle || adev->vce.filp[i] != filp)
  333. continue;
  334. r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL);
  335. if (r)
  336. DRM_ERROR("Error destroying VCE handle (%d)!\n", r);
  337. adev->vce.filp[i] = NULL;
  338. atomic_set(&adev->vce.handles[i], 0);
  339. }
  340. }
  341. /**
  342. * amdgpu_vce_get_create_msg - generate a VCE create msg
  343. *
  344. * @adev: amdgpu_device pointer
  345. * @ring: ring we should submit the msg to
  346. * @handle: VCE session handle to use
  347. * @fence: optional fence to return
  348. *
  349. * Open up a stream for HW test
  350. */
  351. int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  352. struct dma_fence **fence)
  353. {
  354. const unsigned ib_size_dw = 1024;
  355. struct amdgpu_job *job;
  356. struct amdgpu_ib *ib;
  357. struct dma_fence *f = NULL;
  358. uint64_t dummy;
  359. int i, r;
  360. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  361. if (r)
  362. return r;
  363. ib = &job->ibs[0];
  364. dummy = ib->gpu_addr + 1024;
  365. /* stitch together an VCE create msg */
  366. ib->length_dw = 0;
  367. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  368. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  369. ib->ptr[ib->length_dw++] = handle;
  370. if ((ring->adev->vce.fw_version >> 24) >= 52)
  371. ib->ptr[ib->length_dw++] = 0x00000040; /* len */
  372. else
  373. ib->ptr[ib->length_dw++] = 0x00000030; /* len */
  374. ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
  375. ib->ptr[ib->length_dw++] = 0x00000000;
  376. ib->ptr[ib->length_dw++] = 0x00000042;
  377. ib->ptr[ib->length_dw++] = 0x0000000a;
  378. ib->ptr[ib->length_dw++] = 0x00000001;
  379. ib->ptr[ib->length_dw++] = 0x00000080;
  380. ib->ptr[ib->length_dw++] = 0x00000060;
  381. ib->ptr[ib->length_dw++] = 0x00000100;
  382. ib->ptr[ib->length_dw++] = 0x00000100;
  383. ib->ptr[ib->length_dw++] = 0x0000000c;
  384. ib->ptr[ib->length_dw++] = 0x00000000;
  385. if ((ring->adev->vce.fw_version >> 24) >= 52) {
  386. ib->ptr[ib->length_dw++] = 0x00000000;
  387. ib->ptr[ib->length_dw++] = 0x00000000;
  388. ib->ptr[ib->length_dw++] = 0x00000000;
  389. ib->ptr[ib->length_dw++] = 0x00000000;
  390. }
  391. ib->ptr[ib->length_dw++] = 0x00000014; /* len */
  392. ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
  393. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  394. ib->ptr[ib->length_dw++] = dummy;
  395. ib->ptr[ib->length_dw++] = 0x00000001;
  396. for (i = ib->length_dw; i < ib_size_dw; ++i)
  397. ib->ptr[i] = 0x0;
  398. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  399. job->fence = dma_fence_get(f);
  400. if (r)
  401. goto err;
  402. amdgpu_job_free(job);
  403. if (fence)
  404. *fence = dma_fence_get(f);
  405. dma_fence_put(f);
  406. return 0;
  407. err:
  408. amdgpu_job_free(job);
  409. return r;
  410. }
  411. /**
  412. * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg
  413. *
  414. * @adev: amdgpu_device pointer
  415. * @ring: ring we should submit the msg to
  416. * @handle: VCE session handle to use
  417. * @fence: optional fence to return
  418. *
  419. * Close up a stream for HW test or if userspace failed to do so
  420. */
  421. int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  422. bool direct, struct dma_fence **fence)
  423. {
  424. const unsigned ib_size_dw = 1024;
  425. struct amdgpu_job *job;
  426. struct amdgpu_ib *ib;
  427. struct dma_fence *f = NULL;
  428. int i, r;
  429. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  430. if (r)
  431. return r;
  432. ib = &job->ibs[0];
  433. /* stitch together an VCE destroy msg */
  434. ib->length_dw = 0;
  435. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  436. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  437. ib->ptr[ib->length_dw++] = handle;
  438. ib->ptr[ib->length_dw++] = 0x00000020; /* len */
  439. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  440. ib->ptr[ib->length_dw++] = 0xffffffff; /* next task info, set to 0xffffffff if no */
  441. ib->ptr[ib->length_dw++] = 0x00000001; /* destroy session */
  442. ib->ptr[ib->length_dw++] = 0x00000000;
  443. ib->ptr[ib->length_dw++] = 0x00000000;
  444. ib->ptr[ib->length_dw++] = 0xffffffff; /* feedback is not needed, set to 0xffffffff and firmware will not output feedback */
  445. ib->ptr[ib->length_dw++] = 0x00000000;
  446. ib->ptr[ib->length_dw++] = 0x00000008; /* len */
  447. ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */
  448. for (i = ib->length_dw; i < ib_size_dw; ++i)
  449. ib->ptr[i] = 0x0;
  450. if (direct) {
  451. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  452. job->fence = dma_fence_get(f);
  453. if (r)
  454. goto err;
  455. amdgpu_job_free(job);
  456. } else {
  457. r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
  458. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  459. if (r)
  460. goto err;
  461. }
  462. if (fence)
  463. *fence = dma_fence_get(f);
  464. dma_fence_put(f);
  465. return 0;
  466. err:
  467. amdgpu_job_free(job);
  468. return r;
  469. }
  470. /**
  471. * amdgpu_vce_cs_validate_bo - make sure not to cross 4GB boundary
  472. *
  473. * @p: parser context
  474. * @lo: address of lower dword
  475. * @hi: address of higher dword
  476. * @size: minimum size
  477. * @index: bs/fb index
  478. *
  479. * Make sure that no BO cross a 4GB boundary.
  480. */
  481. static int amdgpu_vce_validate_bo(struct amdgpu_cs_parser *p, uint32_t ib_idx,
  482. int lo, int hi, unsigned size, int32_t index)
  483. {
  484. int64_t offset = ((uint64_t)size) * ((int64_t)index);
  485. struct ttm_operation_ctx ctx = { false, false };
  486. struct amdgpu_bo_va_mapping *mapping;
  487. unsigned i, fpfn, lpfn;
  488. struct amdgpu_bo *bo;
  489. uint64_t addr;
  490. int r;
  491. addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
  492. ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
  493. if (index >= 0) {
  494. addr += offset;
  495. fpfn = PAGE_ALIGN(offset) >> PAGE_SHIFT;
  496. lpfn = 0x100000000ULL >> PAGE_SHIFT;
  497. } else {
  498. fpfn = 0;
  499. lpfn = (0x100000000ULL - PAGE_ALIGN(offset)) >> PAGE_SHIFT;
  500. }
  501. r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping);
  502. if (r) {
  503. DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
  504. addr, lo, hi, size, index);
  505. return r;
  506. }
  507. for (i = 0; i < bo->placement.num_placement; ++i) {
  508. bo->placements[i].fpfn = max(bo->placements[i].fpfn, fpfn);
  509. bo->placements[i].lpfn = bo->placements[i].lpfn ?
  510. min(bo->placements[i].lpfn, lpfn) : lpfn;
  511. }
  512. return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  513. }
  514. /**
  515. * amdgpu_vce_cs_reloc - command submission relocation
  516. *
  517. * @p: parser context
  518. * @lo: address of lower dword
  519. * @hi: address of higher dword
  520. * @size: minimum size
  521. *
  522. * Patch relocation inside command stream with real buffer address
  523. */
  524. static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx,
  525. int lo, int hi, unsigned size, uint32_t index)
  526. {
  527. struct amdgpu_bo_va_mapping *mapping;
  528. struct amdgpu_bo *bo;
  529. uint64_t addr;
  530. int r;
  531. if (index == 0xffffffff)
  532. index = 0;
  533. addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
  534. ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
  535. addr += ((uint64_t)size) * ((uint64_t)index);
  536. r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping);
  537. if (r) {
  538. DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
  539. addr, lo, hi, size, index);
  540. return r;
  541. }
  542. if ((addr + (uint64_t)size) >
  543. (mapping->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  544. DRM_ERROR("BO to small for addr 0x%010Lx %d %d\n",
  545. addr, lo, hi);
  546. return -EINVAL;
  547. }
  548. addr -= mapping->start * AMDGPU_GPU_PAGE_SIZE;
  549. addr += amdgpu_bo_gpu_offset(bo);
  550. addr -= ((uint64_t)size) * ((uint64_t)index);
  551. amdgpu_set_ib_value(p, ib_idx, lo, lower_32_bits(addr));
  552. amdgpu_set_ib_value(p, ib_idx, hi, upper_32_bits(addr));
  553. return 0;
  554. }
  555. /**
  556. * amdgpu_vce_validate_handle - validate stream handle
  557. *
  558. * @p: parser context
  559. * @handle: handle to validate
  560. * @allocated: allocated a new handle?
  561. *
  562. * Validates the handle and return the found session index or -EINVAL
  563. * we we don't have another free session index.
  564. */
  565. static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p,
  566. uint32_t handle, uint32_t *allocated)
  567. {
  568. unsigned i;
  569. /* validate the handle */
  570. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  571. if (atomic_read(&p->adev->vce.handles[i]) == handle) {
  572. if (p->adev->vce.filp[i] != p->filp) {
  573. DRM_ERROR("VCE handle collision detected!\n");
  574. return -EINVAL;
  575. }
  576. return i;
  577. }
  578. }
  579. /* handle not found try to alloc a new one */
  580. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  581. if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) {
  582. p->adev->vce.filp[i] = p->filp;
  583. p->adev->vce.img_size[i] = 0;
  584. *allocated |= 1 << i;
  585. return i;
  586. }
  587. }
  588. DRM_ERROR("No more free VCE handles!\n");
  589. return -EINVAL;
  590. }
  591. /**
  592. * amdgpu_vce_cs_parse - parse and validate the command stream
  593. *
  594. * @p: parser context
  595. *
  596. */
  597. int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx)
  598. {
  599. struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
  600. unsigned fb_idx = 0, bs_idx = 0;
  601. int session_idx = -1;
  602. uint32_t destroyed = 0;
  603. uint32_t created = 0;
  604. uint32_t allocated = 0;
  605. uint32_t tmp, handle = 0;
  606. uint32_t *size = &tmp;
  607. unsigned idx;
  608. int i, r = 0;
  609. p->job->vm = NULL;
  610. ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
  611. for (idx = 0; idx < ib->length_dw;) {
  612. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  613. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  614. if ((len < 8) || (len & 3)) {
  615. DRM_ERROR("invalid VCE command length (%d)!\n", len);
  616. r = -EINVAL;
  617. goto out;
  618. }
  619. switch (cmd) {
  620. case 0x00000002: /* task info */
  621. fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
  622. bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
  623. break;
  624. case 0x03000001: /* encode */
  625. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 10,
  626. idx + 9, 0, 0);
  627. if (r)
  628. goto out;
  629. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 12,
  630. idx + 11, 0, 0);
  631. if (r)
  632. goto out;
  633. break;
  634. case 0x05000001: /* context buffer */
  635. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3,
  636. idx + 2, 0, 0);
  637. if (r)
  638. goto out;
  639. break;
  640. case 0x05000004: /* video bitstream buffer */
  641. tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
  642. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3, idx + 2,
  643. tmp, bs_idx);
  644. if (r)
  645. goto out;
  646. break;
  647. case 0x05000005: /* feedback buffer */
  648. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3, idx + 2,
  649. 4096, fb_idx);
  650. if (r)
  651. goto out;
  652. break;
  653. }
  654. idx += len / 4;
  655. }
  656. for (idx = 0; idx < ib->length_dw;) {
  657. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  658. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  659. switch (cmd) {
  660. case 0x00000001: /* session */
  661. handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
  662. session_idx = amdgpu_vce_validate_handle(p, handle,
  663. &allocated);
  664. if (session_idx < 0) {
  665. r = session_idx;
  666. goto out;
  667. }
  668. size = &p->adev->vce.img_size[session_idx];
  669. break;
  670. case 0x00000002: /* task info */
  671. fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
  672. bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
  673. break;
  674. case 0x01000001: /* create */
  675. created |= 1 << session_idx;
  676. if (destroyed & (1 << session_idx)) {
  677. destroyed &= ~(1 << session_idx);
  678. allocated |= 1 << session_idx;
  679. } else if (!(allocated & (1 << session_idx))) {
  680. DRM_ERROR("Handle already in use!\n");
  681. r = -EINVAL;
  682. goto out;
  683. }
  684. *size = amdgpu_get_ib_value(p, ib_idx, idx + 8) *
  685. amdgpu_get_ib_value(p, ib_idx, idx + 10) *
  686. 8 * 3 / 2;
  687. break;
  688. case 0x04000001: /* config extension */
  689. case 0x04000002: /* pic control */
  690. case 0x04000005: /* rate control */
  691. case 0x04000007: /* motion estimation */
  692. case 0x04000008: /* rdo */
  693. case 0x04000009: /* vui */
  694. case 0x05000002: /* auxiliary buffer */
  695. case 0x05000009: /* clock table */
  696. break;
  697. case 0x0500000c: /* hw config */
  698. switch (p->adev->asic_type) {
  699. #ifdef CONFIG_DRM_AMDGPU_CIK
  700. case CHIP_KAVERI:
  701. case CHIP_MULLINS:
  702. #endif
  703. case CHIP_CARRIZO:
  704. break;
  705. default:
  706. r = -EINVAL;
  707. goto out;
  708. }
  709. break;
  710. case 0x03000001: /* encode */
  711. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9,
  712. *size, 0);
  713. if (r)
  714. goto out;
  715. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11,
  716. *size / 3, 0);
  717. if (r)
  718. goto out;
  719. break;
  720. case 0x02000001: /* destroy */
  721. destroyed |= 1 << session_idx;
  722. break;
  723. case 0x05000001: /* context buffer */
  724. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  725. *size * 2, 0);
  726. if (r)
  727. goto out;
  728. break;
  729. case 0x05000004: /* video bitstream buffer */
  730. tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
  731. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  732. tmp, bs_idx);
  733. if (r)
  734. goto out;
  735. break;
  736. case 0x05000005: /* feedback buffer */
  737. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  738. 4096, fb_idx);
  739. if (r)
  740. goto out;
  741. break;
  742. default:
  743. DRM_ERROR("invalid VCE command (0x%x)!\n", cmd);
  744. r = -EINVAL;
  745. goto out;
  746. }
  747. if (session_idx == -1) {
  748. DRM_ERROR("no session command at start of IB\n");
  749. r = -EINVAL;
  750. goto out;
  751. }
  752. idx += len / 4;
  753. }
  754. if (allocated & ~created) {
  755. DRM_ERROR("New session without create command!\n");
  756. r = -ENOENT;
  757. }
  758. out:
  759. if (!r) {
  760. /* No error, free all destroyed handle slots */
  761. tmp = destroyed;
  762. } else {
  763. /* Error during parsing, free all allocated handle slots */
  764. tmp = allocated;
  765. }
  766. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  767. if (tmp & (1 << i))
  768. atomic_set(&p->adev->vce.handles[i], 0);
  769. return r;
  770. }
  771. /**
  772. * amdgpu_vce_cs_parse_vm - parse the command stream in VM mode
  773. *
  774. * @p: parser context
  775. *
  776. */
  777. int amdgpu_vce_ring_parse_cs_vm(struct amdgpu_cs_parser *p, uint32_t ib_idx)
  778. {
  779. struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
  780. int session_idx = -1;
  781. uint32_t destroyed = 0;
  782. uint32_t created = 0;
  783. uint32_t allocated = 0;
  784. uint32_t tmp, handle = 0;
  785. int i, r = 0, idx = 0;
  786. while (idx < ib->length_dw) {
  787. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  788. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  789. if ((len < 8) || (len & 3)) {
  790. DRM_ERROR("invalid VCE command length (%d)!\n", len);
  791. r = -EINVAL;
  792. goto out;
  793. }
  794. switch (cmd) {
  795. case 0x00000001: /* session */
  796. handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
  797. session_idx = amdgpu_vce_validate_handle(p, handle,
  798. &allocated);
  799. if (session_idx < 0) {
  800. r = session_idx;
  801. goto out;
  802. }
  803. break;
  804. case 0x01000001: /* create */
  805. created |= 1 << session_idx;
  806. if (destroyed & (1 << session_idx)) {
  807. destroyed &= ~(1 << session_idx);
  808. allocated |= 1 << session_idx;
  809. } else if (!(allocated & (1 << session_idx))) {
  810. DRM_ERROR("Handle already in use!\n");
  811. r = -EINVAL;
  812. goto out;
  813. }
  814. break;
  815. case 0x02000001: /* destroy */
  816. destroyed |= 1 << session_idx;
  817. break;
  818. default:
  819. break;
  820. }
  821. if (session_idx == -1) {
  822. DRM_ERROR("no session command at start of IB\n");
  823. r = -EINVAL;
  824. goto out;
  825. }
  826. idx += len / 4;
  827. }
  828. if (allocated & ~created) {
  829. DRM_ERROR("New session without create command!\n");
  830. r = -ENOENT;
  831. }
  832. out:
  833. if (!r) {
  834. /* No error, free all destroyed handle slots */
  835. tmp = destroyed;
  836. amdgpu_ib_free(p->adev, ib, NULL);
  837. } else {
  838. /* Error during parsing, free all allocated handle slots */
  839. tmp = allocated;
  840. }
  841. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  842. if (tmp & (1 << i))
  843. atomic_set(&p->adev->vce.handles[i], 0);
  844. return r;
  845. }
  846. /**
  847. * amdgpu_vce_ring_emit_ib - execute indirect buffer
  848. *
  849. * @ring: engine to use
  850. * @ib: the IB to execute
  851. *
  852. */
  853. void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib,
  854. unsigned vmid, bool ctx_switch)
  855. {
  856. amdgpu_ring_write(ring, VCE_CMD_IB);
  857. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  858. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  859. amdgpu_ring_write(ring, ib->length_dw);
  860. }
  861. /**
  862. * amdgpu_vce_ring_emit_fence - add a fence command to the ring
  863. *
  864. * @ring: engine to use
  865. * @fence: the fence
  866. *
  867. */
  868. void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  869. unsigned flags)
  870. {
  871. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  872. amdgpu_ring_write(ring, VCE_CMD_FENCE);
  873. amdgpu_ring_write(ring, addr);
  874. amdgpu_ring_write(ring, upper_32_bits(addr));
  875. amdgpu_ring_write(ring, seq);
  876. amdgpu_ring_write(ring, VCE_CMD_TRAP);
  877. amdgpu_ring_write(ring, VCE_CMD_END);
  878. }
  879. /**
  880. * amdgpu_vce_ring_test_ring - test if VCE ring is working
  881. *
  882. * @ring: the engine to test on
  883. *
  884. */
  885. int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)
  886. {
  887. struct amdgpu_device *adev = ring->adev;
  888. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  889. unsigned i;
  890. int r, timeout = adev->usec_timeout;
  891. /* skip ring test for sriov*/
  892. if (amdgpu_sriov_vf(adev))
  893. return 0;
  894. r = amdgpu_ring_alloc(ring, 16);
  895. if (r) {
  896. DRM_ERROR("amdgpu: vce failed to lock ring %d (%d).\n",
  897. ring->idx, r);
  898. return r;
  899. }
  900. amdgpu_ring_write(ring, VCE_CMD_END);
  901. amdgpu_ring_commit(ring);
  902. for (i = 0; i < timeout; i++) {
  903. if (amdgpu_ring_get_rptr(ring) != rptr)
  904. break;
  905. DRM_UDELAY(1);
  906. }
  907. if (i < timeout) {
  908. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  909. ring->idx, i);
  910. } else {
  911. DRM_ERROR("amdgpu: ring %d test failed\n",
  912. ring->idx);
  913. r = -ETIMEDOUT;
  914. }
  915. return r;
  916. }
  917. /**
  918. * amdgpu_vce_ring_test_ib - test if VCE IBs are working
  919. *
  920. * @ring: the engine to test on
  921. *
  922. */
  923. int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  924. {
  925. struct dma_fence *fence = NULL;
  926. long r;
  927. /* skip vce ring1/2 ib test for now, since it's not reliable */
  928. if (ring != &ring->adev->vce.ring[0])
  929. return 0;
  930. r = amdgpu_vce_get_create_msg(ring, 1, NULL);
  931. if (r) {
  932. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  933. goto error;
  934. }
  935. r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence);
  936. if (r) {
  937. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  938. goto error;
  939. }
  940. r = dma_fence_wait_timeout(fence, false, timeout);
  941. if (r == 0) {
  942. DRM_ERROR("amdgpu: IB test timed out.\n");
  943. r = -ETIMEDOUT;
  944. } else if (r < 0) {
  945. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  946. } else {
  947. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  948. r = 0;
  949. }
  950. error:
  951. dma_fence_put(fence);
  952. return r;
  953. }