amdgpu_dpm.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_atombios.h"
  27. #include "amdgpu_i2c.h"
  28. #include "amdgpu_dpm.h"
  29. #include "atom.h"
  30. void amdgpu_dpm_print_class_info(u32 class, u32 class2)
  31. {
  32. const char *s;
  33. switch (class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  34. case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
  35. default:
  36. s = "none";
  37. break;
  38. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  39. s = "battery";
  40. break;
  41. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  42. s = "balanced";
  43. break;
  44. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  45. s = "performance";
  46. break;
  47. }
  48. printk("\tui class: %s\n", s);
  49. printk("\tinternal class:");
  50. if (((class & ~ATOM_PPLIB_CLASSIFICATION_UI_MASK) == 0) &&
  51. (class2 == 0))
  52. pr_cont(" none");
  53. else {
  54. if (class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  55. pr_cont(" boot");
  56. if (class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  57. pr_cont(" thermal");
  58. if (class & ATOM_PPLIB_CLASSIFICATION_LIMITEDPOWERSOURCE)
  59. pr_cont(" limited_pwr");
  60. if (class & ATOM_PPLIB_CLASSIFICATION_REST)
  61. pr_cont(" rest");
  62. if (class & ATOM_PPLIB_CLASSIFICATION_FORCED)
  63. pr_cont(" forced");
  64. if (class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  65. pr_cont(" 3d_perf");
  66. if (class & ATOM_PPLIB_CLASSIFICATION_OVERDRIVETEMPLATE)
  67. pr_cont(" ovrdrv");
  68. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  69. pr_cont(" uvd");
  70. if (class & ATOM_PPLIB_CLASSIFICATION_3DLOW)
  71. pr_cont(" 3d_low");
  72. if (class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  73. pr_cont(" acpi");
  74. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  75. pr_cont(" uvd_hd2");
  76. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  77. pr_cont(" uvd_hd");
  78. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  79. pr_cont(" uvd_sd");
  80. if (class2 & ATOM_PPLIB_CLASSIFICATION2_LIMITEDPOWERSOURCE_2)
  81. pr_cont(" limited_pwr2");
  82. if (class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  83. pr_cont(" ulv");
  84. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  85. pr_cont(" uvd_mvc");
  86. }
  87. pr_cont("\n");
  88. }
  89. void amdgpu_dpm_print_cap_info(u32 caps)
  90. {
  91. printk("\tcaps:");
  92. if (caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  93. pr_cont(" single_disp");
  94. if (caps & ATOM_PPLIB_SUPPORTS_VIDEO_PLAYBACK)
  95. pr_cont(" video");
  96. if (caps & ATOM_PPLIB_DISALLOW_ON_DC)
  97. pr_cont(" no_dc");
  98. pr_cont("\n");
  99. }
  100. void amdgpu_dpm_print_ps_status(struct amdgpu_device *adev,
  101. struct amdgpu_ps *rps)
  102. {
  103. printk("\tstatus:");
  104. if (rps == adev->pm.dpm.current_ps)
  105. pr_cont(" c");
  106. if (rps == adev->pm.dpm.requested_ps)
  107. pr_cont(" r");
  108. if (rps == adev->pm.dpm.boot_ps)
  109. pr_cont(" b");
  110. pr_cont("\n");
  111. }
  112. u32 amdgpu_dpm_get_vblank_time(struct amdgpu_device *adev)
  113. {
  114. struct drm_device *dev = adev->ddev;
  115. struct drm_crtc *crtc;
  116. struct amdgpu_crtc *amdgpu_crtc;
  117. u32 vblank_in_pixels;
  118. u32 vblank_time_us = 0xffffffff; /* if the displays are off, vblank time is max */
  119. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  120. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  121. amdgpu_crtc = to_amdgpu_crtc(crtc);
  122. if (crtc->enabled && amdgpu_crtc->enabled && amdgpu_crtc->hw_mode.clock) {
  123. vblank_in_pixels =
  124. amdgpu_crtc->hw_mode.crtc_htotal *
  125. (amdgpu_crtc->hw_mode.crtc_vblank_end -
  126. amdgpu_crtc->hw_mode.crtc_vdisplay +
  127. (amdgpu_crtc->v_border * 2));
  128. vblank_time_us = vblank_in_pixels * 1000 / amdgpu_crtc->hw_mode.clock;
  129. break;
  130. }
  131. }
  132. }
  133. return vblank_time_us;
  134. }
  135. u32 amdgpu_dpm_get_vrefresh(struct amdgpu_device *adev)
  136. {
  137. struct drm_device *dev = adev->ddev;
  138. struct drm_crtc *crtc;
  139. struct amdgpu_crtc *amdgpu_crtc;
  140. u32 vrefresh = 0;
  141. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  142. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  143. amdgpu_crtc = to_amdgpu_crtc(crtc);
  144. if (crtc->enabled && amdgpu_crtc->enabled && amdgpu_crtc->hw_mode.clock) {
  145. vrefresh = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
  146. break;
  147. }
  148. }
  149. }
  150. return vrefresh;
  151. }
  152. void amdgpu_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  153. u32 *p, u32 *u)
  154. {
  155. u32 b_c = 0;
  156. u32 i_c;
  157. u32 tmp;
  158. i_c = (i * r_c) / 100;
  159. tmp = i_c >> p_b;
  160. while (tmp) {
  161. b_c++;
  162. tmp >>= 1;
  163. }
  164. *u = (b_c + 1) / 2;
  165. *p = i_c / (1 << (2 * (*u)));
  166. }
  167. int amdgpu_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
  168. {
  169. u32 k, a, ah, al;
  170. u32 t1;
  171. if ((fl == 0) || (fh == 0) || (fl > fh))
  172. return -EINVAL;
  173. k = (100 * fh) / fl;
  174. t1 = (t * (k - 100));
  175. a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
  176. a = (a + 5) / 10;
  177. ah = ((a * t) + 5000) / 10000;
  178. al = a - ah;
  179. *th = t - ah;
  180. *tl = t + al;
  181. return 0;
  182. }
  183. bool amdgpu_is_uvd_state(u32 class, u32 class2)
  184. {
  185. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  186. return true;
  187. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  188. return true;
  189. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  190. return true;
  191. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  192. return true;
  193. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  194. return true;
  195. return false;
  196. }
  197. bool amdgpu_is_internal_thermal_sensor(enum amdgpu_int_thermal_type sensor)
  198. {
  199. switch (sensor) {
  200. case THERMAL_TYPE_RV6XX:
  201. case THERMAL_TYPE_RV770:
  202. case THERMAL_TYPE_EVERGREEN:
  203. case THERMAL_TYPE_SUMO:
  204. case THERMAL_TYPE_NI:
  205. case THERMAL_TYPE_SI:
  206. case THERMAL_TYPE_CI:
  207. case THERMAL_TYPE_KV:
  208. return true;
  209. case THERMAL_TYPE_ADT7473_WITH_INTERNAL:
  210. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  211. return false; /* need special handling */
  212. case THERMAL_TYPE_NONE:
  213. case THERMAL_TYPE_EXTERNAL:
  214. case THERMAL_TYPE_EXTERNAL_GPIO:
  215. default:
  216. return false;
  217. }
  218. }
  219. union power_info {
  220. struct _ATOM_POWERPLAY_INFO info;
  221. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  222. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  223. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  224. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  225. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  226. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  227. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  228. };
  229. union fan_info {
  230. struct _ATOM_PPLIB_FANTABLE fan;
  231. struct _ATOM_PPLIB_FANTABLE2 fan2;
  232. struct _ATOM_PPLIB_FANTABLE3 fan3;
  233. };
  234. static int amdgpu_parse_clk_voltage_dep_table(struct amdgpu_clock_voltage_dependency_table *amdgpu_table,
  235. ATOM_PPLIB_Clock_Voltage_Dependency_Table *atom_table)
  236. {
  237. u32 size = atom_table->ucNumEntries *
  238. sizeof(struct amdgpu_clock_voltage_dependency_entry);
  239. int i;
  240. ATOM_PPLIB_Clock_Voltage_Dependency_Record *entry;
  241. amdgpu_table->entries = kzalloc(size, GFP_KERNEL);
  242. if (!amdgpu_table->entries)
  243. return -ENOMEM;
  244. entry = &atom_table->entries[0];
  245. for (i = 0; i < atom_table->ucNumEntries; i++) {
  246. amdgpu_table->entries[i].clk = le16_to_cpu(entry->usClockLow) |
  247. (entry->ucClockHigh << 16);
  248. amdgpu_table->entries[i].v = le16_to_cpu(entry->usVoltage);
  249. entry = (ATOM_PPLIB_Clock_Voltage_Dependency_Record *)
  250. ((u8 *)entry + sizeof(ATOM_PPLIB_Clock_Voltage_Dependency_Record));
  251. }
  252. amdgpu_table->count = atom_table->ucNumEntries;
  253. return 0;
  254. }
  255. int amdgpu_get_platform_caps(struct amdgpu_device *adev)
  256. {
  257. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  258. union power_info *power_info;
  259. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  260. u16 data_offset;
  261. u8 frev, crev;
  262. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  263. &frev, &crev, &data_offset))
  264. return -EINVAL;
  265. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  266. adev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  267. adev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  268. adev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  269. return 0;
  270. }
  271. /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
  272. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
  273. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
  274. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
  275. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
  276. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
  277. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
  278. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V8 24
  279. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V9 26
  280. int amdgpu_parse_extended_power_table(struct amdgpu_device *adev)
  281. {
  282. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  283. union power_info *power_info;
  284. union fan_info *fan_info;
  285. ATOM_PPLIB_Clock_Voltage_Dependency_Table *dep_table;
  286. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  287. u16 data_offset;
  288. u8 frev, crev;
  289. int ret, i;
  290. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  291. &frev, &crev, &data_offset))
  292. return -EINVAL;
  293. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  294. /* fan table */
  295. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  296. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE3)) {
  297. if (power_info->pplib3.usFanTableOffset) {
  298. fan_info = (union fan_info *)(mode_info->atom_context->bios + data_offset +
  299. le16_to_cpu(power_info->pplib3.usFanTableOffset));
  300. adev->pm.dpm.fan.t_hyst = fan_info->fan.ucTHyst;
  301. adev->pm.dpm.fan.t_min = le16_to_cpu(fan_info->fan.usTMin);
  302. adev->pm.dpm.fan.t_med = le16_to_cpu(fan_info->fan.usTMed);
  303. adev->pm.dpm.fan.t_high = le16_to_cpu(fan_info->fan.usTHigh);
  304. adev->pm.dpm.fan.pwm_min = le16_to_cpu(fan_info->fan.usPWMMin);
  305. adev->pm.dpm.fan.pwm_med = le16_to_cpu(fan_info->fan.usPWMMed);
  306. adev->pm.dpm.fan.pwm_high = le16_to_cpu(fan_info->fan.usPWMHigh);
  307. if (fan_info->fan.ucFanTableFormat >= 2)
  308. adev->pm.dpm.fan.t_max = le16_to_cpu(fan_info->fan2.usTMax);
  309. else
  310. adev->pm.dpm.fan.t_max = 10900;
  311. adev->pm.dpm.fan.cycle_delay = 100000;
  312. if (fan_info->fan.ucFanTableFormat >= 3) {
  313. adev->pm.dpm.fan.control_mode = fan_info->fan3.ucFanControlMode;
  314. adev->pm.dpm.fan.default_max_fan_pwm =
  315. le16_to_cpu(fan_info->fan3.usFanPWMMax);
  316. adev->pm.dpm.fan.default_fan_output_sensitivity = 4836;
  317. adev->pm.dpm.fan.fan_output_sensitivity =
  318. le16_to_cpu(fan_info->fan3.usFanOutputSensitivity);
  319. }
  320. adev->pm.dpm.fan.ucode_fan_control = true;
  321. }
  322. }
  323. /* clock dependancy tables, shedding tables */
  324. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  325. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE4)) {
  326. if (power_info->pplib4.usVddcDependencyOnSCLKOffset) {
  327. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  328. (mode_info->atom_context->bios + data_offset +
  329. le16_to_cpu(power_info->pplib4.usVddcDependencyOnSCLKOffset));
  330. ret = amdgpu_parse_clk_voltage_dep_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  331. dep_table);
  332. if (ret) {
  333. amdgpu_free_extended_power_table(adev);
  334. return ret;
  335. }
  336. }
  337. if (power_info->pplib4.usVddciDependencyOnMCLKOffset) {
  338. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  339. (mode_info->atom_context->bios + data_offset +
  340. le16_to_cpu(power_info->pplib4.usVddciDependencyOnMCLKOffset));
  341. ret = amdgpu_parse_clk_voltage_dep_table(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  342. dep_table);
  343. if (ret) {
  344. amdgpu_free_extended_power_table(adev);
  345. return ret;
  346. }
  347. }
  348. if (power_info->pplib4.usVddcDependencyOnMCLKOffset) {
  349. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  350. (mode_info->atom_context->bios + data_offset +
  351. le16_to_cpu(power_info->pplib4.usVddcDependencyOnMCLKOffset));
  352. ret = amdgpu_parse_clk_voltage_dep_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  353. dep_table);
  354. if (ret) {
  355. amdgpu_free_extended_power_table(adev);
  356. return ret;
  357. }
  358. }
  359. if (power_info->pplib4.usMvddDependencyOnMCLKOffset) {
  360. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  361. (mode_info->atom_context->bios + data_offset +
  362. le16_to_cpu(power_info->pplib4.usMvddDependencyOnMCLKOffset));
  363. ret = amdgpu_parse_clk_voltage_dep_table(&adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  364. dep_table);
  365. if (ret) {
  366. amdgpu_free_extended_power_table(adev);
  367. return ret;
  368. }
  369. }
  370. if (power_info->pplib4.usMaxClockVoltageOnDCOffset) {
  371. ATOM_PPLIB_Clock_Voltage_Limit_Table *clk_v =
  372. (ATOM_PPLIB_Clock_Voltage_Limit_Table *)
  373. (mode_info->atom_context->bios + data_offset +
  374. le16_to_cpu(power_info->pplib4.usMaxClockVoltageOnDCOffset));
  375. if (clk_v->ucNumEntries) {
  376. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk =
  377. le16_to_cpu(clk_v->entries[0].usSclkLow) |
  378. (clk_v->entries[0].ucSclkHigh << 16);
  379. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk =
  380. le16_to_cpu(clk_v->entries[0].usMclkLow) |
  381. (clk_v->entries[0].ucMclkHigh << 16);
  382. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc =
  383. le16_to_cpu(clk_v->entries[0].usVddc);
  384. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddci =
  385. le16_to_cpu(clk_v->entries[0].usVddci);
  386. }
  387. }
  388. if (power_info->pplib4.usVddcPhaseShedLimitsTableOffset) {
  389. ATOM_PPLIB_PhaseSheddingLimits_Table *psl =
  390. (ATOM_PPLIB_PhaseSheddingLimits_Table *)
  391. (mode_info->atom_context->bios + data_offset +
  392. le16_to_cpu(power_info->pplib4.usVddcPhaseShedLimitsTableOffset));
  393. ATOM_PPLIB_PhaseSheddingLimits_Record *entry;
  394. adev->pm.dpm.dyn_state.phase_shedding_limits_table.entries =
  395. kzalloc(psl->ucNumEntries *
  396. sizeof(struct amdgpu_phase_shedding_limits_entry),
  397. GFP_KERNEL);
  398. if (!adev->pm.dpm.dyn_state.phase_shedding_limits_table.entries) {
  399. amdgpu_free_extended_power_table(adev);
  400. return -ENOMEM;
  401. }
  402. entry = &psl->entries[0];
  403. for (i = 0; i < psl->ucNumEntries; i++) {
  404. adev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].sclk =
  405. le16_to_cpu(entry->usSclkLow) | (entry->ucSclkHigh << 16);
  406. adev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].mclk =
  407. le16_to_cpu(entry->usMclkLow) | (entry->ucMclkHigh << 16);
  408. adev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].voltage =
  409. le16_to_cpu(entry->usVoltage);
  410. entry = (ATOM_PPLIB_PhaseSheddingLimits_Record *)
  411. ((u8 *)entry + sizeof(ATOM_PPLIB_PhaseSheddingLimits_Record));
  412. }
  413. adev->pm.dpm.dyn_state.phase_shedding_limits_table.count =
  414. psl->ucNumEntries;
  415. }
  416. }
  417. /* cac data */
  418. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  419. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE5)) {
  420. adev->pm.dpm.tdp_limit = le32_to_cpu(power_info->pplib5.ulTDPLimit);
  421. adev->pm.dpm.near_tdp_limit = le32_to_cpu(power_info->pplib5.ulNearTDPLimit);
  422. adev->pm.dpm.near_tdp_limit_adjusted = adev->pm.dpm.near_tdp_limit;
  423. adev->pm.dpm.tdp_od_limit = le16_to_cpu(power_info->pplib5.usTDPODLimit);
  424. if (adev->pm.dpm.tdp_od_limit)
  425. adev->pm.dpm.power_control = true;
  426. else
  427. adev->pm.dpm.power_control = false;
  428. adev->pm.dpm.tdp_adjustment = 0;
  429. adev->pm.dpm.sq_ramping_threshold = le32_to_cpu(power_info->pplib5.ulSQRampingThreshold);
  430. adev->pm.dpm.cac_leakage = le32_to_cpu(power_info->pplib5.ulCACLeakage);
  431. adev->pm.dpm.load_line_slope = le16_to_cpu(power_info->pplib5.usLoadLineSlope);
  432. if (power_info->pplib5.usCACLeakageTableOffset) {
  433. ATOM_PPLIB_CAC_Leakage_Table *cac_table =
  434. (ATOM_PPLIB_CAC_Leakage_Table *)
  435. (mode_info->atom_context->bios + data_offset +
  436. le16_to_cpu(power_info->pplib5.usCACLeakageTableOffset));
  437. ATOM_PPLIB_CAC_Leakage_Record *entry;
  438. u32 size = cac_table->ucNumEntries * sizeof(struct amdgpu_cac_leakage_table);
  439. adev->pm.dpm.dyn_state.cac_leakage_table.entries = kzalloc(size, GFP_KERNEL);
  440. if (!adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  441. amdgpu_free_extended_power_table(adev);
  442. return -ENOMEM;
  443. }
  444. entry = &cac_table->entries[0];
  445. for (i = 0; i < cac_table->ucNumEntries; i++) {
  446. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  447. adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1 =
  448. le16_to_cpu(entry->usVddc1);
  449. adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2 =
  450. le16_to_cpu(entry->usVddc2);
  451. adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3 =
  452. le16_to_cpu(entry->usVddc3);
  453. } else {
  454. adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc =
  455. le16_to_cpu(entry->usVddc);
  456. adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage =
  457. le32_to_cpu(entry->ulLeakageValue);
  458. }
  459. entry = (ATOM_PPLIB_CAC_Leakage_Record *)
  460. ((u8 *)entry + sizeof(ATOM_PPLIB_CAC_Leakage_Record));
  461. }
  462. adev->pm.dpm.dyn_state.cac_leakage_table.count = cac_table->ucNumEntries;
  463. }
  464. }
  465. /* ext tables */
  466. if (le16_to_cpu(power_info->pplib.usTableSize) >=
  467. sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE3)) {
  468. ATOM_PPLIB_EXTENDEDHEADER *ext_hdr = (ATOM_PPLIB_EXTENDEDHEADER *)
  469. (mode_info->atom_context->bios + data_offset +
  470. le16_to_cpu(power_info->pplib3.usExtendendedHeaderOffset));
  471. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2) &&
  472. ext_hdr->usVCETableOffset) {
  473. VCEClockInfoArray *array = (VCEClockInfoArray *)
  474. (mode_info->atom_context->bios + data_offset +
  475. le16_to_cpu(ext_hdr->usVCETableOffset) + 1);
  476. ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table *limits =
  477. (ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table *)
  478. (mode_info->atom_context->bios + data_offset +
  479. le16_to_cpu(ext_hdr->usVCETableOffset) + 1 +
  480. 1 + array->ucNumEntries * sizeof(VCEClockInfo));
  481. ATOM_PPLIB_VCE_State_Table *states =
  482. (ATOM_PPLIB_VCE_State_Table *)
  483. (mode_info->atom_context->bios + data_offset +
  484. le16_to_cpu(ext_hdr->usVCETableOffset) + 1 +
  485. 1 + (array->ucNumEntries * sizeof (VCEClockInfo)) +
  486. 1 + (limits->numEntries * sizeof(ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record)));
  487. ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record *entry;
  488. ATOM_PPLIB_VCE_State_Record *state_entry;
  489. VCEClockInfo *vce_clk;
  490. u32 size = limits->numEntries *
  491. sizeof(struct amdgpu_vce_clock_voltage_dependency_entry);
  492. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries =
  493. kzalloc(size, GFP_KERNEL);
  494. if (!adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries) {
  495. amdgpu_free_extended_power_table(adev);
  496. return -ENOMEM;
  497. }
  498. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count =
  499. limits->numEntries;
  500. entry = &limits->entries[0];
  501. state_entry = &states->entries[0];
  502. for (i = 0; i < limits->numEntries; i++) {
  503. vce_clk = (VCEClockInfo *)
  504. ((u8 *)&array->entries[0] +
  505. (entry->ucVCEClockInfoIndex * sizeof(VCEClockInfo)));
  506. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].evclk =
  507. le16_to_cpu(vce_clk->usEVClkLow) | (vce_clk->ucEVClkHigh << 16);
  508. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].ecclk =
  509. le16_to_cpu(vce_clk->usECClkLow) | (vce_clk->ucECClkHigh << 16);
  510. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v =
  511. le16_to_cpu(entry->usVoltage);
  512. entry = (ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record *)
  513. ((u8 *)entry + sizeof(ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record));
  514. }
  515. adev->pm.dpm.num_of_vce_states =
  516. states->numEntries > AMD_MAX_VCE_LEVELS ?
  517. AMD_MAX_VCE_LEVELS : states->numEntries;
  518. for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
  519. vce_clk = (VCEClockInfo *)
  520. ((u8 *)&array->entries[0] +
  521. (state_entry->ucVCEClockInfoIndex * sizeof(VCEClockInfo)));
  522. adev->pm.dpm.vce_states[i].evclk =
  523. le16_to_cpu(vce_clk->usEVClkLow) | (vce_clk->ucEVClkHigh << 16);
  524. adev->pm.dpm.vce_states[i].ecclk =
  525. le16_to_cpu(vce_clk->usECClkLow) | (vce_clk->ucECClkHigh << 16);
  526. adev->pm.dpm.vce_states[i].clk_idx =
  527. state_entry->ucClockInfoIndex & 0x3f;
  528. adev->pm.dpm.vce_states[i].pstate =
  529. (state_entry->ucClockInfoIndex & 0xc0) >> 6;
  530. state_entry = (ATOM_PPLIB_VCE_State_Record *)
  531. ((u8 *)state_entry + sizeof(ATOM_PPLIB_VCE_State_Record));
  532. }
  533. }
  534. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3) &&
  535. ext_hdr->usUVDTableOffset) {
  536. UVDClockInfoArray *array = (UVDClockInfoArray *)
  537. (mode_info->atom_context->bios + data_offset +
  538. le16_to_cpu(ext_hdr->usUVDTableOffset) + 1);
  539. ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table *limits =
  540. (ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table *)
  541. (mode_info->atom_context->bios + data_offset +
  542. le16_to_cpu(ext_hdr->usUVDTableOffset) + 1 +
  543. 1 + (array->ucNumEntries * sizeof (UVDClockInfo)));
  544. ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record *entry;
  545. u32 size = limits->numEntries *
  546. sizeof(struct amdgpu_uvd_clock_voltage_dependency_entry);
  547. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries =
  548. kzalloc(size, GFP_KERNEL);
  549. if (!adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries) {
  550. amdgpu_free_extended_power_table(adev);
  551. return -ENOMEM;
  552. }
  553. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count =
  554. limits->numEntries;
  555. entry = &limits->entries[0];
  556. for (i = 0; i < limits->numEntries; i++) {
  557. UVDClockInfo *uvd_clk = (UVDClockInfo *)
  558. ((u8 *)&array->entries[0] +
  559. (entry->ucUVDClockInfoIndex * sizeof(UVDClockInfo)));
  560. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].vclk =
  561. le16_to_cpu(uvd_clk->usVClkLow) | (uvd_clk->ucVClkHigh << 16);
  562. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].dclk =
  563. le16_to_cpu(uvd_clk->usDClkLow) | (uvd_clk->ucDClkHigh << 16);
  564. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v =
  565. le16_to_cpu(entry->usVoltage);
  566. entry = (ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record *)
  567. ((u8 *)entry + sizeof(ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record));
  568. }
  569. }
  570. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4) &&
  571. ext_hdr->usSAMUTableOffset) {
  572. ATOM_PPLIB_SAMClk_Voltage_Limit_Table *limits =
  573. (ATOM_PPLIB_SAMClk_Voltage_Limit_Table *)
  574. (mode_info->atom_context->bios + data_offset +
  575. le16_to_cpu(ext_hdr->usSAMUTableOffset) + 1);
  576. ATOM_PPLIB_SAMClk_Voltage_Limit_Record *entry;
  577. u32 size = limits->numEntries *
  578. sizeof(struct amdgpu_clock_voltage_dependency_entry);
  579. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries =
  580. kzalloc(size, GFP_KERNEL);
  581. if (!adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries) {
  582. amdgpu_free_extended_power_table(adev);
  583. return -ENOMEM;
  584. }
  585. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count =
  586. limits->numEntries;
  587. entry = &limits->entries[0];
  588. for (i = 0; i < limits->numEntries; i++) {
  589. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].clk =
  590. le16_to_cpu(entry->usSAMClockLow) | (entry->ucSAMClockHigh << 16);
  591. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v =
  592. le16_to_cpu(entry->usVoltage);
  593. entry = (ATOM_PPLIB_SAMClk_Voltage_Limit_Record *)
  594. ((u8 *)entry + sizeof(ATOM_PPLIB_SAMClk_Voltage_Limit_Record));
  595. }
  596. }
  597. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5) &&
  598. ext_hdr->usPPMTableOffset) {
  599. ATOM_PPLIB_PPM_Table *ppm = (ATOM_PPLIB_PPM_Table *)
  600. (mode_info->atom_context->bios + data_offset +
  601. le16_to_cpu(ext_hdr->usPPMTableOffset));
  602. adev->pm.dpm.dyn_state.ppm_table =
  603. kzalloc(sizeof(struct amdgpu_ppm_table), GFP_KERNEL);
  604. if (!adev->pm.dpm.dyn_state.ppm_table) {
  605. amdgpu_free_extended_power_table(adev);
  606. return -ENOMEM;
  607. }
  608. adev->pm.dpm.dyn_state.ppm_table->ppm_design = ppm->ucPpmDesign;
  609. adev->pm.dpm.dyn_state.ppm_table->cpu_core_number =
  610. le16_to_cpu(ppm->usCpuCoreNumber);
  611. adev->pm.dpm.dyn_state.ppm_table->platform_tdp =
  612. le32_to_cpu(ppm->ulPlatformTDP);
  613. adev->pm.dpm.dyn_state.ppm_table->small_ac_platform_tdp =
  614. le32_to_cpu(ppm->ulSmallACPlatformTDP);
  615. adev->pm.dpm.dyn_state.ppm_table->platform_tdc =
  616. le32_to_cpu(ppm->ulPlatformTDC);
  617. adev->pm.dpm.dyn_state.ppm_table->small_ac_platform_tdc =
  618. le32_to_cpu(ppm->ulSmallACPlatformTDC);
  619. adev->pm.dpm.dyn_state.ppm_table->apu_tdp =
  620. le32_to_cpu(ppm->ulApuTDP);
  621. adev->pm.dpm.dyn_state.ppm_table->dgpu_tdp =
  622. le32_to_cpu(ppm->ulDGpuTDP);
  623. adev->pm.dpm.dyn_state.ppm_table->dgpu_ulv_power =
  624. le32_to_cpu(ppm->ulDGpuUlvPower);
  625. adev->pm.dpm.dyn_state.ppm_table->tj_max =
  626. le32_to_cpu(ppm->ulTjmax);
  627. }
  628. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6) &&
  629. ext_hdr->usACPTableOffset) {
  630. ATOM_PPLIB_ACPClk_Voltage_Limit_Table *limits =
  631. (ATOM_PPLIB_ACPClk_Voltage_Limit_Table *)
  632. (mode_info->atom_context->bios + data_offset +
  633. le16_to_cpu(ext_hdr->usACPTableOffset) + 1);
  634. ATOM_PPLIB_ACPClk_Voltage_Limit_Record *entry;
  635. u32 size = limits->numEntries *
  636. sizeof(struct amdgpu_clock_voltage_dependency_entry);
  637. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries =
  638. kzalloc(size, GFP_KERNEL);
  639. if (!adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries) {
  640. amdgpu_free_extended_power_table(adev);
  641. return -ENOMEM;
  642. }
  643. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count =
  644. limits->numEntries;
  645. entry = &limits->entries[0];
  646. for (i = 0; i < limits->numEntries; i++) {
  647. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].clk =
  648. le16_to_cpu(entry->usACPClockLow) | (entry->ucACPClockHigh << 16);
  649. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v =
  650. le16_to_cpu(entry->usVoltage);
  651. entry = (ATOM_PPLIB_ACPClk_Voltage_Limit_Record *)
  652. ((u8 *)entry + sizeof(ATOM_PPLIB_ACPClk_Voltage_Limit_Record));
  653. }
  654. }
  655. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7) &&
  656. ext_hdr->usPowerTuneTableOffset) {
  657. u8 rev = *(u8 *)(mode_info->atom_context->bios + data_offset +
  658. le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
  659. ATOM_PowerTune_Table *pt;
  660. adev->pm.dpm.dyn_state.cac_tdp_table =
  661. kzalloc(sizeof(struct amdgpu_cac_tdp_table), GFP_KERNEL);
  662. if (!adev->pm.dpm.dyn_state.cac_tdp_table) {
  663. amdgpu_free_extended_power_table(adev);
  664. return -ENOMEM;
  665. }
  666. if (rev > 0) {
  667. ATOM_PPLIB_POWERTUNE_Table_V1 *ppt = (ATOM_PPLIB_POWERTUNE_Table_V1 *)
  668. (mode_info->atom_context->bios + data_offset +
  669. le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
  670. adev->pm.dpm.dyn_state.cac_tdp_table->maximum_power_delivery_limit =
  671. ppt->usMaximumPowerDeliveryLimit;
  672. pt = &ppt->power_tune_table;
  673. } else {
  674. ATOM_PPLIB_POWERTUNE_Table *ppt = (ATOM_PPLIB_POWERTUNE_Table *)
  675. (mode_info->atom_context->bios + data_offset +
  676. le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
  677. adev->pm.dpm.dyn_state.cac_tdp_table->maximum_power_delivery_limit = 255;
  678. pt = &ppt->power_tune_table;
  679. }
  680. adev->pm.dpm.dyn_state.cac_tdp_table->tdp = le16_to_cpu(pt->usTDP);
  681. adev->pm.dpm.dyn_state.cac_tdp_table->configurable_tdp =
  682. le16_to_cpu(pt->usConfigurableTDP);
  683. adev->pm.dpm.dyn_state.cac_tdp_table->tdc = le16_to_cpu(pt->usTDC);
  684. adev->pm.dpm.dyn_state.cac_tdp_table->battery_power_limit =
  685. le16_to_cpu(pt->usBatteryPowerLimit);
  686. adev->pm.dpm.dyn_state.cac_tdp_table->small_power_limit =
  687. le16_to_cpu(pt->usSmallPowerLimit);
  688. adev->pm.dpm.dyn_state.cac_tdp_table->low_cac_leakage =
  689. le16_to_cpu(pt->usLowCACLeakage);
  690. adev->pm.dpm.dyn_state.cac_tdp_table->high_cac_leakage =
  691. le16_to_cpu(pt->usHighCACLeakage);
  692. }
  693. if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V8) &&
  694. ext_hdr->usSclkVddgfxTableOffset) {
  695. dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
  696. (mode_info->atom_context->bios + data_offset +
  697. le16_to_cpu(ext_hdr->usSclkVddgfxTableOffset));
  698. ret = amdgpu_parse_clk_voltage_dep_table(
  699. &adev->pm.dpm.dyn_state.vddgfx_dependency_on_sclk,
  700. dep_table);
  701. if (ret) {
  702. kfree(adev->pm.dpm.dyn_state.vddgfx_dependency_on_sclk.entries);
  703. return ret;
  704. }
  705. }
  706. }
  707. return 0;
  708. }
  709. void amdgpu_free_extended_power_table(struct amdgpu_device *adev)
  710. {
  711. struct amdgpu_dpm_dynamic_state *dyn_state = &adev->pm.dpm.dyn_state;
  712. kfree(dyn_state->vddc_dependency_on_sclk.entries);
  713. kfree(dyn_state->vddci_dependency_on_mclk.entries);
  714. kfree(dyn_state->vddc_dependency_on_mclk.entries);
  715. kfree(dyn_state->mvdd_dependency_on_mclk.entries);
  716. kfree(dyn_state->cac_leakage_table.entries);
  717. kfree(dyn_state->phase_shedding_limits_table.entries);
  718. kfree(dyn_state->ppm_table);
  719. kfree(dyn_state->cac_tdp_table);
  720. kfree(dyn_state->vce_clock_voltage_dependency_table.entries);
  721. kfree(dyn_state->uvd_clock_voltage_dependency_table.entries);
  722. kfree(dyn_state->samu_clock_voltage_dependency_table.entries);
  723. kfree(dyn_state->acp_clock_voltage_dependency_table.entries);
  724. kfree(dyn_state->vddgfx_dependency_on_sclk.entries);
  725. }
  726. static const char *pp_lib_thermal_controller_names[] = {
  727. "NONE",
  728. "lm63",
  729. "adm1032",
  730. "adm1030",
  731. "max6649",
  732. "lm64",
  733. "f75375",
  734. "RV6xx",
  735. "RV770",
  736. "adt7473",
  737. "NONE",
  738. "External GPIO",
  739. "Evergreen",
  740. "emc2103",
  741. "Sumo",
  742. "Northern Islands",
  743. "Southern Islands",
  744. "lm96163",
  745. "Sea Islands",
  746. "Kaveri/Kabini",
  747. };
  748. void amdgpu_add_thermal_controller(struct amdgpu_device *adev)
  749. {
  750. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  751. ATOM_PPLIB_POWERPLAYTABLE *power_table;
  752. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  753. ATOM_PPLIB_THERMALCONTROLLER *controller;
  754. struct amdgpu_i2c_bus_rec i2c_bus;
  755. u16 data_offset;
  756. u8 frev, crev;
  757. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  758. &frev, &crev, &data_offset))
  759. return;
  760. power_table = (ATOM_PPLIB_POWERPLAYTABLE *)
  761. (mode_info->atom_context->bios + data_offset);
  762. controller = &power_table->sThermalController;
  763. /* add the i2c bus for thermal/fan chip */
  764. if (controller->ucType > 0) {
  765. if (controller->ucFanParameters & ATOM_PP_FANPARAMETERS_NOFAN)
  766. adev->pm.no_fan = true;
  767. adev->pm.fan_pulses_per_revolution =
  768. controller->ucFanParameters & ATOM_PP_FANPARAMETERS_TACHOMETER_PULSES_PER_REVOLUTION_MASK;
  769. if (adev->pm.fan_pulses_per_revolution) {
  770. adev->pm.fan_min_rpm = controller->ucFanMinRPM;
  771. adev->pm.fan_max_rpm = controller->ucFanMaxRPM;
  772. }
  773. if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
  774. DRM_INFO("Internal thermal controller %s fan control\n",
  775. (controller->ucFanParameters &
  776. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  777. adev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
  778. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
  779. DRM_INFO("Internal thermal controller %s fan control\n",
  780. (controller->ucFanParameters &
  781. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  782. adev->pm.int_thermal_type = THERMAL_TYPE_RV770;
  783. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
  784. DRM_INFO("Internal thermal controller %s fan control\n",
  785. (controller->ucFanParameters &
  786. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  787. adev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
  788. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SUMO) {
  789. DRM_INFO("Internal thermal controller %s fan control\n",
  790. (controller->ucFanParameters &
  791. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  792. adev->pm.int_thermal_type = THERMAL_TYPE_SUMO;
  793. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_NISLANDS) {
  794. DRM_INFO("Internal thermal controller %s fan control\n",
  795. (controller->ucFanParameters &
  796. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  797. adev->pm.int_thermal_type = THERMAL_TYPE_NI;
  798. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SISLANDS) {
  799. DRM_INFO("Internal thermal controller %s fan control\n",
  800. (controller->ucFanParameters &
  801. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  802. adev->pm.int_thermal_type = THERMAL_TYPE_SI;
  803. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_CISLANDS) {
  804. DRM_INFO("Internal thermal controller %s fan control\n",
  805. (controller->ucFanParameters &
  806. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  807. adev->pm.int_thermal_type = THERMAL_TYPE_CI;
  808. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_KAVERI) {
  809. DRM_INFO("Internal thermal controller %s fan control\n",
  810. (controller->ucFanParameters &
  811. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  812. adev->pm.int_thermal_type = THERMAL_TYPE_KV;
  813. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) {
  814. DRM_INFO("External GPIO thermal controller %s fan control\n",
  815. (controller->ucFanParameters &
  816. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  817. adev->pm.int_thermal_type = THERMAL_TYPE_EXTERNAL_GPIO;
  818. } else if (controller->ucType ==
  819. ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL) {
  820. DRM_INFO("ADT7473 with internal thermal controller %s fan control\n",
  821. (controller->ucFanParameters &
  822. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  823. adev->pm.int_thermal_type = THERMAL_TYPE_ADT7473_WITH_INTERNAL;
  824. } else if (controller->ucType ==
  825. ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL) {
  826. DRM_INFO("EMC2103 with internal thermal controller %s fan control\n",
  827. (controller->ucFanParameters &
  828. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  829. adev->pm.int_thermal_type = THERMAL_TYPE_EMC2103_WITH_INTERNAL;
  830. } else if (controller->ucType < ARRAY_SIZE(pp_lib_thermal_controller_names)) {
  831. DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
  832. pp_lib_thermal_controller_names[controller->ucType],
  833. controller->ucI2cAddress >> 1,
  834. (controller->ucFanParameters &
  835. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  836. adev->pm.int_thermal_type = THERMAL_TYPE_EXTERNAL;
  837. i2c_bus = amdgpu_atombios_lookup_i2c_gpio(adev, controller->ucI2cLine);
  838. adev->pm.i2c_bus = amdgpu_i2c_lookup(adev, &i2c_bus);
  839. if (adev->pm.i2c_bus) {
  840. struct i2c_board_info info = { };
  841. const char *name = pp_lib_thermal_controller_names[controller->ucType];
  842. info.addr = controller->ucI2cAddress >> 1;
  843. strlcpy(info.type, name, sizeof(info.type));
  844. i2c_new_device(&adev->pm.i2c_bus->adapter, &info);
  845. }
  846. } else {
  847. DRM_INFO("Unknown thermal controller type %d at 0x%02x %s fan control\n",
  848. controller->ucType,
  849. controller->ucI2cAddress >> 1,
  850. (controller->ucFanParameters &
  851. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  852. }
  853. }
  854. }
  855. enum amdgpu_pcie_gen amdgpu_get_pcie_gen_support(struct amdgpu_device *adev,
  856. u32 sys_mask,
  857. enum amdgpu_pcie_gen asic_gen,
  858. enum amdgpu_pcie_gen default_gen)
  859. {
  860. switch (asic_gen) {
  861. case AMDGPU_PCIE_GEN1:
  862. return AMDGPU_PCIE_GEN1;
  863. case AMDGPU_PCIE_GEN2:
  864. return AMDGPU_PCIE_GEN2;
  865. case AMDGPU_PCIE_GEN3:
  866. return AMDGPU_PCIE_GEN3;
  867. default:
  868. if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == AMDGPU_PCIE_GEN3))
  869. return AMDGPU_PCIE_GEN3;
  870. else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == AMDGPU_PCIE_GEN2))
  871. return AMDGPU_PCIE_GEN2;
  872. else
  873. return AMDGPU_PCIE_GEN1;
  874. }
  875. return AMDGPU_PCIE_GEN1;
  876. }
  877. u16 amdgpu_get_pcie_lane_support(struct amdgpu_device *adev,
  878. u16 asic_lanes,
  879. u16 default_lanes)
  880. {
  881. switch (asic_lanes) {
  882. case 0:
  883. default:
  884. return default_lanes;
  885. case 1:
  886. return 1;
  887. case 2:
  888. return 2;
  889. case 4:
  890. return 4;
  891. case 8:
  892. return 8;
  893. case 12:
  894. return 12;
  895. case 16:
  896. return 16;
  897. }
  898. }
  899. u8 amdgpu_encode_pci_lane_width(u32 lanes)
  900. {
  901. u8 encoded_lanes[] = { 0, 1, 2, 0, 3, 0, 0, 0, 4, 0, 0, 0, 5, 0, 0, 0, 6 };
  902. if (lanes > 16)
  903. return 0;
  904. return encoded_lanes[lanes];
  905. }
  906. struct amd_vce_state*
  907. amdgpu_get_vce_clock_state(void *handle, u32 idx)
  908. {
  909. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  910. if (idx < adev->pm.dpm.num_of_vce_states)
  911. return &adev->pm.dpm.vce_states[idx];
  912. return NULL;
  913. }