gfx_v8_0.c 243 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "vi.h"
  29. #include "vi_structs.h"
  30. #include "vid.h"
  31. #include "amdgpu_ucode.h"
  32. #include "amdgpu_atombios.h"
  33. #include "atombios_i2c.h"
  34. #include "clearstate_vi.h"
  35. #include "gmc/gmc_8_2_d.h"
  36. #include "gmc/gmc_8_2_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "gca/gfx_8_0_sh_mask.h"
  44. #include "gca/gfx_8_0_enum.h"
  45. #include "dce/dce_10_0_d.h"
  46. #include "dce/dce_10_0_sh_mask.h"
  47. #include "smu/smu_7_1_3_d.h"
  48. #include "ivsrcid/ivsrcid_vislands30.h"
  49. #define GFX8_NUM_GFX_RINGS 1
  50. #define GFX8_MEC_HPD_SIZE 2048
  51. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  52. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  53. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  54. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  55. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  56. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  57. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  58. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  59. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  60. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  61. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  62. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  63. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  64. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  65. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  66. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  67. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  68. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  69. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  70. /* BPM SERDES CMD */
  71. #define SET_BPM_SERDES_CMD 1
  72. #define CLE_BPM_SERDES_CMD 0
  73. /* BPM Register Address*/
  74. enum {
  75. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  76. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  77. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  78. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  79. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  80. BPM_REG_FGCG_MAX
  81. };
  82. #define RLC_FormatDirectRegListLength 14
  83. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  87. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  88. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  92. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  93. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  98. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  99. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  103. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  104. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  109. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  110. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris10_ce_2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_pfp_2.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_me_2.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec_2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_mec2_2.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris11_ce_2.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris11_pfp_2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  127. MODULE_FIRMWARE("amdgpu/polaris11_me_2.bin");
  128. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  129. MODULE_FIRMWARE("amdgpu/polaris11_mec_2.bin");
  130. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  131. MODULE_FIRMWARE("amdgpu/polaris11_mec2_2.bin");
  132. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  133. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  134. MODULE_FIRMWARE("amdgpu/polaris12_ce_2.bin");
  135. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  136. MODULE_FIRMWARE("amdgpu/polaris12_pfp_2.bin");
  137. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  138. MODULE_FIRMWARE("amdgpu/polaris12_me_2.bin");
  139. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  140. MODULE_FIRMWARE("amdgpu/polaris12_mec_2.bin");
  141. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  142. MODULE_FIRMWARE("amdgpu/polaris12_mec2_2.bin");
  143. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  144. MODULE_FIRMWARE("amdgpu/vegam_ce.bin");
  145. MODULE_FIRMWARE("amdgpu/vegam_pfp.bin");
  146. MODULE_FIRMWARE("amdgpu/vegam_me.bin");
  147. MODULE_FIRMWARE("amdgpu/vegam_mec.bin");
  148. MODULE_FIRMWARE("amdgpu/vegam_mec2.bin");
  149. MODULE_FIRMWARE("amdgpu/vegam_rlc.bin");
  150. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  151. {
  152. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  153. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  154. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  155. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  156. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  157. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  158. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  159. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  160. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  161. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  162. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  163. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  164. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  165. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  166. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  167. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  168. };
  169. static const u32 golden_settings_tonga_a11[] =
  170. {
  171. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  172. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  173. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  174. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  175. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  176. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  177. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  178. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  179. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  180. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  181. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  182. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  183. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  184. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  185. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  186. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  187. };
  188. static const u32 tonga_golden_common_all[] =
  189. {
  190. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  191. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  192. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  193. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  194. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  195. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  196. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  197. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  198. };
  199. static const u32 tonga_mgcg_cgcg_init[] =
  200. {
  201. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  202. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  203. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  204. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  205. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  206. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  207. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  208. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  209. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  210. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  211. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  212. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  213. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  214. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  215. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  216. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  217. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  218. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  219. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  220. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  221. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  222. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  223. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  224. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  225. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  226. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  227. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  228. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  229. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  230. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  231. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  232. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  233. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  234. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  235. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  236. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  237. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  238. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  239. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  240. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  241. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  242. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  243. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  244. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  245. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  246. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  247. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  248. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  249. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  250. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  251. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  252. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  253. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  254. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  255. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  256. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  257. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  258. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  259. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  260. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  261. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  262. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  263. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  264. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  265. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  266. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  267. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  268. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  269. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  270. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  271. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  272. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  273. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  274. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  275. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  276. };
  277. static const u32 golden_settings_vegam_a11[] =
  278. {
  279. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  280. mmCB_HW_CONTROL_2, 0x0f000000, 0x0d000000,
  281. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  282. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  283. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  284. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  285. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x3a00161a,
  286. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002e,
  287. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  288. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  289. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  290. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  291. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  292. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  293. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  294. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x32761054,
  295. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  296. };
  297. static const u32 vegam_golden_common_all[] =
  298. {
  299. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  300. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  301. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  304. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  305. };
  306. static const u32 golden_settings_polaris11_a11[] =
  307. {
  308. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  309. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  310. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  311. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  312. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  313. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  314. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  315. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  316. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  317. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  318. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  319. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  320. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  321. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  322. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  323. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  324. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  325. };
  326. static const u32 polaris11_golden_common_all[] =
  327. {
  328. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  329. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  330. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  331. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  332. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  333. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  334. };
  335. static const u32 golden_settings_polaris10_a11[] =
  336. {
  337. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  338. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  339. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  340. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  341. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  342. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  343. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  344. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  345. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  346. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  347. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  348. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  349. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  350. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  351. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  352. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  353. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  354. };
  355. static const u32 polaris10_golden_common_all[] =
  356. {
  357. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  358. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  359. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  360. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  361. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  362. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  363. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  364. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  365. };
  366. static const u32 fiji_golden_common_all[] =
  367. {
  368. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  369. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  370. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  371. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  372. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  373. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  374. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  375. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  376. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  377. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  378. };
  379. static const u32 golden_settings_fiji_a10[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  384. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  385. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  386. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  387. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  388. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  389. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  390. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  391. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  392. };
  393. static const u32 fiji_mgcg_cgcg_init[] =
  394. {
  395. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  396. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  397. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  398. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  399. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  400. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  401. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  402. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  403. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  404. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  405. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  406. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  412. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  413. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  414. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  415. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  416. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  417. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  421. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  422. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  423. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  424. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  425. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  426. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  427. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  428. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  429. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  430. };
  431. static const u32 golden_settings_iceland_a11[] =
  432. {
  433. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  434. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  435. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  436. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  437. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  438. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  439. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  440. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  441. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  442. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  443. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  444. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  445. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  446. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  447. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  448. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  449. };
  450. static const u32 iceland_golden_common_all[] =
  451. {
  452. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  453. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  454. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  455. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  456. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  457. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  458. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  459. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  460. };
  461. static const u32 iceland_mgcg_cgcg_init[] =
  462. {
  463. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  464. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  465. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  466. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  467. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  468. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  469. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  470. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  471. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  472. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  473. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  474. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  475. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  476. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  477. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  478. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  479. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  480. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  481. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  482. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  483. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  484. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  485. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  486. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  487. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  488. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  489. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  490. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  491. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  492. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  495. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  496. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  497. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  498. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  499. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  500. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  501. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  502. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  503. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  504. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  505. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  506. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  507. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  508. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  509. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  510. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  511. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  512. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  513. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  514. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  515. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  516. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  517. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  518. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  519. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  520. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  521. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  522. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  523. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  524. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  525. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  526. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  527. };
  528. static const u32 cz_golden_settings_a11[] =
  529. {
  530. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  531. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  532. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  533. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  534. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  535. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  536. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  537. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  538. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  539. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  540. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  541. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  542. };
  543. static const u32 cz_golden_common_all[] =
  544. {
  545. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  546. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  547. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  548. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  549. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  550. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  551. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  552. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  553. };
  554. static const u32 cz_mgcg_cgcg_init[] =
  555. {
  556. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  557. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  558. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  559. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  560. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  561. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  562. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  563. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  564. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  565. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  566. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  567. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  568. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  569. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  570. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  571. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  572. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  573. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  574. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  575. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  576. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  577. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  578. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  579. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  580. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  581. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  582. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  583. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  584. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  585. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  586. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  587. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  588. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  589. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  590. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  591. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  592. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  593. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  594. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  595. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  596. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  597. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  598. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  599. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  600. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  601. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  602. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  603. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  604. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  605. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  606. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  607. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  608. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  609. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  610. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  611. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  612. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  613. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  614. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  615. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  616. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  617. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  618. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  619. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  620. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  621. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  622. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  623. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  624. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  625. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  626. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  627. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  628. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  629. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  630. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  631. };
  632. static const u32 stoney_golden_settings_a11[] =
  633. {
  634. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  635. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  636. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  637. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  638. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  639. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  640. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  641. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  642. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  643. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  644. };
  645. static const u32 stoney_golden_common_all[] =
  646. {
  647. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  648. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  649. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  650. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  651. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  652. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  653. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  654. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  655. };
  656. static const u32 stoney_mgcg_cgcg_init[] =
  657. {
  658. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  659. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  660. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  661. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  662. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  663. };
  664. static const char * const sq_edc_source_names[] = {
  665. "SQ_EDC_INFO_SOURCE_INVALID: No EDC error has occurred",
  666. "SQ_EDC_INFO_SOURCE_INST: EDC source is Instruction Fetch",
  667. "SQ_EDC_INFO_SOURCE_SGPR: EDC source is SGPR or SQC data return",
  668. "SQ_EDC_INFO_SOURCE_VGPR: EDC source is VGPR",
  669. "SQ_EDC_INFO_SOURCE_LDS: EDC source is LDS",
  670. "SQ_EDC_INFO_SOURCE_GDS: EDC source is GDS",
  671. "SQ_EDC_INFO_SOURCE_TA: EDC source is TA",
  672. };
  673. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  674. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  675. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  676. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  677. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  678. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  679. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  680. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  681. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  682. {
  683. switch (adev->asic_type) {
  684. case CHIP_TOPAZ:
  685. amdgpu_device_program_register_sequence(adev,
  686. iceland_mgcg_cgcg_init,
  687. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  688. amdgpu_device_program_register_sequence(adev,
  689. golden_settings_iceland_a11,
  690. ARRAY_SIZE(golden_settings_iceland_a11));
  691. amdgpu_device_program_register_sequence(adev,
  692. iceland_golden_common_all,
  693. ARRAY_SIZE(iceland_golden_common_all));
  694. break;
  695. case CHIP_FIJI:
  696. amdgpu_device_program_register_sequence(adev,
  697. fiji_mgcg_cgcg_init,
  698. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  699. amdgpu_device_program_register_sequence(adev,
  700. golden_settings_fiji_a10,
  701. ARRAY_SIZE(golden_settings_fiji_a10));
  702. amdgpu_device_program_register_sequence(adev,
  703. fiji_golden_common_all,
  704. ARRAY_SIZE(fiji_golden_common_all));
  705. break;
  706. case CHIP_TONGA:
  707. amdgpu_device_program_register_sequence(adev,
  708. tonga_mgcg_cgcg_init,
  709. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  710. amdgpu_device_program_register_sequence(adev,
  711. golden_settings_tonga_a11,
  712. ARRAY_SIZE(golden_settings_tonga_a11));
  713. amdgpu_device_program_register_sequence(adev,
  714. tonga_golden_common_all,
  715. ARRAY_SIZE(tonga_golden_common_all));
  716. break;
  717. case CHIP_VEGAM:
  718. amdgpu_device_program_register_sequence(adev,
  719. golden_settings_vegam_a11,
  720. ARRAY_SIZE(golden_settings_vegam_a11));
  721. amdgpu_device_program_register_sequence(adev,
  722. vegam_golden_common_all,
  723. ARRAY_SIZE(vegam_golden_common_all));
  724. break;
  725. case CHIP_POLARIS11:
  726. case CHIP_POLARIS12:
  727. amdgpu_device_program_register_sequence(adev,
  728. golden_settings_polaris11_a11,
  729. ARRAY_SIZE(golden_settings_polaris11_a11));
  730. amdgpu_device_program_register_sequence(adev,
  731. polaris11_golden_common_all,
  732. ARRAY_SIZE(polaris11_golden_common_all));
  733. break;
  734. case CHIP_POLARIS10:
  735. amdgpu_device_program_register_sequence(adev,
  736. golden_settings_polaris10_a11,
  737. ARRAY_SIZE(golden_settings_polaris10_a11));
  738. amdgpu_device_program_register_sequence(adev,
  739. polaris10_golden_common_all,
  740. ARRAY_SIZE(polaris10_golden_common_all));
  741. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  742. if (adev->pdev->revision == 0xc7 &&
  743. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  744. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  745. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  746. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  747. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  748. }
  749. break;
  750. case CHIP_CARRIZO:
  751. amdgpu_device_program_register_sequence(adev,
  752. cz_mgcg_cgcg_init,
  753. ARRAY_SIZE(cz_mgcg_cgcg_init));
  754. amdgpu_device_program_register_sequence(adev,
  755. cz_golden_settings_a11,
  756. ARRAY_SIZE(cz_golden_settings_a11));
  757. amdgpu_device_program_register_sequence(adev,
  758. cz_golden_common_all,
  759. ARRAY_SIZE(cz_golden_common_all));
  760. break;
  761. case CHIP_STONEY:
  762. amdgpu_device_program_register_sequence(adev,
  763. stoney_mgcg_cgcg_init,
  764. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  765. amdgpu_device_program_register_sequence(adev,
  766. stoney_golden_settings_a11,
  767. ARRAY_SIZE(stoney_golden_settings_a11));
  768. amdgpu_device_program_register_sequence(adev,
  769. stoney_golden_common_all,
  770. ARRAY_SIZE(stoney_golden_common_all));
  771. break;
  772. default:
  773. break;
  774. }
  775. }
  776. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  777. {
  778. adev->gfx.scratch.num_reg = 8;
  779. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  780. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  781. }
  782. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  783. {
  784. struct amdgpu_device *adev = ring->adev;
  785. uint32_t scratch;
  786. uint32_t tmp = 0;
  787. unsigned i;
  788. int r;
  789. r = amdgpu_gfx_scratch_get(adev, &scratch);
  790. if (r) {
  791. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  792. return r;
  793. }
  794. WREG32(scratch, 0xCAFEDEAD);
  795. r = amdgpu_ring_alloc(ring, 3);
  796. if (r) {
  797. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  798. ring->idx, r);
  799. amdgpu_gfx_scratch_free(adev, scratch);
  800. return r;
  801. }
  802. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  803. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  804. amdgpu_ring_write(ring, 0xDEADBEEF);
  805. amdgpu_ring_commit(ring);
  806. for (i = 0; i < adev->usec_timeout; i++) {
  807. tmp = RREG32(scratch);
  808. if (tmp == 0xDEADBEEF)
  809. break;
  810. DRM_UDELAY(1);
  811. }
  812. if (i < adev->usec_timeout) {
  813. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  814. ring->idx, i);
  815. } else {
  816. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  817. ring->idx, scratch, tmp);
  818. r = -EINVAL;
  819. }
  820. amdgpu_gfx_scratch_free(adev, scratch);
  821. return r;
  822. }
  823. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  824. {
  825. struct amdgpu_device *adev = ring->adev;
  826. struct amdgpu_ib ib;
  827. struct dma_fence *f = NULL;
  828. unsigned int index;
  829. uint64_t gpu_addr;
  830. uint32_t tmp;
  831. long r;
  832. r = amdgpu_device_wb_get(adev, &index);
  833. if (r) {
  834. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  835. return r;
  836. }
  837. gpu_addr = adev->wb.gpu_addr + (index * 4);
  838. adev->wb.wb[index] = cpu_to_le32(0xCAFEDEAD);
  839. memset(&ib, 0, sizeof(ib));
  840. r = amdgpu_ib_get(adev, NULL, 16, &ib);
  841. if (r) {
  842. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  843. goto err1;
  844. }
  845. ib.ptr[0] = PACKET3(PACKET3_WRITE_DATA, 3);
  846. ib.ptr[1] = WRITE_DATA_DST_SEL(5) | WR_CONFIRM;
  847. ib.ptr[2] = lower_32_bits(gpu_addr);
  848. ib.ptr[3] = upper_32_bits(gpu_addr);
  849. ib.ptr[4] = 0xDEADBEEF;
  850. ib.length_dw = 5;
  851. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  852. if (r)
  853. goto err2;
  854. r = dma_fence_wait_timeout(f, false, timeout);
  855. if (r == 0) {
  856. DRM_ERROR("amdgpu: IB test timed out.\n");
  857. r = -ETIMEDOUT;
  858. goto err2;
  859. } else if (r < 0) {
  860. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  861. goto err2;
  862. }
  863. tmp = adev->wb.wb[index];
  864. if (tmp == 0xDEADBEEF) {
  865. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  866. r = 0;
  867. } else {
  868. DRM_ERROR("ib test on ring %d failed\n", ring->idx);
  869. r = -EINVAL;
  870. }
  871. err2:
  872. amdgpu_ib_free(adev, &ib, NULL);
  873. dma_fence_put(f);
  874. err1:
  875. amdgpu_device_wb_free(adev, index);
  876. return r;
  877. }
  878. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  879. {
  880. release_firmware(adev->gfx.pfp_fw);
  881. adev->gfx.pfp_fw = NULL;
  882. release_firmware(adev->gfx.me_fw);
  883. adev->gfx.me_fw = NULL;
  884. release_firmware(adev->gfx.ce_fw);
  885. adev->gfx.ce_fw = NULL;
  886. release_firmware(adev->gfx.rlc_fw);
  887. adev->gfx.rlc_fw = NULL;
  888. release_firmware(adev->gfx.mec_fw);
  889. adev->gfx.mec_fw = NULL;
  890. if ((adev->asic_type != CHIP_STONEY) &&
  891. (adev->asic_type != CHIP_TOPAZ))
  892. release_firmware(adev->gfx.mec2_fw);
  893. adev->gfx.mec2_fw = NULL;
  894. kfree(adev->gfx.rlc.register_list_format);
  895. }
  896. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  897. {
  898. const char *chip_name;
  899. char fw_name[30];
  900. int err;
  901. struct amdgpu_firmware_info *info = NULL;
  902. const struct common_firmware_header *header = NULL;
  903. const struct gfx_firmware_header_v1_0 *cp_hdr;
  904. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  905. unsigned int *tmp = NULL, i;
  906. DRM_DEBUG("\n");
  907. switch (adev->asic_type) {
  908. case CHIP_TOPAZ:
  909. chip_name = "topaz";
  910. break;
  911. case CHIP_TONGA:
  912. chip_name = "tonga";
  913. break;
  914. case CHIP_CARRIZO:
  915. chip_name = "carrizo";
  916. break;
  917. case CHIP_FIJI:
  918. chip_name = "fiji";
  919. break;
  920. case CHIP_STONEY:
  921. chip_name = "stoney";
  922. break;
  923. case CHIP_POLARIS10:
  924. chip_name = "polaris10";
  925. break;
  926. case CHIP_POLARIS11:
  927. chip_name = "polaris11";
  928. break;
  929. case CHIP_POLARIS12:
  930. chip_name = "polaris12";
  931. break;
  932. case CHIP_VEGAM:
  933. chip_name = "vegam";
  934. break;
  935. default:
  936. BUG();
  937. }
  938. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  939. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp_2.bin", chip_name);
  940. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  941. if (err == -ENOENT) {
  942. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  943. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  944. }
  945. } else {
  946. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  947. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  948. }
  949. if (err)
  950. goto out;
  951. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  952. if (err)
  953. goto out;
  954. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  955. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  956. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  957. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  958. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me_2.bin", chip_name);
  959. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  960. if (err == -ENOENT) {
  961. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  962. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  963. }
  964. } else {
  965. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  966. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  967. }
  968. if (err)
  969. goto out;
  970. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  971. if (err)
  972. goto out;
  973. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  974. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  975. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  976. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  977. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce_2.bin", chip_name);
  978. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  979. if (err == -ENOENT) {
  980. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  981. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  982. }
  983. } else {
  984. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  985. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  986. }
  987. if (err)
  988. goto out;
  989. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  990. if (err)
  991. goto out;
  992. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  993. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  994. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  995. /*
  996. * Support for MCBP/Virtualization in combination with chained IBs is
  997. * formal released on feature version #46
  998. */
  999. if (adev->gfx.ce_feature_version >= 46 &&
  1000. adev->gfx.pfp_feature_version >= 46) {
  1001. adev->virt.chained_ib_support = true;
  1002. DRM_INFO("Chained IB support enabled!\n");
  1003. } else
  1004. adev->virt.chained_ib_support = false;
  1005. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  1006. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  1007. if (err)
  1008. goto out;
  1009. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  1010. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1011. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  1012. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  1013. adev->gfx.rlc.save_and_restore_offset =
  1014. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  1015. adev->gfx.rlc.clear_state_descriptor_offset =
  1016. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  1017. adev->gfx.rlc.avail_scratch_ram_locations =
  1018. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  1019. adev->gfx.rlc.reg_restore_list_size =
  1020. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  1021. adev->gfx.rlc.reg_list_format_start =
  1022. le32_to_cpu(rlc_hdr->reg_list_format_start);
  1023. adev->gfx.rlc.reg_list_format_separate_start =
  1024. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  1025. adev->gfx.rlc.starting_offsets_start =
  1026. le32_to_cpu(rlc_hdr->starting_offsets_start);
  1027. adev->gfx.rlc.reg_list_format_size_bytes =
  1028. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  1029. adev->gfx.rlc.reg_list_size_bytes =
  1030. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  1031. adev->gfx.rlc.register_list_format =
  1032. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  1033. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  1034. if (!adev->gfx.rlc.register_list_format) {
  1035. err = -ENOMEM;
  1036. goto out;
  1037. }
  1038. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  1039. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  1040. for (i = 0 ; i < (adev->gfx.rlc.reg_list_format_size_bytes >> 2); i++)
  1041. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  1042. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  1043. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  1044. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  1045. for (i = 0 ; i < (adev->gfx.rlc.reg_list_size_bytes >> 2); i++)
  1046. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  1047. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1048. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec_2.bin", chip_name);
  1049. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  1050. if (err == -ENOENT) {
  1051. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  1052. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  1053. }
  1054. } else {
  1055. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  1056. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  1057. }
  1058. if (err)
  1059. goto out;
  1060. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  1061. if (err)
  1062. goto out;
  1063. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1064. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  1065. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  1066. if ((adev->asic_type != CHIP_STONEY) &&
  1067. (adev->asic_type != CHIP_TOPAZ)) {
  1068. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1069. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2_2.bin", chip_name);
  1070. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1071. if (err == -ENOENT) {
  1072. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1073. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1074. }
  1075. } else {
  1076. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1077. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1078. }
  1079. if (!err) {
  1080. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  1081. if (err)
  1082. goto out;
  1083. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1084. adev->gfx.mec2_fw->data;
  1085. adev->gfx.mec2_fw_version =
  1086. le32_to_cpu(cp_hdr->header.ucode_version);
  1087. adev->gfx.mec2_feature_version =
  1088. le32_to_cpu(cp_hdr->ucode_feature_version);
  1089. } else {
  1090. err = 0;
  1091. adev->gfx.mec2_fw = NULL;
  1092. }
  1093. }
  1094. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  1095. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  1096. info->fw = adev->gfx.pfp_fw;
  1097. header = (const struct common_firmware_header *)info->fw->data;
  1098. adev->firmware.fw_size +=
  1099. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1100. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  1101. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  1102. info->fw = adev->gfx.me_fw;
  1103. header = (const struct common_firmware_header *)info->fw->data;
  1104. adev->firmware.fw_size +=
  1105. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1106. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  1107. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  1108. info->fw = adev->gfx.ce_fw;
  1109. header = (const struct common_firmware_header *)info->fw->data;
  1110. adev->firmware.fw_size +=
  1111. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1112. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  1113. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  1114. info->fw = adev->gfx.rlc_fw;
  1115. header = (const struct common_firmware_header *)info->fw->data;
  1116. adev->firmware.fw_size +=
  1117. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1118. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1119. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1120. info->fw = adev->gfx.mec_fw;
  1121. header = (const struct common_firmware_header *)info->fw->data;
  1122. adev->firmware.fw_size +=
  1123. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1124. /* we need account JT in */
  1125. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1126. adev->firmware.fw_size +=
  1127. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1128. if (amdgpu_sriov_vf(adev)) {
  1129. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1130. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1131. info->fw = adev->gfx.mec_fw;
  1132. adev->firmware.fw_size +=
  1133. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1134. }
  1135. if (adev->gfx.mec2_fw) {
  1136. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1137. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1138. info->fw = adev->gfx.mec2_fw;
  1139. header = (const struct common_firmware_header *)info->fw->data;
  1140. adev->firmware.fw_size +=
  1141. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1142. }
  1143. out:
  1144. if (err) {
  1145. dev_err(adev->dev,
  1146. "gfx8: Failed to load firmware \"%s\"\n",
  1147. fw_name);
  1148. release_firmware(adev->gfx.pfp_fw);
  1149. adev->gfx.pfp_fw = NULL;
  1150. release_firmware(adev->gfx.me_fw);
  1151. adev->gfx.me_fw = NULL;
  1152. release_firmware(adev->gfx.ce_fw);
  1153. adev->gfx.ce_fw = NULL;
  1154. release_firmware(adev->gfx.rlc_fw);
  1155. adev->gfx.rlc_fw = NULL;
  1156. release_firmware(adev->gfx.mec_fw);
  1157. adev->gfx.mec_fw = NULL;
  1158. release_firmware(adev->gfx.mec2_fw);
  1159. adev->gfx.mec2_fw = NULL;
  1160. }
  1161. return err;
  1162. }
  1163. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1164. volatile u32 *buffer)
  1165. {
  1166. u32 count = 0, i;
  1167. const struct cs_section_def *sect = NULL;
  1168. const struct cs_extent_def *ext = NULL;
  1169. if (adev->gfx.rlc.cs_data == NULL)
  1170. return;
  1171. if (buffer == NULL)
  1172. return;
  1173. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1174. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1175. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1176. buffer[count++] = cpu_to_le32(0x80000000);
  1177. buffer[count++] = cpu_to_le32(0x80000000);
  1178. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1179. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1180. if (sect->id == SECT_CONTEXT) {
  1181. buffer[count++] =
  1182. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1183. buffer[count++] = cpu_to_le32(ext->reg_index -
  1184. PACKET3_SET_CONTEXT_REG_START);
  1185. for (i = 0; i < ext->reg_count; i++)
  1186. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1187. } else {
  1188. return;
  1189. }
  1190. }
  1191. }
  1192. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1193. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1194. PACKET3_SET_CONTEXT_REG_START);
  1195. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1196. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1197. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1198. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1199. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1200. buffer[count++] = cpu_to_le32(0);
  1201. }
  1202. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1203. {
  1204. const __le32 *fw_data;
  1205. volatile u32 *dst_ptr;
  1206. int me, i, max_me = 4;
  1207. u32 bo_offset = 0;
  1208. u32 table_offset, table_size;
  1209. if (adev->asic_type == CHIP_CARRIZO)
  1210. max_me = 5;
  1211. /* write the cp table buffer */
  1212. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1213. for (me = 0; me < max_me; me++) {
  1214. if (me == 0) {
  1215. const struct gfx_firmware_header_v1_0 *hdr =
  1216. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1217. fw_data = (const __le32 *)
  1218. (adev->gfx.ce_fw->data +
  1219. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1220. table_offset = le32_to_cpu(hdr->jt_offset);
  1221. table_size = le32_to_cpu(hdr->jt_size);
  1222. } else if (me == 1) {
  1223. const struct gfx_firmware_header_v1_0 *hdr =
  1224. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1225. fw_data = (const __le32 *)
  1226. (adev->gfx.pfp_fw->data +
  1227. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1228. table_offset = le32_to_cpu(hdr->jt_offset);
  1229. table_size = le32_to_cpu(hdr->jt_size);
  1230. } else if (me == 2) {
  1231. const struct gfx_firmware_header_v1_0 *hdr =
  1232. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1233. fw_data = (const __le32 *)
  1234. (adev->gfx.me_fw->data +
  1235. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1236. table_offset = le32_to_cpu(hdr->jt_offset);
  1237. table_size = le32_to_cpu(hdr->jt_size);
  1238. } else if (me == 3) {
  1239. const struct gfx_firmware_header_v1_0 *hdr =
  1240. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1241. fw_data = (const __le32 *)
  1242. (adev->gfx.mec_fw->data +
  1243. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1244. table_offset = le32_to_cpu(hdr->jt_offset);
  1245. table_size = le32_to_cpu(hdr->jt_size);
  1246. } else if (me == 4) {
  1247. const struct gfx_firmware_header_v1_0 *hdr =
  1248. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1249. fw_data = (const __le32 *)
  1250. (adev->gfx.mec2_fw->data +
  1251. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1252. table_offset = le32_to_cpu(hdr->jt_offset);
  1253. table_size = le32_to_cpu(hdr->jt_size);
  1254. }
  1255. for (i = 0; i < table_size; i ++) {
  1256. dst_ptr[bo_offset + i] =
  1257. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1258. }
  1259. bo_offset += table_size;
  1260. }
  1261. }
  1262. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1263. {
  1264. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  1265. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  1266. }
  1267. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1268. {
  1269. volatile u32 *dst_ptr;
  1270. u32 dws;
  1271. const struct cs_section_def *cs_data;
  1272. int r;
  1273. adev->gfx.rlc.cs_data = vi_cs_data;
  1274. cs_data = adev->gfx.rlc.cs_data;
  1275. if (cs_data) {
  1276. /* clear state block */
  1277. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1278. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1279. AMDGPU_GEM_DOMAIN_VRAM,
  1280. &adev->gfx.rlc.clear_state_obj,
  1281. &adev->gfx.rlc.clear_state_gpu_addr,
  1282. (void **)&adev->gfx.rlc.cs_ptr);
  1283. if (r) {
  1284. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1285. gfx_v8_0_rlc_fini(adev);
  1286. return r;
  1287. }
  1288. /* set up the cs buffer */
  1289. dst_ptr = adev->gfx.rlc.cs_ptr;
  1290. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1291. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1292. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1293. }
  1294. if ((adev->asic_type == CHIP_CARRIZO) ||
  1295. (adev->asic_type == CHIP_STONEY)) {
  1296. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1297. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1298. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1299. &adev->gfx.rlc.cp_table_obj,
  1300. &adev->gfx.rlc.cp_table_gpu_addr,
  1301. (void **)&adev->gfx.rlc.cp_table_ptr);
  1302. if (r) {
  1303. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1304. return r;
  1305. }
  1306. cz_init_cp_jump_table(adev);
  1307. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1308. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1309. }
  1310. return 0;
  1311. }
  1312. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1313. {
  1314. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1315. }
  1316. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1317. {
  1318. int r;
  1319. u32 *hpd;
  1320. size_t mec_hpd_size;
  1321. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1322. /* take ownership of the relevant compute queues */
  1323. amdgpu_gfx_compute_queue_acquire(adev);
  1324. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1325. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1326. AMDGPU_GEM_DOMAIN_GTT,
  1327. &adev->gfx.mec.hpd_eop_obj,
  1328. &adev->gfx.mec.hpd_eop_gpu_addr,
  1329. (void **)&hpd);
  1330. if (r) {
  1331. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1332. return r;
  1333. }
  1334. memset(hpd, 0, mec_hpd_size);
  1335. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1336. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1337. return 0;
  1338. }
  1339. static const u32 vgpr_init_compute_shader[] =
  1340. {
  1341. 0x7e000209, 0x7e020208,
  1342. 0x7e040207, 0x7e060206,
  1343. 0x7e080205, 0x7e0a0204,
  1344. 0x7e0c0203, 0x7e0e0202,
  1345. 0x7e100201, 0x7e120200,
  1346. 0x7e140209, 0x7e160208,
  1347. 0x7e180207, 0x7e1a0206,
  1348. 0x7e1c0205, 0x7e1e0204,
  1349. 0x7e200203, 0x7e220202,
  1350. 0x7e240201, 0x7e260200,
  1351. 0x7e280209, 0x7e2a0208,
  1352. 0x7e2c0207, 0x7e2e0206,
  1353. 0x7e300205, 0x7e320204,
  1354. 0x7e340203, 0x7e360202,
  1355. 0x7e380201, 0x7e3a0200,
  1356. 0x7e3c0209, 0x7e3e0208,
  1357. 0x7e400207, 0x7e420206,
  1358. 0x7e440205, 0x7e460204,
  1359. 0x7e480203, 0x7e4a0202,
  1360. 0x7e4c0201, 0x7e4e0200,
  1361. 0x7e500209, 0x7e520208,
  1362. 0x7e540207, 0x7e560206,
  1363. 0x7e580205, 0x7e5a0204,
  1364. 0x7e5c0203, 0x7e5e0202,
  1365. 0x7e600201, 0x7e620200,
  1366. 0x7e640209, 0x7e660208,
  1367. 0x7e680207, 0x7e6a0206,
  1368. 0x7e6c0205, 0x7e6e0204,
  1369. 0x7e700203, 0x7e720202,
  1370. 0x7e740201, 0x7e760200,
  1371. 0x7e780209, 0x7e7a0208,
  1372. 0x7e7c0207, 0x7e7e0206,
  1373. 0xbf8a0000, 0xbf810000,
  1374. };
  1375. static const u32 sgpr_init_compute_shader[] =
  1376. {
  1377. 0xbe8a0100, 0xbe8c0102,
  1378. 0xbe8e0104, 0xbe900106,
  1379. 0xbe920108, 0xbe940100,
  1380. 0xbe960102, 0xbe980104,
  1381. 0xbe9a0106, 0xbe9c0108,
  1382. 0xbe9e0100, 0xbea00102,
  1383. 0xbea20104, 0xbea40106,
  1384. 0xbea60108, 0xbea80100,
  1385. 0xbeaa0102, 0xbeac0104,
  1386. 0xbeae0106, 0xbeb00108,
  1387. 0xbeb20100, 0xbeb40102,
  1388. 0xbeb60104, 0xbeb80106,
  1389. 0xbeba0108, 0xbebc0100,
  1390. 0xbebe0102, 0xbec00104,
  1391. 0xbec20106, 0xbec40108,
  1392. 0xbec60100, 0xbec80102,
  1393. 0xbee60004, 0xbee70005,
  1394. 0xbeea0006, 0xbeeb0007,
  1395. 0xbee80008, 0xbee90009,
  1396. 0xbefc0000, 0xbf8a0000,
  1397. 0xbf810000, 0x00000000,
  1398. };
  1399. static const u32 vgpr_init_regs[] =
  1400. {
  1401. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1402. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000, /* CU_GROUP_COUNT=1 */
  1403. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1404. mmCOMPUTE_NUM_THREAD_Y, 1,
  1405. mmCOMPUTE_NUM_THREAD_Z, 1,
  1406. mmCOMPUTE_PGM_RSRC1, 0x100004f, /* VGPRS=15 (64 logical VGPRs), SGPRS=1 (16 SGPRs), BULKY=1 */
  1407. mmCOMPUTE_PGM_RSRC2, 20,
  1408. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1409. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1410. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1411. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1412. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1413. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1414. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1415. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1416. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1417. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1418. };
  1419. static const u32 sgpr1_init_regs[] =
  1420. {
  1421. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1422. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000, /* CU_GROUP_COUNT=1 */
  1423. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1424. mmCOMPUTE_NUM_THREAD_Y, 1,
  1425. mmCOMPUTE_NUM_THREAD_Z, 1,
  1426. mmCOMPUTE_PGM_RSRC1, 0x240, /* SGPRS=9 (80 GPRS) */
  1427. mmCOMPUTE_PGM_RSRC2, 20,
  1428. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1429. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1430. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1431. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1432. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1433. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1434. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1435. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1436. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1437. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1438. };
  1439. static const u32 sgpr2_init_regs[] =
  1440. {
  1441. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1442. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1443. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1444. mmCOMPUTE_NUM_THREAD_Y, 1,
  1445. mmCOMPUTE_NUM_THREAD_Z, 1,
  1446. mmCOMPUTE_PGM_RSRC1, 0x240, /* SGPRS=9 (80 GPRS) */
  1447. mmCOMPUTE_PGM_RSRC2, 20,
  1448. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1449. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1450. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1451. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1452. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1453. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1454. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1455. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1456. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1457. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1458. };
  1459. static const u32 sec_ded_counter_registers[] =
  1460. {
  1461. mmCPC_EDC_ATC_CNT,
  1462. mmCPC_EDC_SCRATCH_CNT,
  1463. mmCPC_EDC_UCODE_CNT,
  1464. mmCPF_EDC_ATC_CNT,
  1465. mmCPF_EDC_ROQ_CNT,
  1466. mmCPF_EDC_TAG_CNT,
  1467. mmCPG_EDC_ATC_CNT,
  1468. mmCPG_EDC_DMA_CNT,
  1469. mmCPG_EDC_TAG_CNT,
  1470. mmDC_EDC_CSINVOC_CNT,
  1471. mmDC_EDC_RESTORE_CNT,
  1472. mmDC_EDC_STATE_CNT,
  1473. mmGDS_EDC_CNT,
  1474. mmGDS_EDC_GRBM_CNT,
  1475. mmGDS_EDC_OA_DED,
  1476. mmSPI_EDC_CNT,
  1477. mmSQC_ATC_EDC_GATCL1_CNT,
  1478. mmSQC_EDC_CNT,
  1479. mmSQ_EDC_DED_CNT,
  1480. mmSQ_EDC_INFO,
  1481. mmSQ_EDC_SEC_CNT,
  1482. mmTCC_EDC_CNT,
  1483. mmTCP_ATC_EDC_GATCL1_CNT,
  1484. mmTCP_EDC_CNT,
  1485. mmTD_EDC_CNT
  1486. };
  1487. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1488. {
  1489. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1490. struct amdgpu_ib ib;
  1491. struct dma_fence *f = NULL;
  1492. int r, i;
  1493. u32 tmp;
  1494. unsigned total_size, vgpr_offset, sgpr_offset;
  1495. u64 gpu_addr;
  1496. /* only supported on CZ */
  1497. if (adev->asic_type != CHIP_CARRIZO)
  1498. return 0;
  1499. /* bail if the compute ring is not ready */
  1500. if (!ring->ready)
  1501. return 0;
  1502. tmp = RREG32(mmGB_EDC_MODE);
  1503. WREG32(mmGB_EDC_MODE, 0);
  1504. total_size =
  1505. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1506. total_size +=
  1507. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1508. total_size +=
  1509. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1510. total_size = ALIGN(total_size, 256);
  1511. vgpr_offset = total_size;
  1512. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1513. sgpr_offset = total_size;
  1514. total_size += sizeof(sgpr_init_compute_shader);
  1515. /* allocate an indirect buffer to put the commands in */
  1516. memset(&ib, 0, sizeof(ib));
  1517. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1518. if (r) {
  1519. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1520. return r;
  1521. }
  1522. /* load the compute shaders */
  1523. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1524. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1525. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1526. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1527. /* init the ib length to 0 */
  1528. ib.length_dw = 0;
  1529. /* VGPR */
  1530. /* write the register state for the compute dispatch */
  1531. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1532. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1533. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1534. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1535. }
  1536. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1537. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1538. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1539. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1540. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1541. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1542. /* write dispatch packet */
  1543. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1544. ib.ptr[ib.length_dw++] = 8; /* x */
  1545. ib.ptr[ib.length_dw++] = 1; /* y */
  1546. ib.ptr[ib.length_dw++] = 1; /* z */
  1547. ib.ptr[ib.length_dw++] =
  1548. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1549. /* write CS partial flush packet */
  1550. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1551. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1552. /* SGPR1 */
  1553. /* write the register state for the compute dispatch */
  1554. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1555. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1556. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1557. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1558. }
  1559. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1560. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1561. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1562. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1563. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1564. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1565. /* write dispatch packet */
  1566. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1567. ib.ptr[ib.length_dw++] = 8; /* x */
  1568. ib.ptr[ib.length_dw++] = 1; /* y */
  1569. ib.ptr[ib.length_dw++] = 1; /* z */
  1570. ib.ptr[ib.length_dw++] =
  1571. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1572. /* write CS partial flush packet */
  1573. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1574. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1575. /* SGPR2 */
  1576. /* write the register state for the compute dispatch */
  1577. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1578. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1579. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1580. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1581. }
  1582. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1583. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1584. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1585. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1586. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1587. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1588. /* write dispatch packet */
  1589. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1590. ib.ptr[ib.length_dw++] = 8; /* x */
  1591. ib.ptr[ib.length_dw++] = 1; /* y */
  1592. ib.ptr[ib.length_dw++] = 1; /* z */
  1593. ib.ptr[ib.length_dw++] =
  1594. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1595. /* write CS partial flush packet */
  1596. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1597. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1598. /* shedule the ib on the ring */
  1599. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1600. if (r) {
  1601. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1602. goto fail;
  1603. }
  1604. /* wait for the GPU to finish processing the IB */
  1605. r = dma_fence_wait(f, false);
  1606. if (r) {
  1607. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1608. goto fail;
  1609. }
  1610. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1611. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1612. WREG32(mmGB_EDC_MODE, tmp);
  1613. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1614. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1615. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1616. /* read back registers to clear the counters */
  1617. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1618. RREG32(sec_ded_counter_registers[i]);
  1619. fail:
  1620. amdgpu_ib_free(adev, &ib, NULL);
  1621. dma_fence_put(f);
  1622. return r;
  1623. }
  1624. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1625. {
  1626. u32 gb_addr_config;
  1627. u32 mc_shared_chmap, mc_arb_ramcfg;
  1628. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1629. u32 tmp;
  1630. int ret;
  1631. switch (adev->asic_type) {
  1632. case CHIP_TOPAZ:
  1633. adev->gfx.config.max_shader_engines = 1;
  1634. adev->gfx.config.max_tile_pipes = 2;
  1635. adev->gfx.config.max_cu_per_sh = 6;
  1636. adev->gfx.config.max_sh_per_se = 1;
  1637. adev->gfx.config.max_backends_per_se = 2;
  1638. adev->gfx.config.max_texture_channel_caches = 2;
  1639. adev->gfx.config.max_gprs = 256;
  1640. adev->gfx.config.max_gs_threads = 32;
  1641. adev->gfx.config.max_hw_contexts = 8;
  1642. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1643. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1644. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1645. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1646. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1647. break;
  1648. case CHIP_FIJI:
  1649. adev->gfx.config.max_shader_engines = 4;
  1650. adev->gfx.config.max_tile_pipes = 16;
  1651. adev->gfx.config.max_cu_per_sh = 16;
  1652. adev->gfx.config.max_sh_per_se = 1;
  1653. adev->gfx.config.max_backends_per_se = 4;
  1654. adev->gfx.config.max_texture_channel_caches = 16;
  1655. adev->gfx.config.max_gprs = 256;
  1656. adev->gfx.config.max_gs_threads = 32;
  1657. adev->gfx.config.max_hw_contexts = 8;
  1658. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1659. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1660. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1661. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1662. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1663. break;
  1664. case CHIP_POLARIS11:
  1665. case CHIP_POLARIS12:
  1666. ret = amdgpu_atombios_get_gfx_info(adev);
  1667. if (ret)
  1668. return ret;
  1669. adev->gfx.config.max_gprs = 256;
  1670. adev->gfx.config.max_gs_threads = 32;
  1671. adev->gfx.config.max_hw_contexts = 8;
  1672. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1673. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1674. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1675. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1676. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1677. break;
  1678. case CHIP_POLARIS10:
  1679. case CHIP_VEGAM:
  1680. ret = amdgpu_atombios_get_gfx_info(adev);
  1681. if (ret)
  1682. return ret;
  1683. adev->gfx.config.max_gprs = 256;
  1684. adev->gfx.config.max_gs_threads = 32;
  1685. adev->gfx.config.max_hw_contexts = 8;
  1686. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1687. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1688. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1689. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1690. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1691. break;
  1692. case CHIP_TONGA:
  1693. adev->gfx.config.max_shader_engines = 4;
  1694. adev->gfx.config.max_tile_pipes = 8;
  1695. adev->gfx.config.max_cu_per_sh = 8;
  1696. adev->gfx.config.max_sh_per_se = 1;
  1697. adev->gfx.config.max_backends_per_se = 2;
  1698. adev->gfx.config.max_texture_channel_caches = 8;
  1699. adev->gfx.config.max_gprs = 256;
  1700. adev->gfx.config.max_gs_threads = 32;
  1701. adev->gfx.config.max_hw_contexts = 8;
  1702. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1703. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1704. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1705. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1706. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1707. break;
  1708. case CHIP_CARRIZO:
  1709. adev->gfx.config.max_shader_engines = 1;
  1710. adev->gfx.config.max_tile_pipes = 2;
  1711. adev->gfx.config.max_sh_per_se = 1;
  1712. adev->gfx.config.max_backends_per_se = 2;
  1713. adev->gfx.config.max_cu_per_sh = 8;
  1714. adev->gfx.config.max_texture_channel_caches = 2;
  1715. adev->gfx.config.max_gprs = 256;
  1716. adev->gfx.config.max_gs_threads = 32;
  1717. adev->gfx.config.max_hw_contexts = 8;
  1718. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1719. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1720. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1721. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1722. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1723. break;
  1724. case CHIP_STONEY:
  1725. adev->gfx.config.max_shader_engines = 1;
  1726. adev->gfx.config.max_tile_pipes = 2;
  1727. adev->gfx.config.max_sh_per_se = 1;
  1728. adev->gfx.config.max_backends_per_se = 1;
  1729. adev->gfx.config.max_cu_per_sh = 3;
  1730. adev->gfx.config.max_texture_channel_caches = 2;
  1731. adev->gfx.config.max_gprs = 256;
  1732. adev->gfx.config.max_gs_threads = 16;
  1733. adev->gfx.config.max_hw_contexts = 8;
  1734. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1735. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1736. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1737. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1738. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1739. break;
  1740. default:
  1741. adev->gfx.config.max_shader_engines = 2;
  1742. adev->gfx.config.max_tile_pipes = 4;
  1743. adev->gfx.config.max_cu_per_sh = 2;
  1744. adev->gfx.config.max_sh_per_se = 1;
  1745. adev->gfx.config.max_backends_per_se = 2;
  1746. adev->gfx.config.max_texture_channel_caches = 4;
  1747. adev->gfx.config.max_gprs = 256;
  1748. adev->gfx.config.max_gs_threads = 32;
  1749. adev->gfx.config.max_hw_contexts = 8;
  1750. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1751. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1752. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1753. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1754. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1755. break;
  1756. }
  1757. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1758. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1759. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1760. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1761. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1762. if (adev->flags & AMD_IS_APU) {
  1763. /* Get memory bank mapping mode. */
  1764. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1765. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1766. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1767. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1768. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1769. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1770. /* Validate settings in case only one DIMM installed. */
  1771. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1772. dimm00_addr_map = 0;
  1773. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1774. dimm01_addr_map = 0;
  1775. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1776. dimm10_addr_map = 0;
  1777. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1778. dimm11_addr_map = 0;
  1779. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1780. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1781. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1782. adev->gfx.config.mem_row_size_in_kb = 2;
  1783. else
  1784. adev->gfx.config.mem_row_size_in_kb = 1;
  1785. } else {
  1786. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1787. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1788. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1789. adev->gfx.config.mem_row_size_in_kb = 4;
  1790. }
  1791. adev->gfx.config.shader_engine_tile_size = 32;
  1792. adev->gfx.config.num_gpus = 1;
  1793. adev->gfx.config.multi_gpu_tile_size = 64;
  1794. /* fix up row size */
  1795. switch (adev->gfx.config.mem_row_size_in_kb) {
  1796. case 1:
  1797. default:
  1798. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1799. break;
  1800. case 2:
  1801. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1802. break;
  1803. case 4:
  1804. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1805. break;
  1806. }
  1807. adev->gfx.config.gb_addr_config = gb_addr_config;
  1808. return 0;
  1809. }
  1810. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1811. int mec, int pipe, int queue)
  1812. {
  1813. int r;
  1814. unsigned irq_type;
  1815. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1816. ring = &adev->gfx.compute_ring[ring_id];
  1817. /* mec0 is me1 */
  1818. ring->me = mec + 1;
  1819. ring->pipe = pipe;
  1820. ring->queue = queue;
  1821. ring->ring_obj = NULL;
  1822. ring->use_doorbell = true;
  1823. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1824. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1825. + (ring_id * GFX8_MEC_HPD_SIZE);
  1826. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1827. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1828. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1829. + ring->pipe;
  1830. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1831. r = amdgpu_ring_init(adev, ring, 1024,
  1832. &adev->gfx.eop_irq, irq_type);
  1833. if (r)
  1834. return r;
  1835. return 0;
  1836. }
  1837. static void gfx_v8_0_sq_irq_work_func(struct work_struct *work);
  1838. static int gfx_v8_0_sw_init(void *handle)
  1839. {
  1840. int i, j, k, r, ring_id;
  1841. struct amdgpu_ring *ring;
  1842. struct amdgpu_kiq *kiq;
  1843. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1844. switch (adev->asic_type) {
  1845. case CHIP_TONGA:
  1846. case CHIP_CARRIZO:
  1847. case CHIP_FIJI:
  1848. case CHIP_POLARIS10:
  1849. case CHIP_POLARIS11:
  1850. case CHIP_POLARIS12:
  1851. case CHIP_VEGAM:
  1852. adev->gfx.mec.num_mec = 2;
  1853. break;
  1854. case CHIP_TOPAZ:
  1855. case CHIP_STONEY:
  1856. default:
  1857. adev->gfx.mec.num_mec = 1;
  1858. break;
  1859. }
  1860. adev->gfx.mec.num_pipe_per_mec = 4;
  1861. adev->gfx.mec.num_queue_per_pipe = 8;
  1862. /* EOP Event */
  1863. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_END_OF_PIPE, &adev->gfx.eop_irq);
  1864. if (r)
  1865. return r;
  1866. /* Privileged reg */
  1867. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_PRIV_REG_FAULT,
  1868. &adev->gfx.priv_reg_irq);
  1869. if (r)
  1870. return r;
  1871. /* Privileged inst */
  1872. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_PRIV_INSTR_FAULT,
  1873. &adev->gfx.priv_inst_irq);
  1874. if (r)
  1875. return r;
  1876. /* Add CP EDC/ECC irq */
  1877. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_ECC_ERROR,
  1878. &adev->gfx.cp_ecc_error_irq);
  1879. if (r)
  1880. return r;
  1881. /* SQ interrupts. */
  1882. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_SQ_INTERRUPT_MSG,
  1883. &adev->gfx.sq_irq);
  1884. if (r) {
  1885. DRM_ERROR("amdgpu_irq_add() for SQ failed: %d\n", r);
  1886. return r;
  1887. }
  1888. INIT_WORK(&adev->gfx.sq_work.work, gfx_v8_0_sq_irq_work_func);
  1889. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1890. gfx_v8_0_scratch_init(adev);
  1891. r = gfx_v8_0_init_microcode(adev);
  1892. if (r) {
  1893. DRM_ERROR("Failed to load gfx firmware!\n");
  1894. return r;
  1895. }
  1896. r = gfx_v8_0_rlc_init(adev);
  1897. if (r) {
  1898. DRM_ERROR("Failed to init rlc BOs!\n");
  1899. return r;
  1900. }
  1901. r = gfx_v8_0_mec_init(adev);
  1902. if (r) {
  1903. DRM_ERROR("Failed to init MEC BOs!\n");
  1904. return r;
  1905. }
  1906. /* set up the gfx ring */
  1907. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1908. ring = &adev->gfx.gfx_ring[i];
  1909. ring->ring_obj = NULL;
  1910. sprintf(ring->name, "gfx");
  1911. /* no gfx doorbells on iceland */
  1912. if (adev->asic_type != CHIP_TOPAZ) {
  1913. ring->use_doorbell = true;
  1914. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1915. }
  1916. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1917. AMDGPU_CP_IRQ_GFX_EOP);
  1918. if (r)
  1919. return r;
  1920. }
  1921. /* set up the compute queues - allocate horizontally across pipes */
  1922. ring_id = 0;
  1923. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1924. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1925. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1926. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1927. continue;
  1928. r = gfx_v8_0_compute_ring_init(adev,
  1929. ring_id,
  1930. i, k, j);
  1931. if (r)
  1932. return r;
  1933. ring_id++;
  1934. }
  1935. }
  1936. }
  1937. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1938. if (r) {
  1939. DRM_ERROR("Failed to init KIQ BOs!\n");
  1940. return r;
  1941. }
  1942. kiq = &adev->gfx.kiq;
  1943. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1944. if (r)
  1945. return r;
  1946. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1947. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1948. if (r)
  1949. return r;
  1950. adev->gfx.ce_ram_size = 0x8000;
  1951. r = gfx_v8_0_gpu_early_init(adev);
  1952. if (r)
  1953. return r;
  1954. return 0;
  1955. }
  1956. static int gfx_v8_0_sw_fini(void *handle)
  1957. {
  1958. int i;
  1959. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1960. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1961. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1962. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1963. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1964. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1965. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1966. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1967. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1968. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1969. amdgpu_gfx_kiq_fini(adev);
  1970. gfx_v8_0_mec_fini(adev);
  1971. gfx_v8_0_rlc_fini(adev);
  1972. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1973. &adev->gfx.rlc.clear_state_gpu_addr,
  1974. (void **)&adev->gfx.rlc.cs_ptr);
  1975. if ((adev->asic_type == CHIP_CARRIZO) ||
  1976. (adev->asic_type == CHIP_STONEY)) {
  1977. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1978. &adev->gfx.rlc.cp_table_gpu_addr,
  1979. (void **)&adev->gfx.rlc.cp_table_ptr);
  1980. }
  1981. gfx_v8_0_free_microcode(adev);
  1982. return 0;
  1983. }
  1984. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1985. {
  1986. uint32_t *modearray, *mod2array;
  1987. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1988. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1989. u32 reg_offset;
  1990. modearray = adev->gfx.config.tile_mode_array;
  1991. mod2array = adev->gfx.config.macrotile_mode_array;
  1992. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1993. modearray[reg_offset] = 0;
  1994. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1995. mod2array[reg_offset] = 0;
  1996. switch (adev->asic_type) {
  1997. case CHIP_TOPAZ:
  1998. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1999. PIPE_CONFIG(ADDR_SURF_P2) |
  2000. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2001. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2002. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2003. PIPE_CONFIG(ADDR_SURF_P2) |
  2004. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2005. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2006. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2007. PIPE_CONFIG(ADDR_SURF_P2) |
  2008. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2009. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2010. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2011. PIPE_CONFIG(ADDR_SURF_P2) |
  2012. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2013. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2014. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2015. PIPE_CONFIG(ADDR_SURF_P2) |
  2016. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2017. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2018. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2019. PIPE_CONFIG(ADDR_SURF_P2) |
  2020. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2021. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2022. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2023. PIPE_CONFIG(ADDR_SURF_P2) |
  2024. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2025. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2026. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2027. PIPE_CONFIG(ADDR_SURF_P2));
  2028. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2029. PIPE_CONFIG(ADDR_SURF_P2) |
  2030. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2032. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2033. PIPE_CONFIG(ADDR_SURF_P2) |
  2034. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2036. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2037. PIPE_CONFIG(ADDR_SURF_P2) |
  2038. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2039. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2040. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2041. PIPE_CONFIG(ADDR_SURF_P2) |
  2042. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2043. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2044. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2045. PIPE_CONFIG(ADDR_SURF_P2) |
  2046. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2047. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2048. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2049. PIPE_CONFIG(ADDR_SURF_P2) |
  2050. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2051. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2052. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2053. PIPE_CONFIG(ADDR_SURF_P2) |
  2054. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2056. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2057. PIPE_CONFIG(ADDR_SURF_P2) |
  2058. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2060. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2061. PIPE_CONFIG(ADDR_SURF_P2) |
  2062. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2064. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2065. PIPE_CONFIG(ADDR_SURF_P2) |
  2066. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2068. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2069. PIPE_CONFIG(ADDR_SURF_P2) |
  2070. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2072. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2073. PIPE_CONFIG(ADDR_SURF_P2) |
  2074. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2076. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2077. PIPE_CONFIG(ADDR_SURF_P2) |
  2078. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2080. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2081. PIPE_CONFIG(ADDR_SURF_P2) |
  2082. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2084. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2085. PIPE_CONFIG(ADDR_SURF_P2) |
  2086. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2088. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2089. PIPE_CONFIG(ADDR_SURF_P2) |
  2090. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2092. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2093. PIPE_CONFIG(ADDR_SURF_P2) |
  2094. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2096. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2097. PIPE_CONFIG(ADDR_SURF_P2) |
  2098. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2100. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2101. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2102. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2103. NUM_BANKS(ADDR_SURF_8_BANK));
  2104. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2105. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2106. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2107. NUM_BANKS(ADDR_SURF_8_BANK));
  2108. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2111. NUM_BANKS(ADDR_SURF_8_BANK));
  2112. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2113. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2114. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2115. NUM_BANKS(ADDR_SURF_8_BANK));
  2116. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2117. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2118. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2119. NUM_BANKS(ADDR_SURF_8_BANK));
  2120. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2121. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2122. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2123. NUM_BANKS(ADDR_SURF_8_BANK));
  2124. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2125. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2126. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2127. NUM_BANKS(ADDR_SURF_8_BANK));
  2128. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2131. NUM_BANKS(ADDR_SURF_16_BANK));
  2132. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2135. NUM_BANKS(ADDR_SURF_16_BANK));
  2136. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2139. NUM_BANKS(ADDR_SURF_16_BANK));
  2140. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2143. NUM_BANKS(ADDR_SURF_16_BANK));
  2144. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2147. NUM_BANKS(ADDR_SURF_16_BANK));
  2148. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2151. NUM_BANKS(ADDR_SURF_16_BANK));
  2152. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2155. NUM_BANKS(ADDR_SURF_8_BANK));
  2156. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2157. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2158. reg_offset != 23)
  2159. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2160. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2161. if (reg_offset != 7)
  2162. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2163. break;
  2164. case CHIP_FIJI:
  2165. case CHIP_VEGAM:
  2166. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2167. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2168. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2169. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2170. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2171. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2172. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2173. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2174. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2175. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2176. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2177. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2178. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2179. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2180. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2181. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2182. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2183. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2184. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2185. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2186. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2187. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2188. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2189. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2190. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2191. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2192. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2193. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2194. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2195. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2196. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2197. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2198. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2199. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2200. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2201. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2202. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2203. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2204. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2205. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2206. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2207. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2208. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2209. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2210. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2211. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2212. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2213. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2215. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2216. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2217. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2218. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2219. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2220. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2223. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2224. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2225. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2226. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2227. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2228. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2229. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2230. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2231. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2232. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2233. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2234. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2235. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2236. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2237. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2238. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2239. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2240. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2241. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2242. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2243. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2244. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2245. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2246. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2247. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2248. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2249. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2250. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2251. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2252. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2253. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2254. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2255. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2256. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2257. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2258. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2259. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2260. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2261. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2262. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2263. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2264. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2265. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2266. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2267. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2268. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2269. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2270. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2271. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2272. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2273. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2274. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2275. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2276. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2277. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2278. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2279. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2280. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2281. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2282. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2283. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2284. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2285. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2286. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2287. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2288. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2289. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2290. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2291. NUM_BANKS(ADDR_SURF_8_BANK));
  2292. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2293. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2294. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2295. NUM_BANKS(ADDR_SURF_8_BANK));
  2296. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2297. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2298. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2299. NUM_BANKS(ADDR_SURF_8_BANK));
  2300. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2301. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2302. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2303. NUM_BANKS(ADDR_SURF_8_BANK));
  2304. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2305. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2306. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2307. NUM_BANKS(ADDR_SURF_8_BANK));
  2308. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2309. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2310. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2311. NUM_BANKS(ADDR_SURF_8_BANK));
  2312. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2313. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2314. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2315. NUM_BANKS(ADDR_SURF_8_BANK));
  2316. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2317. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2318. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2319. NUM_BANKS(ADDR_SURF_8_BANK));
  2320. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2321. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2322. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2323. NUM_BANKS(ADDR_SURF_8_BANK));
  2324. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2325. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2326. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2327. NUM_BANKS(ADDR_SURF_8_BANK));
  2328. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2329. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2330. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2331. NUM_BANKS(ADDR_SURF_8_BANK));
  2332. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2333. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2334. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2335. NUM_BANKS(ADDR_SURF_8_BANK));
  2336. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2337. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2338. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2339. NUM_BANKS(ADDR_SURF_8_BANK));
  2340. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2341. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2342. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2343. NUM_BANKS(ADDR_SURF_4_BANK));
  2344. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2345. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2346. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2347. if (reg_offset != 7)
  2348. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2349. break;
  2350. case CHIP_TONGA:
  2351. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2352. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2353. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2354. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2355. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2356. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2357. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2358. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2359. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2360. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2361. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2362. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2363. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2364. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2365. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2366. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2367. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2368. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2369. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2370. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2371. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2372. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2373. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2374. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2375. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2376. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2377. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2378. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2379. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2380. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2381. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2382. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2383. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2384. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2385. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2386. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2387. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2388. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2389. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2390. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2391. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2392. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2393. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2394. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2395. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2396. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2397. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2398. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2399. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2400. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2401. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2402. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2403. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2404. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2405. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2406. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2407. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2408. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2409. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2410. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2411. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2412. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2413. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2414. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2415. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2416. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2417. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2418. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2419. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2420. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2421. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2422. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2423. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2424. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2425. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2426. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2427. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2428. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2429. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2430. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2431. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2432. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2433. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2434. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2435. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2436. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2437. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2438. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2439. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2440. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2441. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2442. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2443. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2444. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2445. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2446. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2447. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2448. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2449. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2450. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2451. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2452. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2453. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2454. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2455. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2456. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2457. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2458. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2459. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2460. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2461. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2462. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2463. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2464. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2465. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2466. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2467. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2468. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2469. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2470. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2471. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2472. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2473. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2474. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2475. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2476. NUM_BANKS(ADDR_SURF_16_BANK));
  2477. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2478. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2479. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2480. NUM_BANKS(ADDR_SURF_16_BANK));
  2481. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2482. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2483. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2484. NUM_BANKS(ADDR_SURF_16_BANK));
  2485. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2486. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2487. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2488. NUM_BANKS(ADDR_SURF_16_BANK));
  2489. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2490. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2491. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2492. NUM_BANKS(ADDR_SURF_16_BANK));
  2493. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2494. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2495. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2496. NUM_BANKS(ADDR_SURF_16_BANK));
  2497. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2498. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2499. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2500. NUM_BANKS(ADDR_SURF_16_BANK));
  2501. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2502. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2503. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2504. NUM_BANKS(ADDR_SURF_16_BANK));
  2505. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2506. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2507. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2508. NUM_BANKS(ADDR_SURF_16_BANK));
  2509. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2510. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2511. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2512. NUM_BANKS(ADDR_SURF_16_BANK));
  2513. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2514. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2515. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2516. NUM_BANKS(ADDR_SURF_16_BANK));
  2517. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2518. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2519. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2520. NUM_BANKS(ADDR_SURF_8_BANK));
  2521. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2522. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2523. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2524. NUM_BANKS(ADDR_SURF_4_BANK));
  2525. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2526. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2527. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2528. NUM_BANKS(ADDR_SURF_4_BANK));
  2529. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2530. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2531. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2532. if (reg_offset != 7)
  2533. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2534. break;
  2535. case CHIP_POLARIS11:
  2536. case CHIP_POLARIS12:
  2537. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2538. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2539. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2540. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2541. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2542. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2543. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2544. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2545. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2546. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2547. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2548. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2549. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2550. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2551. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2552. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2553. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2554. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2555. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2556. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2557. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2558. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2559. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2560. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2561. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2562. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2563. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2565. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2566. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2567. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2568. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2569. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2570. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2571. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2574. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2575. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2579. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2583. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2587. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2591. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2595. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2599. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2603. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2604. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2605. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2606. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2607. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2608. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2609. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2610. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2611. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2612. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2613. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2614. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2615. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2616. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2617. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2618. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2619. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2620. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2621. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2622. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2623. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2624. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2625. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2626. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2627. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2628. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2629. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2630. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2631. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2632. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2633. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2634. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2635. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2636. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2637. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2638. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2639. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2640. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2641. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2642. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2643. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2644. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2645. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2646. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2647. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2648. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2649. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2650. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2651. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2652. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2653. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2654. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2655. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2656. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2657. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2658. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2659. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2660. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2661. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2662. NUM_BANKS(ADDR_SURF_16_BANK));
  2663. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2664. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2665. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2666. NUM_BANKS(ADDR_SURF_16_BANK));
  2667. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2668. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2669. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2670. NUM_BANKS(ADDR_SURF_16_BANK));
  2671. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2672. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2673. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2674. NUM_BANKS(ADDR_SURF_16_BANK));
  2675. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2676. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2677. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2678. NUM_BANKS(ADDR_SURF_16_BANK));
  2679. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2680. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2681. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2682. NUM_BANKS(ADDR_SURF_16_BANK));
  2683. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2684. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2685. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2686. NUM_BANKS(ADDR_SURF_16_BANK));
  2687. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2688. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2689. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2690. NUM_BANKS(ADDR_SURF_16_BANK));
  2691. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2692. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2693. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2694. NUM_BANKS(ADDR_SURF_16_BANK));
  2695. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2696. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2697. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2698. NUM_BANKS(ADDR_SURF_16_BANK));
  2699. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2700. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2701. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2702. NUM_BANKS(ADDR_SURF_16_BANK));
  2703. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2704. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2705. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2706. NUM_BANKS(ADDR_SURF_16_BANK));
  2707. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2708. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2709. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2710. NUM_BANKS(ADDR_SURF_8_BANK));
  2711. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2712. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2713. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2714. NUM_BANKS(ADDR_SURF_4_BANK));
  2715. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2716. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2717. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2718. if (reg_offset != 7)
  2719. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2720. break;
  2721. case CHIP_POLARIS10:
  2722. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2723. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2724. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2725. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2726. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2727. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2728. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2729. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2730. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2731. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2732. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2733. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2734. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2735. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2736. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2737. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2738. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2739. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2740. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2741. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2742. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2743. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2744. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2745. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2746. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2747. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2748. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2749. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2750. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2751. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2752. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2753. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2754. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2755. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2756. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2757. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2760. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2761. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2764. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2765. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2768. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2769. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2772. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2776. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2780. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2784. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2788. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2789. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2790. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2792. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2793. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2794. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2795. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2796. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2797. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2798. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2799. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2800. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2801. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2802. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2803. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2804. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2805. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2806. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2807. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2808. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2809. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2810. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2811. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2812. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2813. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2814. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2815. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2816. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2817. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2818. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2819. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2820. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2821. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2822. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2823. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2824. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2825. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2826. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2827. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2828. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2829. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2830. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2831. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2832. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2833. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2834. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2835. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2836. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2837. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2838. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2839. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2840. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2841. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2842. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2843. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2844. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2847. NUM_BANKS(ADDR_SURF_16_BANK));
  2848. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2849. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2850. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2851. NUM_BANKS(ADDR_SURF_16_BANK));
  2852. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2853. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2854. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2855. NUM_BANKS(ADDR_SURF_16_BANK));
  2856. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2857. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2858. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2859. NUM_BANKS(ADDR_SURF_16_BANK));
  2860. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2861. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2862. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2863. NUM_BANKS(ADDR_SURF_16_BANK));
  2864. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2865. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2866. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2867. NUM_BANKS(ADDR_SURF_16_BANK));
  2868. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2869. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2870. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2871. NUM_BANKS(ADDR_SURF_16_BANK));
  2872. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2873. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2874. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2875. NUM_BANKS(ADDR_SURF_16_BANK));
  2876. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2877. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2878. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2879. NUM_BANKS(ADDR_SURF_16_BANK));
  2880. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2881. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2882. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2883. NUM_BANKS(ADDR_SURF_16_BANK));
  2884. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2885. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2886. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2887. NUM_BANKS(ADDR_SURF_16_BANK));
  2888. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2889. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2890. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2891. NUM_BANKS(ADDR_SURF_8_BANK));
  2892. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2893. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2894. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2895. NUM_BANKS(ADDR_SURF_4_BANK));
  2896. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2897. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2898. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2899. NUM_BANKS(ADDR_SURF_4_BANK));
  2900. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2901. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2902. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2903. if (reg_offset != 7)
  2904. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2905. break;
  2906. case CHIP_STONEY:
  2907. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2908. PIPE_CONFIG(ADDR_SURF_P2) |
  2909. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2910. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2911. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2912. PIPE_CONFIG(ADDR_SURF_P2) |
  2913. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2914. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2915. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2916. PIPE_CONFIG(ADDR_SURF_P2) |
  2917. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2918. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2919. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2920. PIPE_CONFIG(ADDR_SURF_P2) |
  2921. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2922. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2923. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2924. PIPE_CONFIG(ADDR_SURF_P2) |
  2925. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2926. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2927. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2928. PIPE_CONFIG(ADDR_SURF_P2) |
  2929. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2930. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2931. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2932. PIPE_CONFIG(ADDR_SURF_P2) |
  2933. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2934. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2935. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2936. PIPE_CONFIG(ADDR_SURF_P2));
  2937. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2938. PIPE_CONFIG(ADDR_SURF_P2) |
  2939. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2941. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2945. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2946. PIPE_CONFIG(ADDR_SURF_P2) |
  2947. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2949. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2953. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2954. PIPE_CONFIG(ADDR_SURF_P2) |
  2955. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2956. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2957. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2958. PIPE_CONFIG(ADDR_SURF_P2) |
  2959. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2960. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2961. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2962. PIPE_CONFIG(ADDR_SURF_P2) |
  2963. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2964. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2965. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2966. PIPE_CONFIG(ADDR_SURF_P2) |
  2967. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2968. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2969. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2970. PIPE_CONFIG(ADDR_SURF_P2) |
  2971. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2972. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2973. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2974. PIPE_CONFIG(ADDR_SURF_P2) |
  2975. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2976. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2977. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2978. PIPE_CONFIG(ADDR_SURF_P2) |
  2979. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2980. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2981. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2982. PIPE_CONFIG(ADDR_SURF_P2) |
  2983. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2984. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2985. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2986. PIPE_CONFIG(ADDR_SURF_P2) |
  2987. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2989. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2990. PIPE_CONFIG(ADDR_SURF_P2) |
  2991. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2992. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2993. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2994. PIPE_CONFIG(ADDR_SURF_P2) |
  2995. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2996. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2997. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2998. PIPE_CONFIG(ADDR_SURF_P2) |
  2999. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3000. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3001. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3002. PIPE_CONFIG(ADDR_SURF_P2) |
  3003. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3004. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3005. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3006. PIPE_CONFIG(ADDR_SURF_P2) |
  3007. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3008. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3009. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3010. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3011. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3012. NUM_BANKS(ADDR_SURF_8_BANK));
  3013. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3014. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3015. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3016. NUM_BANKS(ADDR_SURF_8_BANK));
  3017. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3018. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3019. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3020. NUM_BANKS(ADDR_SURF_8_BANK));
  3021. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3022. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3023. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3024. NUM_BANKS(ADDR_SURF_8_BANK));
  3025. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3026. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3027. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3028. NUM_BANKS(ADDR_SURF_8_BANK));
  3029. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3030. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3031. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3032. NUM_BANKS(ADDR_SURF_8_BANK));
  3033. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3034. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3035. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3036. NUM_BANKS(ADDR_SURF_8_BANK));
  3037. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3038. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3039. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3040. NUM_BANKS(ADDR_SURF_16_BANK));
  3041. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3042. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3043. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3044. NUM_BANKS(ADDR_SURF_16_BANK));
  3045. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3046. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3047. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3048. NUM_BANKS(ADDR_SURF_16_BANK));
  3049. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3050. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3051. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3052. NUM_BANKS(ADDR_SURF_16_BANK));
  3053. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3054. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3055. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3056. NUM_BANKS(ADDR_SURF_16_BANK));
  3057. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3058. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3059. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3060. NUM_BANKS(ADDR_SURF_16_BANK));
  3061. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3062. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3063. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3064. NUM_BANKS(ADDR_SURF_8_BANK));
  3065. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3066. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3067. reg_offset != 23)
  3068. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3069. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3070. if (reg_offset != 7)
  3071. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3072. break;
  3073. default:
  3074. dev_warn(adev->dev,
  3075. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3076. adev->asic_type);
  3077. case CHIP_CARRIZO:
  3078. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3079. PIPE_CONFIG(ADDR_SURF_P2) |
  3080. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3081. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3082. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3083. PIPE_CONFIG(ADDR_SURF_P2) |
  3084. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3085. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3086. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3087. PIPE_CONFIG(ADDR_SURF_P2) |
  3088. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3089. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3090. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3091. PIPE_CONFIG(ADDR_SURF_P2) |
  3092. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3093. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3094. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3095. PIPE_CONFIG(ADDR_SURF_P2) |
  3096. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3097. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3098. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3099. PIPE_CONFIG(ADDR_SURF_P2) |
  3100. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3101. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3102. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3103. PIPE_CONFIG(ADDR_SURF_P2) |
  3104. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3105. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3106. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3107. PIPE_CONFIG(ADDR_SURF_P2));
  3108. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3109. PIPE_CONFIG(ADDR_SURF_P2) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3112. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3116. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3120. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3124. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3125. PIPE_CONFIG(ADDR_SURF_P2) |
  3126. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3128. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3129. PIPE_CONFIG(ADDR_SURF_P2) |
  3130. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3131. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3132. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3133. PIPE_CONFIG(ADDR_SURF_P2) |
  3134. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3135. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3136. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3137. PIPE_CONFIG(ADDR_SURF_P2) |
  3138. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3139. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3140. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3141. PIPE_CONFIG(ADDR_SURF_P2) |
  3142. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3143. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3144. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3145. PIPE_CONFIG(ADDR_SURF_P2) |
  3146. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3147. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3148. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3149. PIPE_CONFIG(ADDR_SURF_P2) |
  3150. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3151. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3152. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3153. PIPE_CONFIG(ADDR_SURF_P2) |
  3154. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3155. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3156. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3157. PIPE_CONFIG(ADDR_SURF_P2) |
  3158. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3159. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3160. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3161. PIPE_CONFIG(ADDR_SURF_P2) |
  3162. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3163. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3164. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3165. PIPE_CONFIG(ADDR_SURF_P2) |
  3166. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3167. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3168. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3169. PIPE_CONFIG(ADDR_SURF_P2) |
  3170. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3171. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3172. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3173. PIPE_CONFIG(ADDR_SURF_P2) |
  3174. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3175. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3176. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3177. PIPE_CONFIG(ADDR_SURF_P2) |
  3178. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3179. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3180. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3183. NUM_BANKS(ADDR_SURF_8_BANK));
  3184. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3185. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3186. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3187. NUM_BANKS(ADDR_SURF_8_BANK));
  3188. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3189. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3190. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3191. NUM_BANKS(ADDR_SURF_8_BANK));
  3192. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3193. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3194. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3195. NUM_BANKS(ADDR_SURF_8_BANK));
  3196. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3197. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3198. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3199. NUM_BANKS(ADDR_SURF_8_BANK));
  3200. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3201. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3202. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3203. NUM_BANKS(ADDR_SURF_8_BANK));
  3204. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3205. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3206. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3207. NUM_BANKS(ADDR_SURF_8_BANK));
  3208. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3209. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3210. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3211. NUM_BANKS(ADDR_SURF_16_BANK));
  3212. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3213. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3214. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3215. NUM_BANKS(ADDR_SURF_16_BANK));
  3216. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3217. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3218. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3219. NUM_BANKS(ADDR_SURF_16_BANK));
  3220. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3221. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3222. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3223. NUM_BANKS(ADDR_SURF_16_BANK));
  3224. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3225. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3226. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3227. NUM_BANKS(ADDR_SURF_16_BANK));
  3228. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3229. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3230. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3231. NUM_BANKS(ADDR_SURF_16_BANK));
  3232. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3235. NUM_BANKS(ADDR_SURF_8_BANK));
  3236. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3237. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3238. reg_offset != 23)
  3239. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3240. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3241. if (reg_offset != 7)
  3242. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3243. break;
  3244. }
  3245. }
  3246. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3247. u32 se_num, u32 sh_num, u32 instance)
  3248. {
  3249. u32 data;
  3250. if (instance == 0xffffffff)
  3251. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3252. else
  3253. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3254. if (se_num == 0xffffffff)
  3255. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3256. else
  3257. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3258. if (sh_num == 0xffffffff)
  3259. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3260. else
  3261. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3262. WREG32(mmGRBM_GFX_INDEX, data);
  3263. }
  3264. static void gfx_v8_0_select_me_pipe_q(struct amdgpu_device *adev,
  3265. u32 me, u32 pipe, u32 q)
  3266. {
  3267. vi_srbm_select(adev, me, pipe, q, 0);
  3268. }
  3269. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3270. {
  3271. u32 data, mask;
  3272. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3273. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3274. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3275. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3276. adev->gfx.config.max_sh_per_se);
  3277. return (~data) & mask;
  3278. }
  3279. static void
  3280. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3281. {
  3282. switch (adev->asic_type) {
  3283. case CHIP_FIJI:
  3284. case CHIP_VEGAM:
  3285. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3286. RB_XSEL2(1) | PKR_MAP(2) |
  3287. PKR_XSEL(1) | PKR_YSEL(1) |
  3288. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3289. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3290. SE_PAIR_YSEL(2);
  3291. break;
  3292. case CHIP_TONGA:
  3293. case CHIP_POLARIS10:
  3294. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3295. SE_XSEL(1) | SE_YSEL(1);
  3296. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3297. SE_PAIR_YSEL(2);
  3298. break;
  3299. case CHIP_TOPAZ:
  3300. case CHIP_CARRIZO:
  3301. *rconf |= RB_MAP_PKR0(2);
  3302. *rconf1 |= 0x0;
  3303. break;
  3304. case CHIP_POLARIS11:
  3305. case CHIP_POLARIS12:
  3306. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3307. SE_XSEL(1) | SE_YSEL(1);
  3308. *rconf1 |= 0x0;
  3309. break;
  3310. case CHIP_STONEY:
  3311. *rconf |= 0x0;
  3312. *rconf1 |= 0x0;
  3313. break;
  3314. default:
  3315. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3316. break;
  3317. }
  3318. }
  3319. static void
  3320. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3321. u32 raster_config, u32 raster_config_1,
  3322. unsigned rb_mask, unsigned num_rb)
  3323. {
  3324. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3325. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3326. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3327. unsigned rb_per_se = num_rb / num_se;
  3328. unsigned se_mask[4];
  3329. unsigned se;
  3330. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3331. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3332. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3333. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3334. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3335. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3336. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3337. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3338. (!se_mask[2] && !se_mask[3]))) {
  3339. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3340. if (!se_mask[0] && !se_mask[1]) {
  3341. raster_config_1 |=
  3342. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3343. } else {
  3344. raster_config_1 |=
  3345. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3346. }
  3347. }
  3348. for (se = 0; se < num_se; se++) {
  3349. unsigned raster_config_se = raster_config;
  3350. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3351. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3352. int idx = (se / 2) * 2;
  3353. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3354. raster_config_se &= ~SE_MAP_MASK;
  3355. if (!se_mask[idx]) {
  3356. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3357. } else {
  3358. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3359. }
  3360. }
  3361. pkr0_mask &= rb_mask;
  3362. pkr1_mask &= rb_mask;
  3363. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3364. raster_config_se &= ~PKR_MAP_MASK;
  3365. if (!pkr0_mask) {
  3366. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3367. } else {
  3368. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3369. }
  3370. }
  3371. if (rb_per_se >= 2) {
  3372. unsigned rb0_mask = 1 << (se * rb_per_se);
  3373. unsigned rb1_mask = rb0_mask << 1;
  3374. rb0_mask &= rb_mask;
  3375. rb1_mask &= rb_mask;
  3376. if (!rb0_mask || !rb1_mask) {
  3377. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3378. if (!rb0_mask) {
  3379. raster_config_se |=
  3380. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3381. } else {
  3382. raster_config_se |=
  3383. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3384. }
  3385. }
  3386. if (rb_per_se > 2) {
  3387. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3388. rb1_mask = rb0_mask << 1;
  3389. rb0_mask &= rb_mask;
  3390. rb1_mask &= rb_mask;
  3391. if (!rb0_mask || !rb1_mask) {
  3392. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3393. if (!rb0_mask) {
  3394. raster_config_se |=
  3395. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3396. } else {
  3397. raster_config_se |=
  3398. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3399. }
  3400. }
  3401. }
  3402. }
  3403. /* GRBM_GFX_INDEX has a different offset on VI */
  3404. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3405. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3406. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3407. }
  3408. /* GRBM_GFX_INDEX has a different offset on VI */
  3409. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3410. }
  3411. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3412. {
  3413. int i, j;
  3414. u32 data;
  3415. u32 raster_config = 0, raster_config_1 = 0;
  3416. u32 active_rbs = 0;
  3417. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3418. adev->gfx.config.max_sh_per_se;
  3419. unsigned num_rb_pipes;
  3420. mutex_lock(&adev->grbm_idx_mutex);
  3421. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3422. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3423. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3424. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3425. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3426. rb_bitmap_width_per_sh);
  3427. }
  3428. }
  3429. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3430. adev->gfx.config.backend_enable_mask = active_rbs;
  3431. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3432. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3433. adev->gfx.config.max_shader_engines, 16);
  3434. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3435. if (!adev->gfx.config.backend_enable_mask ||
  3436. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3437. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3438. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3439. } else {
  3440. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3441. adev->gfx.config.backend_enable_mask,
  3442. num_rb_pipes);
  3443. }
  3444. /* cache the values for userspace */
  3445. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3446. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3447. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3448. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3449. RREG32(mmCC_RB_BACKEND_DISABLE);
  3450. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3451. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3452. adev->gfx.config.rb_config[i][j].raster_config =
  3453. RREG32(mmPA_SC_RASTER_CONFIG);
  3454. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3455. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3456. }
  3457. }
  3458. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3459. mutex_unlock(&adev->grbm_idx_mutex);
  3460. }
  3461. /**
  3462. * gfx_v8_0_init_compute_vmid - gart enable
  3463. *
  3464. * @adev: amdgpu_device pointer
  3465. *
  3466. * Initialize compute vmid sh_mem registers
  3467. *
  3468. */
  3469. #define DEFAULT_SH_MEM_BASES (0x6000)
  3470. #define FIRST_COMPUTE_VMID (8)
  3471. #define LAST_COMPUTE_VMID (16)
  3472. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3473. {
  3474. int i;
  3475. uint32_t sh_mem_config;
  3476. uint32_t sh_mem_bases;
  3477. /*
  3478. * Configure apertures:
  3479. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3480. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3481. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3482. */
  3483. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3484. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3485. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3486. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3487. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3488. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3489. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3490. mutex_lock(&adev->srbm_mutex);
  3491. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3492. vi_srbm_select(adev, 0, 0, 0, i);
  3493. /* CP and shaders */
  3494. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3495. WREG32(mmSH_MEM_APE1_BASE, 1);
  3496. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3497. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3498. }
  3499. vi_srbm_select(adev, 0, 0, 0, 0);
  3500. mutex_unlock(&adev->srbm_mutex);
  3501. }
  3502. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3503. {
  3504. switch (adev->asic_type) {
  3505. default:
  3506. adev->gfx.config.double_offchip_lds_buf = 1;
  3507. break;
  3508. case CHIP_CARRIZO:
  3509. case CHIP_STONEY:
  3510. adev->gfx.config.double_offchip_lds_buf = 0;
  3511. break;
  3512. }
  3513. }
  3514. static void gfx_v8_0_constants_init(struct amdgpu_device *adev)
  3515. {
  3516. u32 tmp, sh_static_mem_cfg;
  3517. int i;
  3518. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3519. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3520. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3521. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3522. gfx_v8_0_tiling_mode_table_init(adev);
  3523. gfx_v8_0_setup_rb(adev);
  3524. gfx_v8_0_get_cu_info(adev);
  3525. gfx_v8_0_config_init(adev);
  3526. /* XXX SH_MEM regs */
  3527. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3528. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3529. SWIZZLE_ENABLE, 1);
  3530. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3531. ELEMENT_SIZE, 1);
  3532. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3533. INDEX_STRIDE, 3);
  3534. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3535. mutex_lock(&adev->srbm_mutex);
  3536. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3537. vi_srbm_select(adev, 0, 0, 0, i);
  3538. /* CP and shaders */
  3539. if (i == 0) {
  3540. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3541. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3542. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3543. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3544. WREG32(mmSH_MEM_CONFIG, tmp);
  3545. WREG32(mmSH_MEM_BASES, 0);
  3546. } else {
  3547. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3548. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3549. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3550. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3551. WREG32(mmSH_MEM_CONFIG, tmp);
  3552. tmp = adev->gmc.shared_aperture_start >> 48;
  3553. WREG32(mmSH_MEM_BASES, tmp);
  3554. }
  3555. WREG32(mmSH_MEM_APE1_BASE, 1);
  3556. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3557. }
  3558. vi_srbm_select(adev, 0, 0, 0, 0);
  3559. mutex_unlock(&adev->srbm_mutex);
  3560. gfx_v8_0_init_compute_vmid(adev);
  3561. mutex_lock(&adev->grbm_idx_mutex);
  3562. /*
  3563. * making sure that the following register writes will be broadcasted
  3564. * to all the shaders
  3565. */
  3566. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3567. WREG32(mmPA_SC_FIFO_SIZE,
  3568. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3569. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3570. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3571. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3572. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3573. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3574. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3575. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3576. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3577. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3578. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3579. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3580. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3581. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3582. mutex_unlock(&adev->grbm_idx_mutex);
  3583. }
  3584. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3585. {
  3586. u32 i, j, k;
  3587. u32 mask;
  3588. mutex_lock(&adev->grbm_idx_mutex);
  3589. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3590. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3591. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3592. for (k = 0; k < adev->usec_timeout; k++) {
  3593. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3594. break;
  3595. udelay(1);
  3596. }
  3597. if (k == adev->usec_timeout) {
  3598. gfx_v8_0_select_se_sh(adev, 0xffffffff,
  3599. 0xffffffff, 0xffffffff);
  3600. mutex_unlock(&adev->grbm_idx_mutex);
  3601. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  3602. i, j);
  3603. return;
  3604. }
  3605. }
  3606. }
  3607. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3608. mutex_unlock(&adev->grbm_idx_mutex);
  3609. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3610. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3611. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3612. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3613. for (k = 0; k < adev->usec_timeout; k++) {
  3614. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3615. break;
  3616. udelay(1);
  3617. }
  3618. }
  3619. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3620. bool enable)
  3621. {
  3622. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3623. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3624. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3625. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3626. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3627. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3628. }
  3629. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3630. {
  3631. /* csib */
  3632. WREG32(mmRLC_CSIB_ADDR_HI,
  3633. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3634. WREG32(mmRLC_CSIB_ADDR_LO,
  3635. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3636. WREG32(mmRLC_CSIB_LENGTH,
  3637. adev->gfx.rlc.clear_state_size);
  3638. }
  3639. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3640. int ind_offset,
  3641. int list_size,
  3642. int *unique_indices,
  3643. int *indices_count,
  3644. int max_indices,
  3645. int *ind_start_offsets,
  3646. int *offset_count,
  3647. int max_offset)
  3648. {
  3649. int indices;
  3650. bool new_entry = true;
  3651. for (; ind_offset < list_size; ind_offset++) {
  3652. if (new_entry) {
  3653. new_entry = false;
  3654. ind_start_offsets[*offset_count] = ind_offset;
  3655. *offset_count = *offset_count + 1;
  3656. BUG_ON(*offset_count >= max_offset);
  3657. }
  3658. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3659. new_entry = true;
  3660. continue;
  3661. }
  3662. ind_offset += 2;
  3663. /* look for the matching indice */
  3664. for (indices = 0;
  3665. indices < *indices_count;
  3666. indices++) {
  3667. if (unique_indices[indices] ==
  3668. register_list_format[ind_offset])
  3669. break;
  3670. }
  3671. if (indices >= *indices_count) {
  3672. unique_indices[*indices_count] =
  3673. register_list_format[ind_offset];
  3674. indices = *indices_count;
  3675. *indices_count = *indices_count + 1;
  3676. BUG_ON(*indices_count >= max_indices);
  3677. }
  3678. register_list_format[ind_offset] = indices;
  3679. }
  3680. }
  3681. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3682. {
  3683. int i, temp, data;
  3684. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3685. int indices_count = 0;
  3686. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3687. int offset_count = 0;
  3688. int list_size;
  3689. unsigned int *register_list_format =
  3690. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3691. if (!register_list_format)
  3692. return -ENOMEM;
  3693. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3694. adev->gfx.rlc.reg_list_format_size_bytes);
  3695. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3696. RLC_FormatDirectRegListLength,
  3697. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3698. unique_indices,
  3699. &indices_count,
  3700. ARRAY_SIZE(unique_indices),
  3701. indirect_start_offsets,
  3702. &offset_count,
  3703. ARRAY_SIZE(indirect_start_offsets));
  3704. /* save and restore list */
  3705. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3706. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3707. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3708. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3709. /* indirect list */
  3710. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3711. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3712. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3713. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3714. list_size = list_size >> 1;
  3715. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3716. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3717. /* starting offsets starts */
  3718. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3719. adev->gfx.rlc.starting_offsets_start);
  3720. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  3721. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3722. indirect_start_offsets[i]);
  3723. /* unique indices */
  3724. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3725. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3726. for (i = 0; i < ARRAY_SIZE(unique_indices); i++) {
  3727. if (unique_indices[i] != 0) {
  3728. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3729. WREG32(data + i, unique_indices[i] >> 20);
  3730. }
  3731. }
  3732. kfree(register_list_format);
  3733. return 0;
  3734. }
  3735. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3736. {
  3737. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3738. }
  3739. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3740. {
  3741. uint32_t data;
  3742. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3743. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3744. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3745. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3746. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3747. WREG32(mmRLC_PG_DELAY, data);
  3748. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3749. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3750. }
  3751. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3752. bool enable)
  3753. {
  3754. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3755. }
  3756. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3757. bool enable)
  3758. {
  3759. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3760. }
  3761. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3762. {
  3763. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3764. }
  3765. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3766. {
  3767. if ((adev->asic_type == CHIP_CARRIZO) ||
  3768. (adev->asic_type == CHIP_STONEY)) {
  3769. gfx_v8_0_init_csb(adev);
  3770. gfx_v8_0_init_save_restore_list(adev);
  3771. gfx_v8_0_enable_save_restore_machine(adev);
  3772. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3773. gfx_v8_0_init_power_gating(adev);
  3774. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3775. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3776. (adev->asic_type == CHIP_POLARIS12) ||
  3777. (adev->asic_type == CHIP_VEGAM)) {
  3778. gfx_v8_0_init_csb(adev);
  3779. gfx_v8_0_init_save_restore_list(adev);
  3780. gfx_v8_0_enable_save_restore_machine(adev);
  3781. gfx_v8_0_init_power_gating(adev);
  3782. }
  3783. }
  3784. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3785. {
  3786. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3787. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3788. gfx_v8_0_wait_for_rlc_serdes(adev);
  3789. }
  3790. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3791. {
  3792. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3793. udelay(50);
  3794. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3795. udelay(50);
  3796. }
  3797. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3798. {
  3799. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3800. /* carrizo do enable cp interrupt after cp inited */
  3801. if (!(adev->flags & AMD_IS_APU))
  3802. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3803. udelay(50);
  3804. }
  3805. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3806. {
  3807. gfx_v8_0_rlc_stop(adev);
  3808. gfx_v8_0_rlc_reset(adev);
  3809. gfx_v8_0_init_pg(adev);
  3810. gfx_v8_0_rlc_start(adev);
  3811. return 0;
  3812. }
  3813. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3814. {
  3815. int i;
  3816. u32 tmp = RREG32(mmCP_ME_CNTL);
  3817. if (enable) {
  3818. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3819. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3820. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3821. } else {
  3822. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3823. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3824. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3825. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3826. adev->gfx.gfx_ring[i].ready = false;
  3827. }
  3828. WREG32(mmCP_ME_CNTL, tmp);
  3829. udelay(50);
  3830. }
  3831. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3832. {
  3833. u32 count = 0;
  3834. const struct cs_section_def *sect = NULL;
  3835. const struct cs_extent_def *ext = NULL;
  3836. /* begin clear state */
  3837. count += 2;
  3838. /* context control state */
  3839. count += 3;
  3840. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3841. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3842. if (sect->id == SECT_CONTEXT)
  3843. count += 2 + ext->reg_count;
  3844. else
  3845. return 0;
  3846. }
  3847. }
  3848. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3849. count += 4;
  3850. /* end clear state */
  3851. count += 2;
  3852. /* clear state */
  3853. count += 2;
  3854. return count;
  3855. }
  3856. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3857. {
  3858. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3859. const struct cs_section_def *sect = NULL;
  3860. const struct cs_extent_def *ext = NULL;
  3861. int r, i;
  3862. /* init the CP */
  3863. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3864. WREG32(mmCP_ENDIAN_SWAP, 0);
  3865. WREG32(mmCP_DEVICE_ID, 1);
  3866. gfx_v8_0_cp_gfx_enable(adev, true);
  3867. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3868. if (r) {
  3869. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3870. return r;
  3871. }
  3872. /* clear state buffer */
  3873. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3874. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3875. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3876. amdgpu_ring_write(ring, 0x80000000);
  3877. amdgpu_ring_write(ring, 0x80000000);
  3878. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3879. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3880. if (sect->id == SECT_CONTEXT) {
  3881. amdgpu_ring_write(ring,
  3882. PACKET3(PACKET3_SET_CONTEXT_REG,
  3883. ext->reg_count));
  3884. amdgpu_ring_write(ring,
  3885. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3886. for (i = 0; i < ext->reg_count; i++)
  3887. amdgpu_ring_write(ring, ext->extent[i]);
  3888. }
  3889. }
  3890. }
  3891. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3892. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3893. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config);
  3894. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config_1);
  3895. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3896. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3897. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3898. amdgpu_ring_write(ring, 0);
  3899. /* init the CE partitions */
  3900. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3901. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3902. amdgpu_ring_write(ring, 0x8000);
  3903. amdgpu_ring_write(ring, 0x8000);
  3904. amdgpu_ring_commit(ring);
  3905. return 0;
  3906. }
  3907. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3908. {
  3909. u32 tmp;
  3910. /* no gfx doorbells on iceland */
  3911. if (adev->asic_type == CHIP_TOPAZ)
  3912. return;
  3913. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3914. if (ring->use_doorbell) {
  3915. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3916. DOORBELL_OFFSET, ring->doorbell_index);
  3917. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3918. DOORBELL_HIT, 0);
  3919. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3920. DOORBELL_EN, 1);
  3921. } else {
  3922. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3923. }
  3924. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3925. if (adev->flags & AMD_IS_APU)
  3926. return;
  3927. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3928. DOORBELL_RANGE_LOWER,
  3929. AMDGPU_DOORBELL_GFX_RING0);
  3930. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3931. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3932. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3933. }
  3934. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3935. {
  3936. struct amdgpu_ring *ring;
  3937. u32 tmp;
  3938. u32 rb_bufsz;
  3939. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3940. int r;
  3941. /* Set the write pointer delay */
  3942. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3943. /* set the RB to use vmid 0 */
  3944. WREG32(mmCP_RB_VMID, 0);
  3945. /* Set ring buffer size */
  3946. ring = &adev->gfx.gfx_ring[0];
  3947. rb_bufsz = order_base_2(ring->ring_size / 8);
  3948. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3949. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3950. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3951. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3952. #ifdef __BIG_ENDIAN
  3953. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3954. #endif
  3955. WREG32(mmCP_RB0_CNTL, tmp);
  3956. /* Initialize the ring buffer's read and write pointers */
  3957. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3958. ring->wptr = 0;
  3959. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3960. /* set the wb address wether it's enabled or not */
  3961. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3962. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3963. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3964. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3965. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  3966. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  3967. mdelay(1);
  3968. WREG32(mmCP_RB0_CNTL, tmp);
  3969. rb_addr = ring->gpu_addr >> 8;
  3970. WREG32(mmCP_RB0_BASE, rb_addr);
  3971. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3972. gfx_v8_0_set_cpg_door_bell(adev, ring);
  3973. /* start the ring */
  3974. amdgpu_ring_clear_ring(ring);
  3975. gfx_v8_0_cp_gfx_start(adev);
  3976. ring->ready = true;
  3977. r = amdgpu_ring_test_ring(ring);
  3978. if (r)
  3979. ring->ready = false;
  3980. return r;
  3981. }
  3982. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  3983. {
  3984. int i;
  3985. if (enable) {
  3986. WREG32(mmCP_MEC_CNTL, 0);
  3987. } else {
  3988. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  3989. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3990. adev->gfx.compute_ring[i].ready = false;
  3991. adev->gfx.kiq.ring.ready = false;
  3992. }
  3993. udelay(50);
  3994. }
  3995. /* KIQ functions */
  3996. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  3997. {
  3998. uint32_t tmp;
  3999. struct amdgpu_device *adev = ring->adev;
  4000. /* tell RLC which is KIQ queue */
  4001. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4002. tmp &= 0xffffff00;
  4003. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4004. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4005. tmp |= 0x80;
  4006. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4007. }
  4008. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4009. {
  4010. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4011. uint64_t queue_mask = 0;
  4012. int r, i;
  4013. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4014. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4015. continue;
  4016. /* This situation may be hit in the future if a new HW
  4017. * generation exposes more than 64 queues. If so, the
  4018. * definition of queue_mask needs updating */
  4019. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4020. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4021. break;
  4022. }
  4023. queue_mask |= (1ull << i);
  4024. }
  4025. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 8);
  4026. if (r) {
  4027. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4028. return r;
  4029. }
  4030. /* set resources */
  4031. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4032. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4033. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4034. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4035. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4036. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4037. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4038. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4039. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4040. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4041. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4042. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4043. /* map queues */
  4044. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4045. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4046. amdgpu_ring_write(kiq_ring,
  4047. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4048. amdgpu_ring_write(kiq_ring,
  4049. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4050. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4051. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4052. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4053. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4054. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4055. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4056. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4057. }
  4058. r = amdgpu_ring_test_ring(kiq_ring);
  4059. if (r) {
  4060. DRM_ERROR("KCQ enable failed\n");
  4061. kiq_ring->ready = false;
  4062. }
  4063. return r;
  4064. }
  4065. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4066. {
  4067. int i, r = 0;
  4068. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4069. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4070. for (i = 0; i < adev->usec_timeout; i++) {
  4071. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4072. break;
  4073. udelay(1);
  4074. }
  4075. if (i == adev->usec_timeout)
  4076. r = -ETIMEDOUT;
  4077. }
  4078. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4079. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4080. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4081. return r;
  4082. }
  4083. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4084. {
  4085. struct amdgpu_device *adev = ring->adev;
  4086. struct vi_mqd *mqd = ring->mqd_ptr;
  4087. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4088. uint32_t tmp;
  4089. mqd->header = 0xC0310800;
  4090. mqd->compute_pipelinestat_enable = 0x00000001;
  4091. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4092. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4093. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4094. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4095. mqd->compute_misc_reserved = 0x00000003;
  4096. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4097. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4098. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4099. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4100. eop_base_addr = ring->eop_gpu_addr >> 8;
  4101. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4102. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4103. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4104. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4105. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4106. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4107. mqd->cp_hqd_eop_control = tmp;
  4108. /* enable doorbell? */
  4109. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4110. CP_HQD_PQ_DOORBELL_CONTROL,
  4111. DOORBELL_EN,
  4112. ring->use_doorbell ? 1 : 0);
  4113. mqd->cp_hqd_pq_doorbell_control = tmp;
  4114. /* set the pointer to the MQD */
  4115. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4116. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4117. /* set MQD vmid to 0 */
  4118. tmp = RREG32(mmCP_MQD_CONTROL);
  4119. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4120. mqd->cp_mqd_control = tmp;
  4121. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4122. hqd_gpu_addr = ring->gpu_addr >> 8;
  4123. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4124. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4125. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4126. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4127. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4128. (order_base_2(ring->ring_size / 4) - 1));
  4129. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4130. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4131. #ifdef __BIG_ENDIAN
  4132. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4133. #endif
  4134. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4135. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4136. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4137. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4138. mqd->cp_hqd_pq_control = tmp;
  4139. /* set the wb address whether it's enabled or not */
  4140. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4141. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4142. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4143. upper_32_bits(wb_gpu_addr) & 0xffff;
  4144. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4145. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4146. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4147. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4148. tmp = 0;
  4149. /* enable the doorbell if requested */
  4150. if (ring->use_doorbell) {
  4151. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4152. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4153. DOORBELL_OFFSET, ring->doorbell_index);
  4154. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4155. DOORBELL_EN, 1);
  4156. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4157. DOORBELL_SOURCE, 0);
  4158. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4159. DOORBELL_HIT, 0);
  4160. }
  4161. mqd->cp_hqd_pq_doorbell_control = tmp;
  4162. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4163. ring->wptr = 0;
  4164. mqd->cp_hqd_pq_wptr = ring->wptr;
  4165. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4166. /* set the vmid for the queue */
  4167. mqd->cp_hqd_vmid = 0;
  4168. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4169. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4170. mqd->cp_hqd_persistent_state = tmp;
  4171. /* set MTYPE */
  4172. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4173. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4174. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4175. mqd->cp_hqd_ib_control = tmp;
  4176. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4177. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4178. mqd->cp_hqd_iq_timer = tmp;
  4179. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4180. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4181. mqd->cp_hqd_ctx_save_control = tmp;
  4182. /* defaults */
  4183. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4184. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4185. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4186. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4187. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4188. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4189. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4190. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4191. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4192. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4193. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4194. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4195. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4196. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4197. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4198. /* activate the queue */
  4199. mqd->cp_hqd_active = 1;
  4200. return 0;
  4201. }
  4202. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4203. struct vi_mqd *mqd)
  4204. {
  4205. uint32_t mqd_reg;
  4206. uint32_t *mqd_data;
  4207. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4208. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4209. /* disable wptr polling */
  4210. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4211. /* program all HQD registers */
  4212. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4213. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4214. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4215. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4216. * on ASICs that do not support context-save.
  4217. * EOP writes/reads can start anywhere in the ring.
  4218. */
  4219. if (adev->asic_type != CHIP_TONGA) {
  4220. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4221. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4222. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4223. }
  4224. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4225. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4226. /* activate the HQD */
  4227. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4228. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4229. return 0;
  4230. }
  4231. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4232. {
  4233. struct amdgpu_device *adev = ring->adev;
  4234. struct vi_mqd *mqd = ring->mqd_ptr;
  4235. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4236. gfx_v8_0_kiq_setting(ring);
  4237. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4238. /* reset MQD to a clean status */
  4239. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4240. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4241. /* reset ring buffer */
  4242. ring->wptr = 0;
  4243. amdgpu_ring_clear_ring(ring);
  4244. mutex_lock(&adev->srbm_mutex);
  4245. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4246. gfx_v8_0_mqd_commit(adev, mqd);
  4247. vi_srbm_select(adev, 0, 0, 0, 0);
  4248. mutex_unlock(&adev->srbm_mutex);
  4249. } else {
  4250. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4251. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4252. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4253. mutex_lock(&adev->srbm_mutex);
  4254. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4255. gfx_v8_0_mqd_init(ring);
  4256. gfx_v8_0_mqd_commit(adev, mqd);
  4257. vi_srbm_select(adev, 0, 0, 0, 0);
  4258. mutex_unlock(&adev->srbm_mutex);
  4259. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4260. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4261. }
  4262. return 0;
  4263. }
  4264. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4265. {
  4266. struct amdgpu_device *adev = ring->adev;
  4267. struct vi_mqd *mqd = ring->mqd_ptr;
  4268. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4269. if (!adev->in_gpu_reset && !adev->in_suspend) {
  4270. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4271. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4272. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4273. mutex_lock(&adev->srbm_mutex);
  4274. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4275. gfx_v8_0_mqd_init(ring);
  4276. vi_srbm_select(adev, 0, 0, 0, 0);
  4277. mutex_unlock(&adev->srbm_mutex);
  4278. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4279. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4280. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4281. /* reset MQD to a clean status */
  4282. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4283. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4284. /* reset ring buffer */
  4285. ring->wptr = 0;
  4286. amdgpu_ring_clear_ring(ring);
  4287. } else {
  4288. amdgpu_ring_clear_ring(ring);
  4289. }
  4290. return 0;
  4291. }
  4292. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4293. {
  4294. if (adev->asic_type > CHIP_TONGA) {
  4295. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4296. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4297. }
  4298. /* enable doorbells */
  4299. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4300. }
  4301. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4302. {
  4303. struct amdgpu_ring *ring;
  4304. int r;
  4305. ring = &adev->gfx.kiq.ring;
  4306. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4307. if (unlikely(r != 0))
  4308. return r;
  4309. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4310. if (unlikely(r != 0))
  4311. return r;
  4312. gfx_v8_0_kiq_init_queue(ring);
  4313. amdgpu_bo_kunmap(ring->mqd_obj);
  4314. ring->mqd_ptr = NULL;
  4315. amdgpu_bo_unreserve(ring->mqd_obj);
  4316. ring->ready = true;
  4317. return 0;
  4318. }
  4319. static int gfx_v8_0_kcq_resume(struct amdgpu_device *adev)
  4320. {
  4321. struct amdgpu_ring *ring = NULL;
  4322. int r = 0, i;
  4323. gfx_v8_0_cp_compute_enable(adev, true);
  4324. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4325. ring = &adev->gfx.compute_ring[i];
  4326. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4327. if (unlikely(r != 0))
  4328. goto done;
  4329. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4330. if (!r) {
  4331. r = gfx_v8_0_kcq_init_queue(ring);
  4332. amdgpu_bo_kunmap(ring->mqd_obj);
  4333. ring->mqd_ptr = NULL;
  4334. }
  4335. amdgpu_bo_unreserve(ring->mqd_obj);
  4336. if (r)
  4337. goto done;
  4338. }
  4339. gfx_v8_0_set_mec_doorbell_range(adev);
  4340. r = gfx_v8_0_kiq_kcq_enable(adev);
  4341. if (r)
  4342. goto done;
  4343. /* Test KCQs - reversing the order of rings seems to fix ring test failure
  4344. * after GPU reset
  4345. */
  4346. for (i = adev->gfx.num_compute_rings - 1; i >= 0; i--) {
  4347. ring = &adev->gfx.compute_ring[i];
  4348. ring->ready = true;
  4349. r = amdgpu_ring_test_ring(ring);
  4350. if (r)
  4351. ring->ready = false;
  4352. }
  4353. done:
  4354. return r;
  4355. }
  4356. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4357. {
  4358. int r;
  4359. if (!(adev->flags & AMD_IS_APU))
  4360. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4361. r = gfx_v8_0_kiq_resume(adev);
  4362. if (r)
  4363. return r;
  4364. r = gfx_v8_0_cp_gfx_resume(adev);
  4365. if (r)
  4366. return r;
  4367. r = gfx_v8_0_kcq_resume(adev);
  4368. if (r)
  4369. return r;
  4370. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4371. return 0;
  4372. }
  4373. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4374. {
  4375. gfx_v8_0_cp_gfx_enable(adev, enable);
  4376. gfx_v8_0_cp_compute_enable(adev, enable);
  4377. }
  4378. static int gfx_v8_0_hw_init(void *handle)
  4379. {
  4380. int r;
  4381. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4382. gfx_v8_0_init_golden_registers(adev);
  4383. gfx_v8_0_constants_init(adev);
  4384. r = gfx_v8_0_rlc_resume(adev);
  4385. if (r)
  4386. return r;
  4387. r = gfx_v8_0_cp_resume(adev);
  4388. return r;
  4389. }
  4390. static int gfx_v8_0_kcq_disable(struct amdgpu_device *adev)
  4391. {
  4392. int r, i;
  4393. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4394. r = amdgpu_ring_alloc(kiq_ring, 6 * adev->gfx.num_compute_rings);
  4395. if (r)
  4396. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4397. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4398. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4399. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4400. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  4401. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  4402. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  4403. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  4404. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  4405. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  4406. amdgpu_ring_write(kiq_ring, 0);
  4407. amdgpu_ring_write(kiq_ring, 0);
  4408. amdgpu_ring_write(kiq_ring, 0);
  4409. }
  4410. r = amdgpu_ring_test_ring(kiq_ring);
  4411. if (r)
  4412. DRM_ERROR("KCQ disable failed\n");
  4413. return r;
  4414. }
  4415. static bool gfx_v8_0_is_idle(void *handle)
  4416. {
  4417. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4418. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE)
  4419. || RREG32(mmGRBM_STATUS2) != 0x8)
  4420. return false;
  4421. else
  4422. return true;
  4423. }
  4424. static bool gfx_v8_0_rlc_is_idle(void *handle)
  4425. {
  4426. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4427. if (RREG32(mmGRBM_STATUS2) != 0x8)
  4428. return false;
  4429. else
  4430. return true;
  4431. }
  4432. static int gfx_v8_0_wait_for_rlc_idle(void *handle)
  4433. {
  4434. unsigned int i;
  4435. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4436. for (i = 0; i < adev->usec_timeout; i++) {
  4437. if (gfx_v8_0_rlc_is_idle(handle))
  4438. return 0;
  4439. udelay(1);
  4440. }
  4441. return -ETIMEDOUT;
  4442. }
  4443. static int gfx_v8_0_wait_for_idle(void *handle)
  4444. {
  4445. unsigned int i;
  4446. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4447. for (i = 0; i < adev->usec_timeout; i++) {
  4448. if (gfx_v8_0_is_idle(handle))
  4449. return 0;
  4450. udelay(1);
  4451. }
  4452. return -ETIMEDOUT;
  4453. }
  4454. static int gfx_v8_0_hw_fini(void *handle)
  4455. {
  4456. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4457. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4458. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4459. amdgpu_irq_put(adev, &adev->gfx.cp_ecc_error_irq, 0);
  4460. amdgpu_irq_put(adev, &adev->gfx.sq_irq, 0);
  4461. /* disable KCQ to avoid CPC touch memory not valid anymore */
  4462. gfx_v8_0_kcq_disable(adev);
  4463. if (amdgpu_sriov_vf(adev)) {
  4464. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4465. return 0;
  4466. }
  4467. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4468. if (!gfx_v8_0_wait_for_idle(adev))
  4469. gfx_v8_0_cp_enable(adev, false);
  4470. else
  4471. pr_err("cp is busy, skip halt cp\n");
  4472. if (!gfx_v8_0_wait_for_rlc_idle(adev))
  4473. gfx_v8_0_rlc_stop(adev);
  4474. else
  4475. pr_err("rlc is busy, skip halt rlc\n");
  4476. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4477. return 0;
  4478. }
  4479. static int gfx_v8_0_suspend(void *handle)
  4480. {
  4481. return gfx_v8_0_hw_fini(handle);
  4482. }
  4483. static int gfx_v8_0_resume(void *handle)
  4484. {
  4485. return gfx_v8_0_hw_init(handle);
  4486. }
  4487. static bool gfx_v8_0_check_soft_reset(void *handle)
  4488. {
  4489. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4490. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4491. u32 tmp;
  4492. /* GRBM_STATUS */
  4493. tmp = RREG32(mmGRBM_STATUS);
  4494. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4495. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4496. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4497. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4498. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4499. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4500. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4501. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4502. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4503. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4504. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4505. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4506. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4507. }
  4508. /* GRBM_STATUS2 */
  4509. tmp = RREG32(mmGRBM_STATUS2);
  4510. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4511. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4512. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4513. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4514. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4515. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4516. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4517. SOFT_RESET_CPF, 1);
  4518. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4519. SOFT_RESET_CPC, 1);
  4520. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4521. SOFT_RESET_CPG, 1);
  4522. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4523. SOFT_RESET_GRBM, 1);
  4524. }
  4525. /* SRBM_STATUS */
  4526. tmp = RREG32(mmSRBM_STATUS);
  4527. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4528. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4529. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4530. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4531. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4532. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4533. if (grbm_soft_reset || srbm_soft_reset) {
  4534. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4535. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4536. return true;
  4537. } else {
  4538. adev->gfx.grbm_soft_reset = 0;
  4539. adev->gfx.srbm_soft_reset = 0;
  4540. return false;
  4541. }
  4542. }
  4543. static int gfx_v8_0_pre_soft_reset(void *handle)
  4544. {
  4545. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4546. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4547. if ((!adev->gfx.grbm_soft_reset) &&
  4548. (!adev->gfx.srbm_soft_reset))
  4549. return 0;
  4550. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4551. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4552. /* stop the rlc */
  4553. gfx_v8_0_rlc_stop(adev);
  4554. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4555. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4556. /* Disable GFX parsing/prefetching */
  4557. gfx_v8_0_cp_gfx_enable(adev, false);
  4558. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4559. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4560. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4561. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4562. int i;
  4563. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4564. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4565. mutex_lock(&adev->srbm_mutex);
  4566. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4567. gfx_v8_0_deactivate_hqd(adev, 2);
  4568. vi_srbm_select(adev, 0, 0, 0, 0);
  4569. mutex_unlock(&adev->srbm_mutex);
  4570. }
  4571. /* Disable MEC parsing/prefetching */
  4572. gfx_v8_0_cp_compute_enable(adev, false);
  4573. }
  4574. return 0;
  4575. }
  4576. static int gfx_v8_0_soft_reset(void *handle)
  4577. {
  4578. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4579. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4580. u32 tmp;
  4581. if ((!adev->gfx.grbm_soft_reset) &&
  4582. (!adev->gfx.srbm_soft_reset))
  4583. return 0;
  4584. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4585. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4586. if (grbm_soft_reset || srbm_soft_reset) {
  4587. tmp = RREG32(mmGMCON_DEBUG);
  4588. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4589. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4590. WREG32(mmGMCON_DEBUG, tmp);
  4591. udelay(50);
  4592. }
  4593. if (grbm_soft_reset) {
  4594. tmp = RREG32(mmGRBM_SOFT_RESET);
  4595. tmp |= grbm_soft_reset;
  4596. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4597. WREG32(mmGRBM_SOFT_RESET, tmp);
  4598. tmp = RREG32(mmGRBM_SOFT_RESET);
  4599. udelay(50);
  4600. tmp &= ~grbm_soft_reset;
  4601. WREG32(mmGRBM_SOFT_RESET, tmp);
  4602. tmp = RREG32(mmGRBM_SOFT_RESET);
  4603. }
  4604. if (srbm_soft_reset) {
  4605. tmp = RREG32(mmSRBM_SOFT_RESET);
  4606. tmp |= srbm_soft_reset;
  4607. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4608. WREG32(mmSRBM_SOFT_RESET, tmp);
  4609. tmp = RREG32(mmSRBM_SOFT_RESET);
  4610. udelay(50);
  4611. tmp &= ~srbm_soft_reset;
  4612. WREG32(mmSRBM_SOFT_RESET, tmp);
  4613. tmp = RREG32(mmSRBM_SOFT_RESET);
  4614. }
  4615. if (grbm_soft_reset || srbm_soft_reset) {
  4616. tmp = RREG32(mmGMCON_DEBUG);
  4617. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4618. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4619. WREG32(mmGMCON_DEBUG, tmp);
  4620. }
  4621. /* Wait a little for things to settle down */
  4622. udelay(50);
  4623. return 0;
  4624. }
  4625. static int gfx_v8_0_post_soft_reset(void *handle)
  4626. {
  4627. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4628. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4629. if ((!adev->gfx.grbm_soft_reset) &&
  4630. (!adev->gfx.srbm_soft_reset))
  4631. return 0;
  4632. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4633. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4634. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4635. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4636. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4637. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4638. int i;
  4639. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4640. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4641. mutex_lock(&adev->srbm_mutex);
  4642. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4643. gfx_v8_0_deactivate_hqd(adev, 2);
  4644. vi_srbm_select(adev, 0, 0, 0, 0);
  4645. mutex_unlock(&adev->srbm_mutex);
  4646. }
  4647. gfx_v8_0_kiq_resume(adev);
  4648. gfx_v8_0_kcq_resume(adev);
  4649. }
  4650. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4651. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4652. gfx_v8_0_cp_gfx_resume(adev);
  4653. gfx_v8_0_rlc_start(adev);
  4654. return 0;
  4655. }
  4656. /**
  4657. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4658. *
  4659. * @adev: amdgpu_device pointer
  4660. *
  4661. * Fetches a GPU clock counter snapshot.
  4662. * Returns the 64 bit clock counter snapshot.
  4663. */
  4664. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4665. {
  4666. uint64_t clock;
  4667. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4668. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4669. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4670. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4671. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4672. return clock;
  4673. }
  4674. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4675. uint32_t vmid,
  4676. uint32_t gds_base, uint32_t gds_size,
  4677. uint32_t gws_base, uint32_t gws_size,
  4678. uint32_t oa_base, uint32_t oa_size)
  4679. {
  4680. /* GDS Base */
  4681. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4682. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4683. WRITE_DATA_DST_SEL(0)));
  4684. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4685. amdgpu_ring_write(ring, 0);
  4686. amdgpu_ring_write(ring, gds_base);
  4687. /* GDS Size */
  4688. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4689. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4690. WRITE_DATA_DST_SEL(0)));
  4691. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4692. amdgpu_ring_write(ring, 0);
  4693. amdgpu_ring_write(ring, gds_size);
  4694. /* GWS */
  4695. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4696. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4697. WRITE_DATA_DST_SEL(0)));
  4698. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4699. amdgpu_ring_write(ring, 0);
  4700. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4701. /* OA */
  4702. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4703. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4704. WRITE_DATA_DST_SEL(0)));
  4705. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4706. amdgpu_ring_write(ring, 0);
  4707. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4708. }
  4709. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4710. {
  4711. WREG32(mmSQ_IND_INDEX,
  4712. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4713. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4714. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4715. (SQ_IND_INDEX__FORCE_READ_MASK));
  4716. return RREG32(mmSQ_IND_DATA);
  4717. }
  4718. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4719. uint32_t wave, uint32_t thread,
  4720. uint32_t regno, uint32_t num, uint32_t *out)
  4721. {
  4722. WREG32(mmSQ_IND_INDEX,
  4723. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4724. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4725. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4726. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4727. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4728. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4729. while (num--)
  4730. *(out++) = RREG32(mmSQ_IND_DATA);
  4731. }
  4732. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4733. {
  4734. /* type 0 wave data */
  4735. dst[(*no_fields)++] = 0;
  4736. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4737. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4738. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4739. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4740. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4741. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4742. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4743. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4744. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4745. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4746. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4747. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4748. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4749. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4750. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4751. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4752. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4753. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4754. }
  4755. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4756. uint32_t wave, uint32_t start,
  4757. uint32_t size, uint32_t *dst)
  4758. {
  4759. wave_read_regs(
  4760. adev, simd, wave, 0,
  4761. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4762. }
  4763. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4764. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4765. .select_se_sh = &gfx_v8_0_select_se_sh,
  4766. .read_wave_data = &gfx_v8_0_read_wave_data,
  4767. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4768. .select_me_pipe_q = &gfx_v8_0_select_me_pipe_q
  4769. };
  4770. static int gfx_v8_0_early_init(void *handle)
  4771. {
  4772. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4773. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4774. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4775. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4776. gfx_v8_0_set_ring_funcs(adev);
  4777. gfx_v8_0_set_irq_funcs(adev);
  4778. gfx_v8_0_set_gds_init(adev);
  4779. gfx_v8_0_set_rlc_funcs(adev);
  4780. return 0;
  4781. }
  4782. static int gfx_v8_0_late_init(void *handle)
  4783. {
  4784. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4785. int r;
  4786. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4787. if (r)
  4788. return r;
  4789. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4790. if (r)
  4791. return r;
  4792. /* requires IBs so do in late init after IB pool is initialized */
  4793. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4794. if (r)
  4795. return r;
  4796. r = amdgpu_irq_get(adev, &adev->gfx.cp_ecc_error_irq, 0);
  4797. if (r) {
  4798. DRM_ERROR("amdgpu_irq_get() failed to get IRQ for EDC, r: %d.\n", r);
  4799. return r;
  4800. }
  4801. r = amdgpu_irq_get(adev, &adev->gfx.sq_irq, 0);
  4802. if (r) {
  4803. DRM_ERROR(
  4804. "amdgpu_irq_get() failed to get IRQ for SQ, r: %d.\n",
  4805. r);
  4806. return r;
  4807. }
  4808. return 0;
  4809. }
  4810. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4811. bool enable)
  4812. {
  4813. if (((adev->asic_type == CHIP_POLARIS11) ||
  4814. (adev->asic_type == CHIP_POLARIS12) ||
  4815. (adev->asic_type == CHIP_VEGAM)) &&
  4816. adev->powerplay.pp_funcs->set_powergating_by_smu)
  4817. /* Send msg to SMU via Powerplay */
  4818. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, enable);
  4819. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4820. }
  4821. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4822. bool enable)
  4823. {
  4824. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4825. }
  4826. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4827. bool enable)
  4828. {
  4829. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4830. }
  4831. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4832. bool enable)
  4833. {
  4834. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4835. }
  4836. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4837. bool enable)
  4838. {
  4839. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4840. /* Read any GFX register to wake up GFX. */
  4841. if (!enable)
  4842. RREG32(mmDB_RENDER_CONTROL);
  4843. }
  4844. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4845. bool enable)
  4846. {
  4847. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4848. cz_enable_gfx_cg_power_gating(adev, true);
  4849. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4850. cz_enable_gfx_pipeline_power_gating(adev, true);
  4851. } else {
  4852. cz_enable_gfx_cg_power_gating(adev, false);
  4853. cz_enable_gfx_pipeline_power_gating(adev, false);
  4854. }
  4855. }
  4856. static int gfx_v8_0_set_powergating_state(void *handle,
  4857. enum amd_powergating_state state)
  4858. {
  4859. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4860. bool enable = (state == AMD_PG_STATE_GATE);
  4861. if (amdgpu_sriov_vf(adev))
  4862. return 0;
  4863. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_SMG |
  4864. AMD_PG_SUPPORT_RLC_SMU_HS |
  4865. AMD_PG_SUPPORT_CP |
  4866. AMD_PG_SUPPORT_GFX_DMG))
  4867. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4868. switch (adev->asic_type) {
  4869. case CHIP_CARRIZO:
  4870. case CHIP_STONEY:
  4871. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  4872. cz_enable_sck_slow_down_on_power_up(adev, true);
  4873. cz_enable_sck_slow_down_on_power_down(adev, true);
  4874. } else {
  4875. cz_enable_sck_slow_down_on_power_up(adev, false);
  4876. cz_enable_sck_slow_down_on_power_down(adev, false);
  4877. }
  4878. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  4879. cz_enable_cp_power_gating(adev, true);
  4880. else
  4881. cz_enable_cp_power_gating(adev, false);
  4882. cz_update_gfx_cg_power_gating(adev, enable);
  4883. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4884. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4885. else
  4886. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4887. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4888. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4889. else
  4890. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4891. break;
  4892. case CHIP_POLARIS11:
  4893. case CHIP_POLARIS12:
  4894. case CHIP_VEGAM:
  4895. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4896. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4897. else
  4898. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4899. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4900. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4901. else
  4902. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4903. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  4904. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  4905. else
  4906. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  4907. break;
  4908. default:
  4909. break;
  4910. }
  4911. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_SMG |
  4912. AMD_PG_SUPPORT_RLC_SMU_HS |
  4913. AMD_PG_SUPPORT_CP |
  4914. AMD_PG_SUPPORT_GFX_DMG))
  4915. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4916. return 0;
  4917. }
  4918. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  4919. {
  4920. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4921. int data;
  4922. if (amdgpu_sriov_vf(adev))
  4923. *flags = 0;
  4924. /* AMD_CG_SUPPORT_GFX_MGCG */
  4925. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4926. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  4927. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  4928. /* AMD_CG_SUPPORT_GFX_CGLG */
  4929. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  4930. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  4931. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  4932. /* AMD_CG_SUPPORT_GFX_CGLS */
  4933. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  4934. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  4935. /* AMD_CG_SUPPORT_GFX_CGTS */
  4936. data = RREG32(mmCGTS_SM_CTRL_REG);
  4937. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  4938. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  4939. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  4940. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  4941. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  4942. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  4943. data = RREG32(mmRLC_MEM_SLP_CNTL);
  4944. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  4945. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  4946. /* AMD_CG_SUPPORT_GFX_CP_LS */
  4947. data = RREG32(mmCP_MEM_SLP_CNTL);
  4948. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  4949. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  4950. }
  4951. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  4952. uint32_t reg_addr, uint32_t cmd)
  4953. {
  4954. uint32_t data;
  4955. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4956. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4957. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4958. data = RREG32(mmRLC_SERDES_WR_CTRL);
  4959. if (adev->asic_type == CHIP_STONEY)
  4960. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4961. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4962. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4963. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4964. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4965. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4966. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4967. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4968. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4969. else
  4970. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4971. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4972. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4973. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4974. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4975. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4976. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4977. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4978. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  4979. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  4980. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4981. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  4982. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  4983. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  4984. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  4985. WREG32(mmRLC_SERDES_WR_CTRL, data);
  4986. }
  4987. #define MSG_ENTER_RLC_SAFE_MODE 1
  4988. #define MSG_EXIT_RLC_SAFE_MODE 0
  4989. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  4990. #define RLC_GPR_REG2__REQ__SHIFT 0
  4991. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  4992. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  4993. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4994. {
  4995. u32 data;
  4996. unsigned i;
  4997. data = RREG32(mmRLC_CNTL);
  4998. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4999. return;
  5000. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5001. data |= RLC_SAFE_MODE__CMD_MASK;
  5002. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5003. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5004. WREG32(mmRLC_SAFE_MODE, data);
  5005. for (i = 0; i < adev->usec_timeout; i++) {
  5006. if ((RREG32(mmRLC_GPM_STAT) &
  5007. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5008. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5009. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5010. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5011. break;
  5012. udelay(1);
  5013. }
  5014. for (i = 0; i < adev->usec_timeout; i++) {
  5015. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5016. break;
  5017. udelay(1);
  5018. }
  5019. adev->gfx.rlc.in_safe_mode = true;
  5020. }
  5021. }
  5022. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5023. {
  5024. u32 data = 0;
  5025. unsigned i;
  5026. data = RREG32(mmRLC_CNTL);
  5027. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5028. return;
  5029. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5030. if (adev->gfx.rlc.in_safe_mode) {
  5031. data |= RLC_SAFE_MODE__CMD_MASK;
  5032. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5033. WREG32(mmRLC_SAFE_MODE, data);
  5034. adev->gfx.rlc.in_safe_mode = false;
  5035. }
  5036. }
  5037. for (i = 0; i < adev->usec_timeout; i++) {
  5038. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5039. break;
  5040. udelay(1);
  5041. }
  5042. }
  5043. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5044. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5045. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5046. };
  5047. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5048. bool enable)
  5049. {
  5050. uint32_t temp, data;
  5051. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5052. /* It is disabled by HW by default */
  5053. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5054. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5055. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5056. /* 1 - RLC memory Light sleep */
  5057. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5058. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5059. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5060. }
  5061. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5062. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5063. if (adev->flags & AMD_IS_APU)
  5064. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5065. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5066. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5067. else
  5068. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5069. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5070. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5071. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5072. if (temp != data)
  5073. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5074. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5075. gfx_v8_0_wait_for_rlc_serdes(adev);
  5076. /* 5 - clear mgcg override */
  5077. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5078. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5079. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5080. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5081. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5082. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5083. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5084. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5085. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5086. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5087. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5088. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5089. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5090. if (temp != data)
  5091. WREG32(mmCGTS_SM_CTRL_REG, data);
  5092. }
  5093. udelay(50);
  5094. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5095. gfx_v8_0_wait_for_rlc_serdes(adev);
  5096. } else {
  5097. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5098. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5099. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5100. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5101. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5102. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5103. if (temp != data)
  5104. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5105. /* 2 - disable MGLS in RLC */
  5106. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5107. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5108. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5109. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5110. }
  5111. /* 3 - disable MGLS in CP */
  5112. data = RREG32(mmCP_MEM_SLP_CNTL);
  5113. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5114. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5115. WREG32(mmCP_MEM_SLP_CNTL, data);
  5116. }
  5117. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5118. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5119. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5120. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5121. if (temp != data)
  5122. WREG32(mmCGTS_SM_CTRL_REG, data);
  5123. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5124. gfx_v8_0_wait_for_rlc_serdes(adev);
  5125. /* 6 - set mgcg override */
  5126. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5127. udelay(50);
  5128. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5129. gfx_v8_0_wait_for_rlc_serdes(adev);
  5130. }
  5131. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5132. }
  5133. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5134. bool enable)
  5135. {
  5136. uint32_t temp, temp1, data, data1;
  5137. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5138. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5139. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5140. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5141. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5142. if (temp1 != data1)
  5143. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5144. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5145. gfx_v8_0_wait_for_rlc_serdes(adev);
  5146. /* 2 - clear cgcg override */
  5147. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5148. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5149. gfx_v8_0_wait_for_rlc_serdes(adev);
  5150. /* 3 - write cmd to set CGLS */
  5151. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5152. /* 4 - enable cgcg */
  5153. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5154. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5155. /* enable cgls*/
  5156. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5157. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5158. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5159. if (temp1 != data1)
  5160. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5161. } else {
  5162. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5163. }
  5164. if (temp != data)
  5165. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5166. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5167. * Cmp_busy/GFX_Idle interrupts
  5168. */
  5169. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5170. } else {
  5171. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5172. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5173. /* TEST CGCG */
  5174. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5175. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5176. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5177. if (temp1 != data1)
  5178. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5179. /* read gfx register to wake up cgcg */
  5180. RREG32(mmCB_CGTT_SCLK_CTRL);
  5181. RREG32(mmCB_CGTT_SCLK_CTRL);
  5182. RREG32(mmCB_CGTT_SCLK_CTRL);
  5183. RREG32(mmCB_CGTT_SCLK_CTRL);
  5184. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5185. gfx_v8_0_wait_for_rlc_serdes(adev);
  5186. /* write cmd to Set CGCG Overrride */
  5187. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5188. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5189. gfx_v8_0_wait_for_rlc_serdes(adev);
  5190. /* write cmd to Clear CGLS */
  5191. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5192. /* disable cgcg, cgls should be disabled too. */
  5193. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5194. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5195. if (temp != data)
  5196. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5197. /* enable interrupts again for PG */
  5198. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5199. }
  5200. gfx_v8_0_wait_for_rlc_serdes(adev);
  5201. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5202. }
  5203. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5204. bool enable)
  5205. {
  5206. if (enable) {
  5207. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5208. * === MGCG + MGLS + TS(CG/LS) ===
  5209. */
  5210. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5211. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5212. } else {
  5213. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5214. * === CGCG + CGLS ===
  5215. */
  5216. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5217. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5218. }
  5219. return 0;
  5220. }
  5221. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5222. enum amd_clockgating_state state)
  5223. {
  5224. uint32_t msg_id, pp_state = 0;
  5225. uint32_t pp_support_state = 0;
  5226. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5227. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5228. pp_support_state = PP_STATE_SUPPORT_LS;
  5229. pp_state = PP_STATE_LS;
  5230. }
  5231. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5232. pp_support_state |= PP_STATE_SUPPORT_CG;
  5233. pp_state |= PP_STATE_CG;
  5234. }
  5235. if (state == AMD_CG_STATE_UNGATE)
  5236. pp_state = 0;
  5237. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5238. PP_BLOCK_GFX_CG,
  5239. pp_support_state,
  5240. pp_state);
  5241. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5242. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5243. }
  5244. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5245. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5246. pp_support_state = PP_STATE_SUPPORT_LS;
  5247. pp_state = PP_STATE_LS;
  5248. }
  5249. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5250. pp_support_state |= PP_STATE_SUPPORT_CG;
  5251. pp_state |= PP_STATE_CG;
  5252. }
  5253. if (state == AMD_CG_STATE_UNGATE)
  5254. pp_state = 0;
  5255. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5256. PP_BLOCK_GFX_MG,
  5257. pp_support_state,
  5258. pp_state);
  5259. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5260. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5261. }
  5262. return 0;
  5263. }
  5264. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5265. enum amd_clockgating_state state)
  5266. {
  5267. uint32_t msg_id, pp_state = 0;
  5268. uint32_t pp_support_state = 0;
  5269. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5270. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5271. pp_support_state = PP_STATE_SUPPORT_LS;
  5272. pp_state = PP_STATE_LS;
  5273. }
  5274. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5275. pp_support_state |= PP_STATE_SUPPORT_CG;
  5276. pp_state |= PP_STATE_CG;
  5277. }
  5278. if (state == AMD_CG_STATE_UNGATE)
  5279. pp_state = 0;
  5280. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5281. PP_BLOCK_GFX_CG,
  5282. pp_support_state,
  5283. pp_state);
  5284. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5285. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5286. }
  5287. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5288. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5289. pp_support_state = PP_STATE_SUPPORT_LS;
  5290. pp_state = PP_STATE_LS;
  5291. }
  5292. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5293. pp_support_state |= PP_STATE_SUPPORT_CG;
  5294. pp_state |= PP_STATE_CG;
  5295. }
  5296. if (state == AMD_CG_STATE_UNGATE)
  5297. pp_state = 0;
  5298. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5299. PP_BLOCK_GFX_3D,
  5300. pp_support_state,
  5301. pp_state);
  5302. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5303. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5304. }
  5305. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5306. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5307. pp_support_state = PP_STATE_SUPPORT_LS;
  5308. pp_state = PP_STATE_LS;
  5309. }
  5310. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5311. pp_support_state |= PP_STATE_SUPPORT_CG;
  5312. pp_state |= PP_STATE_CG;
  5313. }
  5314. if (state == AMD_CG_STATE_UNGATE)
  5315. pp_state = 0;
  5316. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5317. PP_BLOCK_GFX_MG,
  5318. pp_support_state,
  5319. pp_state);
  5320. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5321. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5322. }
  5323. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5324. pp_support_state = PP_STATE_SUPPORT_LS;
  5325. if (state == AMD_CG_STATE_UNGATE)
  5326. pp_state = 0;
  5327. else
  5328. pp_state = PP_STATE_LS;
  5329. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5330. PP_BLOCK_GFX_RLC,
  5331. pp_support_state,
  5332. pp_state);
  5333. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5334. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5335. }
  5336. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5337. pp_support_state = PP_STATE_SUPPORT_LS;
  5338. if (state == AMD_CG_STATE_UNGATE)
  5339. pp_state = 0;
  5340. else
  5341. pp_state = PP_STATE_LS;
  5342. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5343. PP_BLOCK_GFX_CP,
  5344. pp_support_state,
  5345. pp_state);
  5346. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5347. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5348. }
  5349. return 0;
  5350. }
  5351. static int gfx_v8_0_set_clockgating_state(void *handle,
  5352. enum amd_clockgating_state state)
  5353. {
  5354. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5355. if (amdgpu_sriov_vf(adev))
  5356. return 0;
  5357. switch (adev->asic_type) {
  5358. case CHIP_FIJI:
  5359. case CHIP_CARRIZO:
  5360. case CHIP_STONEY:
  5361. gfx_v8_0_update_gfx_clock_gating(adev,
  5362. state == AMD_CG_STATE_GATE);
  5363. break;
  5364. case CHIP_TONGA:
  5365. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5366. break;
  5367. case CHIP_POLARIS10:
  5368. case CHIP_POLARIS11:
  5369. case CHIP_POLARIS12:
  5370. case CHIP_VEGAM:
  5371. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5372. break;
  5373. default:
  5374. break;
  5375. }
  5376. return 0;
  5377. }
  5378. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5379. {
  5380. return ring->adev->wb.wb[ring->rptr_offs];
  5381. }
  5382. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5383. {
  5384. struct amdgpu_device *adev = ring->adev;
  5385. if (ring->use_doorbell)
  5386. /* XXX check if swapping is necessary on BE */
  5387. return ring->adev->wb.wb[ring->wptr_offs];
  5388. else
  5389. return RREG32(mmCP_RB0_WPTR);
  5390. }
  5391. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5392. {
  5393. struct amdgpu_device *adev = ring->adev;
  5394. if (ring->use_doorbell) {
  5395. /* XXX check if swapping is necessary on BE */
  5396. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5397. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5398. } else {
  5399. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5400. (void)RREG32(mmCP_RB0_WPTR);
  5401. }
  5402. }
  5403. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5404. {
  5405. u32 ref_and_mask, reg_mem_engine;
  5406. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5407. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5408. switch (ring->me) {
  5409. case 1:
  5410. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5411. break;
  5412. case 2:
  5413. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5414. break;
  5415. default:
  5416. return;
  5417. }
  5418. reg_mem_engine = 0;
  5419. } else {
  5420. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5421. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5422. }
  5423. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5424. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5425. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5426. reg_mem_engine));
  5427. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5428. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5429. amdgpu_ring_write(ring, ref_and_mask);
  5430. amdgpu_ring_write(ring, ref_and_mask);
  5431. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5432. }
  5433. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5434. {
  5435. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5436. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5437. EVENT_INDEX(4));
  5438. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5439. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5440. EVENT_INDEX(0));
  5441. }
  5442. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5443. struct amdgpu_ib *ib,
  5444. unsigned vmid, bool ctx_switch)
  5445. {
  5446. u32 header, control = 0;
  5447. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5448. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5449. else
  5450. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5451. control |= ib->length_dw | (vmid << 24);
  5452. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5453. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5454. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5455. gfx_v8_0_ring_emit_de_meta(ring);
  5456. }
  5457. amdgpu_ring_write(ring, header);
  5458. amdgpu_ring_write(ring,
  5459. #ifdef __BIG_ENDIAN
  5460. (2 << 0) |
  5461. #endif
  5462. (ib->gpu_addr & 0xFFFFFFFC));
  5463. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5464. amdgpu_ring_write(ring, control);
  5465. }
  5466. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5467. struct amdgpu_ib *ib,
  5468. unsigned vmid, bool ctx_switch)
  5469. {
  5470. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  5471. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5472. amdgpu_ring_write(ring,
  5473. #ifdef __BIG_ENDIAN
  5474. (2 << 0) |
  5475. #endif
  5476. (ib->gpu_addr & 0xFFFFFFFC));
  5477. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5478. amdgpu_ring_write(ring, control);
  5479. }
  5480. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5481. u64 seq, unsigned flags)
  5482. {
  5483. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5484. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5485. /* EVENT_WRITE_EOP - flush caches, send int */
  5486. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5487. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5488. EOP_TC_ACTION_EN |
  5489. EOP_TC_WB_ACTION_EN |
  5490. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5491. EVENT_INDEX(5)));
  5492. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5493. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5494. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5495. amdgpu_ring_write(ring, lower_32_bits(seq));
  5496. amdgpu_ring_write(ring, upper_32_bits(seq));
  5497. }
  5498. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5499. {
  5500. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5501. uint32_t seq = ring->fence_drv.sync_seq;
  5502. uint64_t addr = ring->fence_drv.gpu_addr;
  5503. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5504. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5505. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5506. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5507. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5508. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5509. amdgpu_ring_write(ring, seq);
  5510. amdgpu_ring_write(ring, 0xffffffff);
  5511. amdgpu_ring_write(ring, 4); /* poll interval */
  5512. }
  5513. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5514. unsigned vmid, uint64_t pd_addr)
  5515. {
  5516. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5517. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  5518. /* wait for the invalidate to complete */
  5519. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5520. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5521. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5522. WAIT_REG_MEM_ENGINE(0))); /* me */
  5523. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5524. amdgpu_ring_write(ring, 0);
  5525. amdgpu_ring_write(ring, 0); /* ref */
  5526. amdgpu_ring_write(ring, 0); /* mask */
  5527. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5528. /* compute doesn't have PFP */
  5529. if (usepfp) {
  5530. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5531. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5532. amdgpu_ring_write(ring, 0x0);
  5533. }
  5534. }
  5535. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5536. {
  5537. return ring->adev->wb.wb[ring->wptr_offs];
  5538. }
  5539. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5540. {
  5541. struct amdgpu_device *adev = ring->adev;
  5542. /* XXX check if swapping is necessary on BE */
  5543. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5544. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5545. }
  5546. static void gfx_v8_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  5547. bool acquire)
  5548. {
  5549. struct amdgpu_device *adev = ring->adev;
  5550. int pipe_num, tmp, reg;
  5551. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  5552. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  5553. /* first me only has 2 entries, GFX and HP3D */
  5554. if (ring->me > 0)
  5555. pipe_num -= 2;
  5556. reg = mmSPI_WCL_PIPE_PERCENT_GFX + pipe_num;
  5557. tmp = RREG32(reg);
  5558. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  5559. WREG32(reg, tmp);
  5560. }
  5561. static void gfx_v8_0_pipe_reserve_resources(struct amdgpu_device *adev,
  5562. struct amdgpu_ring *ring,
  5563. bool acquire)
  5564. {
  5565. int i, pipe;
  5566. bool reserve;
  5567. struct amdgpu_ring *iring;
  5568. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  5569. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  5570. if (acquire)
  5571. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5572. else
  5573. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5574. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  5575. /* Clear all reservations - everyone reacquires all resources */
  5576. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  5577. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  5578. true);
  5579. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  5580. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  5581. true);
  5582. } else {
  5583. /* Lower all pipes without a current reservation */
  5584. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  5585. iring = &adev->gfx.gfx_ring[i];
  5586. pipe = amdgpu_gfx_queue_to_bit(adev,
  5587. iring->me,
  5588. iring->pipe,
  5589. 0);
  5590. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5591. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5592. }
  5593. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  5594. iring = &adev->gfx.compute_ring[i];
  5595. pipe = amdgpu_gfx_queue_to_bit(adev,
  5596. iring->me,
  5597. iring->pipe,
  5598. 0);
  5599. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5600. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5601. }
  5602. }
  5603. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  5604. }
  5605. static void gfx_v8_0_hqd_set_priority(struct amdgpu_device *adev,
  5606. struct amdgpu_ring *ring,
  5607. bool acquire)
  5608. {
  5609. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  5610. uint32_t queue_priority = acquire ? 0xf : 0x0;
  5611. mutex_lock(&adev->srbm_mutex);
  5612. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  5613. WREG32(mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  5614. WREG32(mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  5615. vi_srbm_select(adev, 0, 0, 0, 0);
  5616. mutex_unlock(&adev->srbm_mutex);
  5617. }
  5618. static void gfx_v8_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  5619. enum drm_sched_priority priority)
  5620. {
  5621. struct amdgpu_device *adev = ring->adev;
  5622. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  5623. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  5624. return;
  5625. gfx_v8_0_hqd_set_priority(adev, ring, acquire);
  5626. gfx_v8_0_pipe_reserve_resources(adev, ring, acquire);
  5627. }
  5628. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5629. u64 addr, u64 seq,
  5630. unsigned flags)
  5631. {
  5632. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5633. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5634. /* RELEASE_MEM - flush caches, send int */
  5635. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5636. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5637. EOP_TC_ACTION_EN |
  5638. EOP_TC_WB_ACTION_EN |
  5639. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5640. EVENT_INDEX(5)));
  5641. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5642. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5643. amdgpu_ring_write(ring, upper_32_bits(addr));
  5644. amdgpu_ring_write(ring, lower_32_bits(seq));
  5645. amdgpu_ring_write(ring, upper_32_bits(seq));
  5646. }
  5647. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5648. u64 seq, unsigned int flags)
  5649. {
  5650. /* we only allocate 32bit for each seq wb address */
  5651. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5652. /* write fence seq to the "addr" */
  5653. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5654. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5655. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5656. amdgpu_ring_write(ring, lower_32_bits(addr));
  5657. amdgpu_ring_write(ring, upper_32_bits(addr));
  5658. amdgpu_ring_write(ring, lower_32_bits(seq));
  5659. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5660. /* set register to trigger INT */
  5661. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5662. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5663. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5664. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5665. amdgpu_ring_write(ring, 0);
  5666. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5667. }
  5668. }
  5669. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5670. {
  5671. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5672. amdgpu_ring_write(ring, 0);
  5673. }
  5674. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5675. {
  5676. uint32_t dw2 = 0;
  5677. if (amdgpu_sriov_vf(ring->adev))
  5678. gfx_v8_0_ring_emit_ce_meta(ring);
  5679. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5680. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5681. gfx_v8_0_ring_emit_vgt_flush(ring);
  5682. /* set load_global_config & load_global_uconfig */
  5683. dw2 |= 0x8001;
  5684. /* set load_cs_sh_regs */
  5685. dw2 |= 0x01000000;
  5686. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5687. dw2 |= 0x10002;
  5688. /* set load_ce_ram if preamble presented */
  5689. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5690. dw2 |= 0x10000000;
  5691. } else {
  5692. /* still load_ce_ram if this is the first time preamble presented
  5693. * although there is no context switch happens.
  5694. */
  5695. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5696. dw2 |= 0x10000000;
  5697. }
  5698. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5699. amdgpu_ring_write(ring, dw2);
  5700. amdgpu_ring_write(ring, 0);
  5701. }
  5702. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5703. {
  5704. unsigned ret;
  5705. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5706. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5707. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5708. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5709. ret = ring->wptr & ring->buf_mask;
  5710. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5711. return ret;
  5712. }
  5713. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5714. {
  5715. unsigned cur;
  5716. BUG_ON(offset > ring->buf_mask);
  5717. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5718. cur = (ring->wptr & ring->buf_mask) - 1;
  5719. if (likely(cur > offset))
  5720. ring->ring[offset] = cur - offset;
  5721. else
  5722. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5723. }
  5724. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5725. {
  5726. struct amdgpu_device *adev = ring->adev;
  5727. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5728. amdgpu_ring_write(ring, 0 | /* src: register*/
  5729. (5 << 8) | /* dst: memory */
  5730. (1 << 20)); /* write confirm */
  5731. amdgpu_ring_write(ring, reg);
  5732. amdgpu_ring_write(ring, 0);
  5733. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5734. adev->virt.reg_val_offs * 4));
  5735. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5736. adev->virt.reg_val_offs * 4));
  5737. }
  5738. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5739. uint32_t val)
  5740. {
  5741. uint32_t cmd;
  5742. switch (ring->funcs->type) {
  5743. case AMDGPU_RING_TYPE_GFX:
  5744. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  5745. break;
  5746. case AMDGPU_RING_TYPE_KIQ:
  5747. cmd = 1 << 16; /* no inc addr */
  5748. break;
  5749. default:
  5750. cmd = WR_CONFIRM;
  5751. break;
  5752. }
  5753. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5754. amdgpu_ring_write(ring, cmd);
  5755. amdgpu_ring_write(ring, reg);
  5756. amdgpu_ring_write(ring, 0);
  5757. amdgpu_ring_write(ring, val);
  5758. }
  5759. static void gfx_v8_0_ring_soft_recovery(struct amdgpu_ring *ring, unsigned vmid)
  5760. {
  5761. struct amdgpu_device *adev = ring->adev;
  5762. uint32_t value = 0;
  5763. value = REG_SET_FIELD(value, SQ_CMD, CMD, 0x03);
  5764. value = REG_SET_FIELD(value, SQ_CMD, MODE, 0x01);
  5765. value = REG_SET_FIELD(value, SQ_CMD, CHECK_VMID, 1);
  5766. value = REG_SET_FIELD(value, SQ_CMD, VM_ID, vmid);
  5767. WREG32(mmSQ_CMD, value);
  5768. }
  5769. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5770. enum amdgpu_interrupt_state state)
  5771. {
  5772. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5773. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5774. }
  5775. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5776. int me, int pipe,
  5777. enum amdgpu_interrupt_state state)
  5778. {
  5779. u32 mec_int_cntl, mec_int_cntl_reg;
  5780. /*
  5781. * amdgpu controls only the first MEC. That's why this function only
  5782. * handles the setting of interrupts for this specific MEC. All other
  5783. * pipes' interrupts are set by amdkfd.
  5784. */
  5785. if (me == 1) {
  5786. switch (pipe) {
  5787. case 0:
  5788. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5789. break;
  5790. case 1:
  5791. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5792. break;
  5793. case 2:
  5794. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5795. break;
  5796. case 3:
  5797. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5798. break;
  5799. default:
  5800. DRM_DEBUG("invalid pipe %d\n", pipe);
  5801. return;
  5802. }
  5803. } else {
  5804. DRM_DEBUG("invalid me %d\n", me);
  5805. return;
  5806. }
  5807. switch (state) {
  5808. case AMDGPU_IRQ_STATE_DISABLE:
  5809. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5810. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5811. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5812. break;
  5813. case AMDGPU_IRQ_STATE_ENABLE:
  5814. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5815. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5816. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5817. break;
  5818. default:
  5819. break;
  5820. }
  5821. }
  5822. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5823. struct amdgpu_irq_src *source,
  5824. unsigned type,
  5825. enum amdgpu_interrupt_state state)
  5826. {
  5827. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5828. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5829. return 0;
  5830. }
  5831. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5832. struct amdgpu_irq_src *source,
  5833. unsigned type,
  5834. enum amdgpu_interrupt_state state)
  5835. {
  5836. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5837. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5838. return 0;
  5839. }
  5840. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5841. struct amdgpu_irq_src *src,
  5842. unsigned type,
  5843. enum amdgpu_interrupt_state state)
  5844. {
  5845. switch (type) {
  5846. case AMDGPU_CP_IRQ_GFX_EOP:
  5847. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5848. break;
  5849. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5850. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5851. break;
  5852. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5853. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5854. break;
  5855. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5856. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5857. break;
  5858. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5859. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5860. break;
  5861. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5862. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5863. break;
  5864. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5865. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5866. break;
  5867. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5868. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5869. break;
  5870. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5871. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5872. break;
  5873. default:
  5874. break;
  5875. }
  5876. return 0;
  5877. }
  5878. static int gfx_v8_0_set_cp_ecc_int_state(struct amdgpu_device *adev,
  5879. struct amdgpu_irq_src *source,
  5880. unsigned int type,
  5881. enum amdgpu_interrupt_state state)
  5882. {
  5883. int enable_flag;
  5884. switch (state) {
  5885. case AMDGPU_IRQ_STATE_DISABLE:
  5886. enable_flag = 0;
  5887. break;
  5888. case AMDGPU_IRQ_STATE_ENABLE:
  5889. enable_flag = 1;
  5890. break;
  5891. default:
  5892. return -EINVAL;
  5893. }
  5894. WREG32_FIELD(CP_INT_CNTL, CP_ECC_ERROR_INT_ENABLE, enable_flag);
  5895. WREG32_FIELD(CP_INT_CNTL_RING0, CP_ECC_ERROR_INT_ENABLE, enable_flag);
  5896. WREG32_FIELD(CP_INT_CNTL_RING1, CP_ECC_ERROR_INT_ENABLE, enable_flag);
  5897. WREG32_FIELD(CP_INT_CNTL_RING2, CP_ECC_ERROR_INT_ENABLE, enable_flag);
  5898. WREG32_FIELD(CPC_INT_CNTL, CP_ECC_ERROR_INT_ENABLE, enable_flag);
  5899. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  5900. enable_flag);
  5901. WREG32_FIELD(CP_ME1_PIPE1_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  5902. enable_flag);
  5903. WREG32_FIELD(CP_ME1_PIPE2_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  5904. enable_flag);
  5905. WREG32_FIELD(CP_ME1_PIPE3_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  5906. enable_flag);
  5907. WREG32_FIELD(CP_ME2_PIPE0_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  5908. enable_flag);
  5909. WREG32_FIELD(CP_ME2_PIPE1_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  5910. enable_flag);
  5911. WREG32_FIELD(CP_ME2_PIPE2_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  5912. enable_flag);
  5913. WREG32_FIELD(CP_ME2_PIPE3_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  5914. enable_flag);
  5915. return 0;
  5916. }
  5917. static int gfx_v8_0_set_sq_int_state(struct amdgpu_device *adev,
  5918. struct amdgpu_irq_src *source,
  5919. unsigned int type,
  5920. enum amdgpu_interrupt_state state)
  5921. {
  5922. int enable_flag;
  5923. switch (state) {
  5924. case AMDGPU_IRQ_STATE_DISABLE:
  5925. enable_flag = 1;
  5926. break;
  5927. case AMDGPU_IRQ_STATE_ENABLE:
  5928. enable_flag = 0;
  5929. break;
  5930. default:
  5931. return -EINVAL;
  5932. }
  5933. WREG32_FIELD(SQ_INTERRUPT_MSG_CTRL, STALL,
  5934. enable_flag);
  5935. return 0;
  5936. }
  5937. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5938. struct amdgpu_irq_src *source,
  5939. struct amdgpu_iv_entry *entry)
  5940. {
  5941. int i;
  5942. u8 me_id, pipe_id, queue_id;
  5943. struct amdgpu_ring *ring;
  5944. DRM_DEBUG("IH: CP EOP\n");
  5945. me_id = (entry->ring_id & 0x0c) >> 2;
  5946. pipe_id = (entry->ring_id & 0x03) >> 0;
  5947. queue_id = (entry->ring_id & 0x70) >> 4;
  5948. switch (me_id) {
  5949. case 0:
  5950. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5951. break;
  5952. case 1:
  5953. case 2:
  5954. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5955. ring = &adev->gfx.compute_ring[i];
  5956. /* Per-queue interrupt is supported for MEC starting from VI.
  5957. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5958. */
  5959. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5960. amdgpu_fence_process(ring);
  5961. }
  5962. break;
  5963. }
  5964. return 0;
  5965. }
  5966. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5967. struct amdgpu_irq_src *source,
  5968. struct amdgpu_iv_entry *entry)
  5969. {
  5970. DRM_ERROR("Illegal register access in command stream\n");
  5971. schedule_work(&adev->reset_work);
  5972. return 0;
  5973. }
  5974. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5975. struct amdgpu_irq_src *source,
  5976. struct amdgpu_iv_entry *entry)
  5977. {
  5978. DRM_ERROR("Illegal instruction in command stream\n");
  5979. schedule_work(&adev->reset_work);
  5980. return 0;
  5981. }
  5982. static int gfx_v8_0_cp_ecc_error_irq(struct amdgpu_device *adev,
  5983. struct amdgpu_irq_src *source,
  5984. struct amdgpu_iv_entry *entry)
  5985. {
  5986. DRM_ERROR("CP EDC/ECC error detected.");
  5987. return 0;
  5988. }
  5989. static void gfx_v8_0_parse_sq_irq(struct amdgpu_device *adev, unsigned ih_data)
  5990. {
  5991. u32 enc, se_id, sh_id, cu_id;
  5992. char type[20];
  5993. int sq_edc_source = -1;
  5994. enc = REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_CMN, ENCODING);
  5995. se_id = REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_CMN, SE_ID);
  5996. switch (enc) {
  5997. case 0:
  5998. DRM_INFO("SQ general purpose intr detected:"
  5999. "se_id %d, immed_overflow %d, host_reg_overflow %d,"
  6000. "host_cmd_overflow %d, cmd_timestamp %d,"
  6001. "reg_timestamp %d, thread_trace_buff_full %d,"
  6002. "wlt %d, thread_trace %d.\n",
  6003. se_id,
  6004. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, IMMED_OVERFLOW),
  6005. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, HOST_REG_OVERFLOW),
  6006. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, HOST_CMD_OVERFLOW),
  6007. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, CMD_TIMESTAMP),
  6008. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, REG_TIMESTAMP),
  6009. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, THREAD_TRACE_BUF_FULL),
  6010. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, WLT),
  6011. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, THREAD_TRACE)
  6012. );
  6013. break;
  6014. case 1:
  6015. case 2:
  6016. cu_id = REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_WAVE, CU_ID);
  6017. sh_id = REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_WAVE, SH_ID);
  6018. /*
  6019. * This function can be called either directly from ISR
  6020. * or from BH in which case we can access SQ_EDC_INFO
  6021. * instance
  6022. */
  6023. if (in_task()) {
  6024. mutex_lock(&adev->grbm_idx_mutex);
  6025. gfx_v8_0_select_se_sh(adev, se_id, sh_id, cu_id);
  6026. sq_edc_source = REG_GET_FIELD(RREG32(mmSQ_EDC_INFO), SQ_EDC_INFO, SOURCE);
  6027. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6028. mutex_unlock(&adev->grbm_idx_mutex);
  6029. }
  6030. if (enc == 1)
  6031. sprintf(type, "instruction intr");
  6032. else
  6033. sprintf(type, "EDC/ECC error");
  6034. DRM_INFO(
  6035. "SQ %s detected: "
  6036. "se_id %d, sh_id %d, cu_id %d, simd_id %d, wave_id %d, vm_id %d "
  6037. "trap %s, sq_ed_info.source %s.\n",
  6038. type, se_id, sh_id, cu_id,
  6039. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_WAVE, SIMD_ID),
  6040. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_WAVE, WAVE_ID),
  6041. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_WAVE, VM_ID),
  6042. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_WAVE, PRIV) ? "true" : "false",
  6043. (sq_edc_source != -1) ? sq_edc_source_names[sq_edc_source] : "unavailable"
  6044. );
  6045. break;
  6046. default:
  6047. DRM_ERROR("SQ invalid encoding type\n.");
  6048. }
  6049. }
  6050. static void gfx_v8_0_sq_irq_work_func(struct work_struct *work)
  6051. {
  6052. struct amdgpu_device *adev = container_of(work, struct amdgpu_device, gfx.sq_work.work);
  6053. struct sq_work *sq_work = container_of(work, struct sq_work, work);
  6054. gfx_v8_0_parse_sq_irq(adev, sq_work->ih_data);
  6055. }
  6056. static int gfx_v8_0_sq_irq(struct amdgpu_device *adev,
  6057. struct amdgpu_irq_src *source,
  6058. struct amdgpu_iv_entry *entry)
  6059. {
  6060. unsigned ih_data = entry->src_data[0];
  6061. /*
  6062. * Try to submit work so SQ_EDC_INFO can be accessed from
  6063. * BH. If previous work submission hasn't finished yet
  6064. * just print whatever info is possible directly from the ISR.
  6065. */
  6066. if (work_pending(&adev->gfx.sq_work.work)) {
  6067. gfx_v8_0_parse_sq_irq(adev, ih_data);
  6068. } else {
  6069. adev->gfx.sq_work.ih_data = ih_data;
  6070. schedule_work(&adev->gfx.sq_work.work);
  6071. }
  6072. return 0;
  6073. }
  6074. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6075. .name = "gfx_v8_0",
  6076. .early_init = gfx_v8_0_early_init,
  6077. .late_init = gfx_v8_0_late_init,
  6078. .sw_init = gfx_v8_0_sw_init,
  6079. .sw_fini = gfx_v8_0_sw_fini,
  6080. .hw_init = gfx_v8_0_hw_init,
  6081. .hw_fini = gfx_v8_0_hw_fini,
  6082. .suspend = gfx_v8_0_suspend,
  6083. .resume = gfx_v8_0_resume,
  6084. .is_idle = gfx_v8_0_is_idle,
  6085. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6086. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6087. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6088. .soft_reset = gfx_v8_0_soft_reset,
  6089. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6090. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6091. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6092. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6093. };
  6094. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6095. .type = AMDGPU_RING_TYPE_GFX,
  6096. .align_mask = 0xff,
  6097. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6098. .support_64bit_ptrs = false,
  6099. .get_rptr = gfx_v8_0_ring_get_rptr,
  6100. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6101. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6102. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6103. 5 + /* COND_EXEC */
  6104. 7 + /* PIPELINE_SYNC */
  6105. VI_FLUSH_GPU_TLB_NUM_WREG * 5 + 9 + /* VM_FLUSH */
  6106. 8 + /* FENCE for VM_FLUSH */
  6107. 20 + /* GDS switch */
  6108. 4 + /* double SWITCH_BUFFER,
  6109. the first COND_EXEC jump to the place just
  6110. prior to this double SWITCH_BUFFER */
  6111. 5 + /* COND_EXEC */
  6112. 7 + /* HDP_flush */
  6113. 4 + /* VGT_flush */
  6114. 14 + /* CE_META */
  6115. 31 + /* DE_META */
  6116. 3 + /* CNTX_CTRL */
  6117. 5 + /* HDP_INVL */
  6118. 8 + 8 + /* FENCE x2 */
  6119. 2, /* SWITCH_BUFFER */
  6120. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6121. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6122. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6123. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6124. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6125. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6126. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6127. .test_ring = gfx_v8_0_ring_test_ring,
  6128. .test_ib = gfx_v8_0_ring_test_ib,
  6129. .insert_nop = amdgpu_ring_insert_nop,
  6130. .pad_ib = amdgpu_ring_generic_pad_ib,
  6131. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6132. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6133. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6134. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6135. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6136. .soft_recovery = gfx_v8_0_ring_soft_recovery,
  6137. };
  6138. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6139. .type = AMDGPU_RING_TYPE_COMPUTE,
  6140. .align_mask = 0xff,
  6141. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6142. .support_64bit_ptrs = false,
  6143. .get_rptr = gfx_v8_0_ring_get_rptr,
  6144. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6145. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6146. .emit_frame_size =
  6147. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6148. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6149. 5 + /* hdp_invalidate */
  6150. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6151. VI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v8_0_ring_emit_vm_flush */
  6152. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6153. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6154. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6155. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6156. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6157. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6158. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6159. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6160. .test_ring = gfx_v8_0_ring_test_ring,
  6161. .test_ib = gfx_v8_0_ring_test_ib,
  6162. .insert_nop = amdgpu_ring_insert_nop,
  6163. .pad_ib = amdgpu_ring_generic_pad_ib,
  6164. .set_priority = gfx_v8_0_ring_set_priority_compute,
  6165. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6166. };
  6167. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6168. .type = AMDGPU_RING_TYPE_KIQ,
  6169. .align_mask = 0xff,
  6170. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6171. .support_64bit_ptrs = false,
  6172. .get_rptr = gfx_v8_0_ring_get_rptr,
  6173. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6174. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6175. .emit_frame_size =
  6176. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6177. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6178. 5 + /* hdp_invalidate */
  6179. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6180. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6181. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6182. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6183. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6184. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6185. .test_ring = gfx_v8_0_ring_test_ring,
  6186. .test_ib = gfx_v8_0_ring_test_ib,
  6187. .insert_nop = amdgpu_ring_insert_nop,
  6188. .pad_ib = amdgpu_ring_generic_pad_ib,
  6189. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6190. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6191. };
  6192. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6193. {
  6194. int i;
  6195. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6196. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6197. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6198. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6199. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6200. }
  6201. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6202. .set = gfx_v8_0_set_eop_interrupt_state,
  6203. .process = gfx_v8_0_eop_irq,
  6204. };
  6205. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6206. .set = gfx_v8_0_set_priv_reg_fault_state,
  6207. .process = gfx_v8_0_priv_reg_irq,
  6208. };
  6209. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6210. .set = gfx_v8_0_set_priv_inst_fault_state,
  6211. .process = gfx_v8_0_priv_inst_irq,
  6212. };
  6213. static const struct amdgpu_irq_src_funcs gfx_v8_0_cp_ecc_error_irq_funcs = {
  6214. .set = gfx_v8_0_set_cp_ecc_int_state,
  6215. .process = gfx_v8_0_cp_ecc_error_irq,
  6216. };
  6217. static const struct amdgpu_irq_src_funcs gfx_v8_0_sq_irq_funcs = {
  6218. .set = gfx_v8_0_set_sq_int_state,
  6219. .process = gfx_v8_0_sq_irq,
  6220. };
  6221. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6222. {
  6223. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6224. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6225. adev->gfx.priv_reg_irq.num_types = 1;
  6226. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6227. adev->gfx.priv_inst_irq.num_types = 1;
  6228. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6229. adev->gfx.cp_ecc_error_irq.num_types = 1;
  6230. adev->gfx.cp_ecc_error_irq.funcs = &gfx_v8_0_cp_ecc_error_irq_funcs;
  6231. adev->gfx.sq_irq.num_types = 1;
  6232. adev->gfx.sq_irq.funcs = &gfx_v8_0_sq_irq_funcs;
  6233. }
  6234. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6235. {
  6236. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6237. }
  6238. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6239. {
  6240. /* init asci gds info */
  6241. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6242. adev->gds.gws.total_size = 64;
  6243. adev->gds.oa.total_size = 16;
  6244. if (adev->gds.mem.total_size == 64 * 1024) {
  6245. adev->gds.mem.gfx_partition_size = 4096;
  6246. adev->gds.mem.cs_partition_size = 4096;
  6247. adev->gds.gws.gfx_partition_size = 4;
  6248. adev->gds.gws.cs_partition_size = 4;
  6249. adev->gds.oa.gfx_partition_size = 4;
  6250. adev->gds.oa.cs_partition_size = 1;
  6251. } else {
  6252. adev->gds.mem.gfx_partition_size = 1024;
  6253. adev->gds.mem.cs_partition_size = 1024;
  6254. adev->gds.gws.gfx_partition_size = 16;
  6255. adev->gds.gws.cs_partition_size = 16;
  6256. adev->gds.oa.gfx_partition_size = 4;
  6257. adev->gds.oa.cs_partition_size = 4;
  6258. }
  6259. }
  6260. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6261. u32 bitmap)
  6262. {
  6263. u32 data;
  6264. if (!bitmap)
  6265. return;
  6266. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6267. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6268. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6269. }
  6270. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6271. {
  6272. u32 data, mask;
  6273. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6274. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6275. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6276. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6277. }
  6278. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6279. {
  6280. int i, j, k, counter, active_cu_number = 0;
  6281. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6282. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6283. unsigned disable_masks[4 * 2];
  6284. u32 ao_cu_num;
  6285. memset(cu_info, 0, sizeof(*cu_info));
  6286. if (adev->flags & AMD_IS_APU)
  6287. ao_cu_num = 2;
  6288. else
  6289. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6290. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6291. mutex_lock(&adev->grbm_idx_mutex);
  6292. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6293. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6294. mask = 1;
  6295. ao_bitmap = 0;
  6296. counter = 0;
  6297. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6298. if (i < 4 && j < 2)
  6299. gfx_v8_0_set_user_cu_inactive_bitmap(
  6300. adev, disable_masks[i * 2 + j]);
  6301. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6302. cu_info->bitmap[i][j] = bitmap;
  6303. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6304. if (bitmap & mask) {
  6305. if (counter < ao_cu_num)
  6306. ao_bitmap |= mask;
  6307. counter ++;
  6308. }
  6309. mask <<= 1;
  6310. }
  6311. active_cu_number += counter;
  6312. if (i < 2 && j < 2)
  6313. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6314. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6315. }
  6316. }
  6317. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6318. mutex_unlock(&adev->grbm_idx_mutex);
  6319. cu_info->number = active_cu_number;
  6320. cu_info->ao_cu_mask = ao_cu_mask;
  6321. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  6322. cu_info->max_waves_per_simd = 10;
  6323. cu_info->max_scratch_slots_per_cu = 32;
  6324. cu_info->wave_front_size = 64;
  6325. cu_info->lds_size = 64;
  6326. }
  6327. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6328. {
  6329. .type = AMD_IP_BLOCK_TYPE_GFX,
  6330. .major = 8,
  6331. .minor = 0,
  6332. .rev = 0,
  6333. .funcs = &gfx_v8_0_ip_funcs,
  6334. };
  6335. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6336. {
  6337. .type = AMD_IP_BLOCK_TYPE_GFX,
  6338. .major = 8,
  6339. .minor = 1,
  6340. .rev = 0,
  6341. .funcs = &gfx_v8_0_ip_funcs,
  6342. };
  6343. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6344. {
  6345. uint64_t ce_payload_addr;
  6346. int cnt_ce;
  6347. union {
  6348. struct vi_ce_ib_state regular;
  6349. struct vi_ce_ib_state_chained_ib chained;
  6350. } ce_payload = {};
  6351. if (ring->adev->virt.chained_ib_support) {
  6352. ce_payload_addr = amdgpu_csa_vaddr(ring->adev) +
  6353. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6354. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6355. } else {
  6356. ce_payload_addr = amdgpu_csa_vaddr(ring->adev) +
  6357. offsetof(struct vi_gfx_meta_data, ce_payload);
  6358. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6359. }
  6360. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6361. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6362. WRITE_DATA_DST_SEL(8) |
  6363. WR_CONFIRM) |
  6364. WRITE_DATA_CACHE_POLICY(0));
  6365. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6366. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6367. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6368. }
  6369. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6370. {
  6371. uint64_t de_payload_addr, gds_addr, csa_addr;
  6372. int cnt_de;
  6373. union {
  6374. struct vi_de_ib_state regular;
  6375. struct vi_de_ib_state_chained_ib chained;
  6376. } de_payload = {};
  6377. csa_addr = amdgpu_csa_vaddr(ring->adev);
  6378. gds_addr = csa_addr + 4096;
  6379. if (ring->adev->virt.chained_ib_support) {
  6380. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6381. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6382. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6383. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6384. } else {
  6385. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6386. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6387. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6388. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6389. }
  6390. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6391. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6392. WRITE_DATA_DST_SEL(8) |
  6393. WR_CONFIRM) |
  6394. WRITE_DATA_CACHE_POLICY(0));
  6395. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6396. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6397. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6398. }