amdgpu_acp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include <linux/irqdomain.h>
  26. #include <linux/pm_domain.h>
  27. #include <linux/platform_device.h>
  28. #include <sound/designware_i2s.h>
  29. #include <sound/pcm.h>
  30. #include "amdgpu.h"
  31. #include "atom.h"
  32. #include "amdgpu_acp.h"
  33. #include "acp_gfx_if.h"
  34. #define ACP_TILE_ON_MASK 0x03
  35. #define ACP_TILE_OFF_MASK 0x02
  36. #define ACP_TILE_ON_RETAIN_REG_MASK 0x1f
  37. #define ACP_TILE_OFF_RETAIN_REG_MASK 0x20
  38. #define ACP_TILE_P1_MASK 0x3e
  39. #define ACP_TILE_P2_MASK 0x3d
  40. #define ACP_TILE_DSP0_MASK 0x3b
  41. #define ACP_TILE_DSP1_MASK 0x37
  42. #define ACP_TILE_DSP2_MASK 0x2f
  43. #define ACP_DMA_REGS_END 0x146c0
  44. #define ACP_I2S_PLAY_REGS_START 0x14840
  45. #define ACP_I2S_PLAY_REGS_END 0x148b4
  46. #define ACP_I2S_CAP_REGS_START 0x148b8
  47. #define ACP_I2S_CAP_REGS_END 0x1496c
  48. #define ACP_I2S_COMP1_CAP_REG_OFFSET 0xac
  49. #define ACP_I2S_COMP2_CAP_REG_OFFSET 0xa8
  50. #define ACP_I2S_COMP1_PLAY_REG_OFFSET 0x6c
  51. #define ACP_I2S_COMP2_PLAY_REG_OFFSET 0x68
  52. #define ACP_BT_PLAY_REGS_START 0x14970
  53. #define ACP_BT_PLAY_REGS_END 0x14a24
  54. #define ACP_BT_COMP1_REG_OFFSET 0xac
  55. #define ACP_BT_COMP2_REG_OFFSET 0xa8
  56. #define mmACP_PGFSM_RETAIN_REG 0x51c9
  57. #define mmACP_PGFSM_CONFIG_REG 0x51ca
  58. #define mmACP_PGFSM_READ_REG_0 0x51cc
  59. #define mmACP_MEM_SHUT_DOWN_REQ_LO 0x51f8
  60. #define mmACP_MEM_SHUT_DOWN_REQ_HI 0x51f9
  61. #define mmACP_MEM_SHUT_DOWN_STS_LO 0x51fa
  62. #define mmACP_MEM_SHUT_DOWN_STS_HI 0x51fb
  63. #define mmACP_CONTROL 0x5131
  64. #define mmACP_STATUS 0x5133
  65. #define mmACP_SOFT_RESET 0x5134
  66. #define ACP_CONTROL__ClkEn_MASK 0x1
  67. #define ACP_SOFT_RESET__SoftResetAud_MASK 0x100
  68. #define ACP_SOFT_RESET__SoftResetAudDone_MASK 0x1000000
  69. #define ACP_CLOCK_EN_TIME_OUT_VALUE 0x000000FF
  70. #define ACP_SOFT_RESET_DONE_TIME_OUT_VALUE 0x000000FF
  71. #define ACP_TIMEOUT_LOOP 0x000000FF
  72. #define ACP_DEVS 4
  73. #define ACP_SRC_ID 162
  74. enum {
  75. ACP_TILE_P1 = 0,
  76. ACP_TILE_P2,
  77. ACP_TILE_DSP0,
  78. ACP_TILE_DSP1,
  79. ACP_TILE_DSP2,
  80. };
  81. static int acp_sw_init(void *handle)
  82. {
  83. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  84. adev->acp.parent = adev->dev;
  85. adev->acp.cgs_device =
  86. amdgpu_cgs_create_device(adev);
  87. if (!adev->acp.cgs_device)
  88. return -EINVAL;
  89. return 0;
  90. }
  91. static int acp_sw_fini(void *handle)
  92. {
  93. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  94. if (adev->acp.cgs_device)
  95. amdgpu_cgs_destroy_device(adev->acp.cgs_device);
  96. return 0;
  97. }
  98. struct acp_pm_domain {
  99. void *adev;
  100. struct generic_pm_domain gpd;
  101. };
  102. static int acp_poweroff(struct generic_pm_domain *genpd)
  103. {
  104. struct acp_pm_domain *apd;
  105. struct amdgpu_device *adev;
  106. apd = container_of(genpd, struct acp_pm_domain, gpd);
  107. if (apd != NULL) {
  108. adev = apd->adev;
  109. /* call smu to POWER GATE ACP block
  110. * smu will
  111. * 1. turn off the acp clock
  112. * 2. power off the acp tiles
  113. * 3. check and enter ulv state
  114. */
  115. if (adev->powerplay.pp_funcs &&
  116. adev->powerplay.pp_funcs->set_powergating_by_smu)
  117. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, true);
  118. }
  119. return 0;
  120. }
  121. static int acp_poweron(struct generic_pm_domain *genpd)
  122. {
  123. struct acp_pm_domain *apd;
  124. struct amdgpu_device *adev;
  125. apd = container_of(genpd, struct acp_pm_domain, gpd);
  126. if (apd != NULL) {
  127. adev = apd->adev;
  128. /* call smu to UNGATE ACP block
  129. * smu will
  130. * 1. exit ulv
  131. * 2. turn on acp clock
  132. * 3. power on acp tiles
  133. */
  134. if (adev->powerplay.pp_funcs->set_powergating_by_smu)
  135. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, false);
  136. }
  137. return 0;
  138. }
  139. static struct device *get_mfd_cell_dev(const char *device_name, int r)
  140. {
  141. char auto_dev_name[25];
  142. struct device *dev;
  143. snprintf(auto_dev_name, sizeof(auto_dev_name),
  144. "%s.%d.auto", device_name, r);
  145. dev = bus_find_device_by_name(&platform_bus_type, NULL, auto_dev_name);
  146. dev_info(dev, "device %s added to pm domain\n", auto_dev_name);
  147. return dev;
  148. }
  149. /**
  150. * acp_hw_init - start and test ACP block
  151. *
  152. * @adev: amdgpu_device pointer
  153. *
  154. */
  155. static int acp_hw_init(void *handle)
  156. {
  157. int r, i;
  158. uint64_t acp_base;
  159. u32 val = 0;
  160. u32 count = 0;
  161. struct device *dev;
  162. struct i2s_platform_data *i2s_pdata;
  163. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  164. const struct amdgpu_ip_block *ip_block =
  165. amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_ACP);
  166. if (!ip_block)
  167. return -EINVAL;
  168. r = amd_acp_hw_init(adev->acp.cgs_device,
  169. ip_block->version->major, ip_block->version->minor);
  170. /* -ENODEV means board uses AZ rather than ACP */
  171. if (r == -ENODEV) {
  172. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, true);
  173. return 0;
  174. } else if (r) {
  175. return r;
  176. }
  177. if (adev->rmmio_size == 0 || adev->rmmio_size < 0x5289)
  178. return -EINVAL;
  179. acp_base = adev->rmmio_base;
  180. adev->acp.acp_genpd = kzalloc(sizeof(struct acp_pm_domain), GFP_KERNEL);
  181. if (adev->acp.acp_genpd == NULL)
  182. return -ENOMEM;
  183. adev->acp.acp_genpd->gpd.name = "ACP_AUDIO";
  184. adev->acp.acp_genpd->gpd.power_off = acp_poweroff;
  185. adev->acp.acp_genpd->gpd.power_on = acp_poweron;
  186. adev->acp.acp_genpd->adev = adev;
  187. pm_genpd_init(&adev->acp.acp_genpd->gpd, NULL, false);
  188. adev->acp.acp_cell = kcalloc(ACP_DEVS, sizeof(struct mfd_cell),
  189. GFP_KERNEL);
  190. if (adev->acp.acp_cell == NULL)
  191. return -ENOMEM;
  192. adev->acp.acp_res = kcalloc(5, sizeof(struct resource), GFP_KERNEL);
  193. if (adev->acp.acp_res == NULL) {
  194. kfree(adev->acp.acp_cell);
  195. return -ENOMEM;
  196. }
  197. i2s_pdata = kcalloc(3, sizeof(struct i2s_platform_data), GFP_KERNEL);
  198. if (i2s_pdata == NULL) {
  199. kfree(adev->acp.acp_res);
  200. kfree(adev->acp.acp_cell);
  201. return -ENOMEM;
  202. }
  203. switch (adev->asic_type) {
  204. case CHIP_STONEY:
  205. i2s_pdata[0].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
  206. DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
  207. break;
  208. default:
  209. i2s_pdata[0].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET;
  210. }
  211. i2s_pdata[0].cap = DWC_I2S_PLAY;
  212. i2s_pdata[0].snd_rates = SNDRV_PCM_RATE_8000_96000;
  213. i2s_pdata[0].i2s_reg_comp1 = ACP_I2S_COMP1_PLAY_REG_OFFSET;
  214. i2s_pdata[0].i2s_reg_comp2 = ACP_I2S_COMP2_PLAY_REG_OFFSET;
  215. switch (adev->asic_type) {
  216. case CHIP_STONEY:
  217. i2s_pdata[1].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
  218. DW_I2S_QUIRK_COMP_PARAM1 |
  219. DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
  220. break;
  221. default:
  222. i2s_pdata[1].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
  223. DW_I2S_QUIRK_COMP_PARAM1;
  224. }
  225. i2s_pdata[1].cap = DWC_I2S_RECORD;
  226. i2s_pdata[1].snd_rates = SNDRV_PCM_RATE_8000_96000;
  227. i2s_pdata[1].i2s_reg_comp1 = ACP_I2S_COMP1_CAP_REG_OFFSET;
  228. i2s_pdata[1].i2s_reg_comp2 = ACP_I2S_COMP2_CAP_REG_OFFSET;
  229. i2s_pdata[2].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET;
  230. switch (adev->asic_type) {
  231. case CHIP_STONEY:
  232. i2s_pdata[2].quirks |= DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
  233. break;
  234. default:
  235. break;
  236. }
  237. i2s_pdata[2].cap = DWC_I2S_PLAY | DWC_I2S_RECORD;
  238. i2s_pdata[2].snd_rates = SNDRV_PCM_RATE_8000_96000;
  239. i2s_pdata[2].i2s_reg_comp1 = ACP_BT_COMP1_REG_OFFSET;
  240. i2s_pdata[2].i2s_reg_comp2 = ACP_BT_COMP2_REG_OFFSET;
  241. adev->acp.acp_res[0].name = "acp2x_dma";
  242. adev->acp.acp_res[0].flags = IORESOURCE_MEM;
  243. adev->acp.acp_res[0].start = acp_base;
  244. adev->acp.acp_res[0].end = acp_base + ACP_DMA_REGS_END;
  245. adev->acp.acp_res[1].name = "acp2x_dw_i2s_play";
  246. adev->acp.acp_res[1].flags = IORESOURCE_MEM;
  247. adev->acp.acp_res[1].start = acp_base + ACP_I2S_PLAY_REGS_START;
  248. adev->acp.acp_res[1].end = acp_base + ACP_I2S_PLAY_REGS_END;
  249. adev->acp.acp_res[2].name = "acp2x_dw_i2s_cap";
  250. adev->acp.acp_res[2].flags = IORESOURCE_MEM;
  251. adev->acp.acp_res[2].start = acp_base + ACP_I2S_CAP_REGS_START;
  252. adev->acp.acp_res[2].end = acp_base + ACP_I2S_CAP_REGS_END;
  253. adev->acp.acp_res[3].name = "acp2x_dw_bt_i2s_play_cap";
  254. adev->acp.acp_res[3].flags = IORESOURCE_MEM;
  255. adev->acp.acp_res[3].start = acp_base + ACP_BT_PLAY_REGS_START;
  256. adev->acp.acp_res[3].end = acp_base + ACP_BT_PLAY_REGS_END;
  257. adev->acp.acp_res[4].name = "acp2x_dma_irq";
  258. adev->acp.acp_res[4].flags = IORESOURCE_IRQ;
  259. adev->acp.acp_res[4].start = amdgpu_irq_create_mapping(adev, 162);
  260. adev->acp.acp_res[4].end = adev->acp.acp_res[4].start;
  261. adev->acp.acp_cell[0].name = "acp_audio_dma";
  262. adev->acp.acp_cell[0].num_resources = 5;
  263. adev->acp.acp_cell[0].resources = &adev->acp.acp_res[0];
  264. adev->acp.acp_cell[0].platform_data = &adev->asic_type;
  265. adev->acp.acp_cell[0].pdata_size = sizeof(adev->asic_type);
  266. adev->acp.acp_cell[1].name = "designware-i2s";
  267. adev->acp.acp_cell[1].num_resources = 1;
  268. adev->acp.acp_cell[1].resources = &adev->acp.acp_res[1];
  269. adev->acp.acp_cell[1].platform_data = &i2s_pdata[0];
  270. adev->acp.acp_cell[1].pdata_size = sizeof(struct i2s_platform_data);
  271. adev->acp.acp_cell[2].name = "designware-i2s";
  272. adev->acp.acp_cell[2].num_resources = 1;
  273. adev->acp.acp_cell[2].resources = &adev->acp.acp_res[2];
  274. adev->acp.acp_cell[2].platform_data = &i2s_pdata[1];
  275. adev->acp.acp_cell[2].pdata_size = sizeof(struct i2s_platform_data);
  276. adev->acp.acp_cell[3].name = "designware-i2s";
  277. adev->acp.acp_cell[3].num_resources = 1;
  278. adev->acp.acp_cell[3].resources = &adev->acp.acp_res[3];
  279. adev->acp.acp_cell[3].platform_data = &i2s_pdata[2];
  280. adev->acp.acp_cell[3].pdata_size = sizeof(struct i2s_platform_data);
  281. r = mfd_add_hotplug_devices(adev->acp.parent, adev->acp.acp_cell,
  282. ACP_DEVS);
  283. if (r)
  284. return r;
  285. for (i = 0; i < ACP_DEVS ; i++) {
  286. dev = get_mfd_cell_dev(adev->acp.acp_cell[i].name, i);
  287. r = pm_genpd_add_device(&adev->acp.acp_genpd->gpd, dev);
  288. if (r) {
  289. dev_err(dev, "Failed to add dev to genpd\n");
  290. return r;
  291. }
  292. }
  293. /* Assert Soft reset of ACP */
  294. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  295. val |= ACP_SOFT_RESET__SoftResetAud_MASK;
  296. cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
  297. count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
  298. while (true) {
  299. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  300. if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
  301. (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
  302. break;
  303. if (--count == 0) {
  304. dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
  305. return -ETIMEDOUT;
  306. }
  307. udelay(100);
  308. }
  309. /* Enable clock to ACP and wait until the clock is enabled */
  310. val = cgs_read_register(adev->acp.cgs_device, mmACP_CONTROL);
  311. val = val | ACP_CONTROL__ClkEn_MASK;
  312. cgs_write_register(adev->acp.cgs_device, mmACP_CONTROL, val);
  313. count = ACP_CLOCK_EN_TIME_OUT_VALUE;
  314. while (true) {
  315. val = cgs_read_register(adev->acp.cgs_device, mmACP_STATUS);
  316. if (val & (u32) 0x1)
  317. break;
  318. if (--count == 0) {
  319. dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
  320. return -ETIMEDOUT;
  321. }
  322. udelay(100);
  323. }
  324. /* Deassert the SOFT RESET flags */
  325. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  326. val &= ~ACP_SOFT_RESET__SoftResetAud_MASK;
  327. cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
  328. return 0;
  329. }
  330. /**
  331. * acp_hw_fini - stop the hardware block
  332. *
  333. * @adev: amdgpu_device pointer
  334. *
  335. */
  336. static int acp_hw_fini(void *handle)
  337. {
  338. int i, ret;
  339. u32 val = 0;
  340. u32 count = 0;
  341. struct device *dev;
  342. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  343. /* return early if no ACP */
  344. if (!adev->acp.acp_genpd) {
  345. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, false);
  346. return 0;
  347. }
  348. /* Assert Soft reset of ACP */
  349. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  350. val |= ACP_SOFT_RESET__SoftResetAud_MASK;
  351. cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
  352. count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
  353. while (true) {
  354. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  355. if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
  356. (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
  357. break;
  358. if (--count == 0) {
  359. dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
  360. return -ETIMEDOUT;
  361. }
  362. udelay(100);
  363. }
  364. /* Disable ACP clock */
  365. val = cgs_read_register(adev->acp.cgs_device, mmACP_CONTROL);
  366. val &= ~ACP_CONTROL__ClkEn_MASK;
  367. cgs_write_register(adev->acp.cgs_device, mmACP_CONTROL, val);
  368. count = ACP_CLOCK_EN_TIME_OUT_VALUE;
  369. while (true) {
  370. val = cgs_read_register(adev->acp.cgs_device, mmACP_STATUS);
  371. if (val & (u32) 0x1)
  372. break;
  373. if (--count == 0) {
  374. dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
  375. return -ETIMEDOUT;
  376. }
  377. udelay(100);
  378. }
  379. for (i = 0; i < ACP_DEVS ; i++) {
  380. dev = get_mfd_cell_dev(adev->acp.acp_cell[i].name, i);
  381. ret = pm_genpd_remove_device(dev);
  382. /* If removal fails, dont giveup and try rest */
  383. if (ret)
  384. dev_err(dev, "remove dev from genpd failed\n");
  385. }
  386. mfd_remove_devices(adev->acp.parent);
  387. kfree(adev->acp.acp_res);
  388. kfree(adev->acp.acp_genpd);
  389. kfree(adev->acp.acp_cell);
  390. return 0;
  391. }
  392. static int acp_suspend(void *handle)
  393. {
  394. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  395. /* power up on suspend */
  396. if (!adev->acp.acp_cell)
  397. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, false);
  398. return 0;
  399. }
  400. static int acp_resume(void *handle)
  401. {
  402. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  403. /* power down again on resume */
  404. if (!adev->acp.acp_cell)
  405. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, true);
  406. return 0;
  407. }
  408. static int acp_early_init(void *handle)
  409. {
  410. return 0;
  411. }
  412. static bool acp_is_idle(void *handle)
  413. {
  414. return true;
  415. }
  416. static int acp_wait_for_idle(void *handle)
  417. {
  418. return 0;
  419. }
  420. static int acp_soft_reset(void *handle)
  421. {
  422. return 0;
  423. }
  424. static int acp_set_clockgating_state(void *handle,
  425. enum amd_clockgating_state state)
  426. {
  427. return 0;
  428. }
  429. static int acp_set_powergating_state(void *handle,
  430. enum amd_powergating_state state)
  431. {
  432. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  433. bool enable = state == AMD_PG_STATE_GATE ? true : false;
  434. if (adev->powerplay.pp_funcs &&
  435. adev->powerplay.pp_funcs->set_powergating_by_smu)
  436. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, enable);
  437. return 0;
  438. }
  439. static const struct amd_ip_funcs acp_ip_funcs = {
  440. .name = "acp_ip",
  441. .early_init = acp_early_init,
  442. .late_init = NULL,
  443. .sw_init = acp_sw_init,
  444. .sw_fini = acp_sw_fini,
  445. .hw_init = acp_hw_init,
  446. .hw_fini = acp_hw_fini,
  447. .suspend = acp_suspend,
  448. .resume = acp_resume,
  449. .is_idle = acp_is_idle,
  450. .wait_for_idle = acp_wait_for_idle,
  451. .soft_reset = acp_soft_reset,
  452. .set_clockgating_state = acp_set_clockgating_state,
  453. .set_powergating_state = acp_set_powergating_state,
  454. };
  455. const struct amdgpu_ip_block_version acp_ip_block =
  456. {
  457. .type = AMD_IP_BLOCK_TYPE_ACP,
  458. .major = 2,
  459. .minor = 2,
  460. .rev = 0,
  461. .funcs = &acp_ip_funcs,
  462. };