control.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613
  1. /*
  2. * OMAP2/3 System Control Module register access
  3. *
  4. * Copyright (C) 2007, 2012 Texas Instruments, Inc.
  5. * Copyright (C) 2007 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/io.h>
  16. #include "soc.h"
  17. #include "iomap.h"
  18. #include "common.h"
  19. #include "cm-regbits-34xx.h"
  20. #include "prm-regbits-34xx.h"
  21. #include "prm3xxx.h"
  22. #include "cm3xxx.h"
  23. #include "sdrc.h"
  24. #include "pm.h"
  25. #include "control.h"
  26. /* Used by omap3_ctrl_save_padconf() */
  27. #define START_PADCONF_SAVE 0x2
  28. #define PADCONF_SAVE_DONE 0x1
  29. static void __iomem *omap2_ctrl_base;
  30. static void __iomem *omap4_ctrl_pad_base;
  31. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  32. struct omap3_scratchpad {
  33. u32 boot_config_ptr;
  34. u32 public_restore_ptr;
  35. u32 secure_ram_restore_ptr;
  36. u32 sdrc_module_semaphore;
  37. u32 prcm_block_offset;
  38. u32 sdrc_block_offset;
  39. };
  40. struct omap3_scratchpad_prcm_block {
  41. u32 prm_contents[2];
  42. u32 cm_contents[11];
  43. u32 prcm_block_size;
  44. };
  45. struct omap3_scratchpad_sdrc_block {
  46. u16 sysconfig;
  47. u16 cs_cfg;
  48. u16 sharing;
  49. u16 err_type;
  50. u32 dll_a_ctrl;
  51. u32 dll_b_ctrl;
  52. u32 power;
  53. u32 cs_0;
  54. u32 mcfg_0;
  55. u16 mr_0;
  56. u16 emr_1_0;
  57. u16 emr_2_0;
  58. u16 emr_3_0;
  59. u32 actim_ctrla_0;
  60. u32 actim_ctrlb_0;
  61. u32 rfr_ctrl_0;
  62. u32 cs_1;
  63. u32 mcfg_1;
  64. u16 mr_1;
  65. u16 emr_1_1;
  66. u16 emr_2_1;
  67. u16 emr_3_1;
  68. u32 actim_ctrla_1;
  69. u32 actim_ctrlb_1;
  70. u32 rfr_ctrl_1;
  71. u16 dcdl_1_ctrl;
  72. u16 dcdl_2_ctrl;
  73. u32 flags;
  74. u32 block_size;
  75. };
  76. void *omap3_secure_ram_storage;
  77. /*
  78. * This is used to store ARM registers in SDRAM before attempting
  79. * an MPU OFF. The save and restore happens from the SRAM sleep code.
  80. * The address is stored in scratchpad, so that it can be used
  81. * during the restore path.
  82. */
  83. u32 omap3_arm_context[128];
  84. struct omap3_control_regs {
  85. u32 sysconfig;
  86. u32 devconf0;
  87. u32 mem_dftrw0;
  88. u32 mem_dftrw1;
  89. u32 msuspendmux_0;
  90. u32 msuspendmux_1;
  91. u32 msuspendmux_2;
  92. u32 msuspendmux_3;
  93. u32 msuspendmux_4;
  94. u32 msuspendmux_5;
  95. u32 sec_ctrl;
  96. u32 devconf1;
  97. u32 csirxfe;
  98. u32 iva2_bootaddr;
  99. u32 iva2_bootmod;
  100. u32 debobs_0;
  101. u32 debobs_1;
  102. u32 debobs_2;
  103. u32 debobs_3;
  104. u32 debobs_4;
  105. u32 debobs_5;
  106. u32 debobs_6;
  107. u32 debobs_7;
  108. u32 debobs_8;
  109. u32 prog_io0;
  110. u32 prog_io1;
  111. u32 dss_dpll_spreading;
  112. u32 core_dpll_spreading;
  113. u32 per_dpll_spreading;
  114. u32 usbhost_dpll_spreading;
  115. u32 pbias_lite;
  116. u32 temp_sensor;
  117. u32 sramldo4;
  118. u32 sramldo5;
  119. u32 csi;
  120. u32 padconf_sys_nirq;
  121. };
  122. static struct omap3_control_regs control_context;
  123. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
  124. #define OMAP_CTRL_REGADDR(reg) (omap2_ctrl_base + (reg))
  125. #define OMAP4_CTRL_PAD_REGADDR(reg) (omap4_ctrl_pad_base + (reg))
  126. void __init omap2_set_globals_control(void __iomem *ctrl,
  127. void __iomem *ctrl_pad)
  128. {
  129. omap2_ctrl_base = ctrl;
  130. omap4_ctrl_pad_base = ctrl_pad;
  131. }
  132. void __iomem *omap_ctrl_base_get(void)
  133. {
  134. return omap2_ctrl_base;
  135. }
  136. u8 omap_ctrl_readb(u16 offset)
  137. {
  138. return readb_relaxed(OMAP_CTRL_REGADDR(offset));
  139. }
  140. u16 omap_ctrl_readw(u16 offset)
  141. {
  142. return readw_relaxed(OMAP_CTRL_REGADDR(offset));
  143. }
  144. u32 omap_ctrl_readl(u16 offset)
  145. {
  146. return readl_relaxed(OMAP_CTRL_REGADDR(offset));
  147. }
  148. void omap_ctrl_writeb(u8 val, u16 offset)
  149. {
  150. writeb_relaxed(val, OMAP_CTRL_REGADDR(offset));
  151. }
  152. void omap_ctrl_writew(u16 val, u16 offset)
  153. {
  154. writew_relaxed(val, OMAP_CTRL_REGADDR(offset));
  155. }
  156. void omap_ctrl_writel(u32 val, u16 offset)
  157. {
  158. writel_relaxed(val, OMAP_CTRL_REGADDR(offset));
  159. }
  160. /*
  161. * On OMAP4 control pad are not addressable from control
  162. * core base. So the common omap_ctrl_read/write APIs breaks
  163. * Hence export separate APIs to manage the omap4 pad control
  164. * registers. This APIs will work only for OMAP4
  165. */
  166. u32 omap4_ctrl_pad_readl(u16 offset)
  167. {
  168. return readl_relaxed(OMAP4_CTRL_PAD_REGADDR(offset));
  169. }
  170. void omap4_ctrl_pad_writel(u32 val, u16 offset)
  171. {
  172. writel_relaxed(val, OMAP4_CTRL_PAD_REGADDR(offset));
  173. }
  174. #ifdef CONFIG_ARCH_OMAP3
  175. /**
  176. * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
  177. * @bootmode: 8-bit value to pass to some boot code
  178. *
  179. * Set the bootmode in the scratchpad RAM. This is used after the
  180. * system restarts. Not sure what actually uses this - it may be the
  181. * bootloader, rather than the boot ROM - contrary to the preserved
  182. * comment below. No return value.
  183. */
  184. void omap3_ctrl_write_boot_mode(u8 bootmode)
  185. {
  186. u32 l;
  187. l = ('B' << 24) | ('M' << 16) | bootmode;
  188. /*
  189. * Reserve the first word in scratchpad for communicating
  190. * with the boot ROM. A pointer to a data structure
  191. * describing the boot process can be stored there,
  192. * cf. OMAP34xx TRM, Initialization / Software Booting
  193. * Configuration.
  194. *
  195. * XXX This should use some omap_ctrl_writel()-type function
  196. */
  197. writel_relaxed(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4));
  198. }
  199. #endif
  200. /**
  201. * omap_ctrl_write_dsp_boot_addr - set boot address for a remote processor
  202. * @bootaddr: physical address of the boot loader
  203. *
  204. * Set boot address for the boot loader of a supported processor
  205. * when a power ON sequence occurs.
  206. */
  207. void omap_ctrl_write_dsp_boot_addr(u32 bootaddr)
  208. {
  209. u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTADDR :
  210. cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTADDR :
  211. cpu_is_omap44xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
  212. soc_is_omap54xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
  213. 0;
  214. if (!offset) {
  215. pr_err("%s: unsupported omap type\n", __func__);
  216. return;
  217. }
  218. omap_ctrl_writel(bootaddr, offset);
  219. }
  220. /**
  221. * omap_ctrl_write_dsp_boot_mode - set boot mode for a remote processor
  222. * @bootmode: 8-bit value to pass to some boot code
  223. *
  224. * Sets boot mode for the boot loader of a supported processor
  225. * when a power ON sequence occurs.
  226. */
  227. void omap_ctrl_write_dsp_boot_mode(u8 bootmode)
  228. {
  229. u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTMOD :
  230. cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTMOD :
  231. 0;
  232. if (!offset) {
  233. pr_err("%s: unsupported omap type\n", __func__);
  234. return;
  235. }
  236. omap_ctrl_writel(bootmode, offset);
  237. }
  238. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  239. /*
  240. * Clears the scratchpad contents in case of cold boot-
  241. * called during bootup
  242. */
  243. void omap3_clear_scratchpad_contents(void)
  244. {
  245. u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET;
  246. void __iomem *v_addr;
  247. u32 offset = 0;
  248. v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM);
  249. if (omap3xxx_prm_clear_global_cold_reset()) {
  250. for ( ; offset <= max_offset; offset += 0x4)
  251. writel_relaxed(0x0, (v_addr + offset));
  252. }
  253. }
  254. /* Populate the scratchpad structure with restore structure */
  255. void omap3_save_scratchpad_contents(void)
  256. {
  257. void __iomem *scratchpad_address;
  258. u32 arm_context_addr;
  259. struct omap3_scratchpad scratchpad_contents;
  260. struct omap3_scratchpad_prcm_block prcm_block_contents;
  261. struct omap3_scratchpad_sdrc_block sdrc_block_contents;
  262. /*
  263. * Populate the Scratchpad contents
  264. *
  265. * The "get_*restore_pointer" functions are used to provide a
  266. * physical restore address where the ROM code jumps while waking
  267. * up from MPU OFF/OSWR state.
  268. * The restore pointer is stored into the scratchpad.
  269. */
  270. scratchpad_contents.boot_config_ptr = 0x0;
  271. if (cpu_is_omap3630())
  272. scratchpad_contents.public_restore_ptr =
  273. virt_to_phys(omap3_restore_3630);
  274. else if (omap_rev() != OMAP3430_REV_ES3_0 &&
  275. omap_rev() != OMAP3430_REV_ES3_1 &&
  276. omap_rev() != OMAP3430_REV_ES3_1_2)
  277. scratchpad_contents.public_restore_ptr =
  278. virt_to_phys(omap3_restore);
  279. else
  280. scratchpad_contents.public_restore_ptr =
  281. virt_to_phys(omap3_restore_es3);
  282. if (omap_type() == OMAP2_DEVICE_TYPE_GP)
  283. scratchpad_contents.secure_ram_restore_ptr = 0x0;
  284. else
  285. scratchpad_contents.secure_ram_restore_ptr =
  286. (u32) __pa(omap3_secure_ram_storage);
  287. scratchpad_contents.sdrc_module_semaphore = 0x0;
  288. scratchpad_contents.prcm_block_offset = 0x2C;
  289. scratchpad_contents.sdrc_block_offset = 0x64;
  290. /* Populate the PRCM block contents */
  291. omap3_prm_save_scratchpad_contents(prcm_block_contents.prm_contents);
  292. omap3_cm_save_scratchpad_contents(prcm_block_contents.cm_contents);
  293. prcm_block_contents.prcm_block_size = 0x0;
  294. /* Populate the SDRC block contents */
  295. sdrc_block_contents.sysconfig =
  296. (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF);
  297. sdrc_block_contents.cs_cfg =
  298. (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF);
  299. sdrc_block_contents.sharing =
  300. (sdrc_read_reg(SDRC_SHARING) & 0xFFFF);
  301. sdrc_block_contents.err_type =
  302. (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF);
  303. sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL);
  304. sdrc_block_contents.dll_b_ctrl = 0x0;
  305. /*
  306. * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
  307. * be programed to issue automatic self refresh on timeout
  308. * of AUTO_CNT = 1 prior to any transition to OFF mode.
  309. */
  310. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)
  311. && (omap_rev() >= OMAP3430_REV_ES3_0))
  312. sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) &
  313. ~(SDRC_POWER_AUTOCOUNT_MASK|
  314. SDRC_POWER_CLKCTRL_MASK)) |
  315. (1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
  316. SDRC_SELF_REFRESH_ON_AUTOCOUNT;
  317. else
  318. sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER);
  319. sdrc_block_contents.cs_0 = 0x0;
  320. sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0);
  321. sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF);
  322. sdrc_block_contents.emr_1_0 = 0x0;
  323. sdrc_block_contents.emr_2_0 = 0x0;
  324. sdrc_block_contents.emr_3_0 = 0x0;
  325. sdrc_block_contents.actim_ctrla_0 =
  326. sdrc_read_reg(SDRC_ACTIM_CTRL_A_0);
  327. sdrc_block_contents.actim_ctrlb_0 =
  328. sdrc_read_reg(SDRC_ACTIM_CTRL_B_0);
  329. sdrc_block_contents.rfr_ctrl_0 =
  330. sdrc_read_reg(SDRC_RFR_CTRL_0);
  331. sdrc_block_contents.cs_1 = 0x0;
  332. sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1);
  333. sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF;
  334. sdrc_block_contents.emr_1_1 = 0x0;
  335. sdrc_block_contents.emr_2_1 = 0x0;
  336. sdrc_block_contents.emr_3_1 = 0x0;
  337. sdrc_block_contents.actim_ctrla_1 =
  338. sdrc_read_reg(SDRC_ACTIM_CTRL_A_1);
  339. sdrc_block_contents.actim_ctrlb_1 =
  340. sdrc_read_reg(SDRC_ACTIM_CTRL_B_1);
  341. sdrc_block_contents.rfr_ctrl_1 =
  342. sdrc_read_reg(SDRC_RFR_CTRL_1);
  343. sdrc_block_contents.dcdl_1_ctrl = 0x0;
  344. sdrc_block_contents.dcdl_2_ctrl = 0x0;
  345. sdrc_block_contents.flags = 0x0;
  346. sdrc_block_contents.block_size = 0x0;
  347. arm_context_addr = virt_to_phys(omap3_arm_context);
  348. /* Copy all the contents to the scratchpad location */
  349. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  350. memcpy_toio(scratchpad_address, &scratchpad_contents,
  351. sizeof(scratchpad_contents));
  352. /* Scratchpad contents being 32 bits, a divide by 4 done here */
  353. memcpy_toio(scratchpad_address +
  354. scratchpad_contents.prcm_block_offset,
  355. &prcm_block_contents, sizeof(prcm_block_contents));
  356. memcpy_toio(scratchpad_address +
  357. scratchpad_contents.sdrc_block_offset,
  358. &sdrc_block_contents, sizeof(sdrc_block_contents));
  359. /*
  360. * Copies the address of the location in SDRAM where ARM
  361. * registers get saved during a MPU OFF transition.
  362. */
  363. memcpy_toio(scratchpad_address +
  364. scratchpad_contents.sdrc_block_offset +
  365. sizeof(sdrc_block_contents), &arm_context_addr, 4);
  366. }
  367. void omap3_control_save_context(void)
  368. {
  369. control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG);
  370. control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  371. control_context.mem_dftrw0 =
  372. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0);
  373. control_context.mem_dftrw1 =
  374. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1);
  375. control_context.msuspendmux_0 =
  376. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0);
  377. control_context.msuspendmux_1 =
  378. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1);
  379. control_context.msuspendmux_2 =
  380. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2);
  381. control_context.msuspendmux_3 =
  382. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3);
  383. control_context.msuspendmux_4 =
  384. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4);
  385. control_context.msuspendmux_5 =
  386. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5);
  387. control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL);
  388. control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1);
  389. control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE);
  390. control_context.iva2_bootaddr =
  391. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR);
  392. control_context.iva2_bootmod =
  393. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD);
  394. control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
  395. control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
  396. control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
  397. control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
  398. control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
  399. control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
  400. control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
  401. control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
  402. control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
  403. control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0);
  404. control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
  405. control_context.dss_dpll_spreading =
  406. omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  407. control_context.core_dpll_spreading =
  408. omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  409. control_context.per_dpll_spreading =
  410. omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING);
  411. control_context.usbhost_dpll_spreading =
  412. omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  413. control_context.pbias_lite =
  414. omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE);
  415. control_context.temp_sensor =
  416. omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR);
  417. control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4);
  418. control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5);
  419. control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI);
  420. control_context.padconf_sys_nirq =
  421. omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  422. }
  423. void omap3_control_restore_context(void)
  424. {
  425. omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG);
  426. omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0);
  427. omap_ctrl_writel(control_context.mem_dftrw0,
  428. OMAP343X_CONTROL_MEM_DFTRW0);
  429. omap_ctrl_writel(control_context.mem_dftrw1,
  430. OMAP343X_CONTROL_MEM_DFTRW1);
  431. omap_ctrl_writel(control_context.msuspendmux_0,
  432. OMAP2_CONTROL_MSUSPENDMUX_0);
  433. omap_ctrl_writel(control_context.msuspendmux_1,
  434. OMAP2_CONTROL_MSUSPENDMUX_1);
  435. omap_ctrl_writel(control_context.msuspendmux_2,
  436. OMAP2_CONTROL_MSUSPENDMUX_2);
  437. omap_ctrl_writel(control_context.msuspendmux_3,
  438. OMAP2_CONTROL_MSUSPENDMUX_3);
  439. omap_ctrl_writel(control_context.msuspendmux_4,
  440. OMAP2_CONTROL_MSUSPENDMUX_4);
  441. omap_ctrl_writel(control_context.msuspendmux_5,
  442. OMAP2_CONTROL_MSUSPENDMUX_5);
  443. omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL);
  444. omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1);
  445. omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE);
  446. omap_ctrl_writel(control_context.iva2_bootaddr,
  447. OMAP343X_CONTROL_IVA2_BOOTADDR);
  448. omap_ctrl_writel(control_context.iva2_bootmod,
  449. OMAP343X_CONTROL_IVA2_BOOTMOD);
  450. omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0));
  451. omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1));
  452. omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2));
  453. omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3));
  454. omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4));
  455. omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5));
  456. omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6));
  457. omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7));
  458. omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8));
  459. omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0);
  460. omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1);
  461. omap_ctrl_writel(control_context.dss_dpll_spreading,
  462. OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  463. omap_ctrl_writel(control_context.core_dpll_spreading,
  464. OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  465. omap_ctrl_writel(control_context.per_dpll_spreading,
  466. OMAP343X_CONTROL_PER_DPLL_SPREADING);
  467. omap_ctrl_writel(control_context.usbhost_dpll_spreading,
  468. OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  469. omap_ctrl_writel(control_context.pbias_lite,
  470. OMAP343X_CONTROL_PBIAS_LITE);
  471. omap_ctrl_writel(control_context.temp_sensor,
  472. OMAP343X_CONTROL_TEMP_SENSOR);
  473. omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4);
  474. omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5);
  475. omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI);
  476. omap_ctrl_writel(control_context.padconf_sys_nirq,
  477. OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  478. }
  479. void omap3630_ctrl_disable_rta(void)
  480. {
  481. if (!cpu_is_omap3630())
  482. return;
  483. omap_ctrl_writel(OMAP36XX_RTA_DISABLE, OMAP36XX_CONTROL_MEM_RTA_CTRL);
  484. }
  485. /**
  486. * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM
  487. *
  488. * Tell the SCM to start saving the padconf registers, then wait for
  489. * the process to complete. Returns 0 unconditionally, although it
  490. * should also eventually be able to return -ETIMEDOUT, if the save
  491. * does not complete.
  492. *
  493. * XXX This function is missing a timeout. What should it be?
  494. */
  495. int omap3_ctrl_save_padconf(void)
  496. {
  497. u32 cpo;
  498. /* Save the padconf registers */
  499. cpo = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  500. cpo |= START_PADCONF_SAVE;
  501. omap_ctrl_writel(cpo, OMAP343X_CONTROL_PADCONF_OFF);
  502. /* wait for the save to complete */
  503. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  504. & PADCONF_SAVE_DONE))
  505. udelay(1);
  506. return 0;
  507. }
  508. /**
  509. * omap3_ctrl_set_iva_bootmode_idle - sets the IVA2 bootmode to idle
  510. *
  511. * Sets the bootmode for IVA2 to idle. This is needed by the PM code to
  512. * force disable IVA2 so that it does not prevent any low-power states.
  513. */
  514. static void __init omap3_ctrl_set_iva_bootmode_idle(void)
  515. {
  516. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  517. OMAP343X_CONTROL_IVA2_BOOTMOD);
  518. }
  519. /**
  520. * omap3_ctrl_setup_d2d_padconf - setup stacked modem pads for idle
  521. *
  522. * Sets up the pads controlling the stacked modem in such way that the
  523. * device can enter idle.
  524. */
  525. static void __init omap3_ctrl_setup_d2d_padconf(void)
  526. {
  527. u16 mask, padconf;
  528. /*
  529. * In a stand alone OMAP3430 where there is not a stacked
  530. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  531. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  532. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up.
  533. */
  534. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  535. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  536. padconf |= mask;
  537. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  538. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  539. padconf |= mask;
  540. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  541. }
  542. /**
  543. * omap3_ctrl_init - does static initializations for control module
  544. *
  545. * Initializes system control module. This sets up the sysconfig autoidle,
  546. * and sets up modem and iva2 so that they can be idled properly.
  547. */
  548. void __init omap3_ctrl_init(void)
  549. {
  550. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  551. omap3_ctrl_set_iva_bootmode_idle();
  552. omap3_ctrl_setup_d2d_padconf();
  553. }
  554. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */