vi.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/slab.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_atombios.h"
  27. #include "amdgpu_ih.h"
  28. #include "amdgpu_uvd.h"
  29. #include "amdgpu_vce.h"
  30. #include "amdgpu_ucode.h"
  31. #include "atom.h"
  32. #include "amd_pcie.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_sh_mask.h"
  41. #include "smu/smu_7_1_1_d.h"
  42. #include "smu/smu_7_1_1_sh_mask.h"
  43. #include "uvd/uvd_5_0_d.h"
  44. #include "uvd/uvd_5_0_sh_mask.h"
  45. #include "vce/vce_3_0_d.h"
  46. #include "vce/vce_3_0_sh_mask.h"
  47. #include "dce/dce_10_0_d.h"
  48. #include "dce/dce_10_0_sh_mask.h"
  49. #include "vid.h"
  50. #include "vi.h"
  51. #include "vi_dpm.h"
  52. #include "gmc_v8_0.h"
  53. #include "gmc_v7_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. #include "amdgpu_powerplay.h"
  66. #if defined(CONFIG_DRM_AMD_ACP)
  67. #include "amdgpu_acp.h"
  68. #endif
  69. #include "dce_virtual.h"
  70. #include "mxgpu_vi.h"
  71. /*
  72. * Indirect registers accessor
  73. */
  74. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  75. {
  76. unsigned long flags;
  77. u32 r;
  78. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  79. WREG32(mmPCIE_INDEX, reg);
  80. (void)RREG32(mmPCIE_INDEX);
  81. r = RREG32(mmPCIE_DATA);
  82. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  83. return r;
  84. }
  85. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  86. {
  87. unsigned long flags;
  88. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  89. WREG32(mmPCIE_INDEX, reg);
  90. (void)RREG32(mmPCIE_INDEX);
  91. WREG32(mmPCIE_DATA, v);
  92. (void)RREG32(mmPCIE_DATA);
  93. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  94. }
  95. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  96. {
  97. unsigned long flags;
  98. u32 r;
  99. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  100. WREG32(mmSMC_IND_INDEX_11, (reg));
  101. r = RREG32(mmSMC_IND_DATA_11);
  102. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  103. return r;
  104. }
  105. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  106. {
  107. unsigned long flags;
  108. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  109. WREG32(mmSMC_IND_INDEX_11, (reg));
  110. WREG32(mmSMC_IND_DATA_11, (v));
  111. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  112. }
  113. /* smu_8_0_d.h */
  114. #define mmMP0PUB_IND_INDEX 0x180
  115. #define mmMP0PUB_IND_DATA 0x181
  116. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  117. {
  118. unsigned long flags;
  119. u32 r;
  120. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  121. WREG32(mmMP0PUB_IND_INDEX, (reg));
  122. r = RREG32(mmMP0PUB_IND_DATA);
  123. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  124. return r;
  125. }
  126. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  127. {
  128. unsigned long flags;
  129. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  130. WREG32(mmMP0PUB_IND_INDEX, (reg));
  131. WREG32(mmMP0PUB_IND_DATA, (v));
  132. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  133. }
  134. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  135. {
  136. unsigned long flags;
  137. u32 r;
  138. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  139. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  140. r = RREG32(mmUVD_CTX_DATA);
  141. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  142. return r;
  143. }
  144. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  145. {
  146. unsigned long flags;
  147. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  148. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  149. WREG32(mmUVD_CTX_DATA, (v));
  150. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  151. }
  152. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  153. {
  154. unsigned long flags;
  155. u32 r;
  156. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  157. WREG32(mmDIDT_IND_INDEX, (reg));
  158. r = RREG32(mmDIDT_IND_DATA);
  159. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  160. return r;
  161. }
  162. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  163. {
  164. unsigned long flags;
  165. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  166. WREG32(mmDIDT_IND_INDEX, (reg));
  167. WREG32(mmDIDT_IND_DATA, (v));
  168. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  169. }
  170. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  171. {
  172. unsigned long flags;
  173. u32 r;
  174. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  175. WREG32(mmGC_CAC_IND_INDEX, (reg));
  176. r = RREG32(mmGC_CAC_IND_DATA);
  177. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  178. return r;
  179. }
  180. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  181. {
  182. unsigned long flags;
  183. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  184. WREG32(mmGC_CAC_IND_INDEX, (reg));
  185. WREG32(mmGC_CAC_IND_DATA, (v));
  186. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  187. }
  188. static const u32 tonga_mgcg_cgcg_init[] =
  189. {
  190. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  191. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  192. mmPCIE_DATA, 0x000f0000, 0x00000000,
  193. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  194. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  195. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  196. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  197. };
  198. static const u32 fiji_mgcg_cgcg_init[] =
  199. {
  200. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  201. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  202. mmPCIE_DATA, 0x000f0000, 0x00000000,
  203. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  204. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  205. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  206. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  207. };
  208. static const u32 iceland_mgcg_cgcg_init[] =
  209. {
  210. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  211. mmPCIE_DATA, 0x000f0000, 0x00000000,
  212. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  213. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  214. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  215. };
  216. static const u32 cz_mgcg_cgcg_init[] =
  217. {
  218. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  219. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  220. mmPCIE_DATA, 0x000f0000, 0x00000000,
  221. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  222. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  223. };
  224. static const u32 stoney_mgcg_cgcg_init[] =
  225. {
  226. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  227. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  228. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  229. };
  230. static void vi_init_golden_registers(struct amdgpu_device *adev)
  231. {
  232. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  233. mutex_lock(&adev->grbm_idx_mutex);
  234. if (amdgpu_sriov_vf(adev)) {
  235. xgpu_vi_init_golden_registers(adev);
  236. mutex_unlock(&adev->grbm_idx_mutex);
  237. return;
  238. }
  239. switch (adev->asic_type) {
  240. case CHIP_TOPAZ:
  241. amdgpu_program_register_sequence(adev,
  242. iceland_mgcg_cgcg_init,
  243. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  244. break;
  245. case CHIP_FIJI:
  246. amdgpu_program_register_sequence(adev,
  247. fiji_mgcg_cgcg_init,
  248. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  249. break;
  250. case CHIP_TONGA:
  251. amdgpu_program_register_sequence(adev,
  252. tonga_mgcg_cgcg_init,
  253. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  254. break;
  255. case CHIP_CARRIZO:
  256. amdgpu_program_register_sequence(adev,
  257. cz_mgcg_cgcg_init,
  258. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  259. break;
  260. case CHIP_STONEY:
  261. amdgpu_program_register_sequence(adev,
  262. stoney_mgcg_cgcg_init,
  263. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  264. break;
  265. case CHIP_POLARIS11:
  266. case CHIP_POLARIS10:
  267. case CHIP_POLARIS12:
  268. default:
  269. break;
  270. }
  271. mutex_unlock(&adev->grbm_idx_mutex);
  272. }
  273. /**
  274. * vi_get_xclk - get the xclk
  275. *
  276. * @adev: amdgpu_device pointer
  277. *
  278. * Returns the reference clock used by the gfx engine
  279. * (VI).
  280. */
  281. static u32 vi_get_xclk(struct amdgpu_device *adev)
  282. {
  283. u32 reference_clock = adev->clock.spll.reference_freq;
  284. u32 tmp;
  285. if (adev->flags & AMD_IS_APU)
  286. return reference_clock;
  287. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  288. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  289. return 1000;
  290. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  291. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  292. return reference_clock / 4;
  293. return reference_clock;
  294. }
  295. /**
  296. * vi_srbm_select - select specific register instances
  297. *
  298. * @adev: amdgpu_device pointer
  299. * @me: selected ME (micro engine)
  300. * @pipe: pipe
  301. * @queue: queue
  302. * @vmid: VMID
  303. *
  304. * Switches the currently active registers instances. Some
  305. * registers are instanced per VMID, others are instanced per
  306. * me/pipe/queue combination.
  307. */
  308. void vi_srbm_select(struct amdgpu_device *adev,
  309. u32 me, u32 pipe, u32 queue, u32 vmid)
  310. {
  311. u32 srbm_gfx_cntl = 0;
  312. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  313. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  314. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  315. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  316. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  317. }
  318. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  319. {
  320. /* todo */
  321. }
  322. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  323. {
  324. u32 bus_cntl;
  325. u32 d1vga_control = 0;
  326. u32 d2vga_control = 0;
  327. u32 vga_render_control = 0;
  328. u32 rom_cntl;
  329. bool r;
  330. bus_cntl = RREG32(mmBUS_CNTL);
  331. if (adev->mode_info.num_crtc) {
  332. d1vga_control = RREG32(mmD1VGA_CONTROL);
  333. d2vga_control = RREG32(mmD2VGA_CONTROL);
  334. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  335. }
  336. rom_cntl = RREG32_SMC(ixROM_CNTL);
  337. /* enable the rom */
  338. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  339. if (adev->mode_info.num_crtc) {
  340. /* Disable VGA mode */
  341. WREG32(mmD1VGA_CONTROL,
  342. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  343. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  344. WREG32(mmD2VGA_CONTROL,
  345. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  346. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  347. WREG32(mmVGA_RENDER_CONTROL,
  348. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  349. }
  350. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  351. r = amdgpu_read_bios(adev);
  352. /* restore regs */
  353. WREG32(mmBUS_CNTL, bus_cntl);
  354. if (adev->mode_info.num_crtc) {
  355. WREG32(mmD1VGA_CONTROL, d1vga_control);
  356. WREG32(mmD2VGA_CONTROL, d2vga_control);
  357. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  358. }
  359. WREG32_SMC(ixROM_CNTL, rom_cntl);
  360. return r;
  361. }
  362. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  363. u8 *bios, u32 length_bytes)
  364. {
  365. u32 *dw_ptr;
  366. unsigned long flags;
  367. u32 i, length_dw;
  368. if (bios == NULL)
  369. return false;
  370. if (length_bytes == 0)
  371. return false;
  372. /* APU vbios image is part of sbios image */
  373. if (adev->flags & AMD_IS_APU)
  374. return false;
  375. dw_ptr = (u32 *)bios;
  376. length_dw = ALIGN(length_bytes, 4) / 4;
  377. /* take the smc lock since we are using the smc index */
  378. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  379. /* set rom index to 0 */
  380. WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
  381. WREG32(mmSMC_IND_DATA_11, 0);
  382. /* set index to data for continous read */
  383. WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
  384. for (i = 0; i < length_dw; i++)
  385. dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
  386. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  387. return true;
  388. }
  389. static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
  390. {
  391. uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  392. /* bit0: 0 means pf and 1 means vf */
  393. /* bit31: 0 means disable IOV and 1 means enable */
  394. if (reg & 1)
  395. adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  396. if (reg & 0x80000000)
  397. adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  398. if (reg == 0) {
  399. if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
  400. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  401. }
  402. }
  403. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  404. {mmGRBM_STATUS},
  405. {mmGRBM_STATUS2},
  406. {mmGRBM_STATUS_SE0},
  407. {mmGRBM_STATUS_SE1},
  408. {mmGRBM_STATUS_SE2},
  409. {mmGRBM_STATUS_SE3},
  410. {mmSRBM_STATUS},
  411. {mmSRBM_STATUS2},
  412. {mmSRBM_STATUS3},
  413. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET},
  414. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET},
  415. {mmCP_STAT},
  416. {mmCP_STALLED_STAT1},
  417. {mmCP_STALLED_STAT2},
  418. {mmCP_STALLED_STAT3},
  419. {mmCP_CPF_BUSY_STAT},
  420. {mmCP_CPF_STALLED_STAT1},
  421. {mmCP_CPF_STATUS},
  422. {mmCP_CPC_BUSY_STAT},
  423. {mmCP_CPC_STALLED_STAT1},
  424. {mmCP_CPC_STATUS},
  425. {mmGB_ADDR_CONFIG},
  426. {mmMC_ARB_RAMCFG},
  427. {mmGB_TILE_MODE0},
  428. {mmGB_TILE_MODE1},
  429. {mmGB_TILE_MODE2},
  430. {mmGB_TILE_MODE3},
  431. {mmGB_TILE_MODE4},
  432. {mmGB_TILE_MODE5},
  433. {mmGB_TILE_MODE6},
  434. {mmGB_TILE_MODE7},
  435. {mmGB_TILE_MODE8},
  436. {mmGB_TILE_MODE9},
  437. {mmGB_TILE_MODE10},
  438. {mmGB_TILE_MODE11},
  439. {mmGB_TILE_MODE12},
  440. {mmGB_TILE_MODE13},
  441. {mmGB_TILE_MODE14},
  442. {mmGB_TILE_MODE15},
  443. {mmGB_TILE_MODE16},
  444. {mmGB_TILE_MODE17},
  445. {mmGB_TILE_MODE18},
  446. {mmGB_TILE_MODE19},
  447. {mmGB_TILE_MODE20},
  448. {mmGB_TILE_MODE21},
  449. {mmGB_TILE_MODE22},
  450. {mmGB_TILE_MODE23},
  451. {mmGB_TILE_MODE24},
  452. {mmGB_TILE_MODE25},
  453. {mmGB_TILE_MODE26},
  454. {mmGB_TILE_MODE27},
  455. {mmGB_TILE_MODE28},
  456. {mmGB_TILE_MODE29},
  457. {mmGB_TILE_MODE30},
  458. {mmGB_TILE_MODE31},
  459. {mmGB_MACROTILE_MODE0},
  460. {mmGB_MACROTILE_MODE1},
  461. {mmGB_MACROTILE_MODE2},
  462. {mmGB_MACROTILE_MODE3},
  463. {mmGB_MACROTILE_MODE4},
  464. {mmGB_MACROTILE_MODE5},
  465. {mmGB_MACROTILE_MODE6},
  466. {mmGB_MACROTILE_MODE7},
  467. {mmGB_MACROTILE_MODE8},
  468. {mmGB_MACROTILE_MODE9},
  469. {mmGB_MACROTILE_MODE10},
  470. {mmGB_MACROTILE_MODE11},
  471. {mmGB_MACROTILE_MODE12},
  472. {mmGB_MACROTILE_MODE13},
  473. {mmGB_MACROTILE_MODE14},
  474. {mmGB_MACROTILE_MODE15},
  475. {mmCC_RB_BACKEND_DISABLE, true},
  476. {mmGC_USER_RB_BACKEND_DISABLE, true},
  477. {mmGB_BACKEND_MAP, false},
  478. {mmPA_SC_RASTER_CONFIG, true},
  479. {mmPA_SC_RASTER_CONFIG_1, true},
  480. };
  481. static uint32_t vi_get_register_value(struct amdgpu_device *adev,
  482. bool indexed, u32 se_num,
  483. u32 sh_num, u32 reg_offset)
  484. {
  485. if (indexed) {
  486. uint32_t val;
  487. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  488. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  489. switch (reg_offset) {
  490. case mmCC_RB_BACKEND_DISABLE:
  491. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  492. case mmGC_USER_RB_BACKEND_DISABLE:
  493. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  494. case mmPA_SC_RASTER_CONFIG:
  495. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  496. case mmPA_SC_RASTER_CONFIG_1:
  497. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
  498. }
  499. mutex_lock(&adev->grbm_idx_mutex);
  500. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  501. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  502. val = RREG32(reg_offset);
  503. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  504. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  505. mutex_unlock(&adev->grbm_idx_mutex);
  506. return val;
  507. } else {
  508. unsigned idx;
  509. switch (reg_offset) {
  510. case mmGB_ADDR_CONFIG:
  511. return adev->gfx.config.gb_addr_config;
  512. case mmMC_ARB_RAMCFG:
  513. return adev->gfx.config.mc_arb_ramcfg;
  514. case mmGB_TILE_MODE0:
  515. case mmGB_TILE_MODE1:
  516. case mmGB_TILE_MODE2:
  517. case mmGB_TILE_MODE3:
  518. case mmGB_TILE_MODE4:
  519. case mmGB_TILE_MODE5:
  520. case mmGB_TILE_MODE6:
  521. case mmGB_TILE_MODE7:
  522. case mmGB_TILE_MODE8:
  523. case mmGB_TILE_MODE9:
  524. case mmGB_TILE_MODE10:
  525. case mmGB_TILE_MODE11:
  526. case mmGB_TILE_MODE12:
  527. case mmGB_TILE_MODE13:
  528. case mmGB_TILE_MODE14:
  529. case mmGB_TILE_MODE15:
  530. case mmGB_TILE_MODE16:
  531. case mmGB_TILE_MODE17:
  532. case mmGB_TILE_MODE18:
  533. case mmGB_TILE_MODE19:
  534. case mmGB_TILE_MODE20:
  535. case mmGB_TILE_MODE21:
  536. case mmGB_TILE_MODE22:
  537. case mmGB_TILE_MODE23:
  538. case mmGB_TILE_MODE24:
  539. case mmGB_TILE_MODE25:
  540. case mmGB_TILE_MODE26:
  541. case mmGB_TILE_MODE27:
  542. case mmGB_TILE_MODE28:
  543. case mmGB_TILE_MODE29:
  544. case mmGB_TILE_MODE30:
  545. case mmGB_TILE_MODE31:
  546. idx = (reg_offset - mmGB_TILE_MODE0);
  547. return adev->gfx.config.tile_mode_array[idx];
  548. case mmGB_MACROTILE_MODE0:
  549. case mmGB_MACROTILE_MODE1:
  550. case mmGB_MACROTILE_MODE2:
  551. case mmGB_MACROTILE_MODE3:
  552. case mmGB_MACROTILE_MODE4:
  553. case mmGB_MACROTILE_MODE5:
  554. case mmGB_MACROTILE_MODE6:
  555. case mmGB_MACROTILE_MODE7:
  556. case mmGB_MACROTILE_MODE8:
  557. case mmGB_MACROTILE_MODE9:
  558. case mmGB_MACROTILE_MODE10:
  559. case mmGB_MACROTILE_MODE11:
  560. case mmGB_MACROTILE_MODE12:
  561. case mmGB_MACROTILE_MODE13:
  562. case mmGB_MACROTILE_MODE14:
  563. case mmGB_MACROTILE_MODE15:
  564. idx = (reg_offset - mmGB_MACROTILE_MODE0);
  565. return adev->gfx.config.macrotile_mode_array[idx];
  566. default:
  567. return RREG32(reg_offset);
  568. }
  569. }
  570. }
  571. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  572. u32 sh_num, u32 reg_offset, u32 *value)
  573. {
  574. uint32_t i;
  575. *value = 0;
  576. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  577. bool indexed = vi_allowed_read_registers[i].grbm_indexed;
  578. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  579. continue;
  580. *value = vi_get_register_value(adev, indexed, se_num, sh_num,
  581. reg_offset);
  582. return 0;
  583. }
  584. return -EINVAL;
  585. }
  586. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  587. {
  588. u32 i;
  589. dev_info(adev->dev, "GPU pci config reset\n");
  590. /* disable BM */
  591. pci_clear_master(adev->pdev);
  592. /* reset */
  593. amdgpu_pci_config_reset(adev);
  594. udelay(100);
  595. /* wait for asic to come out of reset */
  596. for (i = 0; i < adev->usec_timeout; i++) {
  597. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  598. /* enable BM */
  599. pci_set_master(adev->pdev);
  600. adev->has_hw_reset = true;
  601. return 0;
  602. }
  603. udelay(1);
  604. }
  605. return -EINVAL;
  606. }
  607. /**
  608. * vi_asic_reset - soft reset GPU
  609. *
  610. * @adev: amdgpu_device pointer
  611. *
  612. * Look up which blocks are hung and attempt
  613. * to reset them.
  614. * Returns 0 for success.
  615. */
  616. static int vi_asic_reset(struct amdgpu_device *adev)
  617. {
  618. int r;
  619. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  620. r = vi_gpu_pci_config_reset(adev);
  621. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  622. return r;
  623. }
  624. static u32 vi_get_config_memsize(struct amdgpu_device *adev)
  625. {
  626. return RREG32(mmCONFIG_MEMSIZE);
  627. }
  628. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  629. u32 cntl_reg, u32 status_reg)
  630. {
  631. int r, i;
  632. struct atom_clock_dividers dividers;
  633. uint32_t tmp;
  634. r = amdgpu_atombios_get_clock_dividers(adev,
  635. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  636. clock, false, &dividers);
  637. if (r)
  638. return r;
  639. tmp = RREG32_SMC(cntl_reg);
  640. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  641. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  642. tmp |= dividers.post_divider;
  643. WREG32_SMC(cntl_reg, tmp);
  644. for (i = 0; i < 100; i++) {
  645. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  646. break;
  647. mdelay(10);
  648. }
  649. if (i == 100)
  650. return -ETIMEDOUT;
  651. return 0;
  652. }
  653. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  654. {
  655. int r;
  656. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  657. if (r)
  658. return r;
  659. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  660. if (r)
  661. return r;
  662. return 0;
  663. }
  664. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  665. {
  666. int r, i;
  667. struct atom_clock_dividers dividers;
  668. u32 tmp;
  669. r = amdgpu_atombios_get_clock_dividers(adev,
  670. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  671. ecclk, false, &dividers);
  672. if (r)
  673. return r;
  674. for (i = 0; i < 100; i++) {
  675. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  676. break;
  677. mdelay(10);
  678. }
  679. if (i == 100)
  680. return -ETIMEDOUT;
  681. tmp = RREG32_SMC(ixCG_ECLK_CNTL);
  682. tmp &= ~(CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK |
  683. CG_ECLK_CNTL__ECLK_DIVIDER_MASK);
  684. tmp |= dividers.post_divider;
  685. WREG32_SMC(ixCG_ECLK_CNTL, tmp);
  686. for (i = 0; i < 100; i++) {
  687. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  688. break;
  689. mdelay(10);
  690. }
  691. if (i == 100)
  692. return -ETIMEDOUT;
  693. return 0;
  694. }
  695. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  696. {
  697. if (pci_is_root_bus(adev->pdev->bus))
  698. return;
  699. if (amdgpu_pcie_gen2 == 0)
  700. return;
  701. if (adev->flags & AMD_IS_APU)
  702. return;
  703. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  704. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  705. return;
  706. /* todo */
  707. }
  708. static void vi_program_aspm(struct amdgpu_device *adev)
  709. {
  710. if (amdgpu_aspm == 0)
  711. return;
  712. /* todo */
  713. }
  714. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  715. bool enable)
  716. {
  717. u32 tmp;
  718. /* not necessary on CZ */
  719. if (adev->flags & AMD_IS_APU)
  720. return;
  721. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  722. if (enable)
  723. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  724. else
  725. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  726. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  727. }
  728. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  729. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  730. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  731. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  732. {
  733. if (adev->flags & AMD_IS_APU)
  734. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  735. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  736. else
  737. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  738. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  739. }
  740. static const struct amdgpu_asic_funcs vi_asic_funcs =
  741. {
  742. .read_disabled_bios = &vi_read_disabled_bios,
  743. .read_bios_from_rom = &vi_read_bios_from_rom,
  744. .read_register = &vi_read_register,
  745. .reset = &vi_asic_reset,
  746. .set_vga_state = &vi_vga_set_state,
  747. .get_xclk = &vi_get_xclk,
  748. .set_uvd_clocks = &vi_set_uvd_clocks,
  749. .set_vce_clocks = &vi_set_vce_clocks,
  750. .get_config_memsize = &vi_get_config_memsize,
  751. };
  752. #define CZ_REV_BRISTOL(rev) \
  753. ((rev >= 0xC8 && rev <= 0xCE) || (rev >= 0xE1 && rev <= 0xE6))
  754. static int vi_common_early_init(void *handle)
  755. {
  756. bool smc_enabled = false;
  757. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  758. if (adev->flags & AMD_IS_APU) {
  759. adev->smc_rreg = &cz_smc_rreg;
  760. adev->smc_wreg = &cz_smc_wreg;
  761. } else {
  762. adev->smc_rreg = &vi_smc_rreg;
  763. adev->smc_wreg = &vi_smc_wreg;
  764. }
  765. adev->pcie_rreg = &vi_pcie_rreg;
  766. adev->pcie_wreg = &vi_pcie_wreg;
  767. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  768. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  769. adev->didt_rreg = &vi_didt_rreg;
  770. adev->didt_wreg = &vi_didt_wreg;
  771. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  772. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  773. adev->asic_funcs = &vi_asic_funcs;
  774. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  775. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  776. smc_enabled = true;
  777. adev->rev_id = vi_get_rev_id(adev);
  778. adev->external_rev_id = 0xFF;
  779. switch (adev->asic_type) {
  780. case CHIP_TOPAZ:
  781. adev->cg_flags = 0;
  782. adev->pg_flags = 0;
  783. adev->external_rev_id = 0x1;
  784. break;
  785. case CHIP_FIJI:
  786. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  787. AMD_CG_SUPPORT_GFX_MGLS |
  788. AMD_CG_SUPPORT_GFX_RLC_LS |
  789. AMD_CG_SUPPORT_GFX_CP_LS |
  790. AMD_CG_SUPPORT_GFX_CGTS |
  791. AMD_CG_SUPPORT_GFX_CGTS_LS |
  792. AMD_CG_SUPPORT_GFX_CGCG |
  793. AMD_CG_SUPPORT_GFX_CGLS |
  794. AMD_CG_SUPPORT_SDMA_MGCG |
  795. AMD_CG_SUPPORT_SDMA_LS |
  796. AMD_CG_SUPPORT_BIF_LS |
  797. AMD_CG_SUPPORT_HDP_MGCG |
  798. AMD_CG_SUPPORT_HDP_LS |
  799. AMD_CG_SUPPORT_ROM_MGCG |
  800. AMD_CG_SUPPORT_MC_MGCG |
  801. AMD_CG_SUPPORT_MC_LS |
  802. AMD_CG_SUPPORT_UVD_MGCG;
  803. adev->pg_flags = 0;
  804. adev->external_rev_id = adev->rev_id + 0x3c;
  805. break;
  806. case CHIP_TONGA:
  807. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  808. AMD_CG_SUPPORT_GFX_CGCG |
  809. AMD_CG_SUPPORT_GFX_CGLS |
  810. AMD_CG_SUPPORT_SDMA_MGCG |
  811. AMD_CG_SUPPORT_SDMA_LS |
  812. AMD_CG_SUPPORT_BIF_LS |
  813. AMD_CG_SUPPORT_HDP_MGCG |
  814. AMD_CG_SUPPORT_HDP_LS |
  815. AMD_CG_SUPPORT_ROM_MGCG |
  816. AMD_CG_SUPPORT_MC_MGCG |
  817. AMD_CG_SUPPORT_MC_LS |
  818. AMD_CG_SUPPORT_DRM_LS |
  819. AMD_CG_SUPPORT_UVD_MGCG;
  820. adev->pg_flags = 0;
  821. adev->external_rev_id = adev->rev_id + 0x14;
  822. break;
  823. case CHIP_POLARIS11:
  824. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  825. AMD_CG_SUPPORT_GFX_RLC_LS |
  826. AMD_CG_SUPPORT_GFX_CP_LS |
  827. AMD_CG_SUPPORT_GFX_CGCG |
  828. AMD_CG_SUPPORT_GFX_CGLS |
  829. AMD_CG_SUPPORT_GFX_3D_CGCG |
  830. AMD_CG_SUPPORT_GFX_3D_CGLS |
  831. AMD_CG_SUPPORT_SDMA_MGCG |
  832. AMD_CG_SUPPORT_SDMA_LS |
  833. AMD_CG_SUPPORT_BIF_MGCG |
  834. AMD_CG_SUPPORT_BIF_LS |
  835. AMD_CG_SUPPORT_HDP_MGCG |
  836. AMD_CG_SUPPORT_HDP_LS |
  837. AMD_CG_SUPPORT_ROM_MGCG |
  838. AMD_CG_SUPPORT_MC_MGCG |
  839. AMD_CG_SUPPORT_MC_LS |
  840. AMD_CG_SUPPORT_DRM_LS |
  841. AMD_CG_SUPPORT_UVD_MGCG |
  842. AMD_CG_SUPPORT_VCE_MGCG;
  843. adev->pg_flags = 0;
  844. adev->external_rev_id = adev->rev_id + 0x5A;
  845. break;
  846. case CHIP_POLARIS10:
  847. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  848. AMD_CG_SUPPORT_GFX_RLC_LS |
  849. AMD_CG_SUPPORT_GFX_CP_LS |
  850. AMD_CG_SUPPORT_GFX_CGCG |
  851. AMD_CG_SUPPORT_GFX_CGLS |
  852. AMD_CG_SUPPORT_GFX_3D_CGCG |
  853. AMD_CG_SUPPORT_GFX_3D_CGLS |
  854. AMD_CG_SUPPORT_SDMA_MGCG |
  855. AMD_CG_SUPPORT_SDMA_LS |
  856. AMD_CG_SUPPORT_BIF_MGCG |
  857. AMD_CG_SUPPORT_BIF_LS |
  858. AMD_CG_SUPPORT_HDP_MGCG |
  859. AMD_CG_SUPPORT_HDP_LS |
  860. AMD_CG_SUPPORT_ROM_MGCG |
  861. AMD_CG_SUPPORT_MC_MGCG |
  862. AMD_CG_SUPPORT_MC_LS |
  863. AMD_CG_SUPPORT_DRM_LS |
  864. AMD_CG_SUPPORT_UVD_MGCG |
  865. AMD_CG_SUPPORT_VCE_MGCG;
  866. adev->pg_flags = 0;
  867. adev->external_rev_id = adev->rev_id + 0x50;
  868. break;
  869. case CHIP_POLARIS12:
  870. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  871. AMD_CG_SUPPORT_GFX_RLC_LS |
  872. AMD_CG_SUPPORT_GFX_CP_LS |
  873. AMD_CG_SUPPORT_GFX_CGCG |
  874. AMD_CG_SUPPORT_GFX_CGLS |
  875. AMD_CG_SUPPORT_GFX_3D_CGCG |
  876. AMD_CG_SUPPORT_GFX_3D_CGLS |
  877. AMD_CG_SUPPORT_SDMA_MGCG |
  878. AMD_CG_SUPPORT_SDMA_LS |
  879. AMD_CG_SUPPORT_BIF_MGCG |
  880. AMD_CG_SUPPORT_BIF_LS |
  881. AMD_CG_SUPPORT_HDP_MGCG |
  882. AMD_CG_SUPPORT_HDP_LS |
  883. AMD_CG_SUPPORT_ROM_MGCG |
  884. AMD_CG_SUPPORT_MC_MGCG |
  885. AMD_CG_SUPPORT_MC_LS |
  886. AMD_CG_SUPPORT_DRM_LS |
  887. AMD_CG_SUPPORT_UVD_MGCG |
  888. AMD_CG_SUPPORT_VCE_MGCG;
  889. adev->pg_flags = 0;
  890. adev->external_rev_id = adev->rev_id + 0x64;
  891. break;
  892. case CHIP_CARRIZO:
  893. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  894. AMD_CG_SUPPORT_GFX_MGCG |
  895. AMD_CG_SUPPORT_GFX_MGLS |
  896. AMD_CG_SUPPORT_GFX_RLC_LS |
  897. AMD_CG_SUPPORT_GFX_CP_LS |
  898. AMD_CG_SUPPORT_GFX_CGTS |
  899. AMD_CG_SUPPORT_GFX_CGTS_LS |
  900. AMD_CG_SUPPORT_GFX_CGCG |
  901. AMD_CG_SUPPORT_GFX_CGLS |
  902. AMD_CG_SUPPORT_BIF_LS |
  903. AMD_CG_SUPPORT_HDP_MGCG |
  904. AMD_CG_SUPPORT_HDP_LS |
  905. AMD_CG_SUPPORT_SDMA_MGCG |
  906. AMD_CG_SUPPORT_SDMA_LS |
  907. AMD_CG_SUPPORT_VCE_MGCG;
  908. /* rev0 hardware requires workarounds to support PG */
  909. adev->pg_flags = 0;
  910. if (adev->rev_id != 0x00 || CZ_REV_BRISTOL(adev->pdev->revision)) {
  911. adev->pg_flags |= AMD_PG_SUPPORT_GFX_SMG |
  912. AMD_PG_SUPPORT_GFX_PIPELINE |
  913. AMD_PG_SUPPORT_CP |
  914. AMD_PG_SUPPORT_UVD |
  915. AMD_PG_SUPPORT_VCE;
  916. }
  917. adev->external_rev_id = adev->rev_id + 0x1;
  918. break;
  919. case CHIP_STONEY:
  920. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  921. AMD_CG_SUPPORT_GFX_MGCG |
  922. AMD_CG_SUPPORT_GFX_MGLS |
  923. AMD_CG_SUPPORT_GFX_RLC_LS |
  924. AMD_CG_SUPPORT_GFX_CP_LS |
  925. AMD_CG_SUPPORT_GFX_CGTS |
  926. AMD_CG_SUPPORT_GFX_CGTS_LS |
  927. AMD_CG_SUPPORT_GFX_CGCG |
  928. AMD_CG_SUPPORT_GFX_CGLS |
  929. AMD_CG_SUPPORT_BIF_LS |
  930. AMD_CG_SUPPORT_HDP_MGCG |
  931. AMD_CG_SUPPORT_HDP_LS |
  932. AMD_CG_SUPPORT_SDMA_MGCG |
  933. AMD_CG_SUPPORT_SDMA_LS |
  934. AMD_CG_SUPPORT_VCE_MGCG;
  935. adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
  936. AMD_PG_SUPPORT_GFX_SMG |
  937. AMD_PG_SUPPORT_GFX_PIPELINE |
  938. AMD_PG_SUPPORT_CP |
  939. AMD_PG_SUPPORT_UVD |
  940. AMD_PG_SUPPORT_VCE;
  941. adev->external_rev_id = adev->rev_id + 0x61;
  942. break;
  943. default:
  944. /* FIXME: not supported yet */
  945. return -EINVAL;
  946. }
  947. if (amdgpu_sriov_vf(adev)) {
  948. amdgpu_virt_init_setting(adev);
  949. xgpu_vi_mailbox_set_irq_funcs(adev);
  950. }
  951. /* vi use smc load by default */
  952. adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
  953. amdgpu_get_pcie_info(adev);
  954. return 0;
  955. }
  956. static int vi_common_late_init(void *handle)
  957. {
  958. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  959. if (amdgpu_sriov_vf(adev))
  960. xgpu_vi_mailbox_get_irq(adev);
  961. return 0;
  962. }
  963. static int vi_common_sw_init(void *handle)
  964. {
  965. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  966. if (amdgpu_sriov_vf(adev))
  967. xgpu_vi_mailbox_add_irq_id(adev);
  968. return 0;
  969. }
  970. static int vi_common_sw_fini(void *handle)
  971. {
  972. return 0;
  973. }
  974. static int vi_common_hw_init(void *handle)
  975. {
  976. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  977. /* move the golden regs per IP block */
  978. vi_init_golden_registers(adev);
  979. /* enable pcie gen2/3 link */
  980. vi_pcie_gen3_enable(adev);
  981. /* enable aspm */
  982. vi_program_aspm(adev);
  983. /* enable the doorbell aperture */
  984. vi_enable_doorbell_aperture(adev, true);
  985. return 0;
  986. }
  987. static int vi_common_hw_fini(void *handle)
  988. {
  989. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  990. /* enable the doorbell aperture */
  991. vi_enable_doorbell_aperture(adev, false);
  992. if (amdgpu_sriov_vf(adev))
  993. xgpu_vi_mailbox_put_irq(adev);
  994. return 0;
  995. }
  996. static int vi_common_suspend(void *handle)
  997. {
  998. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  999. return vi_common_hw_fini(adev);
  1000. }
  1001. static int vi_common_resume(void *handle)
  1002. {
  1003. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1004. return vi_common_hw_init(adev);
  1005. }
  1006. static bool vi_common_is_idle(void *handle)
  1007. {
  1008. return true;
  1009. }
  1010. static int vi_common_wait_for_idle(void *handle)
  1011. {
  1012. return 0;
  1013. }
  1014. static int vi_common_soft_reset(void *handle)
  1015. {
  1016. return 0;
  1017. }
  1018. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1019. bool enable)
  1020. {
  1021. uint32_t temp, data;
  1022. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1023. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1024. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1025. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1026. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1027. else
  1028. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1029. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1030. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1031. if (temp != data)
  1032. WREG32_PCIE(ixPCIE_CNTL2, data);
  1033. }
  1034. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1035. bool enable)
  1036. {
  1037. uint32_t temp, data;
  1038. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1039. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1040. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1041. else
  1042. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1043. if (temp != data)
  1044. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1045. }
  1046. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1047. bool enable)
  1048. {
  1049. uint32_t temp, data;
  1050. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1051. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1052. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1053. else
  1054. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1055. if (temp != data)
  1056. WREG32(mmHDP_MEM_POWER_LS, data);
  1057. }
  1058. static void vi_update_drm_light_sleep(struct amdgpu_device *adev,
  1059. bool enable)
  1060. {
  1061. uint32_t temp, data;
  1062. temp = data = RREG32(0x157a);
  1063. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  1064. data |= 1;
  1065. else
  1066. data &= ~1;
  1067. if (temp != data)
  1068. WREG32(0x157a, data);
  1069. }
  1070. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1071. bool enable)
  1072. {
  1073. uint32_t temp, data;
  1074. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1075. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1076. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1077. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1078. else
  1079. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1080. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1081. if (temp != data)
  1082. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1083. }
  1084. static int vi_common_set_clockgating_state_by_smu(void *handle,
  1085. enum amd_clockgating_state state)
  1086. {
  1087. uint32_t msg_id, pp_state = 0;
  1088. uint32_t pp_support_state = 0;
  1089. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1090. if (adev->cg_flags & (AMD_CG_SUPPORT_MC_LS | AMD_CG_SUPPORT_MC_MGCG)) {
  1091. if (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) {
  1092. pp_support_state = AMD_CG_SUPPORT_MC_LS;
  1093. pp_state = PP_STATE_LS;
  1094. }
  1095. if (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG) {
  1096. pp_support_state |= AMD_CG_SUPPORT_MC_MGCG;
  1097. pp_state |= PP_STATE_CG;
  1098. }
  1099. if (state == AMD_CG_STATE_UNGATE)
  1100. pp_state = 0;
  1101. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1102. PP_BLOCK_SYS_MC,
  1103. pp_support_state,
  1104. pp_state);
  1105. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1106. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1107. }
  1108. if (adev->cg_flags & (AMD_CG_SUPPORT_SDMA_LS | AMD_CG_SUPPORT_SDMA_MGCG)) {
  1109. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS) {
  1110. pp_support_state = AMD_CG_SUPPORT_SDMA_LS;
  1111. pp_state = PP_STATE_LS;
  1112. }
  1113. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG) {
  1114. pp_support_state |= AMD_CG_SUPPORT_SDMA_MGCG;
  1115. pp_state |= PP_STATE_CG;
  1116. }
  1117. if (state == AMD_CG_STATE_UNGATE)
  1118. pp_state = 0;
  1119. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1120. PP_BLOCK_SYS_SDMA,
  1121. pp_support_state,
  1122. pp_state);
  1123. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1124. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1125. }
  1126. if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_MGCG)) {
  1127. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
  1128. pp_support_state = AMD_CG_SUPPORT_HDP_LS;
  1129. pp_state = PP_STATE_LS;
  1130. }
  1131. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG) {
  1132. pp_support_state |= AMD_CG_SUPPORT_HDP_MGCG;
  1133. pp_state |= PP_STATE_CG;
  1134. }
  1135. if (state == AMD_CG_STATE_UNGATE)
  1136. pp_state = 0;
  1137. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1138. PP_BLOCK_SYS_HDP,
  1139. pp_support_state,
  1140. pp_state);
  1141. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1142. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1143. }
  1144. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS) {
  1145. if (state == AMD_CG_STATE_UNGATE)
  1146. pp_state = 0;
  1147. else
  1148. pp_state = PP_STATE_LS;
  1149. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1150. PP_BLOCK_SYS_BIF,
  1151. PP_STATE_SUPPORT_LS,
  1152. pp_state);
  1153. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1154. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1155. }
  1156. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG) {
  1157. if (state == AMD_CG_STATE_UNGATE)
  1158. pp_state = 0;
  1159. else
  1160. pp_state = PP_STATE_CG;
  1161. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1162. PP_BLOCK_SYS_BIF,
  1163. PP_STATE_SUPPORT_CG,
  1164. pp_state);
  1165. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1166. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1167. }
  1168. if (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS) {
  1169. if (state == AMD_CG_STATE_UNGATE)
  1170. pp_state = 0;
  1171. else
  1172. pp_state = PP_STATE_LS;
  1173. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1174. PP_BLOCK_SYS_DRM,
  1175. PP_STATE_SUPPORT_LS,
  1176. pp_state);
  1177. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1178. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1179. }
  1180. if (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG) {
  1181. if (state == AMD_CG_STATE_UNGATE)
  1182. pp_state = 0;
  1183. else
  1184. pp_state = PP_STATE_CG;
  1185. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1186. PP_BLOCK_SYS_ROM,
  1187. PP_STATE_SUPPORT_CG,
  1188. pp_state);
  1189. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1190. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1191. }
  1192. return 0;
  1193. }
  1194. static int vi_common_set_clockgating_state(void *handle,
  1195. enum amd_clockgating_state state)
  1196. {
  1197. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1198. if (amdgpu_sriov_vf(adev))
  1199. return 0;
  1200. switch (adev->asic_type) {
  1201. case CHIP_FIJI:
  1202. vi_update_bif_medium_grain_light_sleep(adev,
  1203. state == AMD_CG_STATE_GATE);
  1204. vi_update_hdp_medium_grain_clock_gating(adev,
  1205. state == AMD_CG_STATE_GATE);
  1206. vi_update_hdp_light_sleep(adev,
  1207. state == AMD_CG_STATE_GATE);
  1208. vi_update_rom_medium_grain_clock_gating(adev,
  1209. state == AMD_CG_STATE_GATE);
  1210. break;
  1211. case CHIP_CARRIZO:
  1212. case CHIP_STONEY:
  1213. vi_update_bif_medium_grain_light_sleep(adev,
  1214. state == AMD_CG_STATE_GATE);
  1215. vi_update_hdp_medium_grain_clock_gating(adev,
  1216. state == AMD_CG_STATE_GATE);
  1217. vi_update_hdp_light_sleep(adev,
  1218. state == AMD_CG_STATE_GATE);
  1219. vi_update_drm_light_sleep(adev,
  1220. state == AMD_CG_STATE_GATE);
  1221. break;
  1222. case CHIP_TONGA:
  1223. case CHIP_POLARIS10:
  1224. case CHIP_POLARIS11:
  1225. case CHIP_POLARIS12:
  1226. vi_common_set_clockgating_state_by_smu(adev, state);
  1227. default:
  1228. break;
  1229. }
  1230. return 0;
  1231. }
  1232. static int vi_common_set_powergating_state(void *handle,
  1233. enum amd_powergating_state state)
  1234. {
  1235. return 0;
  1236. }
  1237. static void vi_common_get_clockgating_state(void *handle, u32 *flags)
  1238. {
  1239. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1240. int data;
  1241. if (amdgpu_sriov_vf(adev))
  1242. *flags = 0;
  1243. /* AMD_CG_SUPPORT_BIF_LS */
  1244. data = RREG32_PCIE(ixPCIE_CNTL2);
  1245. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  1246. *flags |= AMD_CG_SUPPORT_BIF_LS;
  1247. /* AMD_CG_SUPPORT_HDP_LS */
  1248. data = RREG32(mmHDP_MEM_POWER_LS);
  1249. if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
  1250. *flags |= AMD_CG_SUPPORT_HDP_LS;
  1251. /* AMD_CG_SUPPORT_HDP_MGCG */
  1252. data = RREG32(mmHDP_HOST_PATH_CNTL);
  1253. if (!(data & HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK))
  1254. *flags |= AMD_CG_SUPPORT_HDP_MGCG;
  1255. /* AMD_CG_SUPPORT_ROM_MGCG */
  1256. data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1257. if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
  1258. *flags |= AMD_CG_SUPPORT_ROM_MGCG;
  1259. }
  1260. static const struct amd_ip_funcs vi_common_ip_funcs = {
  1261. .name = "vi_common",
  1262. .early_init = vi_common_early_init,
  1263. .late_init = vi_common_late_init,
  1264. .sw_init = vi_common_sw_init,
  1265. .sw_fini = vi_common_sw_fini,
  1266. .hw_init = vi_common_hw_init,
  1267. .hw_fini = vi_common_hw_fini,
  1268. .suspend = vi_common_suspend,
  1269. .resume = vi_common_resume,
  1270. .is_idle = vi_common_is_idle,
  1271. .wait_for_idle = vi_common_wait_for_idle,
  1272. .soft_reset = vi_common_soft_reset,
  1273. .set_clockgating_state = vi_common_set_clockgating_state,
  1274. .set_powergating_state = vi_common_set_powergating_state,
  1275. .get_clockgating_state = vi_common_get_clockgating_state,
  1276. };
  1277. static const struct amdgpu_ip_block_version vi_common_ip_block =
  1278. {
  1279. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1280. .major = 1,
  1281. .minor = 0,
  1282. .rev = 0,
  1283. .funcs = &vi_common_ip_funcs,
  1284. };
  1285. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1286. {
  1287. /* in early init stage, vbios code won't work */
  1288. vi_detect_hw_virtualization(adev);
  1289. if (amdgpu_sriov_vf(adev))
  1290. adev->virt.ops = &xgpu_vi_virt_ops;
  1291. switch (adev->asic_type) {
  1292. case CHIP_TOPAZ:
  1293. /* topaz has no DCE, UVD, VCE */
  1294. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1295. amdgpu_ip_block_add(adev, &gmc_v7_4_ip_block);
  1296. amdgpu_ip_block_add(adev, &iceland_ih_ip_block);
  1297. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1298. if (adev->enable_virtual_display)
  1299. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1300. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1301. amdgpu_ip_block_add(adev, &sdma_v2_4_ip_block);
  1302. break;
  1303. case CHIP_FIJI:
  1304. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1305. amdgpu_ip_block_add(adev, &gmc_v8_5_ip_block);
  1306. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1307. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1308. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1309. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1310. else
  1311. amdgpu_ip_block_add(adev, &dce_v10_1_ip_block);
  1312. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1313. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1314. if (!amdgpu_sriov_vf(adev)) {
  1315. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1316. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1317. }
  1318. break;
  1319. case CHIP_TONGA:
  1320. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1321. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1322. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1323. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1324. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1325. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1326. else
  1327. amdgpu_ip_block_add(adev, &dce_v10_0_ip_block);
  1328. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1329. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1330. if (!amdgpu_sriov_vf(adev)) {
  1331. amdgpu_ip_block_add(adev, &uvd_v5_0_ip_block);
  1332. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1333. }
  1334. break;
  1335. case CHIP_POLARIS11:
  1336. case CHIP_POLARIS10:
  1337. case CHIP_POLARIS12:
  1338. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1339. amdgpu_ip_block_add(adev, &gmc_v8_1_ip_block);
  1340. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1341. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1342. if (adev->enable_virtual_display)
  1343. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1344. else
  1345. amdgpu_ip_block_add(adev, &dce_v11_2_ip_block);
  1346. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1347. amdgpu_ip_block_add(adev, &sdma_v3_1_ip_block);
  1348. amdgpu_ip_block_add(adev, &uvd_v6_3_ip_block);
  1349. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1350. break;
  1351. case CHIP_CARRIZO:
  1352. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1353. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1354. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1355. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1356. if (adev->enable_virtual_display)
  1357. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1358. else
  1359. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1360. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1361. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1362. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1363. amdgpu_ip_block_add(adev, &vce_v3_1_ip_block);
  1364. #if defined(CONFIG_DRM_AMD_ACP)
  1365. amdgpu_ip_block_add(adev, &acp_ip_block);
  1366. #endif
  1367. break;
  1368. case CHIP_STONEY:
  1369. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1370. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1371. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1372. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1373. if (adev->enable_virtual_display)
  1374. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1375. else
  1376. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1377. amdgpu_ip_block_add(adev, &gfx_v8_1_ip_block);
  1378. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1379. amdgpu_ip_block_add(adev, &uvd_v6_2_ip_block);
  1380. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1381. #if defined(CONFIG_DRM_AMD_ACP)
  1382. amdgpu_ip_block_add(adev, &acp_ip_block);
  1383. #endif
  1384. break;
  1385. default:
  1386. /* FIXME: not supported yet */
  1387. return -EINVAL;
  1388. }
  1389. return 0;
  1390. }