intel_sprite.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include <drm/drm_rect.h>
  36. #include <drm/drm_atomic.h>
  37. #include <drm/drm_plane_helper.h>
  38. #include "intel_drv.h"
  39. #include "intel_frontbuffer.h"
  40. #include <drm/i915_drm.h>
  41. #include "i915_drv.h"
  42. static bool
  43. format_is_yuv(uint32_t format)
  44. {
  45. switch (format) {
  46. case DRM_FORMAT_YUYV:
  47. case DRM_FORMAT_UYVY:
  48. case DRM_FORMAT_VYUY:
  49. case DRM_FORMAT_YVYU:
  50. return true;
  51. default:
  52. return false;
  53. }
  54. }
  55. int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
  56. int usecs)
  57. {
  58. /* paranoia */
  59. if (!adjusted_mode->crtc_htotal)
  60. return 1;
  61. return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
  62. 1000 * adjusted_mode->crtc_htotal);
  63. }
  64. /**
  65. * intel_pipe_update_start() - start update of a set of display registers
  66. * @crtc: the crtc of which the registers are going to be updated
  67. * @start_vbl_count: vblank counter return pointer used for error checking
  68. *
  69. * Mark the start of an update to pipe registers that should be updated
  70. * atomically regarding vblank. If the next vblank will happens within
  71. * the next 100 us, this function waits until the vblank passes.
  72. *
  73. * After a successful call to this function, interrupts will be disabled
  74. * until a subsequent call to intel_pipe_update_end(). That is done to
  75. * avoid random delays. The value written to @start_vbl_count should be
  76. * supplied to intel_pipe_update_end() for error checking.
  77. */
  78. void intel_pipe_update_start(struct intel_crtc *crtc)
  79. {
  80. const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
  81. long timeout = msecs_to_jiffies_timeout(1);
  82. int scanline, min, max, vblank_start;
  83. wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
  84. DEFINE_WAIT(wait);
  85. vblank_start = adjusted_mode->crtc_vblank_start;
  86. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  87. vblank_start = DIV_ROUND_UP(vblank_start, 2);
  88. /* FIXME needs to be calibrated sensibly */
  89. min = vblank_start - intel_usecs_to_scanlines(adjusted_mode, 100);
  90. max = vblank_start - 1;
  91. local_irq_disable();
  92. if (min <= 0 || max <= 0)
  93. return;
  94. if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
  95. return;
  96. crtc->debug.min_vbl = min;
  97. crtc->debug.max_vbl = max;
  98. trace_i915_pipe_update_start(crtc);
  99. for (;;) {
  100. /*
  101. * prepare_to_wait() has a memory barrier, which guarantees
  102. * other CPUs can see the task state update by the time we
  103. * read the scanline.
  104. */
  105. prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
  106. scanline = intel_get_crtc_scanline(crtc);
  107. if (scanline < min || scanline > max)
  108. break;
  109. if (timeout <= 0) {
  110. DRM_ERROR("Potential atomic update failure on pipe %c\n",
  111. pipe_name(crtc->pipe));
  112. break;
  113. }
  114. local_irq_enable();
  115. timeout = schedule_timeout(timeout);
  116. local_irq_disable();
  117. }
  118. finish_wait(wq, &wait);
  119. drm_crtc_vblank_put(&crtc->base);
  120. crtc->debug.scanline_start = scanline;
  121. crtc->debug.start_vbl_time = ktime_get();
  122. crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
  123. trace_i915_pipe_update_vblank_evaded(crtc);
  124. }
  125. /**
  126. * intel_pipe_update_end() - end update of a set of display registers
  127. * @crtc: the crtc of which the registers were updated
  128. * @start_vbl_count: start vblank counter (used for error checking)
  129. *
  130. * Mark the end of an update started with intel_pipe_update_start(). This
  131. * re-enables interrupts and verifies the update was actually completed
  132. * before a vblank using the value of @start_vbl_count.
  133. */
  134. void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
  135. {
  136. enum pipe pipe = crtc->pipe;
  137. int scanline_end = intel_get_crtc_scanline(crtc);
  138. u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
  139. ktime_t end_vbl_time = ktime_get();
  140. if (work) {
  141. work->flip_queued_vblank = end_vbl_count;
  142. smp_mb__before_atomic();
  143. atomic_set(&work->pending, 1);
  144. }
  145. trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
  146. /* We're still in the vblank-evade critical section, this can't race.
  147. * Would be slightly nice to just grab the vblank count and arm the
  148. * event outside of the critical section - the spinlock might spin for a
  149. * while ... */
  150. if (crtc->base.state->event) {
  151. WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
  152. spin_lock(&crtc->base.dev->event_lock);
  153. drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
  154. spin_unlock(&crtc->base.dev->event_lock);
  155. crtc->base.state->event = NULL;
  156. }
  157. local_irq_enable();
  158. if (crtc->debug.start_vbl_count &&
  159. crtc->debug.start_vbl_count != end_vbl_count) {
  160. DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
  161. pipe_name(pipe), crtc->debug.start_vbl_count,
  162. end_vbl_count,
  163. ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
  164. crtc->debug.min_vbl, crtc->debug.max_vbl,
  165. crtc->debug.scanline_start, scanline_end);
  166. }
  167. }
  168. static void
  169. skl_update_plane(struct drm_plane *drm_plane,
  170. const struct intel_crtc_state *crtc_state,
  171. const struct intel_plane_state *plane_state)
  172. {
  173. struct drm_device *dev = drm_plane->dev;
  174. struct drm_i915_private *dev_priv = to_i915(dev);
  175. struct intel_plane *intel_plane = to_intel_plane(drm_plane);
  176. struct drm_framebuffer *fb = plane_state->base.fb;
  177. enum plane_id plane_id = intel_plane->id;
  178. enum pipe pipe = intel_plane->pipe;
  179. u32 plane_ctl;
  180. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  181. u32 surf_addr = plane_state->main.offset;
  182. unsigned int rotation = plane_state->base.rotation;
  183. u32 stride = skl_plane_stride(fb, 0, rotation);
  184. int crtc_x = plane_state->base.dst.x1;
  185. int crtc_y = plane_state->base.dst.y1;
  186. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  187. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  188. uint32_t x = plane_state->main.x;
  189. uint32_t y = plane_state->main.y;
  190. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  191. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  192. plane_ctl = PLANE_CTL_ENABLE |
  193. PLANE_CTL_PIPE_GAMMA_ENABLE |
  194. PLANE_CTL_PIPE_CSC_ENABLE;
  195. plane_ctl |= skl_plane_ctl_format(fb->format->format);
  196. plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
  197. plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
  198. plane_ctl |= skl_plane_ctl_rotation(rotation);
  199. if (key->flags) {
  200. I915_WRITE(PLANE_KEYVAL(pipe, plane_id), key->min_value);
  201. I915_WRITE(PLANE_KEYMAX(pipe, plane_id), key->max_value);
  202. I915_WRITE(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
  203. }
  204. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  205. plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
  206. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  207. plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
  208. /* Sizes are 0 based */
  209. src_w--;
  210. src_h--;
  211. crtc_w--;
  212. crtc_h--;
  213. I915_WRITE(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
  214. I915_WRITE(PLANE_STRIDE(pipe, plane_id), stride);
  215. I915_WRITE(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
  216. /* program plane scaler */
  217. if (plane_state->scaler_id >= 0) {
  218. int scaler_id = plane_state->scaler_id;
  219. const struct intel_scaler *scaler;
  220. DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n",
  221. plane_id, PS_PLANE_SEL(plane_id));
  222. scaler = &crtc_state->scaler_state.scalers[scaler_id];
  223. I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
  224. PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
  225. I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
  226. I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
  227. I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
  228. ((crtc_w + 1) << 16)|(crtc_h + 1));
  229. I915_WRITE(PLANE_POS(pipe, plane_id), 0);
  230. } else {
  231. I915_WRITE(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
  232. }
  233. I915_WRITE(PLANE_CTL(pipe, plane_id), plane_ctl);
  234. I915_WRITE(PLANE_SURF(pipe, plane_id),
  235. intel_plane_ggtt_offset(plane_state) + surf_addr);
  236. POSTING_READ(PLANE_SURF(pipe, plane_id));
  237. }
  238. static void
  239. skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  240. {
  241. struct drm_device *dev = dplane->dev;
  242. struct drm_i915_private *dev_priv = to_i915(dev);
  243. struct intel_plane *intel_plane = to_intel_plane(dplane);
  244. enum plane_id plane_id = intel_plane->id;
  245. enum pipe pipe = intel_plane->pipe;
  246. I915_WRITE(PLANE_CTL(pipe, plane_id), 0);
  247. I915_WRITE(PLANE_SURF(pipe, plane_id), 0);
  248. POSTING_READ(PLANE_SURF(pipe, plane_id));
  249. }
  250. static void
  251. chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
  252. {
  253. struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
  254. enum plane_id plane_id = intel_plane->id;
  255. /* Seems RGB data bypasses the CSC always */
  256. if (!format_is_yuv(format))
  257. return;
  258. /*
  259. * BT.601 limited range YCbCr -> full range RGB
  260. *
  261. * |r| | 6537 4769 0| |cr |
  262. * |g| = |-3330 4769 -1605| x |y-64|
  263. * |b| | 0 4769 8263| |cb |
  264. *
  265. * Cb and Cr apparently come in as signed already, so no
  266. * need for any offset. For Y we need to remove the offset.
  267. */
  268. I915_WRITE(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
  269. I915_WRITE(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
  270. I915_WRITE(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
  271. I915_WRITE(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
  272. I915_WRITE(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
  273. I915_WRITE(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
  274. I915_WRITE(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
  275. I915_WRITE(SPCSCC8(plane_id), SPCSC_C0(8263));
  276. I915_WRITE(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
  277. I915_WRITE(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
  278. I915_WRITE(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
  279. I915_WRITE(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  280. I915_WRITE(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  281. I915_WRITE(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
  282. }
  283. static void
  284. vlv_update_plane(struct drm_plane *dplane,
  285. const struct intel_crtc_state *crtc_state,
  286. const struct intel_plane_state *plane_state)
  287. {
  288. struct drm_device *dev = dplane->dev;
  289. struct drm_i915_private *dev_priv = to_i915(dev);
  290. struct intel_plane *intel_plane = to_intel_plane(dplane);
  291. struct drm_framebuffer *fb = plane_state->base.fb;
  292. enum pipe pipe = intel_plane->pipe;
  293. enum plane_id plane_id = intel_plane->id;
  294. u32 sprctl;
  295. u32 sprsurf_offset, linear_offset;
  296. unsigned int rotation = plane_state->base.rotation;
  297. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  298. int crtc_x = plane_state->base.dst.x1;
  299. int crtc_y = plane_state->base.dst.y1;
  300. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  301. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  302. uint32_t x = plane_state->base.src.x1 >> 16;
  303. uint32_t y = plane_state->base.src.y1 >> 16;
  304. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  305. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  306. sprctl = SP_ENABLE;
  307. switch (fb->format->format) {
  308. case DRM_FORMAT_YUYV:
  309. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  310. break;
  311. case DRM_FORMAT_YVYU:
  312. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  313. break;
  314. case DRM_FORMAT_UYVY:
  315. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  316. break;
  317. case DRM_FORMAT_VYUY:
  318. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  319. break;
  320. case DRM_FORMAT_RGB565:
  321. sprctl |= SP_FORMAT_BGR565;
  322. break;
  323. case DRM_FORMAT_XRGB8888:
  324. sprctl |= SP_FORMAT_BGRX8888;
  325. break;
  326. case DRM_FORMAT_ARGB8888:
  327. sprctl |= SP_FORMAT_BGRA8888;
  328. break;
  329. case DRM_FORMAT_XBGR2101010:
  330. sprctl |= SP_FORMAT_RGBX1010102;
  331. break;
  332. case DRM_FORMAT_ABGR2101010:
  333. sprctl |= SP_FORMAT_RGBA1010102;
  334. break;
  335. case DRM_FORMAT_XBGR8888:
  336. sprctl |= SP_FORMAT_RGBX8888;
  337. break;
  338. case DRM_FORMAT_ABGR8888:
  339. sprctl |= SP_FORMAT_RGBA8888;
  340. break;
  341. default:
  342. /*
  343. * If we get here one of the upper layers failed to filter
  344. * out the unsupported plane formats
  345. */
  346. BUG();
  347. break;
  348. }
  349. /*
  350. * Enable gamma to match primary/cursor plane behaviour.
  351. * FIXME should be user controllable via propertiesa.
  352. */
  353. sprctl |= SP_GAMMA_ENABLE;
  354. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  355. sprctl |= SP_TILED;
  356. if (rotation & DRM_ROTATE_180)
  357. sprctl |= SP_ROTATE_180;
  358. if (rotation & DRM_REFLECT_X)
  359. sprctl |= SP_MIRROR;
  360. /* Sizes are 0 based */
  361. src_w--;
  362. src_h--;
  363. crtc_w--;
  364. crtc_h--;
  365. intel_add_fb_offsets(&x, &y, plane_state, 0);
  366. sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  367. if (rotation & DRM_ROTATE_180) {
  368. x += src_w;
  369. y += src_h;
  370. } else if (rotation & DRM_REFLECT_X) {
  371. x += src_w;
  372. }
  373. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  374. if (key->flags) {
  375. I915_WRITE(SPKEYMINVAL(pipe, plane_id), key->min_value);
  376. I915_WRITE(SPKEYMAXVAL(pipe, plane_id), key->max_value);
  377. I915_WRITE(SPKEYMSK(pipe, plane_id), key->channel_mask);
  378. }
  379. if (key->flags & I915_SET_COLORKEY_SOURCE)
  380. sprctl |= SP_SOURCE_KEY;
  381. if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
  382. chv_update_csc(intel_plane, fb->format->format);
  383. I915_WRITE(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
  384. I915_WRITE(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
  385. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  386. I915_WRITE(SPTILEOFF(pipe, plane_id), (y << 16) | x);
  387. else
  388. I915_WRITE(SPLINOFF(pipe, plane_id), linear_offset);
  389. I915_WRITE(SPCONSTALPHA(pipe, plane_id), 0);
  390. I915_WRITE(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
  391. I915_WRITE(SPCNTR(pipe, plane_id), sprctl);
  392. I915_WRITE(SPSURF(pipe, plane_id),
  393. intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
  394. POSTING_READ(SPSURF(pipe, plane_id));
  395. }
  396. static void
  397. vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
  398. {
  399. struct drm_device *dev = dplane->dev;
  400. struct drm_i915_private *dev_priv = to_i915(dev);
  401. struct intel_plane *intel_plane = to_intel_plane(dplane);
  402. enum pipe pipe = intel_plane->pipe;
  403. enum plane_id plane_id = intel_plane->id;
  404. I915_WRITE(SPCNTR(pipe, plane_id), 0);
  405. I915_WRITE(SPSURF(pipe, plane_id), 0);
  406. POSTING_READ(SPSURF(pipe, plane_id));
  407. }
  408. static void
  409. ivb_update_plane(struct drm_plane *plane,
  410. const struct intel_crtc_state *crtc_state,
  411. const struct intel_plane_state *plane_state)
  412. {
  413. struct drm_device *dev = plane->dev;
  414. struct drm_i915_private *dev_priv = to_i915(dev);
  415. struct intel_plane *intel_plane = to_intel_plane(plane);
  416. struct drm_framebuffer *fb = plane_state->base.fb;
  417. enum pipe pipe = intel_plane->pipe;
  418. u32 sprctl, sprscale = 0;
  419. u32 sprsurf_offset, linear_offset;
  420. unsigned int rotation = plane_state->base.rotation;
  421. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  422. int crtc_x = plane_state->base.dst.x1;
  423. int crtc_y = plane_state->base.dst.y1;
  424. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  425. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  426. uint32_t x = plane_state->base.src.x1 >> 16;
  427. uint32_t y = plane_state->base.src.y1 >> 16;
  428. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  429. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  430. sprctl = SPRITE_ENABLE;
  431. switch (fb->format->format) {
  432. case DRM_FORMAT_XBGR8888:
  433. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  434. break;
  435. case DRM_FORMAT_XRGB8888:
  436. sprctl |= SPRITE_FORMAT_RGBX888;
  437. break;
  438. case DRM_FORMAT_YUYV:
  439. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  440. break;
  441. case DRM_FORMAT_YVYU:
  442. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  443. break;
  444. case DRM_FORMAT_UYVY:
  445. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  446. break;
  447. case DRM_FORMAT_VYUY:
  448. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  449. break;
  450. default:
  451. BUG();
  452. }
  453. /*
  454. * Enable gamma to match primary/cursor plane behaviour.
  455. * FIXME should be user controllable via propertiesa.
  456. */
  457. sprctl |= SPRITE_GAMMA_ENABLE;
  458. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  459. sprctl |= SPRITE_TILED;
  460. if (rotation & DRM_ROTATE_180)
  461. sprctl |= SPRITE_ROTATE_180;
  462. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  463. sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
  464. else
  465. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  466. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  467. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  468. /* Sizes are 0 based */
  469. src_w--;
  470. src_h--;
  471. crtc_w--;
  472. crtc_h--;
  473. if (crtc_w != src_w || crtc_h != src_h)
  474. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  475. intel_add_fb_offsets(&x, &y, plane_state, 0);
  476. sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  477. /* HSW+ does this automagically in hardware */
  478. if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
  479. rotation & DRM_ROTATE_180) {
  480. x += src_w;
  481. y += src_h;
  482. }
  483. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  484. if (key->flags) {
  485. I915_WRITE(SPRKEYVAL(pipe), key->min_value);
  486. I915_WRITE(SPRKEYMAX(pipe), key->max_value);
  487. I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
  488. }
  489. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  490. sprctl |= SPRITE_DEST_KEY;
  491. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  492. sprctl |= SPRITE_SOURCE_KEY;
  493. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  494. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  495. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  496. * register */
  497. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  498. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  499. else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  500. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  501. else
  502. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  503. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  504. if (intel_plane->can_scale)
  505. I915_WRITE(SPRSCALE(pipe), sprscale);
  506. I915_WRITE(SPRCTL(pipe), sprctl);
  507. I915_WRITE(SPRSURF(pipe),
  508. intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
  509. POSTING_READ(SPRSURF(pipe));
  510. }
  511. static void
  512. ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  513. {
  514. struct drm_device *dev = plane->dev;
  515. struct drm_i915_private *dev_priv = to_i915(dev);
  516. struct intel_plane *intel_plane = to_intel_plane(plane);
  517. int pipe = intel_plane->pipe;
  518. I915_WRITE(SPRCTL(pipe), 0);
  519. /* Can't leave the scaler enabled... */
  520. if (intel_plane->can_scale)
  521. I915_WRITE(SPRSCALE(pipe), 0);
  522. I915_WRITE(SPRSURF(pipe), 0);
  523. POSTING_READ(SPRSURF(pipe));
  524. }
  525. static void
  526. ilk_update_plane(struct drm_plane *plane,
  527. const struct intel_crtc_state *crtc_state,
  528. const struct intel_plane_state *plane_state)
  529. {
  530. struct drm_device *dev = plane->dev;
  531. struct drm_i915_private *dev_priv = to_i915(dev);
  532. struct intel_plane *intel_plane = to_intel_plane(plane);
  533. struct drm_framebuffer *fb = plane_state->base.fb;
  534. int pipe = intel_plane->pipe;
  535. u32 dvscntr, dvsscale;
  536. u32 dvssurf_offset, linear_offset;
  537. unsigned int rotation = plane_state->base.rotation;
  538. const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
  539. int crtc_x = plane_state->base.dst.x1;
  540. int crtc_y = plane_state->base.dst.y1;
  541. uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
  542. uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
  543. uint32_t x = plane_state->base.src.x1 >> 16;
  544. uint32_t y = plane_state->base.src.y1 >> 16;
  545. uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
  546. uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
  547. dvscntr = DVS_ENABLE;
  548. switch (fb->format->format) {
  549. case DRM_FORMAT_XBGR8888:
  550. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  551. break;
  552. case DRM_FORMAT_XRGB8888:
  553. dvscntr |= DVS_FORMAT_RGBX888;
  554. break;
  555. case DRM_FORMAT_YUYV:
  556. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  557. break;
  558. case DRM_FORMAT_YVYU:
  559. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  560. break;
  561. case DRM_FORMAT_UYVY:
  562. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  563. break;
  564. case DRM_FORMAT_VYUY:
  565. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  566. break;
  567. default:
  568. BUG();
  569. }
  570. /*
  571. * Enable gamma to match primary/cursor plane behaviour.
  572. * FIXME should be user controllable via propertiesa.
  573. */
  574. dvscntr |= DVS_GAMMA_ENABLE;
  575. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  576. dvscntr |= DVS_TILED;
  577. if (rotation & DRM_ROTATE_180)
  578. dvscntr |= DVS_ROTATE_180;
  579. if (IS_GEN6(dev_priv))
  580. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  581. /* Sizes are 0 based */
  582. src_w--;
  583. src_h--;
  584. crtc_w--;
  585. crtc_h--;
  586. dvsscale = 0;
  587. if (crtc_w != src_w || crtc_h != src_h)
  588. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  589. intel_add_fb_offsets(&x, &y, plane_state, 0);
  590. dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  591. if (rotation & DRM_ROTATE_180) {
  592. x += src_w;
  593. y += src_h;
  594. }
  595. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  596. if (key->flags) {
  597. I915_WRITE(DVSKEYVAL(pipe), key->min_value);
  598. I915_WRITE(DVSKEYMAX(pipe), key->max_value);
  599. I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
  600. }
  601. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  602. dvscntr |= DVS_DEST_KEY;
  603. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  604. dvscntr |= DVS_SOURCE_KEY;
  605. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  606. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  607. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  608. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  609. else
  610. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  611. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  612. I915_WRITE(DVSSCALE(pipe), dvsscale);
  613. I915_WRITE(DVSCNTR(pipe), dvscntr);
  614. I915_WRITE(DVSSURF(pipe),
  615. intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
  616. POSTING_READ(DVSSURF(pipe));
  617. }
  618. static void
  619. ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
  620. {
  621. struct drm_device *dev = plane->dev;
  622. struct drm_i915_private *dev_priv = to_i915(dev);
  623. struct intel_plane *intel_plane = to_intel_plane(plane);
  624. int pipe = intel_plane->pipe;
  625. I915_WRITE(DVSCNTR(pipe), 0);
  626. /* Disable the scaler */
  627. I915_WRITE(DVSSCALE(pipe), 0);
  628. I915_WRITE(DVSSURF(pipe), 0);
  629. POSTING_READ(DVSSURF(pipe));
  630. }
  631. static int
  632. intel_check_sprite_plane(struct drm_plane *plane,
  633. struct intel_crtc_state *crtc_state,
  634. struct intel_plane_state *state)
  635. {
  636. struct drm_i915_private *dev_priv = to_i915(plane->dev);
  637. struct drm_crtc *crtc = state->base.crtc;
  638. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  639. struct intel_plane *intel_plane = to_intel_plane(plane);
  640. struct drm_framebuffer *fb = state->base.fb;
  641. int crtc_x, crtc_y;
  642. unsigned int crtc_w, crtc_h;
  643. uint32_t src_x, src_y, src_w, src_h;
  644. struct drm_rect *src = &state->base.src;
  645. struct drm_rect *dst = &state->base.dst;
  646. const struct drm_rect *clip = &state->clip;
  647. int hscale, vscale;
  648. int max_scale, min_scale;
  649. bool can_scale;
  650. int ret;
  651. *src = drm_plane_state_src(&state->base);
  652. *dst = drm_plane_state_dest(&state->base);
  653. if (!fb) {
  654. state->base.visible = false;
  655. return 0;
  656. }
  657. /* Don't modify another pipe's plane */
  658. if (intel_plane->pipe != intel_crtc->pipe) {
  659. DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
  660. return -EINVAL;
  661. }
  662. /* FIXME check all gen limits */
  663. if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
  664. DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
  665. return -EINVAL;
  666. }
  667. /* setup can_scale, min_scale, max_scale */
  668. if (INTEL_GEN(dev_priv) >= 9) {
  669. /* use scaler when colorkey is not required */
  670. if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
  671. can_scale = 1;
  672. min_scale = 1;
  673. max_scale = skl_max_scale(intel_crtc, crtc_state);
  674. } else {
  675. can_scale = 0;
  676. min_scale = DRM_PLANE_HELPER_NO_SCALING;
  677. max_scale = DRM_PLANE_HELPER_NO_SCALING;
  678. }
  679. } else {
  680. can_scale = intel_plane->can_scale;
  681. max_scale = intel_plane->max_downscale << 16;
  682. min_scale = intel_plane->can_scale ? 1 : (1 << 16);
  683. }
  684. /*
  685. * FIXME the following code does a bunch of fuzzy adjustments to the
  686. * coordinates and sizes. We probably need some way to decide whether
  687. * more strict checking should be done instead.
  688. */
  689. drm_rect_rotate(src, fb->width << 16, fb->height << 16,
  690. state->base.rotation);
  691. hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
  692. BUG_ON(hscale < 0);
  693. vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
  694. BUG_ON(vscale < 0);
  695. state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
  696. crtc_x = dst->x1;
  697. crtc_y = dst->y1;
  698. crtc_w = drm_rect_width(dst);
  699. crtc_h = drm_rect_height(dst);
  700. if (state->base.visible) {
  701. /* check again in case clipping clamped the results */
  702. hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
  703. if (hscale < 0) {
  704. DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
  705. drm_rect_debug_print("src: ", src, true);
  706. drm_rect_debug_print("dst: ", dst, false);
  707. return hscale;
  708. }
  709. vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
  710. if (vscale < 0) {
  711. DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
  712. drm_rect_debug_print("src: ", src, true);
  713. drm_rect_debug_print("dst: ", dst, false);
  714. return vscale;
  715. }
  716. /* Make the source viewport size an exact multiple of the scaling factors. */
  717. drm_rect_adjust_size(src,
  718. drm_rect_width(dst) * hscale - drm_rect_width(src),
  719. drm_rect_height(dst) * vscale - drm_rect_height(src));
  720. drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
  721. state->base.rotation);
  722. /* sanity check to make sure the src viewport wasn't enlarged */
  723. WARN_ON(src->x1 < (int) state->base.src_x ||
  724. src->y1 < (int) state->base.src_y ||
  725. src->x2 > (int) state->base.src_x + state->base.src_w ||
  726. src->y2 > (int) state->base.src_y + state->base.src_h);
  727. /*
  728. * Hardware doesn't handle subpixel coordinates.
  729. * Adjust to (macro)pixel boundary, but be careful not to
  730. * increase the source viewport size, because that could
  731. * push the downscaling factor out of bounds.
  732. */
  733. src_x = src->x1 >> 16;
  734. src_w = drm_rect_width(src) >> 16;
  735. src_y = src->y1 >> 16;
  736. src_h = drm_rect_height(src) >> 16;
  737. if (format_is_yuv(fb->format->format)) {
  738. src_x &= ~1;
  739. src_w &= ~1;
  740. /*
  741. * Must keep src and dst the
  742. * same if we can't scale.
  743. */
  744. if (!can_scale)
  745. crtc_w &= ~1;
  746. if (crtc_w == 0)
  747. state->base.visible = false;
  748. }
  749. }
  750. /* Check size restrictions when scaling */
  751. if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
  752. unsigned int width_bytes;
  753. int cpp = fb->format->cpp[0];
  754. WARN_ON(!can_scale);
  755. /* FIXME interlacing min height is 6 */
  756. if (crtc_w < 3 || crtc_h < 3)
  757. state->base.visible = false;
  758. if (src_w < 3 || src_h < 3)
  759. state->base.visible = false;
  760. width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
  761. if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
  762. width_bytes > 4096 || fb->pitches[0] > 4096)) {
  763. DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
  764. return -EINVAL;
  765. }
  766. }
  767. if (state->base.visible) {
  768. src->x1 = src_x << 16;
  769. src->x2 = (src_x + src_w) << 16;
  770. src->y1 = src_y << 16;
  771. src->y2 = (src_y + src_h) << 16;
  772. }
  773. dst->x1 = crtc_x;
  774. dst->x2 = crtc_x + crtc_w;
  775. dst->y1 = crtc_y;
  776. dst->y2 = crtc_y + crtc_h;
  777. if (INTEL_GEN(dev_priv) >= 9) {
  778. ret = skl_check_plane_surface(state);
  779. if (ret)
  780. return ret;
  781. }
  782. return 0;
  783. }
  784. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  785. struct drm_file *file_priv)
  786. {
  787. struct drm_i915_private *dev_priv = to_i915(dev);
  788. struct drm_intel_sprite_colorkey *set = data;
  789. struct drm_plane *plane;
  790. struct drm_plane_state *plane_state;
  791. struct drm_atomic_state *state;
  792. struct drm_modeset_acquire_ctx ctx;
  793. int ret = 0;
  794. /* Make sure we don't try to enable both src & dest simultaneously */
  795. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  796. return -EINVAL;
  797. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  798. set->flags & I915_SET_COLORKEY_DESTINATION)
  799. return -EINVAL;
  800. plane = drm_plane_find(dev, set->plane_id);
  801. if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
  802. return -ENOENT;
  803. drm_modeset_acquire_init(&ctx, 0);
  804. state = drm_atomic_state_alloc(plane->dev);
  805. if (!state) {
  806. ret = -ENOMEM;
  807. goto out;
  808. }
  809. state->acquire_ctx = &ctx;
  810. while (1) {
  811. plane_state = drm_atomic_get_plane_state(state, plane);
  812. ret = PTR_ERR_OR_ZERO(plane_state);
  813. if (!ret) {
  814. to_intel_plane_state(plane_state)->ckey = *set;
  815. ret = drm_atomic_commit(state);
  816. }
  817. if (ret != -EDEADLK)
  818. break;
  819. drm_atomic_state_clear(state);
  820. drm_modeset_backoff(&ctx);
  821. }
  822. drm_atomic_state_put(state);
  823. out:
  824. drm_modeset_drop_locks(&ctx);
  825. drm_modeset_acquire_fini(&ctx);
  826. return ret;
  827. }
  828. static const uint32_t ilk_plane_formats[] = {
  829. DRM_FORMAT_XRGB8888,
  830. DRM_FORMAT_YUYV,
  831. DRM_FORMAT_YVYU,
  832. DRM_FORMAT_UYVY,
  833. DRM_FORMAT_VYUY,
  834. };
  835. static const uint32_t snb_plane_formats[] = {
  836. DRM_FORMAT_XBGR8888,
  837. DRM_FORMAT_XRGB8888,
  838. DRM_FORMAT_YUYV,
  839. DRM_FORMAT_YVYU,
  840. DRM_FORMAT_UYVY,
  841. DRM_FORMAT_VYUY,
  842. };
  843. static const uint32_t vlv_plane_formats[] = {
  844. DRM_FORMAT_RGB565,
  845. DRM_FORMAT_ABGR8888,
  846. DRM_FORMAT_ARGB8888,
  847. DRM_FORMAT_XBGR8888,
  848. DRM_FORMAT_XRGB8888,
  849. DRM_FORMAT_XBGR2101010,
  850. DRM_FORMAT_ABGR2101010,
  851. DRM_FORMAT_YUYV,
  852. DRM_FORMAT_YVYU,
  853. DRM_FORMAT_UYVY,
  854. DRM_FORMAT_VYUY,
  855. };
  856. static uint32_t skl_plane_formats[] = {
  857. DRM_FORMAT_RGB565,
  858. DRM_FORMAT_ABGR8888,
  859. DRM_FORMAT_ARGB8888,
  860. DRM_FORMAT_XBGR8888,
  861. DRM_FORMAT_XRGB8888,
  862. DRM_FORMAT_YUYV,
  863. DRM_FORMAT_YVYU,
  864. DRM_FORMAT_UYVY,
  865. DRM_FORMAT_VYUY,
  866. };
  867. struct intel_plane *
  868. intel_sprite_plane_create(struct drm_i915_private *dev_priv,
  869. enum pipe pipe, int plane)
  870. {
  871. struct intel_plane *intel_plane = NULL;
  872. struct intel_plane_state *state = NULL;
  873. unsigned long possible_crtcs;
  874. const uint32_t *plane_formats;
  875. unsigned int supported_rotations;
  876. int num_plane_formats;
  877. int ret;
  878. intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
  879. if (!intel_plane) {
  880. ret = -ENOMEM;
  881. goto fail;
  882. }
  883. state = intel_create_plane_state(&intel_plane->base);
  884. if (!state) {
  885. ret = -ENOMEM;
  886. goto fail;
  887. }
  888. intel_plane->base.state = &state->base;
  889. if (INTEL_GEN(dev_priv) >= 9) {
  890. intel_plane->can_scale = true;
  891. state->scaler_id = -1;
  892. intel_plane->update_plane = skl_update_plane;
  893. intel_plane->disable_plane = skl_disable_plane;
  894. plane_formats = skl_plane_formats;
  895. num_plane_formats = ARRAY_SIZE(skl_plane_formats);
  896. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  897. intel_plane->can_scale = false;
  898. intel_plane->max_downscale = 1;
  899. intel_plane->update_plane = vlv_update_plane;
  900. intel_plane->disable_plane = vlv_disable_plane;
  901. plane_formats = vlv_plane_formats;
  902. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  903. } else if (INTEL_GEN(dev_priv) >= 7) {
  904. if (IS_IVYBRIDGE(dev_priv)) {
  905. intel_plane->can_scale = true;
  906. intel_plane->max_downscale = 2;
  907. } else {
  908. intel_plane->can_scale = false;
  909. intel_plane->max_downscale = 1;
  910. }
  911. intel_plane->update_plane = ivb_update_plane;
  912. intel_plane->disable_plane = ivb_disable_plane;
  913. plane_formats = snb_plane_formats;
  914. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  915. } else {
  916. intel_plane->can_scale = true;
  917. intel_plane->max_downscale = 16;
  918. intel_plane->update_plane = ilk_update_plane;
  919. intel_plane->disable_plane = ilk_disable_plane;
  920. if (IS_GEN6(dev_priv)) {
  921. plane_formats = snb_plane_formats;
  922. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  923. } else {
  924. plane_formats = ilk_plane_formats;
  925. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  926. }
  927. }
  928. if (INTEL_GEN(dev_priv) >= 9) {
  929. supported_rotations =
  930. DRM_ROTATE_0 | DRM_ROTATE_90 |
  931. DRM_ROTATE_180 | DRM_ROTATE_270;
  932. } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
  933. supported_rotations =
  934. DRM_ROTATE_0 | DRM_ROTATE_180 |
  935. DRM_REFLECT_X;
  936. } else {
  937. supported_rotations =
  938. DRM_ROTATE_0 | DRM_ROTATE_180;
  939. }
  940. intel_plane->pipe = pipe;
  941. intel_plane->plane = plane;
  942. intel_plane->id = PLANE_SPRITE0 + plane;
  943. intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
  944. intel_plane->check_plane = intel_check_sprite_plane;
  945. possible_crtcs = (1 << pipe);
  946. if (INTEL_GEN(dev_priv) >= 9)
  947. ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
  948. possible_crtcs, &intel_plane_funcs,
  949. plane_formats, num_plane_formats,
  950. DRM_PLANE_TYPE_OVERLAY,
  951. "plane %d%c", plane + 2, pipe_name(pipe));
  952. else
  953. ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
  954. possible_crtcs, &intel_plane_funcs,
  955. plane_formats, num_plane_formats,
  956. DRM_PLANE_TYPE_OVERLAY,
  957. "sprite %c", sprite_name(pipe, plane));
  958. if (ret)
  959. goto fail;
  960. drm_plane_create_rotation_property(&intel_plane->base,
  961. DRM_ROTATE_0,
  962. supported_rotations);
  963. drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
  964. return intel_plane;
  965. fail:
  966. kfree(state);
  967. kfree(intel_plane);
  968. return ERR_PTR(ret);
  969. }