uvd_v4_2.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "cikd.h"
  29. #include "uvd/uvd_4_2_d.h"
  30. #include "uvd/uvd_4_2_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "bif/bif_4_1_d.h"
  34. #include "smu/smu_7_0_1_d.h"
  35. #include "smu/smu_7_0_1_sh_mask.h"
  36. static void uvd_v4_2_mc_resume(struct amdgpu_device *adev);
  37. static void uvd_v4_2_set_ring_funcs(struct amdgpu_device *adev);
  38. static void uvd_v4_2_set_irq_funcs(struct amdgpu_device *adev);
  39. static int uvd_v4_2_start(struct amdgpu_device *adev);
  40. static void uvd_v4_2_stop(struct amdgpu_device *adev);
  41. static int uvd_v4_2_set_clockgating_state(void *handle,
  42. enum amd_clockgating_state state);
  43. static void uvd_v4_2_set_dcm(struct amdgpu_device *adev,
  44. bool sw_mode);
  45. /**
  46. * uvd_v4_2_ring_get_rptr - get read pointer
  47. *
  48. * @ring: amdgpu_ring pointer
  49. *
  50. * Returns the current hardware read pointer
  51. */
  52. static uint32_t uvd_v4_2_ring_get_rptr(struct amdgpu_ring *ring)
  53. {
  54. struct amdgpu_device *adev = ring->adev;
  55. return RREG32(mmUVD_RBC_RB_RPTR);
  56. }
  57. /**
  58. * uvd_v4_2_ring_get_wptr - get write pointer
  59. *
  60. * @ring: amdgpu_ring pointer
  61. *
  62. * Returns the current hardware write pointer
  63. */
  64. static uint32_t uvd_v4_2_ring_get_wptr(struct amdgpu_ring *ring)
  65. {
  66. struct amdgpu_device *adev = ring->adev;
  67. return RREG32(mmUVD_RBC_RB_WPTR);
  68. }
  69. /**
  70. * uvd_v4_2_ring_set_wptr - set write pointer
  71. *
  72. * @ring: amdgpu_ring pointer
  73. *
  74. * Commits the write pointer to the hardware
  75. */
  76. static void uvd_v4_2_ring_set_wptr(struct amdgpu_ring *ring)
  77. {
  78. struct amdgpu_device *adev = ring->adev;
  79. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  80. }
  81. static int uvd_v4_2_early_init(void *handle)
  82. {
  83. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  84. uvd_v4_2_set_ring_funcs(adev);
  85. uvd_v4_2_set_irq_funcs(adev);
  86. return 0;
  87. }
  88. static int uvd_v4_2_sw_init(void *handle)
  89. {
  90. struct amdgpu_ring *ring;
  91. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  92. int r;
  93. /* UVD TRAP */
  94. r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
  95. if (r)
  96. return r;
  97. r = amdgpu_uvd_sw_init(adev);
  98. if (r)
  99. return r;
  100. r = amdgpu_uvd_resume(adev);
  101. if (r)
  102. return r;
  103. ring = &adev->uvd.ring;
  104. sprintf(ring->name, "uvd");
  105. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  106. return r;
  107. }
  108. static int uvd_v4_2_sw_fini(void *handle)
  109. {
  110. int r;
  111. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  112. r = amdgpu_uvd_suspend(adev);
  113. if (r)
  114. return r;
  115. r = amdgpu_uvd_sw_fini(adev);
  116. if (r)
  117. return r;
  118. return r;
  119. }
  120. static void uvd_v4_2_enable_mgcg(struct amdgpu_device *adev,
  121. bool enable);
  122. /**
  123. * uvd_v4_2_hw_init - start and test UVD block
  124. *
  125. * @adev: amdgpu_device pointer
  126. *
  127. * Initialize the hardware, boot up the VCPU and do some testing
  128. */
  129. static int uvd_v4_2_hw_init(void *handle)
  130. {
  131. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  132. struct amdgpu_ring *ring = &adev->uvd.ring;
  133. uint32_t tmp;
  134. int r;
  135. uvd_v4_2_enable_mgcg(adev, true);
  136. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  137. ring->ready = true;
  138. r = amdgpu_ring_test_ring(ring);
  139. if (r) {
  140. ring->ready = false;
  141. goto done;
  142. }
  143. r = amdgpu_ring_alloc(ring, 10);
  144. if (r) {
  145. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  146. goto done;
  147. }
  148. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  149. amdgpu_ring_write(ring, tmp);
  150. amdgpu_ring_write(ring, 0xFFFFF);
  151. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  152. amdgpu_ring_write(ring, tmp);
  153. amdgpu_ring_write(ring, 0xFFFFF);
  154. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  155. amdgpu_ring_write(ring, tmp);
  156. amdgpu_ring_write(ring, 0xFFFFF);
  157. /* Clear timeout status bits */
  158. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  159. amdgpu_ring_write(ring, 0x8);
  160. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  161. amdgpu_ring_write(ring, 3);
  162. amdgpu_ring_commit(ring);
  163. done:
  164. if (!r)
  165. DRM_INFO("UVD initialized successfully.\n");
  166. return r;
  167. }
  168. /**
  169. * uvd_v4_2_hw_fini - stop the hardware block
  170. *
  171. * @adev: amdgpu_device pointer
  172. *
  173. * Stop the UVD block, mark ring as not ready any more
  174. */
  175. static int uvd_v4_2_hw_fini(void *handle)
  176. {
  177. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  178. struct amdgpu_ring *ring = &adev->uvd.ring;
  179. if (RREG32(mmUVD_STATUS) != 0)
  180. uvd_v4_2_stop(adev);
  181. ring->ready = false;
  182. return 0;
  183. }
  184. static int uvd_v4_2_suspend(void *handle)
  185. {
  186. int r;
  187. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  188. r = uvd_v4_2_hw_fini(adev);
  189. if (r)
  190. return r;
  191. r = amdgpu_uvd_suspend(adev);
  192. if (r)
  193. return r;
  194. return r;
  195. }
  196. static int uvd_v4_2_resume(void *handle)
  197. {
  198. int r;
  199. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  200. r = amdgpu_uvd_resume(adev);
  201. if (r)
  202. return r;
  203. r = uvd_v4_2_hw_init(adev);
  204. if (r)
  205. return r;
  206. return r;
  207. }
  208. /**
  209. * uvd_v4_2_start - start UVD block
  210. *
  211. * @adev: amdgpu_device pointer
  212. *
  213. * Setup and start the UVD block
  214. */
  215. static int uvd_v4_2_start(struct amdgpu_device *adev)
  216. {
  217. struct amdgpu_ring *ring = &adev->uvd.ring;
  218. uint32_t rb_bufsz;
  219. int i, j, r;
  220. u32 tmp;
  221. /* disable byte swapping */
  222. u32 lmi_swap_cntl = 0;
  223. u32 mp_swap_cntl = 0;
  224. /* set uvd busy */
  225. WREG32_P(mmUVD_STATUS, 1<<2, ~(1<<2));
  226. uvd_v4_2_set_dcm(adev, true);
  227. WREG32(mmUVD_CGC_GATE, 0);
  228. /* take UVD block out of reset */
  229. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  230. mdelay(5);
  231. /* enable VCPU clock */
  232. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  233. /* disable interupt */
  234. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  235. #ifdef __BIG_ENDIAN
  236. /* swap (8 in 32) RB and IB */
  237. lmi_swap_cntl = 0xa;
  238. mp_swap_cntl = 0;
  239. #endif
  240. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  241. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  242. /* initialize UVD memory controller */
  243. WREG32(mmUVD_LMI_CTRL, 0x203108);
  244. tmp = RREG32(mmUVD_MPC_CNTL);
  245. WREG32(mmUVD_MPC_CNTL, tmp | 0x10);
  246. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  247. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  248. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  249. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  250. WREG32(mmUVD_MPC_SET_ALU, 0);
  251. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  252. uvd_v4_2_mc_resume(adev);
  253. tmp = RREG32_UVD_CTX(ixUVD_LMI_CACHE_CTRL);
  254. WREG32_UVD_CTX(ixUVD_LMI_CACHE_CTRL, tmp & (~0x10));
  255. /* enable UMC */
  256. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  257. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__LMI_SOFT_RESET_MASK);
  258. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  259. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  260. mdelay(10);
  261. for (i = 0; i < 10; ++i) {
  262. uint32_t status;
  263. for (j = 0; j < 100; ++j) {
  264. status = RREG32(mmUVD_STATUS);
  265. if (status & 2)
  266. break;
  267. mdelay(10);
  268. }
  269. r = 0;
  270. if (status & 2)
  271. break;
  272. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  273. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  274. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  275. mdelay(10);
  276. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  277. mdelay(10);
  278. r = -1;
  279. }
  280. if (r) {
  281. DRM_ERROR("UVD not responding, giving up!!!\n");
  282. return r;
  283. }
  284. /* enable interupt */
  285. WREG32_P(mmUVD_MASTINT_EN, 3<<1, ~(3 << 1));
  286. WREG32_P(mmUVD_STATUS, 0, ~(1<<2));
  287. /* force RBC into idle state */
  288. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  289. /* Set the write pointer delay */
  290. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  291. /* programm the 4GB memory segment for rptr and ring buffer */
  292. WREG32(mmUVD_LMI_EXT40_ADDR, upper_32_bits(ring->gpu_addr) |
  293. (0x7 << 16) | (0x1 << 31));
  294. /* Initialize the ring buffer's read and write pointers */
  295. WREG32(mmUVD_RBC_RB_RPTR, 0x0);
  296. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  297. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  298. /* set the ring address */
  299. WREG32(mmUVD_RBC_RB_BASE, ring->gpu_addr);
  300. /* Set ring buffer size */
  301. rb_bufsz = order_base_2(ring->ring_size);
  302. rb_bufsz = (0x1 << 8) | rb_bufsz;
  303. WREG32_P(mmUVD_RBC_RB_CNTL, rb_bufsz, ~0x11f1f);
  304. return 0;
  305. }
  306. /**
  307. * uvd_v4_2_stop - stop UVD block
  308. *
  309. * @adev: amdgpu_device pointer
  310. *
  311. * stop the UVD block
  312. */
  313. static void uvd_v4_2_stop(struct amdgpu_device *adev)
  314. {
  315. uint32_t i, j;
  316. uint32_t status;
  317. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  318. for (i = 0; i < 10; ++i) {
  319. for (j = 0; j < 100; ++j) {
  320. status = RREG32(mmUVD_STATUS);
  321. if (status & 2)
  322. break;
  323. mdelay(1);
  324. }
  325. break;
  326. }
  327. for (i = 0; i < 10; ++i) {
  328. for (j = 0; j < 100; ++j) {
  329. status = RREG32(mmUVD_LMI_STATUS);
  330. if (status & 0xf)
  331. break;
  332. mdelay(1);
  333. }
  334. break;
  335. }
  336. /* Stall UMC and register bus before resetting VCPU */
  337. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  338. for (i = 0; i < 10; ++i) {
  339. for (j = 0; j < 100; ++j) {
  340. status = RREG32(mmUVD_LMI_STATUS);
  341. if (status & 0x240)
  342. break;
  343. mdelay(1);
  344. }
  345. break;
  346. }
  347. WREG32_P(0x3D49, 0, ~(1 << 2));
  348. WREG32_P(mmUVD_VCPU_CNTL, 0, ~(1 << 9));
  349. /* put LMI, VCPU, RBC etc... into reset */
  350. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  351. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  352. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  353. WREG32(mmUVD_STATUS, 0);
  354. uvd_v4_2_set_dcm(adev, false);
  355. }
  356. /**
  357. * uvd_v4_2_ring_emit_fence - emit an fence & trap command
  358. *
  359. * @ring: amdgpu_ring pointer
  360. * @fence: fence to emit
  361. *
  362. * Write a fence and a trap command to the ring.
  363. */
  364. static void uvd_v4_2_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  365. unsigned flags)
  366. {
  367. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  368. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  369. amdgpu_ring_write(ring, seq);
  370. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  371. amdgpu_ring_write(ring, addr & 0xffffffff);
  372. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  373. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  374. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  375. amdgpu_ring_write(ring, 0);
  376. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  377. amdgpu_ring_write(ring, 0);
  378. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  379. amdgpu_ring_write(ring, 0);
  380. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  381. amdgpu_ring_write(ring, 2);
  382. }
  383. /**
  384. * uvd_v4_2_ring_emit_hdp_flush - emit an hdp flush
  385. *
  386. * @ring: amdgpu_ring pointer
  387. *
  388. * Emits an hdp flush.
  389. */
  390. static void uvd_v4_2_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  391. {
  392. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  393. amdgpu_ring_write(ring, 0);
  394. }
  395. /**
  396. * uvd_v4_2_ring_hdp_invalidate - emit an hdp invalidate
  397. *
  398. * @ring: amdgpu_ring pointer
  399. *
  400. * Emits an hdp invalidate.
  401. */
  402. static void uvd_v4_2_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  403. {
  404. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  405. amdgpu_ring_write(ring, 1);
  406. }
  407. /**
  408. * uvd_v4_2_ring_test_ring - register write test
  409. *
  410. * @ring: amdgpu_ring pointer
  411. *
  412. * Test if we can successfully write to the context register
  413. */
  414. static int uvd_v4_2_ring_test_ring(struct amdgpu_ring *ring)
  415. {
  416. struct amdgpu_device *adev = ring->adev;
  417. uint32_t tmp = 0;
  418. unsigned i;
  419. int r;
  420. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  421. r = amdgpu_ring_alloc(ring, 3);
  422. if (r) {
  423. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  424. ring->idx, r);
  425. return r;
  426. }
  427. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  428. amdgpu_ring_write(ring, 0xDEADBEEF);
  429. amdgpu_ring_commit(ring);
  430. for (i = 0; i < adev->usec_timeout; i++) {
  431. tmp = RREG32(mmUVD_CONTEXT_ID);
  432. if (tmp == 0xDEADBEEF)
  433. break;
  434. DRM_UDELAY(1);
  435. }
  436. if (i < adev->usec_timeout) {
  437. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  438. ring->idx, i);
  439. } else {
  440. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  441. ring->idx, tmp);
  442. r = -EINVAL;
  443. }
  444. return r;
  445. }
  446. /**
  447. * uvd_v4_2_ring_emit_ib - execute indirect buffer
  448. *
  449. * @ring: amdgpu_ring pointer
  450. * @ib: indirect buffer to execute
  451. *
  452. * Write ring commands to execute the indirect buffer
  453. */
  454. static void uvd_v4_2_ring_emit_ib(struct amdgpu_ring *ring,
  455. struct amdgpu_ib *ib,
  456. unsigned vm_id, bool ctx_switch)
  457. {
  458. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_BASE, 0));
  459. amdgpu_ring_write(ring, ib->gpu_addr);
  460. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  461. amdgpu_ring_write(ring, ib->length_dw);
  462. }
  463. /**
  464. * uvd_v4_2_mc_resume - memory controller programming
  465. *
  466. * @adev: amdgpu_device pointer
  467. *
  468. * Let the UVD memory controller know it's offsets
  469. */
  470. static void uvd_v4_2_mc_resume(struct amdgpu_device *adev)
  471. {
  472. uint64_t addr;
  473. uint32_t size;
  474. /* programm the VCPU memory controller bits 0-27 */
  475. addr = (adev->uvd.gpu_addr + AMDGPU_UVD_FIRMWARE_OFFSET) >> 3;
  476. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4) >> 3;
  477. WREG32(mmUVD_VCPU_CACHE_OFFSET0, addr);
  478. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  479. addr += size;
  480. size = AMDGPU_UVD_HEAP_SIZE >> 3;
  481. WREG32(mmUVD_VCPU_CACHE_OFFSET1, addr);
  482. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  483. addr += size;
  484. size = (AMDGPU_UVD_STACK_SIZE +
  485. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles)) >> 3;
  486. WREG32(mmUVD_VCPU_CACHE_OFFSET2, addr);
  487. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  488. /* bits 28-31 */
  489. addr = (adev->uvd.gpu_addr >> 28) & 0xF;
  490. WREG32(mmUVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
  491. /* bits 32-39 */
  492. addr = (adev->uvd.gpu_addr >> 32) & 0xFF;
  493. WREG32(mmUVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
  494. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  495. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  496. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  497. }
  498. static void uvd_v4_2_enable_mgcg(struct amdgpu_device *adev,
  499. bool enable)
  500. {
  501. u32 orig, data;
  502. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  503. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  504. data |= 0xfff;
  505. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  506. orig = data = RREG32(mmUVD_CGC_CTRL);
  507. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  508. if (orig != data)
  509. WREG32(mmUVD_CGC_CTRL, data);
  510. } else {
  511. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  512. data &= ~0xfff;
  513. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  514. orig = data = RREG32(mmUVD_CGC_CTRL);
  515. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  516. if (orig != data)
  517. WREG32(mmUVD_CGC_CTRL, data);
  518. }
  519. }
  520. static void uvd_v4_2_set_dcm(struct amdgpu_device *adev,
  521. bool sw_mode)
  522. {
  523. u32 tmp, tmp2;
  524. WREG32_FIELD(UVD_CGC_GATE, REGS, 0);
  525. tmp = RREG32(mmUVD_CGC_CTRL);
  526. tmp &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK | UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  527. tmp |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  528. (1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT) |
  529. (4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT);
  530. if (sw_mode) {
  531. tmp &= ~0x7ffff800;
  532. tmp2 = UVD_CGC_CTRL2__DYN_OCLK_RAMP_EN_MASK |
  533. UVD_CGC_CTRL2__DYN_RCLK_RAMP_EN_MASK |
  534. (7 << UVD_CGC_CTRL2__GATER_DIV_ID__SHIFT);
  535. } else {
  536. tmp |= 0x7ffff800;
  537. tmp2 = 0;
  538. }
  539. WREG32(mmUVD_CGC_CTRL, tmp);
  540. WREG32_UVD_CTX(ixUVD_CGC_CTRL2, tmp2);
  541. }
  542. static bool uvd_v4_2_is_idle(void *handle)
  543. {
  544. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  545. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  546. }
  547. static int uvd_v4_2_wait_for_idle(void *handle)
  548. {
  549. unsigned i;
  550. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  551. for (i = 0; i < adev->usec_timeout; i++) {
  552. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  553. return 0;
  554. }
  555. return -ETIMEDOUT;
  556. }
  557. static int uvd_v4_2_soft_reset(void *handle)
  558. {
  559. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  560. uvd_v4_2_stop(adev);
  561. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  562. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  563. mdelay(5);
  564. return uvd_v4_2_start(adev);
  565. }
  566. static int uvd_v4_2_set_interrupt_state(struct amdgpu_device *adev,
  567. struct amdgpu_irq_src *source,
  568. unsigned type,
  569. enum amdgpu_interrupt_state state)
  570. {
  571. // TODO
  572. return 0;
  573. }
  574. static int uvd_v4_2_process_interrupt(struct amdgpu_device *adev,
  575. struct amdgpu_irq_src *source,
  576. struct amdgpu_iv_entry *entry)
  577. {
  578. DRM_DEBUG("IH: UVD TRAP\n");
  579. amdgpu_fence_process(&adev->uvd.ring);
  580. return 0;
  581. }
  582. static int uvd_v4_2_set_clockgating_state(void *handle,
  583. enum amd_clockgating_state state)
  584. {
  585. return 0;
  586. }
  587. static int uvd_v4_2_set_powergating_state(void *handle,
  588. enum amd_powergating_state state)
  589. {
  590. /* This doesn't actually powergate the UVD block.
  591. * That's done in the dpm code via the SMC. This
  592. * just re-inits the block as necessary. The actual
  593. * gating still happens in the dpm code. We should
  594. * revisit this when there is a cleaner line between
  595. * the smc and the hw blocks
  596. */
  597. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  598. if (state == AMD_PG_STATE_GATE) {
  599. uvd_v4_2_stop(adev);
  600. if (adev->pg_flags & AMD_PG_SUPPORT_UVD && amdgpu_dpm == 0) {
  601. if (!(RREG32_SMC(ixCURRENT_PG_STATUS) & 0x4)) {
  602. WREG32(mmUVD_PGFSM_CONFIG, (UVD_PGFSM_CONFIG__UVD_PGFSM_FSM_ADDR_MASK |
  603. UVD_PGFSM_CONFIG__UVD_PGFSM_POWER_DOWN_MASK |
  604. UVD_PGFSM_CONFIG__UVD_PGFSM_P1_SELECT_MASK));
  605. mdelay(20);
  606. }
  607. }
  608. return 0;
  609. } else {
  610. if (adev->pg_flags & AMD_PG_SUPPORT_UVD && amdgpu_dpm == 0) {
  611. if (RREG32_SMC(ixCURRENT_PG_STATUS) & 0x4) {
  612. WREG32(mmUVD_PGFSM_CONFIG, (UVD_PGFSM_CONFIG__UVD_PGFSM_FSM_ADDR_MASK |
  613. UVD_PGFSM_CONFIG__UVD_PGFSM_POWER_UP_MASK |
  614. UVD_PGFSM_CONFIG__UVD_PGFSM_P1_SELECT_MASK));
  615. mdelay(30);
  616. }
  617. }
  618. return uvd_v4_2_start(adev);
  619. }
  620. }
  621. static const struct amd_ip_funcs uvd_v4_2_ip_funcs = {
  622. .name = "uvd_v4_2",
  623. .early_init = uvd_v4_2_early_init,
  624. .late_init = NULL,
  625. .sw_init = uvd_v4_2_sw_init,
  626. .sw_fini = uvd_v4_2_sw_fini,
  627. .hw_init = uvd_v4_2_hw_init,
  628. .hw_fini = uvd_v4_2_hw_fini,
  629. .suspend = uvd_v4_2_suspend,
  630. .resume = uvd_v4_2_resume,
  631. .is_idle = uvd_v4_2_is_idle,
  632. .wait_for_idle = uvd_v4_2_wait_for_idle,
  633. .soft_reset = uvd_v4_2_soft_reset,
  634. .set_clockgating_state = uvd_v4_2_set_clockgating_state,
  635. .set_powergating_state = uvd_v4_2_set_powergating_state,
  636. };
  637. static const struct amdgpu_ring_funcs uvd_v4_2_ring_funcs = {
  638. .type = AMDGPU_RING_TYPE_UVD,
  639. .align_mask = 0xf,
  640. .nop = PACKET0(mmUVD_NO_OP, 0),
  641. .get_rptr = uvd_v4_2_ring_get_rptr,
  642. .get_wptr = uvd_v4_2_ring_get_wptr,
  643. .set_wptr = uvd_v4_2_ring_set_wptr,
  644. .parse_cs = amdgpu_uvd_ring_parse_cs,
  645. .emit_frame_size =
  646. 2 + /* uvd_v4_2_ring_emit_hdp_flush */
  647. 2 + /* uvd_v4_2_ring_emit_hdp_invalidate */
  648. 14, /* uvd_v4_2_ring_emit_fence x1 no user fence */
  649. .emit_ib_size = 4, /* uvd_v4_2_ring_emit_ib */
  650. .emit_ib = uvd_v4_2_ring_emit_ib,
  651. .emit_fence = uvd_v4_2_ring_emit_fence,
  652. .emit_hdp_flush = uvd_v4_2_ring_emit_hdp_flush,
  653. .emit_hdp_invalidate = uvd_v4_2_ring_emit_hdp_invalidate,
  654. .test_ring = uvd_v4_2_ring_test_ring,
  655. .test_ib = amdgpu_uvd_ring_test_ib,
  656. .insert_nop = amdgpu_ring_insert_nop,
  657. .pad_ib = amdgpu_ring_generic_pad_ib,
  658. .begin_use = amdgpu_uvd_ring_begin_use,
  659. .end_use = amdgpu_uvd_ring_end_use,
  660. };
  661. static void uvd_v4_2_set_ring_funcs(struct amdgpu_device *adev)
  662. {
  663. adev->uvd.ring.funcs = &uvd_v4_2_ring_funcs;
  664. }
  665. static const struct amdgpu_irq_src_funcs uvd_v4_2_irq_funcs = {
  666. .set = uvd_v4_2_set_interrupt_state,
  667. .process = uvd_v4_2_process_interrupt,
  668. };
  669. static void uvd_v4_2_set_irq_funcs(struct amdgpu_device *adev)
  670. {
  671. adev->uvd.irq.num_types = 1;
  672. adev->uvd.irq.funcs = &uvd_v4_2_irq_funcs;
  673. }
  674. const struct amdgpu_ip_block_version uvd_v4_2_ip_block =
  675. {
  676. .type = AMD_IP_BLOCK_TYPE_UVD,
  677. .major = 4,
  678. .minor = 2,
  679. .rev = 0,
  680. .funcs = &uvd_v4_2_ip_funcs,
  681. };