amd_shared.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. #ifndef __AMD_SHARED_H__
  23. #define __AMD_SHARED_H__
  24. #include <drm/amd_asic_type.h>
  25. #define AMD_MAX_USEC_TIMEOUT 200000 /* 200 ms */
  26. /*
  27. * Chip flags
  28. */
  29. enum amd_chip_flags {
  30. AMD_ASIC_MASK = 0x0000ffffUL,
  31. AMD_FLAGS_MASK = 0xffff0000UL,
  32. AMD_IS_MOBILITY = 0x00010000UL,
  33. AMD_IS_APU = 0x00020000UL,
  34. AMD_IS_PX = 0x00040000UL,
  35. AMD_EXP_HW_SUPPORT = 0x00080000UL,
  36. };
  37. enum amd_ip_block_type {
  38. AMD_IP_BLOCK_TYPE_COMMON,
  39. AMD_IP_BLOCK_TYPE_GMC,
  40. AMD_IP_BLOCK_TYPE_IH,
  41. AMD_IP_BLOCK_TYPE_SMC,
  42. AMD_IP_BLOCK_TYPE_PSP,
  43. AMD_IP_BLOCK_TYPE_DCE,
  44. AMD_IP_BLOCK_TYPE_GFX,
  45. AMD_IP_BLOCK_TYPE_SDMA,
  46. AMD_IP_BLOCK_TYPE_UVD,
  47. AMD_IP_BLOCK_TYPE_VCE,
  48. AMD_IP_BLOCK_TYPE_ACP,
  49. AMD_IP_BLOCK_TYPE_VCN
  50. };
  51. enum amd_clockgating_state {
  52. AMD_CG_STATE_GATE = 0,
  53. AMD_CG_STATE_UNGATE,
  54. };
  55. enum amd_powergating_state {
  56. AMD_PG_STATE_GATE = 0,
  57. AMD_PG_STATE_UNGATE,
  58. };
  59. /* CG flags */
  60. #define AMD_CG_SUPPORT_GFX_MGCG (1 << 0)
  61. #define AMD_CG_SUPPORT_GFX_MGLS (1 << 1)
  62. #define AMD_CG_SUPPORT_GFX_CGCG (1 << 2)
  63. #define AMD_CG_SUPPORT_GFX_CGLS (1 << 3)
  64. #define AMD_CG_SUPPORT_GFX_CGTS (1 << 4)
  65. #define AMD_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  66. #define AMD_CG_SUPPORT_GFX_CP_LS (1 << 6)
  67. #define AMD_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  68. #define AMD_CG_SUPPORT_MC_LS (1 << 8)
  69. #define AMD_CG_SUPPORT_MC_MGCG (1 << 9)
  70. #define AMD_CG_SUPPORT_SDMA_LS (1 << 10)
  71. #define AMD_CG_SUPPORT_SDMA_MGCG (1 << 11)
  72. #define AMD_CG_SUPPORT_BIF_LS (1 << 12)
  73. #define AMD_CG_SUPPORT_UVD_MGCG (1 << 13)
  74. #define AMD_CG_SUPPORT_VCE_MGCG (1 << 14)
  75. #define AMD_CG_SUPPORT_HDP_LS (1 << 15)
  76. #define AMD_CG_SUPPORT_HDP_MGCG (1 << 16)
  77. #define AMD_CG_SUPPORT_ROM_MGCG (1 << 17)
  78. #define AMD_CG_SUPPORT_DRM_LS (1 << 18)
  79. #define AMD_CG_SUPPORT_BIF_MGCG (1 << 19)
  80. #define AMD_CG_SUPPORT_GFX_3D_CGCG (1 << 20)
  81. #define AMD_CG_SUPPORT_GFX_3D_CGLS (1 << 21)
  82. #define AMD_CG_SUPPORT_DRM_MGCG (1 << 22)
  83. #define AMD_CG_SUPPORT_DF_MGCG (1 << 23)
  84. #define AMD_CG_SUPPORT_VCN_MGCG (1 << 24)
  85. /* PG flags */
  86. #define AMD_PG_SUPPORT_GFX_PG (1 << 0)
  87. #define AMD_PG_SUPPORT_GFX_SMG (1 << 1)
  88. #define AMD_PG_SUPPORT_GFX_DMG (1 << 2)
  89. #define AMD_PG_SUPPORT_UVD (1 << 3)
  90. #define AMD_PG_SUPPORT_VCE (1 << 4)
  91. #define AMD_PG_SUPPORT_CP (1 << 5)
  92. #define AMD_PG_SUPPORT_GDS (1 << 6)
  93. #define AMD_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  94. #define AMD_PG_SUPPORT_SDMA (1 << 8)
  95. #define AMD_PG_SUPPORT_ACP (1 << 9)
  96. #define AMD_PG_SUPPORT_SAMU (1 << 10)
  97. #define AMD_PG_SUPPORT_GFX_QUICK_MG (1 << 11)
  98. #define AMD_PG_SUPPORT_GFX_PIPELINE (1 << 12)
  99. #define AMD_PG_SUPPORT_MMHUB (1 << 13)
  100. #define AMD_PG_SUPPORT_VCN (1 << 14)
  101. enum PP_FEATURE_MASK {
  102. PP_SCLK_DPM_MASK = 0x1,
  103. PP_MCLK_DPM_MASK = 0x2,
  104. PP_PCIE_DPM_MASK = 0x4,
  105. PP_SCLK_DEEP_SLEEP_MASK = 0x8,
  106. PP_POWER_CONTAINMENT_MASK = 0x10,
  107. PP_UVD_HANDSHAKE_MASK = 0x20,
  108. PP_SMC_VOLTAGE_CONTROL_MASK = 0x40,
  109. PP_VBI_TIME_SUPPORT_MASK = 0x80,
  110. PP_ULV_MASK = 0x100,
  111. PP_ENABLE_GFX_CG_THRU_SMU = 0x200,
  112. PP_CLOCK_STRETCH_MASK = 0x400,
  113. PP_OD_FUZZY_FAN_CONTROL_MASK = 0x800,
  114. PP_SOCCLK_DPM_MASK = 0x1000,
  115. PP_DCEFCLK_DPM_MASK = 0x2000,
  116. PP_OVERDRIVE_MASK = 0x4000,
  117. PP_GFXOFF_MASK = 0x8000,
  118. PP_ACG_MASK = 0x10000,
  119. PP_STUTTER_MODE = 0x20000,
  120. };
  121. /**
  122. * struct amd_ip_funcs - general hooks for managing amdgpu IP Blocks
  123. */
  124. struct amd_ip_funcs {
  125. /** @name: Name of IP block */
  126. char *name;
  127. /**
  128. * @early_init:
  129. *
  130. * sets up early driver state (pre sw_init),
  131. * does not configure hw - Optional
  132. */
  133. int (*early_init)(void *handle);
  134. /** @late_init: sets up late driver/hw state (post hw_init) - Optional */
  135. int (*late_init)(void *handle);
  136. /** @sw_init: sets up driver state, does not configure hw */
  137. int (*sw_init)(void *handle);
  138. /** @sw_fini: tears down driver state, does not configure hw */
  139. int (*sw_fini)(void *handle);
  140. /** @hw_init: sets up the hw state */
  141. int (*hw_init)(void *handle);
  142. /** @hw_fini: tears down the hw state */
  143. int (*hw_fini)(void *handle);
  144. /** @late_fini: final cleanup */
  145. void (*late_fini)(void *handle);
  146. /** @suspend: handles IP specific hw/sw changes for suspend */
  147. int (*suspend)(void *handle);
  148. /** @resume: handles IP specific hw/sw changes for resume */
  149. int (*resume)(void *handle);
  150. /** @is_idle: returns current IP block idle status */
  151. bool (*is_idle)(void *handle);
  152. /** @wait_for_idle: poll for idle */
  153. int (*wait_for_idle)(void *handle);
  154. /** @check_soft_reset: check soft reset the IP block */
  155. bool (*check_soft_reset)(void *handle);
  156. /** @pre_soft_reset: pre soft reset the IP block */
  157. int (*pre_soft_reset)(void *handle);
  158. /** @soft_reset: soft reset the IP block */
  159. int (*soft_reset)(void *handle);
  160. /** @post_soft_reset: post soft reset the IP block */
  161. int (*post_soft_reset)(void *handle);
  162. /** @set_clockgating_state: enable/disable cg for the IP block */
  163. int (*set_clockgating_state)(void *handle,
  164. enum amd_clockgating_state state);
  165. /** @set_powergating_state: enable/disable pg for the IP block */
  166. int (*set_powergating_state)(void *handle,
  167. enum amd_powergating_state state);
  168. /** @get_clockgating_state: get current clockgating status */
  169. void (*get_clockgating_state)(void *handle, u32 *flags);
  170. };
  171. #endif /* __AMD_SHARED_H__ */