si_dpm.c 255 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_dpm.h"
  27. #include "amdgpu_atombios.h"
  28. #include "sid.h"
  29. #include "r600_dpm.h"
  30. #include "si_dpm.h"
  31. #include "atom.h"
  32. #include "../include/pptable.h"
  33. #include <linux/math64.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/firmware.h>
  36. #define MC_CG_ARB_FREQ_F0 0x0a
  37. #define MC_CG_ARB_FREQ_F1 0x0b
  38. #define MC_CG_ARB_FREQ_F2 0x0c
  39. #define MC_CG_ARB_FREQ_F3 0x0d
  40. #define SMC_RAM_END 0x20000
  41. #define SCLK_MIN_DEEPSLEEP_FREQ 1350
  42. /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
  43. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
  44. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
  45. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
  46. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
  47. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
  48. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
  49. #define BIOS_SCRATCH_4 0x5cd
  50. MODULE_FIRMWARE("radeon/tahiti_smc.bin");
  51. MODULE_FIRMWARE("radeon/pitcairn_smc.bin");
  52. MODULE_FIRMWARE("radeon/pitcairn_k_smc.bin");
  53. MODULE_FIRMWARE("radeon/verde_smc.bin");
  54. MODULE_FIRMWARE("radeon/verde_k_smc.bin");
  55. MODULE_FIRMWARE("radeon/oland_smc.bin");
  56. MODULE_FIRMWARE("radeon/oland_k_smc.bin");
  57. MODULE_FIRMWARE("radeon/hainan_smc.bin");
  58. MODULE_FIRMWARE("radeon/hainan_k_smc.bin");
  59. MODULE_FIRMWARE("radeon/banks_k_2_smc.bin");
  60. union power_info {
  61. struct _ATOM_POWERPLAY_INFO info;
  62. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  63. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  64. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  65. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  66. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  67. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  68. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  69. };
  70. union fan_info {
  71. struct _ATOM_PPLIB_FANTABLE fan;
  72. struct _ATOM_PPLIB_FANTABLE2 fan2;
  73. struct _ATOM_PPLIB_FANTABLE3 fan3;
  74. };
  75. union pplib_clock_info {
  76. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  77. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  78. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  79. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  80. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  81. };
  82. static const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
  83. {
  84. R600_UTC_DFLT_00,
  85. R600_UTC_DFLT_01,
  86. R600_UTC_DFLT_02,
  87. R600_UTC_DFLT_03,
  88. R600_UTC_DFLT_04,
  89. R600_UTC_DFLT_05,
  90. R600_UTC_DFLT_06,
  91. R600_UTC_DFLT_07,
  92. R600_UTC_DFLT_08,
  93. R600_UTC_DFLT_09,
  94. R600_UTC_DFLT_10,
  95. R600_UTC_DFLT_11,
  96. R600_UTC_DFLT_12,
  97. R600_UTC_DFLT_13,
  98. R600_UTC_DFLT_14,
  99. };
  100. static const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
  101. {
  102. R600_DTC_DFLT_00,
  103. R600_DTC_DFLT_01,
  104. R600_DTC_DFLT_02,
  105. R600_DTC_DFLT_03,
  106. R600_DTC_DFLT_04,
  107. R600_DTC_DFLT_05,
  108. R600_DTC_DFLT_06,
  109. R600_DTC_DFLT_07,
  110. R600_DTC_DFLT_08,
  111. R600_DTC_DFLT_09,
  112. R600_DTC_DFLT_10,
  113. R600_DTC_DFLT_11,
  114. R600_DTC_DFLT_12,
  115. R600_DTC_DFLT_13,
  116. R600_DTC_DFLT_14,
  117. };
  118. static const struct si_cac_config_reg cac_weights_tahiti[] =
  119. {
  120. { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
  121. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  122. { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
  123. { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
  124. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  125. { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  126. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  127. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  128. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  129. { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
  130. { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  131. { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
  132. { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
  133. { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
  134. { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
  135. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  136. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  137. { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
  138. { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  139. { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
  140. { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
  141. { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
  142. { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  143. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  144. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  145. { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  146. { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  147. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  148. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  149. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  150. { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
  151. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  152. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  153. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  154. { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  155. { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  156. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  157. { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  158. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  159. { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
  160. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  161. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  162. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  163. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  164. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  165. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  166. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  167. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  168. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  169. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  170. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  171. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  172. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  173. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  174. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  175. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  176. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  177. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  178. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  179. { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
  180. { 0xFFFFFFFF }
  181. };
  182. static const struct si_cac_config_reg lcac_tahiti[] =
  183. {
  184. { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  185. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  186. { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  187. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  188. { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  189. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  190. { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  191. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  192. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  193. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  194. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  195. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  196. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  197. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  198. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  199. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  200. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  201. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  202. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  203. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  204. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  205. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  206. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  207. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  208. { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  209. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  210. { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  211. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  212. { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  213. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  214. { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  215. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  216. { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  217. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  218. { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  219. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  220. { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  221. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  222. { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  223. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  224. { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  225. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  226. { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  227. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  228. { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  229. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  230. { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  231. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  232. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  233. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  234. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  235. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  236. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  237. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  238. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  239. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  240. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  241. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  242. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  243. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  244. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  245. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  246. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  247. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  248. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  249. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  250. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  251. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  252. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  253. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  254. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  255. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  256. { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  257. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  258. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  259. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  260. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  261. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  262. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  263. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  264. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  265. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  266. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  267. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  268. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  269. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  270. { 0xFFFFFFFF }
  271. };
  272. static const struct si_cac_config_reg cac_override_tahiti[] =
  273. {
  274. { 0xFFFFFFFF }
  275. };
  276. static const struct si_powertune_data powertune_data_tahiti =
  277. {
  278. ((1 << 16) | 27027),
  279. 6,
  280. 0,
  281. 4,
  282. 95,
  283. {
  284. 0UL,
  285. 0UL,
  286. 4521550UL,
  287. 309631529UL,
  288. -1270850L,
  289. 4513710L,
  290. 40
  291. },
  292. 595000000UL,
  293. 12,
  294. {
  295. 0,
  296. 0,
  297. 0,
  298. 0,
  299. 0,
  300. 0,
  301. 0,
  302. 0
  303. },
  304. true
  305. };
  306. static const struct si_dte_data dte_data_tahiti =
  307. {
  308. { 1159409, 0, 0, 0, 0 },
  309. { 777, 0, 0, 0, 0 },
  310. 2,
  311. 54000,
  312. 127000,
  313. 25,
  314. 2,
  315. 10,
  316. 13,
  317. { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
  318. { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
  319. { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
  320. 85,
  321. false
  322. };
  323. #if 0
  324. static const struct si_dte_data dte_data_tahiti_le =
  325. {
  326. { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
  327. { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
  328. 0x5,
  329. 0xAFC8,
  330. 0x64,
  331. 0x32,
  332. 1,
  333. 0,
  334. 0x10,
  335. { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
  336. { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
  337. { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
  338. 85,
  339. true
  340. };
  341. #endif
  342. static const struct si_dte_data dte_data_tahiti_pro =
  343. {
  344. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  345. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  346. 5,
  347. 45000,
  348. 100,
  349. 0xA,
  350. 1,
  351. 0,
  352. 0x10,
  353. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  354. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  355. { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  356. 90,
  357. true
  358. };
  359. static const struct si_dte_data dte_data_new_zealand =
  360. {
  361. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
  362. { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
  363. 0x5,
  364. 0xAFC8,
  365. 0x69,
  366. 0x32,
  367. 1,
  368. 0,
  369. 0x10,
  370. { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
  371. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  372. { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
  373. 85,
  374. true
  375. };
  376. static const struct si_dte_data dte_data_aruba_pro =
  377. {
  378. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  379. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  380. 5,
  381. 45000,
  382. 100,
  383. 0xA,
  384. 1,
  385. 0,
  386. 0x10,
  387. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  388. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  389. { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  390. 90,
  391. true
  392. };
  393. static const struct si_dte_data dte_data_malta =
  394. {
  395. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  396. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  397. 5,
  398. 45000,
  399. 100,
  400. 0xA,
  401. 1,
  402. 0,
  403. 0x10,
  404. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  405. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  406. { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  407. 90,
  408. true
  409. };
  410. static const struct si_cac_config_reg cac_weights_pitcairn[] =
  411. {
  412. { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
  413. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  414. { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  415. { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
  416. { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
  417. { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  418. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  419. { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  420. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  421. { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
  422. { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
  423. { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
  424. { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
  425. { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
  426. { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  427. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  428. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  429. { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
  430. { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
  431. { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
  432. { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
  433. { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
  434. { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
  435. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  436. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  437. { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  438. { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
  439. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  440. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  441. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  442. { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
  443. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  444. { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
  445. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  446. { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
  447. { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
  448. { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
  449. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  450. { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
  451. { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  452. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  453. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  454. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  455. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  456. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  457. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  458. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  459. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  460. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  461. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  462. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  463. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  464. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  465. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  466. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  467. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  468. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  469. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  470. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  471. { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
  472. { 0xFFFFFFFF }
  473. };
  474. static const struct si_cac_config_reg lcac_pitcairn[] =
  475. {
  476. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  477. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  478. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  479. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  480. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  481. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  482. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  483. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  484. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  485. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  486. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  487. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  488. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  489. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  490. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  491. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  492. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  493. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  494. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  495. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  496. { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  497. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  498. { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  499. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  500. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  501. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  502. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  503. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  504. { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  505. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  506. { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  507. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  508. { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  509. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  510. { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  511. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  512. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  513. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  514. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  515. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  516. { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  517. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  518. { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  519. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  520. { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  521. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  522. { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  523. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  524. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  525. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  526. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  527. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  528. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  529. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  530. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  531. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  532. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  533. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  534. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  535. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  536. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  537. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  538. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  539. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  540. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  541. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  542. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  543. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  544. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  545. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  546. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  547. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  548. { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  549. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  550. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  551. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  552. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  553. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  554. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  555. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  556. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  557. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  558. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  559. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  560. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  561. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  562. { 0xFFFFFFFF }
  563. };
  564. static const struct si_cac_config_reg cac_override_pitcairn[] =
  565. {
  566. { 0xFFFFFFFF }
  567. };
  568. static const struct si_powertune_data powertune_data_pitcairn =
  569. {
  570. ((1 << 16) | 27027),
  571. 5,
  572. 0,
  573. 6,
  574. 100,
  575. {
  576. 51600000UL,
  577. 1800000UL,
  578. 7194395UL,
  579. 309631529UL,
  580. -1270850L,
  581. 4513710L,
  582. 100
  583. },
  584. 117830498UL,
  585. 12,
  586. {
  587. 0,
  588. 0,
  589. 0,
  590. 0,
  591. 0,
  592. 0,
  593. 0,
  594. 0
  595. },
  596. true
  597. };
  598. static const struct si_dte_data dte_data_pitcairn =
  599. {
  600. { 0, 0, 0, 0, 0 },
  601. { 0, 0, 0, 0, 0 },
  602. 0,
  603. 0,
  604. 0,
  605. 0,
  606. 0,
  607. 0,
  608. 0,
  609. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  610. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  611. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  612. 0,
  613. false
  614. };
  615. static const struct si_dte_data dte_data_curacao_xt =
  616. {
  617. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  618. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  619. 5,
  620. 45000,
  621. 100,
  622. 0xA,
  623. 1,
  624. 0,
  625. 0x10,
  626. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  627. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  628. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  629. 90,
  630. true
  631. };
  632. static const struct si_dte_data dte_data_curacao_pro =
  633. {
  634. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  635. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  636. 5,
  637. 45000,
  638. 100,
  639. 0xA,
  640. 1,
  641. 0,
  642. 0x10,
  643. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  644. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  645. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  646. 90,
  647. true
  648. };
  649. static const struct si_dte_data dte_data_neptune_xt =
  650. {
  651. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  652. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  653. 5,
  654. 45000,
  655. 100,
  656. 0xA,
  657. 1,
  658. 0,
  659. 0x10,
  660. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  661. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  662. { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  663. 90,
  664. true
  665. };
  666. static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
  667. {
  668. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  669. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  670. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  671. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  672. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  673. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  674. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  675. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  676. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  677. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  678. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  679. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  680. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  681. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  682. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  683. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  684. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  685. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  686. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  687. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  688. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  689. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  690. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  691. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  692. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  693. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  694. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  695. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  696. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  697. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  698. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  699. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  700. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  701. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  702. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  703. { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
  704. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  705. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  706. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  707. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  708. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  709. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  710. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  711. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  712. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  713. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  714. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  715. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  716. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  717. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  718. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  719. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  720. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  721. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  722. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  723. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  724. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  725. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  726. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  727. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  728. { 0xFFFFFFFF }
  729. };
  730. static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
  731. {
  732. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  733. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  734. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  735. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  736. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  737. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  738. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  739. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  740. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  741. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  742. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  743. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  744. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  745. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  746. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  747. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  748. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  749. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  750. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  751. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  752. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  753. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  754. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  755. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  756. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  757. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  758. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  759. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  760. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  761. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  762. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  763. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  764. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  765. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  766. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  767. { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
  768. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  769. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  770. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  771. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  772. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  773. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  774. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  775. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  776. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  777. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  778. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  779. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  780. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  781. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  782. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  783. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  784. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  785. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  786. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  787. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  788. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  789. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  790. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  791. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  792. { 0xFFFFFFFF }
  793. };
  794. static const struct si_cac_config_reg cac_weights_heathrow[] =
  795. {
  796. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  797. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  798. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  799. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  800. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  801. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  802. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  803. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  804. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  805. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  806. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  807. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  808. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  809. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  810. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  811. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  812. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  813. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  814. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  815. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  816. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  817. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  818. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  819. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  820. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  821. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  822. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  823. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  824. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  825. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  826. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  827. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  828. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  829. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  830. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  831. { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
  832. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  833. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  834. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  835. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  836. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  837. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  838. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  839. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  840. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  841. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  842. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  843. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  844. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  845. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  846. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  847. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  848. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  849. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  850. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  851. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  852. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  853. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  854. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  855. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  856. { 0xFFFFFFFF }
  857. };
  858. static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
  859. {
  860. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  861. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  862. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  863. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  864. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  865. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  866. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  867. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  868. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  869. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  870. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  871. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  872. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  873. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  874. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  875. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  876. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  877. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  878. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  879. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  880. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  881. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  882. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  883. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  884. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  885. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  886. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  887. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  888. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  889. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  890. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  891. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  892. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  893. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  894. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  895. { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
  896. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  897. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  898. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  899. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  900. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  901. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  902. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  903. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  904. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  905. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  906. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  907. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  908. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  909. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  910. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  911. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  912. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  913. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  914. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  915. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  916. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  917. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  918. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  919. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  920. { 0xFFFFFFFF }
  921. };
  922. static const struct si_cac_config_reg cac_weights_cape_verde[] =
  923. {
  924. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  925. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  926. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  927. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  928. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  929. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  930. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  931. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  932. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  933. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  934. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  935. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  936. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  937. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  938. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  939. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  940. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  941. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  942. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  943. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  944. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  945. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  946. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  947. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  948. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  949. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  950. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  951. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  952. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  953. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  954. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  955. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  956. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  957. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  958. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  959. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  960. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  961. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  962. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  963. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  964. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  965. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  966. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  967. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  968. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  969. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  970. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  971. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  972. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  973. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  974. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  975. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  976. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  977. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  978. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  979. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  980. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  981. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  982. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  983. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  984. { 0xFFFFFFFF }
  985. };
  986. static const struct si_cac_config_reg lcac_cape_verde[] =
  987. {
  988. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  989. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  990. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  991. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  992. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  993. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  994. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  995. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  996. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  997. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  998. { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  999. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1000. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1001. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1002. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1003. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1004. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1005. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1006. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1007. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1008. { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1009. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1010. { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1011. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1012. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1013. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1014. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1015. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1016. { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1017. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1018. { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1019. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1020. { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1021. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1022. { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1023. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1024. { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1025. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1026. { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1027. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1028. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1029. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1030. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1031. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1032. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1033. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1034. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1035. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1036. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1037. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1038. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1039. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1040. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1041. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1042. { 0xFFFFFFFF }
  1043. };
  1044. static const struct si_cac_config_reg cac_override_cape_verde[] =
  1045. {
  1046. { 0xFFFFFFFF }
  1047. };
  1048. static const struct si_powertune_data powertune_data_cape_verde =
  1049. {
  1050. ((1 << 16) | 0x6993),
  1051. 5,
  1052. 0,
  1053. 7,
  1054. 105,
  1055. {
  1056. 0UL,
  1057. 0UL,
  1058. 7194395UL,
  1059. 309631529UL,
  1060. -1270850L,
  1061. 4513710L,
  1062. 100
  1063. },
  1064. 117830498UL,
  1065. 12,
  1066. {
  1067. 0,
  1068. 0,
  1069. 0,
  1070. 0,
  1071. 0,
  1072. 0,
  1073. 0,
  1074. 0
  1075. },
  1076. true
  1077. };
  1078. static const struct si_dte_data dte_data_cape_verde =
  1079. {
  1080. { 0, 0, 0, 0, 0 },
  1081. { 0, 0, 0, 0, 0 },
  1082. 0,
  1083. 0,
  1084. 0,
  1085. 0,
  1086. 0,
  1087. 0,
  1088. 0,
  1089. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1090. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1091. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1092. 0,
  1093. false
  1094. };
  1095. static const struct si_dte_data dte_data_venus_xtx =
  1096. {
  1097. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1098. { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
  1099. 5,
  1100. 55000,
  1101. 0x69,
  1102. 0xA,
  1103. 1,
  1104. 0,
  1105. 0x3,
  1106. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1107. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1108. { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1109. 90,
  1110. true
  1111. };
  1112. static const struct si_dte_data dte_data_venus_xt =
  1113. {
  1114. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1115. { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
  1116. 5,
  1117. 55000,
  1118. 0x69,
  1119. 0xA,
  1120. 1,
  1121. 0,
  1122. 0x3,
  1123. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1124. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1125. { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1126. 90,
  1127. true
  1128. };
  1129. static const struct si_dte_data dte_data_venus_pro =
  1130. {
  1131. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1132. { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
  1133. 5,
  1134. 55000,
  1135. 0x69,
  1136. 0xA,
  1137. 1,
  1138. 0,
  1139. 0x3,
  1140. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1141. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1142. { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1143. 90,
  1144. true
  1145. };
  1146. static const struct si_cac_config_reg cac_weights_oland[] =
  1147. {
  1148. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  1149. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1150. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  1151. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  1152. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1153. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1154. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1155. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1156. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  1157. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  1158. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  1159. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  1160. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  1161. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1162. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  1163. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  1164. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  1165. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  1166. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  1167. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  1168. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  1169. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  1170. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  1171. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  1172. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  1173. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1174. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1175. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1176. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1177. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  1178. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1179. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  1180. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  1181. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  1182. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1183. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  1184. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1185. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1186. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1187. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1188. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  1189. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1190. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1191. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1192. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1193. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1194. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1195. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1196. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1197. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1198. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1199. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1200. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1201. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1202. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1203. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1204. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1205. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1206. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1207. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  1208. { 0xFFFFFFFF }
  1209. };
  1210. static const struct si_cac_config_reg cac_weights_mars_pro[] =
  1211. {
  1212. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1213. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1214. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1215. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1216. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1217. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1218. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1219. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1220. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1221. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1222. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1223. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1224. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1225. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1226. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1227. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1228. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1229. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1230. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1231. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1232. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1233. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1234. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1235. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1236. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1237. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1238. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1239. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1240. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1241. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1242. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1243. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1244. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1245. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1246. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1247. { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
  1248. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1249. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1250. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1251. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1252. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1253. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1254. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1255. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1256. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1257. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1258. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1259. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1260. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1261. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1262. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1263. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1264. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1265. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1266. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1267. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1268. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1269. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1270. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1271. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1272. { 0xFFFFFFFF }
  1273. };
  1274. static const struct si_cac_config_reg cac_weights_mars_xt[] =
  1275. {
  1276. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1277. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1278. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1279. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1280. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1281. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1282. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1283. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1284. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1285. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1286. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1287. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1288. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1289. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1290. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1291. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1292. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1293. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1294. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1295. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1296. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1297. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1298. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1299. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1300. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1301. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1302. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1303. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1304. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1305. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1306. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1307. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1308. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1309. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1310. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1311. { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
  1312. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1313. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1314. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1315. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1316. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1317. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1318. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1319. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1320. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1321. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1322. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1323. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1324. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1325. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1326. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1327. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1328. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1329. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1330. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1331. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1332. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1333. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1334. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1335. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1336. { 0xFFFFFFFF }
  1337. };
  1338. static const struct si_cac_config_reg cac_weights_oland_pro[] =
  1339. {
  1340. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1341. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1342. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1343. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1344. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1345. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1346. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1347. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1348. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1349. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1350. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1351. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1352. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1353. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1354. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1355. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1356. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1357. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1358. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1359. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1360. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1361. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1362. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1363. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1364. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1365. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1366. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1367. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1368. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1369. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1370. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1371. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1372. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1373. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1374. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1375. { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
  1376. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1377. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1378. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1379. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1380. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1381. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1382. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1383. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1384. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1385. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1386. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1387. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1388. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1389. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1390. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1391. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1392. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1393. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1394. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1395. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1396. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1397. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1398. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1399. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1400. { 0xFFFFFFFF }
  1401. };
  1402. static const struct si_cac_config_reg cac_weights_oland_xt[] =
  1403. {
  1404. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1405. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1406. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1407. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1408. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1409. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1410. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1411. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1412. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1413. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1414. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1415. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1416. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1417. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1418. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1419. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1420. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1421. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1422. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1423. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1424. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1425. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1426. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1427. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1428. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1429. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1430. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1431. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1432. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1433. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1434. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1435. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1436. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1437. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1438. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1439. { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
  1440. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1441. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1442. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1443. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1444. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1445. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1446. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1447. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1448. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1449. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1450. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1451. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1452. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1453. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1454. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1455. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1456. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1457. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1458. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1459. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1460. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1461. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1462. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1463. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1464. { 0xFFFFFFFF }
  1465. };
  1466. static const struct si_cac_config_reg lcac_oland[] =
  1467. {
  1468. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1469. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1470. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1471. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1472. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1473. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1474. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1475. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1476. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1477. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1478. { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  1479. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1480. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1481. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1482. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1483. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1484. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1485. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1486. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1487. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1488. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1489. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1490. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1491. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1492. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1493. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1494. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1495. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1496. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1497. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1498. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1499. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1500. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1501. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1502. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1503. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1504. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1505. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1506. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1507. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1508. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1509. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1510. { 0xFFFFFFFF }
  1511. };
  1512. static const struct si_cac_config_reg lcac_mars_pro[] =
  1513. {
  1514. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1515. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1516. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1517. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1518. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1519. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1520. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1521. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1522. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1523. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1524. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1525. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1526. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1527. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1528. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1529. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1530. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1531. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1532. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1533. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1534. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1535. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1536. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1537. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1538. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1539. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1540. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1541. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1542. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1543. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1544. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1545. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1546. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1547. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1548. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1549. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1550. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1551. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1552. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1553. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1554. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1555. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1556. { 0xFFFFFFFF }
  1557. };
  1558. static const struct si_cac_config_reg cac_override_oland[] =
  1559. {
  1560. { 0xFFFFFFFF }
  1561. };
  1562. static const struct si_powertune_data powertune_data_oland =
  1563. {
  1564. ((1 << 16) | 0x6993),
  1565. 5,
  1566. 0,
  1567. 7,
  1568. 105,
  1569. {
  1570. 0UL,
  1571. 0UL,
  1572. 7194395UL,
  1573. 309631529UL,
  1574. -1270850L,
  1575. 4513710L,
  1576. 100
  1577. },
  1578. 117830498UL,
  1579. 12,
  1580. {
  1581. 0,
  1582. 0,
  1583. 0,
  1584. 0,
  1585. 0,
  1586. 0,
  1587. 0,
  1588. 0
  1589. },
  1590. true
  1591. };
  1592. static const struct si_powertune_data powertune_data_mars_pro =
  1593. {
  1594. ((1 << 16) | 0x6993),
  1595. 5,
  1596. 0,
  1597. 7,
  1598. 105,
  1599. {
  1600. 0UL,
  1601. 0UL,
  1602. 7194395UL,
  1603. 309631529UL,
  1604. -1270850L,
  1605. 4513710L,
  1606. 100
  1607. },
  1608. 117830498UL,
  1609. 12,
  1610. {
  1611. 0,
  1612. 0,
  1613. 0,
  1614. 0,
  1615. 0,
  1616. 0,
  1617. 0,
  1618. 0
  1619. },
  1620. true
  1621. };
  1622. static const struct si_dte_data dte_data_oland =
  1623. {
  1624. { 0, 0, 0, 0, 0 },
  1625. { 0, 0, 0, 0, 0 },
  1626. 0,
  1627. 0,
  1628. 0,
  1629. 0,
  1630. 0,
  1631. 0,
  1632. 0,
  1633. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1634. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1635. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1636. 0,
  1637. false
  1638. };
  1639. static const struct si_dte_data dte_data_mars_pro =
  1640. {
  1641. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1642. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1643. 5,
  1644. 55000,
  1645. 105,
  1646. 0xA,
  1647. 1,
  1648. 0,
  1649. 0x10,
  1650. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1651. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1652. { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1653. 90,
  1654. true
  1655. };
  1656. static const struct si_dte_data dte_data_sun_xt =
  1657. {
  1658. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1659. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1660. 5,
  1661. 55000,
  1662. 105,
  1663. 0xA,
  1664. 1,
  1665. 0,
  1666. 0x10,
  1667. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1668. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1669. { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1670. 90,
  1671. true
  1672. };
  1673. static const struct si_cac_config_reg cac_weights_hainan[] =
  1674. {
  1675. { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
  1676. { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
  1677. { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
  1678. { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
  1679. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1680. { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
  1681. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1682. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1683. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1684. { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
  1685. { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
  1686. { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
  1687. { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
  1688. { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1689. { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
  1690. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1691. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1692. { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
  1693. { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
  1694. { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
  1695. { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
  1696. { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
  1697. { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
  1698. { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
  1699. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1700. { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
  1701. { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
  1702. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1703. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1704. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1705. { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
  1706. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1707. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1708. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1709. { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
  1710. { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
  1711. { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  1712. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1713. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1714. { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
  1715. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1716. { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
  1717. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1718. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1719. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1720. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1721. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1722. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1723. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1724. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1725. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1726. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1727. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1728. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1729. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1730. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1731. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1732. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1733. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1734. { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
  1735. { 0xFFFFFFFF }
  1736. };
  1737. static const struct si_powertune_data powertune_data_hainan =
  1738. {
  1739. ((1 << 16) | 0x6993),
  1740. 5,
  1741. 0,
  1742. 9,
  1743. 105,
  1744. {
  1745. 0UL,
  1746. 0UL,
  1747. 7194395UL,
  1748. 309631529UL,
  1749. -1270850L,
  1750. 4513710L,
  1751. 100
  1752. },
  1753. 117830498UL,
  1754. 12,
  1755. {
  1756. 0,
  1757. 0,
  1758. 0,
  1759. 0,
  1760. 0,
  1761. 0,
  1762. 0,
  1763. 0
  1764. },
  1765. true
  1766. };
  1767. static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev);
  1768. static struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev);
  1769. static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev);
  1770. static struct si_ps *si_get_ps(struct amdgpu_ps *rps);
  1771. static int si_populate_voltage_value(struct amdgpu_device *adev,
  1772. const struct atom_voltage_table *table,
  1773. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
  1774. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  1775. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1776. u16 *std_voltage);
  1777. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  1778. u16 reg_offset, u32 value);
  1779. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  1780. struct rv7xx_pl *pl,
  1781. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
  1782. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  1783. u32 engine_clock,
  1784. SISLANDS_SMC_SCLK_VALUE *sclk);
  1785. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  1786. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  1787. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev);
  1788. static struct si_power_info *si_get_pi(struct amdgpu_device *adev)
  1789. {
  1790. struct si_power_info *pi = adev->pm.dpm.priv;
  1791. return pi;
  1792. }
  1793. static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  1794. u16 v, s32 t, u32 ileakage, u32 *leakage)
  1795. {
  1796. s64 kt, kv, leakage_w, i_leakage, vddc;
  1797. s64 temperature, t_slope, t_intercept, av, bv, t_ref;
  1798. s64 tmp;
  1799. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1800. vddc = div64_s64(drm_int2fixp(v), 1000);
  1801. temperature = div64_s64(drm_int2fixp(t), 1000);
  1802. t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
  1803. t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
  1804. av = div64_s64(drm_int2fixp(coeff->av), 100000000);
  1805. bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
  1806. t_ref = drm_int2fixp(coeff->t_ref);
  1807. tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
  1808. kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
  1809. kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
  1810. kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
  1811. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1812. *leakage = drm_fixp2int(leakage_w * 1000);
  1813. }
  1814. static void si_calculate_leakage_for_v_and_t(struct amdgpu_device *adev,
  1815. const struct ni_leakage_coeffients *coeff,
  1816. u16 v,
  1817. s32 t,
  1818. u32 i_leakage,
  1819. u32 *leakage)
  1820. {
  1821. si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  1822. }
  1823. static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
  1824. const u32 fixed_kt, u16 v,
  1825. u32 ileakage, u32 *leakage)
  1826. {
  1827. s64 kt, kv, leakage_w, i_leakage, vddc;
  1828. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1829. vddc = div64_s64(drm_int2fixp(v), 1000);
  1830. kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
  1831. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
  1832. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
  1833. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1834. *leakage = drm_fixp2int(leakage_w * 1000);
  1835. }
  1836. static void si_calculate_leakage_for_v(struct amdgpu_device *adev,
  1837. const struct ni_leakage_coeffients *coeff,
  1838. const u32 fixed_kt,
  1839. u16 v,
  1840. u32 i_leakage,
  1841. u32 *leakage)
  1842. {
  1843. si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
  1844. }
  1845. static void si_update_dte_from_pl2(struct amdgpu_device *adev,
  1846. struct si_dte_data *dte_data)
  1847. {
  1848. u32 p_limit1 = adev->pm.dpm.tdp_limit;
  1849. u32 p_limit2 = adev->pm.dpm.near_tdp_limit;
  1850. u32 k = dte_data->k;
  1851. u32 t_max = dte_data->max_t;
  1852. u32 t_split[5] = { 10, 15, 20, 25, 30 };
  1853. u32 t_0 = dte_data->t0;
  1854. u32 i;
  1855. if (p_limit2 != 0 && p_limit2 <= p_limit1) {
  1856. dte_data->tdep_count = 3;
  1857. for (i = 0; i < k; i++) {
  1858. dte_data->r[i] =
  1859. (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
  1860. (p_limit2 * (u32)100);
  1861. }
  1862. dte_data->tdep_r[1] = dte_data->r[4] * 2;
  1863. for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
  1864. dte_data->tdep_r[i] = dte_data->r[4];
  1865. }
  1866. } else {
  1867. DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
  1868. }
  1869. }
  1870. static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev)
  1871. {
  1872. struct rv7xx_power_info *pi = adev->pm.dpm.priv;
  1873. return pi;
  1874. }
  1875. static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev)
  1876. {
  1877. struct ni_power_info *pi = adev->pm.dpm.priv;
  1878. return pi;
  1879. }
  1880. static struct si_ps *si_get_ps(struct amdgpu_ps *aps)
  1881. {
  1882. struct si_ps *ps = aps->ps_priv;
  1883. return ps;
  1884. }
  1885. static void si_initialize_powertune_defaults(struct amdgpu_device *adev)
  1886. {
  1887. struct ni_power_info *ni_pi = ni_get_pi(adev);
  1888. struct si_power_info *si_pi = si_get_pi(adev);
  1889. bool update_dte_from_pl2 = false;
  1890. if (adev->asic_type == CHIP_TAHITI) {
  1891. si_pi->cac_weights = cac_weights_tahiti;
  1892. si_pi->lcac_config = lcac_tahiti;
  1893. si_pi->cac_override = cac_override_tahiti;
  1894. si_pi->powertune_data = &powertune_data_tahiti;
  1895. si_pi->dte_data = dte_data_tahiti;
  1896. switch (adev->pdev->device) {
  1897. case 0x6798:
  1898. si_pi->dte_data.enable_dte_by_default = true;
  1899. break;
  1900. case 0x6799:
  1901. si_pi->dte_data = dte_data_new_zealand;
  1902. break;
  1903. case 0x6790:
  1904. case 0x6791:
  1905. case 0x6792:
  1906. case 0x679E:
  1907. si_pi->dte_data = dte_data_aruba_pro;
  1908. update_dte_from_pl2 = true;
  1909. break;
  1910. case 0x679B:
  1911. si_pi->dte_data = dte_data_malta;
  1912. update_dte_from_pl2 = true;
  1913. break;
  1914. case 0x679A:
  1915. si_pi->dte_data = dte_data_tahiti_pro;
  1916. update_dte_from_pl2 = true;
  1917. break;
  1918. default:
  1919. if (si_pi->dte_data.enable_dte_by_default == true)
  1920. DRM_ERROR("DTE is not enabled!\n");
  1921. break;
  1922. }
  1923. } else if (adev->asic_type == CHIP_PITCAIRN) {
  1924. si_pi->cac_weights = cac_weights_pitcairn;
  1925. si_pi->lcac_config = lcac_pitcairn;
  1926. si_pi->cac_override = cac_override_pitcairn;
  1927. si_pi->powertune_data = &powertune_data_pitcairn;
  1928. switch (adev->pdev->device) {
  1929. case 0x6810:
  1930. case 0x6818:
  1931. si_pi->dte_data = dte_data_curacao_xt;
  1932. update_dte_from_pl2 = true;
  1933. break;
  1934. case 0x6819:
  1935. case 0x6811:
  1936. si_pi->dte_data = dte_data_curacao_pro;
  1937. update_dte_from_pl2 = true;
  1938. break;
  1939. case 0x6800:
  1940. case 0x6806:
  1941. si_pi->dte_data = dte_data_neptune_xt;
  1942. update_dte_from_pl2 = true;
  1943. break;
  1944. default:
  1945. si_pi->dte_data = dte_data_pitcairn;
  1946. break;
  1947. }
  1948. } else if (adev->asic_type == CHIP_VERDE) {
  1949. si_pi->lcac_config = lcac_cape_verde;
  1950. si_pi->cac_override = cac_override_cape_verde;
  1951. si_pi->powertune_data = &powertune_data_cape_verde;
  1952. switch (adev->pdev->device) {
  1953. case 0x683B:
  1954. case 0x683F:
  1955. case 0x6829:
  1956. case 0x6835:
  1957. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1958. si_pi->dte_data = dte_data_cape_verde;
  1959. break;
  1960. case 0x682C:
  1961. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1962. si_pi->dte_data = dte_data_sun_xt;
  1963. update_dte_from_pl2 = true;
  1964. break;
  1965. case 0x6825:
  1966. case 0x6827:
  1967. si_pi->cac_weights = cac_weights_heathrow;
  1968. si_pi->dte_data = dte_data_cape_verde;
  1969. break;
  1970. case 0x6824:
  1971. case 0x682D:
  1972. si_pi->cac_weights = cac_weights_chelsea_xt;
  1973. si_pi->dte_data = dte_data_cape_verde;
  1974. break;
  1975. case 0x682F:
  1976. si_pi->cac_weights = cac_weights_chelsea_pro;
  1977. si_pi->dte_data = dte_data_cape_verde;
  1978. break;
  1979. case 0x6820:
  1980. si_pi->cac_weights = cac_weights_heathrow;
  1981. si_pi->dte_data = dte_data_venus_xtx;
  1982. break;
  1983. case 0x6821:
  1984. si_pi->cac_weights = cac_weights_heathrow;
  1985. si_pi->dte_data = dte_data_venus_xt;
  1986. break;
  1987. case 0x6823:
  1988. case 0x682B:
  1989. case 0x6822:
  1990. case 0x682A:
  1991. si_pi->cac_weights = cac_weights_chelsea_pro;
  1992. si_pi->dte_data = dte_data_venus_pro;
  1993. break;
  1994. default:
  1995. si_pi->cac_weights = cac_weights_cape_verde;
  1996. si_pi->dte_data = dte_data_cape_verde;
  1997. break;
  1998. }
  1999. } else if (adev->asic_type == CHIP_OLAND) {
  2000. si_pi->lcac_config = lcac_mars_pro;
  2001. si_pi->cac_override = cac_override_oland;
  2002. si_pi->powertune_data = &powertune_data_mars_pro;
  2003. si_pi->dte_data = dte_data_mars_pro;
  2004. switch (adev->pdev->device) {
  2005. case 0x6601:
  2006. case 0x6621:
  2007. case 0x6603:
  2008. case 0x6605:
  2009. si_pi->cac_weights = cac_weights_mars_pro;
  2010. update_dte_from_pl2 = true;
  2011. break;
  2012. case 0x6600:
  2013. case 0x6606:
  2014. case 0x6620:
  2015. case 0x6604:
  2016. si_pi->cac_weights = cac_weights_mars_xt;
  2017. update_dte_from_pl2 = true;
  2018. break;
  2019. case 0x6611:
  2020. case 0x6613:
  2021. case 0x6608:
  2022. si_pi->cac_weights = cac_weights_oland_pro;
  2023. update_dte_from_pl2 = true;
  2024. break;
  2025. case 0x6610:
  2026. si_pi->cac_weights = cac_weights_oland_xt;
  2027. update_dte_from_pl2 = true;
  2028. break;
  2029. default:
  2030. si_pi->cac_weights = cac_weights_oland;
  2031. si_pi->lcac_config = lcac_oland;
  2032. si_pi->cac_override = cac_override_oland;
  2033. si_pi->powertune_data = &powertune_data_oland;
  2034. si_pi->dte_data = dte_data_oland;
  2035. break;
  2036. }
  2037. } else if (adev->asic_type == CHIP_HAINAN) {
  2038. si_pi->cac_weights = cac_weights_hainan;
  2039. si_pi->lcac_config = lcac_oland;
  2040. si_pi->cac_override = cac_override_oland;
  2041. si_pi->powertune_data = &powertune_data_hainan;
  2042. si_pi->dte_data = dte_data_sun_xt;
  2043. update_dte_from_pl2 = true;
  2044. } else {
  2045. DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
  2046. return;
  2047. }
  2048. ni_pi->enable_power_containment = false;
  2049. ni_pi->enable_cac = false;
  2050. ni_pi->enable_sq_ramping = false;
  2051. si_pi->enable_dte = false;
  2052. if (si_pi->powertune_data->enable_powertune_by_default) {
  2053. ni_pi->enable_power_containment = true;
  2054. ni_pi->enable_cac = true;
  2055. if (si_pi->dte_data.enable_dte_by_default) {
  2056. si_pi->enable_dte = true;
  2057. if (update_dte_from_pl2)
  2058. si_update_dte_from_pl2(adev, &si_pi->dte_data);
  2059. }
  2060. ni_pi->enable_sq_ramping = true;
  2061. }
  2062. ni_pi->driver_calculate_cac_leakage = true;
  2063. ni_pi->cac_configuration_required = true;
  2064. if (ni_pi->cac_configuration_required) {
  2065. ni_pi->support_cac_long_term_average = true;
  2066. si_pi->dyn_powertune_data.l2_lta_window_size =
  2067. si_pi->powertune_data->l2_lta_window_size_default;
  2068. si_pi->dyn_powertune_data.lts_truncate =
  2069. si_pi->powertune_data->lts_truncate_default;
  2070. } else {
  2071. ni_pi->support_cac_long_term_average = false;
  2072. si_pi->dyn_powertune_data.l2_lta_window_size = 0;
  2073. si_pi->dyn_powertune_data.lts_truncate = 0;
  2074. }
  2075. si_pi->dyn_powertune_data.disable_uvd_powertune = false;
  2076. }
  2077. static u32 si_get_smc_power_scaling_factor(struct amdgpu_device *adev)
  2078. {
  2079. return 1;
  2080. }
  2081. static u32 si_calculate_cac_wintime(struct amdgpu_device *adev)
  2082. {
  2083. u32 xclk;
  2084. u32 wintime;
  2085. u32 cac_window;
  2086. u32 cac_window_size;
  2087. xclk = amdgpu_asic_get_xclk(adev);
  2088. if (xclk == 0)
  2089. return 0;
  2090. cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
  2091. cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
  2092. wintime = (cac_window_size * 100) / xclk;
  2093. return wintime;
  2094. }
  2095. static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  2096. {
  2097. return power_in_watts;
  2098. }
  2099. static int si_calculate_adjusted_tdp_limits(struct amdgpu_device *adev,
  2100. bool adjust_polarity,
  2101. u32 tdp_adjustment,
  2102. u32 *tdp_limit,
  2103. u32 *near_tdp_limit)
  2104. {
  2105. u32 adjustment_delta, max_tdp_limit;
  2106. if (tdp_adjustment > (u32)adev->pm.dpm.tdp_od_limit)
  2107. return -EINVAL;
  2108. max_tdp_limit = ((100 + 100) * adev->pm.dpm.tdp_limit) / 100;
  2109. if (adjust_polarity) {
  2110. *tdp_limit = ((100 + tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2111. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - adev->pm.dpm.tdp_limit);
  2112. } else {
  2113. *tdp_limit = ((100 - tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2114. adjustment_delta = adev->pm.dpm.tdp_limit - *tdp_limit;
  2115. if (adjustment_delta < adev->pm.dpm.near_tdp_limit_adjusted)
  2116. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
  2117. else
  2118. *near_tdp_limit = 0;
  2119. }
  2120. if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
  2121. return -EINVAL;
  2122. if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
  2123. return -EINVAL;
  2124. return 0;
  2125. }
  2126. static int si_populate_smc_tdp_limits(struct amdgpu_device *adev,
  2127. struct amdgpu_ps *amdgpu_state)
  2128. {
  2129. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2130. struct si_power_info *si_pi = si_get_pi(adev);
  2131. if (ni_pi->enable_power_containment) {
  2132. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2133. PP_SIslands_PAPMParameters *papm_parm;
  2134. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  2135. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2136. u32 tdp_limit;
  2137. u32 near_tdp_limit;
  2138. int ret;
  2139. if (scaling_factor == 0)
  2140. return -EINVAL;
  2141. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2142. ret = si_calculate_adjusted_tdp_limits(adev,
  2143. false, /* ??? */
  2144. adev->pm.dpm.tdp_adjustment,
  2145. &tdp_limit,
  2146. &near_tdp_limit);
  2147. if (ret)
  2148. return ret;
  2149. smc_table->dpm2Params.TDPLimit =
  2150. cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
  2151. smc_table->dpm2Params.NearTDPLimit =
  2152. cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
  2153. smc_table->dpm2Params.SafePowerLimit =
  2154. cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2155. ret = amdgpu_si_copy_bytes_to_smc(adev,
  2156. (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2157. offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
  2158. (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
  2159. sizeof(u32) * 3,
  2160. si_pi->sram_end);
  2161. if (ret)
  2162. return ret;
  2163. if (si_pi->enable_ppm) {
  2164. papm_parm = &si_pi->papm_parm;
  2165. memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
  2166. papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
  2167. papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
  2168. papm_parm->dGPU_T_Warning = cpu_to_be32(95);
  2169. papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
  2170. papm_parm->PlatformPowerLimit = 0xffffffff;
  2171. papm_parm->NearTDPLimitPAPM = 0xffffffff;
  2172. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->papm_cfg_table_start,
  2173. (u8 *)papm_parm,
  2174. sizeof(PP_SIslands_PAPMParameters),
  2175. si_pi->sram_end);
  2176. if (ret)
  2177. return ret;
  2178. }
  2179. }
  2180. return 0;
  2181. }
  2182. static int si_populate_smc_tdp_limits_2(struct amdgpu_device *adev,
  2183. struct amdgpu_ps *amdgpu_state)
  2184. {
  2185. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2186. struct si_power_info *si_pi = si_get_pi(adev);
  2187. if (ni_pi->enable_power_containment) {
  2188. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2189. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2190. int ret;
  2191. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2192. smc_table->dpm2Params.NearTDPLimit =
  2193. cpu_to_be32(si_scale_power_for_smc(adev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
  2194. smc_table->dpm2Params.SafePowerLimit =
  2195. cpu_to_be32(si_scale_power_for_smc((adev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2196. ret = amdgpu_si_copy_bytes_to_smc(adev,
  2197. (si_pi->state_table_start +
  2198. offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2199. offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
  2200. (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
  2201. sizeof(u32) * 2,
  2202. si_pi->sram_end);
  2203. if (ret)
  2204. return ret;
  2205. }
  2206. return 0;
  2207. }
  2208. static u16 si_calculate_power_efficiency_ratio(struct amdgpu_device *adev,
  2209. const u16 prev_std_vddc,
  2210. const u16 curr_std_vddc)
  2211. {
  2212. u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
  2213. u64 prev_vddc = (u64)prev_std_vddc;
  2214. u64 curr_vddc = (u64)curr_std_vddc;
  2215. u64 pwr_efficiency_ratio, n, d;
  2216. if ((prev_vddc == 0) || (curr_vddc == 0))
  2217. return 0;
  2218. n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
  2219. d = prev_vddc * prev_vddc;
  2220. pwr_efficiency_ratio = div64_u64(n, d);
  2221. if (pwr_efficiency_ratio > (u64)0xFFFF)
  2222. return 0;
  2223. return (u16)pwr_efficiency_ratio;
  2224. }
  2225. static bool si_should_disable_uvd_powertune(struct amdgpu_device *adev,
  2226. struct amdgpu_ps *amdgpu_state)
  2227. {
  2228. struct si_power_info *si_pi = si_get_pi(adev);
  2229. if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
  2230. amdgpu_state->vclk && amdgpu_state->dclk)
  2231. return true;
  2232. return false;
  2233. }
  2234. struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev)
  2235. {
  2236. struct evergreen_power_info *pi = adev->pm.dpm.priv;
  2237. return pi;
  2238. }
  2239. static int si_populate_power_containment_values(struct amdgpu_device *adev,
  2240. struct amdgpu_ps *amdgpu_state,
  2241. SISLANDS_SMC_SWSTATE *smc_state)
  2242. {
  2243. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2244. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2245. struct si_ps *state = si_get_ps(amdgpu_state);
  2246. SISLANDS_SMC_VOLTAGE_VALUE vddc;
  2247. u32 prev_sclk;
  2248. u32 max_sclk;
  2249. u32 min_sclk;
  2250. u16 prev_std_vddc;
  2251. u16 curr_std_vddc;
  2252. int i;
  2253. u16 pwr_efficiency_ratio;
  2254. u8 max_ps_percent;
  2255. bool disable_uvd_power_tune;
  2256. int ret;
  2257. if (ni_pi->enable_power_containment == false)
  2258. return 0;
  2259. if (state->performance_level_count == 0)
  2260. return -EINVAL;
  2261. if (smc_state->levelCount != state->performance_level_count)
  2262. return -EINVAL;
  2263. disable_uvd_power_tune = si_should_disable_uvd_powertune(adev, amdgpu_state);
  2264. smc_state->levels[0].dpm2.MaxPS = 0;
  2265. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2266. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2267. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2268. smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
  2269. for (i = 1; i < state->performance_level_count; i++) {
  2270. prev_sclk = state->performance_levels[i-1].sclk;
  2271. max_sclk = state->performance_levels[i].sclk;
  2272. if (i == 1)
  2273. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
  2274. else
  2275. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
  2276. if (prev_sclk > max_sclk)
  2277. return -EINVAL;
  2278. if ((max_ps_percent == 0) ||
  2279. (prev_sclk == max_sclk) ||
  2280. disable_uvd_power_tune)
  2281. min_sclk = max_sclk;
  2282. else if (i == 1)
  2283. min_sclk = prev_sclk;
  2284. else
  2285. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2286. if (min_sclk < state->performance_levels[0].sclk)
  2287. min_sclk = state->performance_levels[0].sclk;
  2288. if (min_sclk == 0)
  2289. return -EINVAL;
  2290. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2291. state->performance_levels[i-1].vddc, &vddc);
  2292. if (ret)
  2293. return ret;
  2294. ret = si_get_std_voltage_value(adev, &vddc, &prev_std_vddc);
  2295. if (ret)
  2296. return ret;
  2297. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2298. state->performance_levels[i].vddc, &vddc);
  2299. if (ret)
  2300. return ret;
  2301. ret = si_get_std_voltage_value(adev, &vddc, &curr_std_vddc);
  2302. if (ret)
  2303. return ret;
  2304. pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(adev,
  2305. prev_std_vddc, curr_std_vddc);
  2306. smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2307. smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
  2308. smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
  2309. smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
  2310. smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
  2311. }
  2312. return 0;
  2313. }
  2314. static int si_populate_sq_ramping_values(struct amdgpu_device *adev,
  2315. struct amdgpu_ps *amdgpu_state,
  2316. SISLANDS_SMC_SWSTATE *smc_state)
  2317. {
  2318. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2319. struct si_ps *state = si_get_ps(amdgpu_state);
  2320. u32 sq_power_throttle, sq_power_throttle2;
  2321. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2322. int i;
  2323. if (state->performance_level_count == 0)
  2324. return -EINVAL;
  2325. if (smc_state->levelCount != state->performance_level_count)
  2326. return -EINVAL;
  2327. if (adev->pm.dpm.sq_ramping_threshold == 0)
  2328. return -EINVAL;
  2329. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2330. enable_sq_ramping = false;
  2331. if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2332. enable_sq_ramping = false;
  2333. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2334. enable_sq_ramping = false;
  2335. if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2336. enable_sq_ramping = false;
  2337. if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2338. enable_sq_ramping = false;
  2339. for (i = 0; i < state->performance_level_count; i++) {
  2340. sq_power_throttle = 0;
  2341. sq_power_throttle2 = 0;
  2342. if ((state->performance_levels[i].sclk >= adev->pm.dpm.sq_ramping_threshold) &&
  2343. enable_sq_ramping) {
  2344. sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2345. sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2346. sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2347. sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2348. sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2349. } else {
  2350. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2351. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2352. }
  2353. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2354. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2355. }
  2356. return 0;
  2357. }
  2358. static int si_enable_power_containment(struct amdgpu_device *adev,
  2359. struct amdgpu_ps *amdgpu_new_state,
  2360. bool enable)
  2361. {
  2362. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2363. PPSMC_Result smc_result;
  2364. int ret = 0;
  2365. if (ni_pi->enable_power_containment) {
  2366. if (enable) {
  2367. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2368. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingActive);
  2369. if (smc_result != PPSMC_Result_OK) {
  2370. ret = -EINVAL;
  2371. ni_pi->pc_enabled = false;
  2372. } else {
  2373. ni_pi->pc_enabled = true;
  2374. }
  2375. }
  2376. } else {
  2377. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingInactive);
  2378. if (smc_result != PPSMC_Result_OK)
  2379. ret = -EINVAL;
  2380. ni_pi->pc_enabled = false;
  2381. }
  2382. }
  2383. return ret;
  2384. }
  2385. static int si_initialize_smc_dte_tables(struct amdgpu_device *adev)
  2386. {
  2387. struct si_power_info *si_pi = si_get_pi(adev);
  2388. int ret = 0;
  2389. struct si_dte_data *dte_data = &si_pi->dte_data;
  2390. Smc_SIslands_DTE_Configuration *dte_tables = NULL;
  2391. u32 table_size;
  2392. u8 tdep_count;
  2393. u32 i;
  2394. if (dte_data == NULL)
  2395. si_pi->enable_dte = false;
  2396. if (si_pi->enable_dte == false)
  2397. return 0;
  2398. if (dte_data->k <= 0)
  2399. return -EINVAL;
  2400. dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
  2401. if (dte_tables == NULL) {
  2402. si_pi->enable_dte = false;
  2403. return -ENOMEM;
  2404. }
  2405. table_size = dte_data->k;
  2406. if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
  2407. table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
  2408. tdep_count = dte_data->tdep_count;
  2409. if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
  2410. tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
  2411. dte_tables->K = cpu_to_be32(table_size);
  2412. dte_tables->T0 = cpu_to_be32(dte_data->t0);
  2413. dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
  2414. dte_tables->WindowSize = dte_data->window_size;
  2415. dte_tables->temp_select = dte_data->temp_select;
  2416. dte_tables->DTE_mode = dte_data->dte_mode;
  2417. dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
  2418. if (tdep_count > 0)
  2419. table_size--;
  2420. for (i = 0; i < table_size; i++) {
  2421. dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
  2422. dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
  2423. }
  2424. dte_tables->Tdep_count = tdep_count;
  2425. for (i = 0; i < (u32)tdep_count; i++) {
  2426. dte_tables->T_limits[i] = dte_data->t_limits[i];
  2427. dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
  2428. dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
  2429. }
  2430. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->dte_table_start,
  2431. (u8 *)dte_tables,
  2432. sizeof(Smc_SIslands_DTE_Configuration),
  2433. si_pi->sram_end);
  2434. kfree(dte_tables);
  2435. return ret;
  2436. }
  2437. static int si_get_cac_std_voltage_max_min(struct amdgpu_device *adev,
  2438. u16 *max, u16 *min)
  2439. {
  2440. struct si_power_info *si_pi = si_get_pi(adev);
  2441. struct amdgpu_cac_leakage_table *table =
  2442. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2443. u32 i;
  2444. u32 v0_loadline;
  2445. if (table == NULL)
  2446. return -EINVAL;
  2447. *max = 0;
  2448. *min = 0xFFFF;
  2449. for (i = 0; i < table->count; i++) {
  2450. if (table->entries[i].vddc > *max)
  2451. *max = table->entries[i].vddc;
  2452. if (table->entries[i].vddc < *min)
  2453. *min = table->entries[i].vddc;
  2454. }
  2455. if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
  2456. return -EINVAL;
  2457. v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
  2458. if (v0_loadline > 0xFFFFUL)
  2459. return -EINVAL;
  2460. *min = (u16)v0_loadline;
  2461. if ((*min > *max) || (*max == 0) || (*min == 0))
  2462. return -EINVAL;
  2463. return 0;
  2464. }
  2465. static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
  2466. {
  2467. return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
  2468. SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2469. }
  2470. static int si_init_dte_leakage_table(struct amdgpu_device *adev,
  2471. PP_SIslands_CacConfig *cac_tables,
  2472. u16 vddc_max, u16 vddc_min, u16 vddc_step,
  2473. u16 t0, u16 t_step)
  2474. {
  2475. struct si_power_info *si_pi = si_get_pi(adev);
  2476. u32 leakage;
  2477. unsigned int i, j;
  2478. s32 t;
  2479. u32 smc_leakage;
  2480. u32 scaling_factor;
  2481. u16 voltage;
  2482. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2483. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
  2484. t = (1000 * (i * t_step + t0));
  2485. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2486. voltage = vddc_max - (vddc_step * j);
  2487. si_calculate_leakage_for_v_and_t(adev,
  2488. &si_pi->powertune_data->leakage_coefficients,
  2489. voltage,
  2490. t,
  2491. si_pi->dyn_powertune_data.cac_leakage,
  2492. &leakage);
  2493. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2494. if (smc_leakage > 0xFFFF)
  2495. smc_leakage = 0xFFFF;
  2496. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2497. cpu_to_be16((u16)smc_leakage);
  2498. }
  2499. }
  2500. return 0;
  2501. }
  2502. static int si_init_simplified_leakage_table(struct amdgpu_device *adev,
  2503. PP_SIslands_CacConfig *cac_tables,
  2504. u16 vddc_max, u16 vddc_min, u16 vddc_step)
  2505. {
  2506. struct si_power_info *si_pi = si_get_pi(adev);
  2507. u32 leakage;
  2508. unsigned int i, j;
  2509. u32 smc_leakage;
  2510. u32 scaling_factor;
  2511. u16 voltage;
  2512. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2513. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2514. voltage = vddc_max - (vddc_step * j);
  2515. si_calculate_leakage_for_v(adev,
  2516. &si_pi->powertune_data->leakage_coefficients,
  2517. si_pi->powertune_data->fixed_kt,
  2518. voltage,
  2519. si_pi->dyn_powertune_data.cac_leakage,
  2520. &leakage);
  2521. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2522. if (smc_leakage > 0xFFFF)
  2523. smc_leakage = 0xFFFF;
  2524. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
  2525. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2526. cpu_to_be16((u16)smc_leakage);
  2527. }
  2528. return 0;
  2529. }
  2530. static int si_initialize_smc_cac_tables(struct amdgpu_device *adev)
  2531. {
  2532. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2533. struct si_power_info *si_pi = si_get_pi(adev);
  2534. PP_SIslands_CacConfig *cac_tables = NULL;
  2535. u16 vddc_max, vddc_min, vddc_step;
  2536. u16 t0, t_step;
  2537. u32 load_line_slope, reg;
  2538. int ret = 0;
  2539. u32 ticks_per_us = amdgpu_asic_get_xclk(adev) / 100;
  2540. if (ni_pi->enable_cac == false)
  2541. return 0;
  2542. cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
  2543. if (!cac_tables)
  2544. return -ENOMEM;
  2545. reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
  2546. reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
  2547. WREG32(CG_CAC_CTRL, reg);
  2548. si_pi->dyn_powertune_data.cac_leakage = adev->pm.dpm.cac_leakage;
  2549. si_pi->dyn_powertune_data.dc_pwr_value =
  2550. si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
  2551. si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(adev);
  2552. si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
  2553. si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
  2554. ret = si_get_cac_std_voltage_max_min(adev, &vddc_max, &vddc_min);
  2555. if (ret)
  2556. goto done_free;
  2557. vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
  2558. vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
  2559. t_step = 4;
  2560. t0 = 60;
  2561. if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
  2562. ret = si_init_dte_leakage_table(adev, cac_tables,
  2563. vddc_max, vddc_min, vddc_step,
  2564. t0, t_step);
  2565. else
  2566. ret = si_init_simplified_leakage_table(adev, cac_tables,
  2567. vddc_max, vddc_min, vddc_step);
  2568. if (ret)
  2569. goto done_free;
  2570. load_line_slope = ((u32)adev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
  2571. cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
  2572. cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
  2573. cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
  2574. cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
  2575. cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
  2576. cac_tables->R_LL = cpu_to_be32(load_line_slope);
  2577. cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
  2578. cac_tables->calculation_repeats = cpu_to_be32(2);
  2579. cac_tables->dc_cac = cpu_to_be32(0);
  2580. cac_tables->log2_PG_LKG_SCALE = 12;
  2581. cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
  2582. cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
  2583. cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
  2584. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->cac_table_start,
  2585. (u8 *)cac_tables,
  2586. sizeof(PP_SIslands_CacConfig),
  2587. si_pi->sram_end);
  2588. if (ret)
  2589. goto done_free;
  2590. ret = si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
  2591. done_free:
  2592. if (ret) {
  2593. ni_pi->enable_cac = false;
  2594. ni_pi->enable_power_containment = false;
  2595. }
  2596. kfree(cac_tables);
  2597. return ret;
  2598. }
  2599. static int si_program_cac_config_registers(struct amdgpu_device *adev,
  2600. const struct si_cac_config_reg *cac_config_regs)
  2601. {
  2602. const struct si_cac_config_reg *config_regs = cac_config_regs;
  2603. u32 data = 0, offset;
  2604. if (!config_regs)
  2605. return -EINVAL;
  2606. while (config_regs->offset != 0xFFFFFFFF) {
  2607. switch (config_regs->type) {
  2608. case SISLANDS_CACCONFIG_CGIND:
  2609. offset = SMC_CG_IND_START + config_regs->offset;
  2610. if (offset < SMC_CG_IND_END)
  2611. data = RREG32_SMC(offset);
  2612. break;
  2613. default:
  2614. data = RREG32(config_regs->offset);
  2615. break;
  2616. }
  2617. data &= ~config_regs->mask;
  2618. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  2619. switch (config_regs->type) {
  2620. case SISLANDS_CACCONFIG_CGIND:
  2621. offset = SMC_CG_IND_START + config_regs->offset;
  2622. if (offset < SMC_CG_IND_END)
  2623. WREG32_SMC(offset, data);
  2624. break;
  2625. default:
  2626. WREG32(config_regs->offset, data);
  2627. break;
  2628. }
  2629. config_regs++;
  2630. }
  2631. return 0;
  2632. }
  2633. static int si_initialize_hardware_cac_manager(struct amdgpu_device *adev)
  2634. {
  2635. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2636. struct si_power_info *si_pi = si_get_pi(adev);
  2637. int ret;
  2638. if ((ni_pi->enable_cac == false) ||
  2639. (ni_pi->cac_configuration_required == false))
  2640. return 0;
  2641. ret = si_program_cac_config_registers(adev, si_pi->lcac_config);
  2642. if (ret)
  2643. return ret;
  2644. ret = si_program_cac_config_registers(adev, si_pi->cac_override);
  2645. if (ret)
  2646. return ret;
  2647. ret = si_program_cac_config_registers(adev, si_pi->cac_weights);
  2648. if (ret)
  2649. return ret;
  2650. return 0;
  2651. }
  2652. static int si_enable_smc_cac(struct amdgpu_device *adev,
  2653. struct amdgpu_ps *amdgpu_new_state,
  2654. bool enable)
  2655. {
  2656. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2657. struct si_power_info *si_pi = si_get_pi(adev);
  2658. PPSMC_Result smc_result;
  2659. int ret = 0;
  2660. if (ni_pi->enable_cac) {
  2661. if (enable) {
  2662. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2663. if (ni_pi->support_cac_long_term_average) {
  2664. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgEnable);
  2665. if (smc_result != PPSMC_Result_OK)
  2666. ni_pi->support_cac_long_term_average = false;
  2667. }
  2668. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  2669. if (smc_result != PPSMC_Result_OK) {
  2670. ret = -EINVAL;
  2671. ni_pi->cac_enabled = false;
  2672. } else {
  2673. ni_pi->cac_enabled = true;
  2674. }
  2675. if (si_pi->enable_dte) {
  2676. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  2677. if (smc_result != PPSMC_Result_OK)
  2678. ret = -EINVAL;
  2679. }
  2680. }
  2681. } else if (ni_pi->cac_enabled) {
  2682. if (si_pi->enable_dte)
  2683. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  2684. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  2685. ni_pi->cac_enabled = false;
  2686. if (ni_pi->support_cac_long_term_average)
  2687. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgDisable);
  2688. }
  2689. }
  2690. return ret;
  2691. }
  2692. static int si_init_smc_spll_table(struct amdgpu_device *adev)
  2693. {
  2694. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2695. struct si_power_info *si_pi = si_get_pi(adev);
  2696. SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
  2697. SISLANDS_SMC_SCLK_VALUE sclk_params;
  2698. u32 fb_div, p_div;
  2699. u32 clk_s, clk_v;
  2700. u32 sclk = 0;
  2701. int ret = 0;
  2702. u32 tmp;
  2703. int i;
  2704. if (si_pi->spll_table_start == 0)
  2705. return -EINVAL;
  2706. spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  2707. if (spll_table == NULL)
  2708. return -ENOMEM;
  2709. for (i = 0; i < 256; i++) {
  2710. ret = si_calculate_sclk_params(adev, sclk, &sclk_params);
  2711. if (ret)
  2712. break;
  2713. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  2714. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  2715. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  2716. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  2717. fb_div &= ~0x00001FFF;
  2718. fb_div >>= 1;
  2719. clk_v >>= 6;
  2720. if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  2721. ret = -EINVAL;
  2722. if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
  2723. ret = -EINVAL;
  2724. if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  2725. ret = -EINVAL;
  2726. if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  2727. ret = -EINVAL;
  2728. if (ret)
  2729. break;
  2730. tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  2731. ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  2732. spll_table->freq[i] = cpu_to_be32(tmp);
  2733. tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  2734. ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  2735. spll_table->ss[i] = cpu_to_be32(tmp);
  2736. sclk += 512;
  2737. }
  2738. if (!ret)
  2739. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->spll_table_start,
  2740. (u8 *)spll_table,
  2741. sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
  2742. si_pi->sram_end);
  2743. if (ret)
  2744. ni_pi->enable_power_containment = false;
  2745. kfree(spll_table);
  2746. return ret;
  2747. }
  2748. static u16 si_get_lower_of_leakage_and_vce_voltage(struct amdgpu_device *adev,
  2749. u16 vce_voltage)
  2750. {
  2751. u16 highest_leakage = 0;
  2752. struct si_power_info *si_pi = si_get_pi(adev);
  2753. int i;
  2754. for (i = 0; i < si_pi->leakage_voltage.count; i++){
  2755. if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
  2756. highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
  2757. }
  2758. if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
  2759. return highest_leakage;
  2760. return vce_voltage;
  2761. }
  2762. static int si_get_vce_clock_voltage(struct amdgpu_device *adev,
  2763. u32 evclk, u32 ecclk, u16 *voltage)
  2764. {
  2765. u32 i;
  2766. int ret = -EINVAL;
  2767. struct amdgpu_vce_clock_voltage_dependency_table *table =
  2768. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2769. if (((evclk == 0) && (ecclk == 0)) ||
  2770. (table && (table->count == 0))) {
  2771. *voltage = 0;
  2772. return 0;
  2773. }
  2774. for (i = 0; i < table->count; i++) {
  2775. if ((evclk <= table->entries[i].evclk) &&
  2776. (ecclk <= table->entries[i].ecclk)) {
  2777. *voltage = table->entries[i].v;
  2778. ret = 0;
  2779. break;
  2780. }
  2781. }
  2782. /* if no match return the highest voltage */
  2783. if (ret)
  2784. *voltage = table->entries[table->count - 1].v;
  2785. *voltage = si_get_lower_of_leakage_and_vce_voltage(adev, *voltage);
  2786. return ret;
  2787. }
  2788. static bool si_dpm_vblank_too_short(void *handle)
  2789. {
  2790. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2791. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  2792. /* we never hit the non-gddr5 limit so disable it */
  2793. u32 switch_limit = adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 0;
  2794. if (vblank_time < switch_limit)
  2795. return true;
  2796. else
  2797. return false;
  2798. }
  2799. static int ni_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  2800. u32 arb_freq_src, u32 arb_freq_dest)
  2801. {
  2802. u32 mc_arb_dram_timing;
  2803. u32 mc_arb_dram_timing2;
  2804. u32 burst_time;
  2805. u32 mc_cg_config;
  2806. switch (arb_freq_src) {
  2807. case MC_CG_ARB_FREQ_F0:
  2808. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  2809. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  2810. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  2811. break;
  2812. case MC_CG_ARB_FREQ_F1:
  2813. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  2814. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  2815. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  2816. break;
  2817. case MC_CG_ARB_FREQ_F2:
  2818. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  2819. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  2820. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  2821. break;
  2822. case MC_CG_ARB_FREQ_F3:
  2823. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  2824. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  2825. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  2826. break;
  2827. default:
  2828. return -EINVAL;
  2829. }
  2830. switch (arb_freq_dest) {
  2831. case MC_CG_ARB_FREQ_F0:
  2832. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  2833. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  2834. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  2835. break;
  2836. case MC_CG_ARB_FREQ_F1:
  2837. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  2838. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  2839. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  2840. break;
  2841. case MC_CG_ARB_FREQ_F2:
  2842. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  2843. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  2844. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  2845. break;
  2846. case MC_CG_ARB_FREQ_F3:
  2847. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  2848. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  2849. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  2850. break;
  2851. default:
  2852. return -EINVAL;
  2853. }
  2854. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  2855. WREG32(MC_CG_CONFIG, mc_cg_config);
  2856. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  2857. return 0;
  2858. }
  2859. static void ni_update_current_ps(struct amdgpu_device *adev,
  2860. struct amdgpu_ps *rps)
  2861. {
  2862. struct si_ps *new_ps = si_get_ps(rps);
  2863. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2864. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2865. eg_pi->current_rps = *rps;
  2866. ni_pi->current_ps = *new_ps;
  2867. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  2868. adev->pm.dpm.current_ps = &eg_pi->current_rps;
  2869. }
  2870. static void ni_update_requested_ps(struct amdgpu_device *adev,
  2871. struct amdgpu_ps *rps)
  2872. {
  2873. struct si_ps *new_ps = si_get_ps(rps);
  2874. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2875. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2876. eg_pi->requested_rps = *rps;
  2877. ni_pi->requested_ps = *new_ps;
  2878. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  2879. adev->pm.dpm.requested_ps = &eg_pi->requested_rps;
  2880. }
  2881. static void ni_set_uvd_clock_before_set_eng_clock(struct amdgpu_device *adev,
  2882. struct amdgpu_ps *new_ps,
  2883. struct amdgpu_ps *old_ps)
  2884. {
  2885. struct si_ps *new_state = si_get_ps(new_ps);
  2886. struct si_ps *current_state = si_get_ps(old_ps);
  2887. if ((new_ps->vclk == old_ps->vclk) &&
  2888. (new_ps->dclk == old_ps->dclk))
  2889. return;
  2890. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
  2891. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2892. return;
  2893. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2894. }
  2895. static void ni_set_uvd_clock_after_set_eng_clock(struct amdgpu_device *adev,
  2896. struct amdgpu_ps *new_ps,
  2897. struct amdgpu_ps *old_ps)
  2898. {
  2899. struct si_ps *new_state = si_get_ps(new_ps);
  2900. struct si_ps *current_state = si_get_ps(old_ps);
  2901. if ((new_ps->vclk == old_ps->vclk) &&
  2902. (new_ps->dclk == old_ps->dclk))
  2903. return;
  2904. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
  2905. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2906. return;
  2907. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2908. }
  2909. static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
  2910. {
  2911. unsigned int i;
  2912. for (i = 0; i < table->count; i++)
  2913. if (voltage <= table->entries[i].value)
  2914. return table->entries[i].value;
  2915. return table->entries[table->count - 1].value;
  2916. }
  2917. static u32 btc_find_valid_clock(struct amdgpu_clock_array *clocks,
  2918. u32 max_clock, u32 requested_clock)
  2919. {
  2920. unsigned int i;
  2921. if ((clocks == NULL) || (clocks->count == 0))
  2922. return (requested_clock < max_clock) ? requested_clock : max_clock;
  2923. for (i = 0; i < clocks->count; i++) {
  2924. if (clocks->values[i] >= requested_clock)
  2925. return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
  2926. }
  2927. return (clocks->values[clocks->count - 1] < max_clock) ?
  2928. clocks->values[clocks->count - 1] : max_clock;
  2929. }
  2930. static u32 btc_get_valid_mclk(struct amdgpu_device *adev,
  2931. u32 max_mclk, u32 requested_mclk)
  2932. {
  2933. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_mclk_values,
  2934. max_mclk, requested_mclk);
  2935. }
  2936. static u32 btc_get_valid_sclk(struct amdgpu_device *adev,
  2937. u32 max_sclk, u32 requested_sclk)
  2938. {
  2939. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_sclk_values,
  2940. max_sclk, requested_sclk);
  2941. }
  2942. static void btc_get_max_clock_from_voltage_dependency_table(struct amdgpu_clock_voltage_dependency_table *table,
  2943. u32 *max_clock)
  2944. {
  2945. u32 i, clock = 0;
  2946. if ((table == NULL) || (table->count == 0)) {
  2947. *max_clock = clock;
  2948. return;
  2949. }
  2950. for (i = 0; i < table->count; i++) {
  2951. if (clock < table->entries[i].clk)
  2952. clock = table->entries[i].clk;
  2953. }
  2954. *max_clock = clock;
  2955. }
  2956. static void btc_apply_voltage_dependency_rules(struct amdgpu_clock_voltage_dependency_table *table,
  2957. u32 clock, u16 max_voltage, u16 *voltage)
  2958. {
  2959. u32 i;
  2960. if ((table == NULL) || (table->count == 0))
  2961. return;
  2962. for (i= 0; i < table->count; i++) {
  2963. if (clock <= table->entries[i].clk) {
  2964. if (*voltage < table->entries[i].v)
  2965. *voltage = (u16)((table->entries[i].v < max_voltage) ?
  2966. table->entries[i].v : max_voltage);
  2967. return;
  2968. }
  2969. }
  2970. *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
  2971. }
  2972. static void btc_adjust_clock_combinations(struct amdgpu_device *adev,
  2973. const struct amdgpu_clock_and_voltage_limits *max_limits,
  2974. struct rv7xx_pl *pl)
  2975. {
  2976. if ((pl->mclk == 0) || (pl->sclk == 0))
  2977. return;
  2978. if (pl->mclk == pl->sclk)
  2979. return;
  2980. if (pl->mclk > pl->sclk) {
  2981. if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > adev->pm.dpm.dyn_state.mclk_sclk_ratio)
  2982. pl->sclk = btc_get_valid_sclk(adev,
  2983. max_limits->sclk,
  2984. (pl->mclk +
  2985. (adev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
  2986. adev->pm.dpm.dyn_state.mclk_sclk_ratio);
  2987. } else {
  2988. if ((pl->sclk - pl->mclk) > adev->pm.dpm.dyn_state.sclk_mclk_delta)
  2989. pl->mclk = btc_get_valid_mclk(adev,
  2990. max_limits->mclk,
  2991. pl->sclk -
  2992. adev->pm.dpm.dyn_state.sclk_mclk_delta);
  2993. }
  2994. }
  2995. static void btc_apply_voltage_delta_rules(struct amdgpu_device *adev,
  2996. u16 max_vddc, u16 max_vddci,
  2997. u16 *vddc, u16 *vddci)
  2998. {
  2999. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3000. u16 new_voltage;
  3001. if ((0 == *vddc) || (0 == *vddci))
  3002. return;
  3003. if (*vddc > *vddci) {
  3004. if ((*vddc - *vddci) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3005. new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
  3006. (*vddc - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3007. *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
  3008. }
  3009. } else {
  3010. if ((*vddci - *vddc) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3011. new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
  3012. (*vddci - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3013. *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
  3014. }
  3015. }
  3016. }
  3017. static enum amdgpu_pcie_gen r600_get_pcie_gen_support(struct amdgpu_device *adev,
  3018. u32 sys_mask,
  3019. enum amdgpu_pcie_gen asic_gen,
  3020. enum amdgpu_pcie_gen default_gen)
  3021. {
  3022. switch (asic_gen) {
  3023. case AMDGPU_PCIE_GEN1:
  3024. return AMDGPU_PCIE_GEN1;
  3025. case AMDGPU_PCIE_GEN2:
  3026. return AMDGPU_PCIE_GEN2;
  3027. case AMDGPU_PCIE_GEN3:
  3028. return AMDGPU_PCIE_GEN3;
  3029. default:
  3030. if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == AMDGPU_PCIE_GEN3))
  3031. return AMDGPU_PCIE_GEN3;
  3032. else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == AMDGPU_PCIE_GEN2))
  3033. return AMDGPU_PCIE_GEN2;
  3034. else
  3035. return AMDGPU_PCIE_GEN1;
  3036. }
  3037. return AMDGPU_PCIE_GEN1;
  3038. }
  3039. static void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  3040. u32 *p, u32 *u)
  3041. {
  3042. u32 b_c = 0;
  3043. u32 i_c;
  3044. u32 tmp;
  3045. i_c = (i * r_c) / 100;
  3046. tmp = i_c >> p_b;
  3047. while (tmp) {
  3048. b_c++;
  3049. tmp >>= 1;
  3050. }
  3051. *u = (b_c + 1) / 2;
  3052. *p = i_c / (1 << (2 * (*u)));
  3053. }
  3054. static int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
  3055. {
  3056. u32 k, a, ah, al;
  3057. u32 t1;
  3058. if ((fl == 0) || (fh == 0) || (fl > fh))
  3059. return -EINVAL;
  3060. k = (100 * fh) / fl;
  3061. t1 = (t * (k - 100));
  3062. a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
  3063. a = (a + 5) / 10;
  3064. ah = ((a * t) + 5000) / 10000;
  3065. al = a - ah;
  3066. *th = t - ah;
  3067. *tl = t + al;
  3068. return 0;
  3069. }
  3070. static bool r600_is_uvd_state(u32 class, u32 class2)
  3071. {
  3072. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3073. return true;
  3074. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  3075. return true;
  3076. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  3077. return true;
  3078. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  3079. return true;
  3080. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  3081. return true;
  3082. return false;
  3083. }
  3084. static u8 rv770_get_memory_module_index(struct amdgpu_device *adev)
  3085. {
  3086. return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
  3087. }
  3088. static void rv770_get_max_vddc(struct amdgpu_device *adev)
  3089. {
  3090. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3091. u16 vddc;
  3092. if (amdgpu_atombios_get_max_vddc(adev, 0, 0, &vddc))
  3093. pi->max_vddc = 0;
  3094. else
  3095. pi->max_vddc = vddc;
  3096. }
  3097. static void rv770_get_engine_memory_ss(struct amdgpu_device *adev)
  3098. {
  3099. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3100. struct amdgpu_atom_ss ss;
  3101. pi->sclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3102. ASIC_INTERNAL_ENGINE_SS, 0);
  3103. pi->mclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3104. ASIC_INTERNAL_MEMORY_SS, 0);
  3105. if (pi->sclk_ss || pi->mclk_ss)
  3106. pi->dynamic_ss = true;
  3107. else
  3108. pi->dynamic_ss = false;
  3109. }
  3110. static void si_apply_state_adjust_rules(struct amdgpu_device *adev,
  3111. struct amdgpu_ps *rps)
  3112. {
  3113. struct si_ps *ps = si_get_ps(rps);
  3114. struct amdgpu_clock_and_voltage_limits *max_limits;
  3115. bool disable_mclk_switching = false;
  3116. bool disable_sclk_switching = false;
  3117. u32 mclk, sclk;
  3118. u16 vddc, vddci, min_vce_voltage = 0;
  3119. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  3120. u32 max_sclk = 0, max_mclk = 0;
  3121. int i;
  3122. if (adev->asic_type == CHIP_HAINAN) {
  3123. if ((adev->pdev->revision == 0x81) ||
  3124. (adev->pdev->revision == 0x83) ||
  3125. (adev->pdev->revision == 0xC3) ||
  3126. (adev->pdev->device == 0x6664) ||
  3127. (adev->pdev->device == 0x6665) ||
  3128. (adev->pdev->device == 0x6667)) {
  3129. max_sclk = 75000;
  3130. }
  3131. if ((adev->pdev->revision == 0xC3) ||
  3132. (adev->pdev->device == 0x6665)) {
  3133. max_sclk = 60000;
  3134. max_mclk = 80000;
  3135. }
  3136. } else if (adev->asic_type == CHIP_OLAND) {
  3137. if ((adev->pdev->revision == 0xC7) ||
  3138. (adev->pdev->revision == 0x80) ||
  3139. (adev->pdev->revision == 0x81) ||
  3140. (adev->pdev->revision == 0x83) ||
  3141. (adev->pdev->revision == 0x87) ||
  3142. (adev->pdev->device == 0x6604) ||
  3143. (adev->pdev->device == 0x6605)) {
  3144. max_sclk = 75000;
  3145. }
  3146. }
  3147. if (rps->vce_active) {
  3148. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  3149. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  3150. si_get_vce_clock_voltage(adev, rps->evclk, rps->ecclk,
  3151. &min_vce_voltage);
  3152. } else {
  3153. rps->evclk = 0;
  3154. rps->ecclk = 0;
  3155. }
  3156. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  3157. si_dpm_vblank_too_short(adev))
  3158. disable_mclk_switching = true;
  3159. if (rps->vclk || rps->dclk) {
  3160. disable_mclk_switching = true;
  3161. disable_sclk_switching = true;
  3162. }
  3163. if (adev->pm.dpm.ac_power)
  3164. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3165. else
  3166. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3167. for (i = ps->performance_level_count - 2; i >= 0; i--) {
  3168. if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
  3169. ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
  3170. }
  3171. if (adev->pm.dpm.ac_power == false) {
  3172. for (i = 0; i < ps->performance_level_count; i++) {
  3173. if (ps->performance_levels[i].mclk > max_limits->mclk)
  3174. ps->performance_levels[i].mclk = max_limits->mclk;
  3175. if (ps->performance_levels[i].sclk > max_limits->sclk)
  3176. ps->performance_levels[i].sclk = max_limits->sclk;
  3177. if (ps->performance_levels[i].vddc > max_limits->vddc)
  3178. ps->performance_levels[i].vddc = max_limits->vddc;
  3179. if (ps->performance_levels[i].vddci > max_limits->vddci)
  3180. ps->performance_levels[i].vddci = max_limits->vddci;
  3181. }
  3182. }
  3183. /* limit clocks to max supported clocks based on voltage dependency tables */
  3184. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3185. &max_sclk_vddc);
  3186. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3187. &max_mclk_vddci);
  3188. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3189. &max_mclk_vddc);
  3190. for (i = 0; i < ps->performance_level_count; i++) {
  3191. if (max_sclk_vddc) {
  3192. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  3193. ps->performance_levels[i].sclk = max_sclk_vddc;
  3194. }
  3195. if (max_mclk_vddci) {
  3196. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  3197. ps->performance_levels[i].mclk = max_mclk_vddci;
  3198. }
  3199. if (max_mclk_vddc) {
  3200. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  3201. ps->performance_levels[i].mclk = max_mclk_vddc;
  3202. }
  3203. if (max_mclk) {
  3204. if (ps->performance_levels[i].mclk > max_mclk)
  3205. ps->performance_levels[i].mclk = max_mclk;
  3206. }
  3207. if (max_sclk) {
  3208. if (ps->performance_levels[i].sclk > max_sclk)
  3209. ps->performance_levels[i].sclk = max_sclk;
  3210. }
  3211. }
  3212. /* XXX validate the min clocks required for display */
  3213. if (disable_mclk_switching) {
  3214. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  3215. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  3216. } else {
  3217. mclk = ps->performance_levels[0].mclk;
  3218. vddci = ps->performance_levels[0].vddci;
  3219. }
  3220. if (disable_sclk_switching) {
  3221. sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
  3222. vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
  3223. } else {
  3224. sclk = ps->performance_levels[0].sclk;
  3225. vddc = ps->performance_levels[0].vddc;
  3226. }
  3227. if (rps->vce_active) {
  3228. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  3229. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  3230. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  3231. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  3232. }
  3233. /* adjusted low state */
  3234. ps->performance_levels[0].sclk = sclk;
  3235. ps->performance_levels[0].mclk = mclk;
  3236. ps->performance_levels[0].vddc = vddc;
  3237. ps->performance_levels[0].vddci = vddci;
  3238. if (disable_sclk_switching) {
  3239. sclk = ps->performance_levels[0].sclk;
  3240. for (i = 1; i < ps->performance_level_count; i++) {
  3241. if (sclk < ps->performance_levels[i].sclk)
  3242. sclk = ps->performance_levels[i].sclk;
  3243. }
  3244. for (i = 0; i < ps->performance_level_count; i++) {
  3245. ps->performance_levels[i].sclk = sclk;
  3246. ps->performance_levels[i].vddc = vddc;
  3247. }
  3248. } else {
  3249. for (i = 1; i < ps->performance_level_count; i++) {
  3250. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  3251. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  3252. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  3253. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  3254. }
  3255. }
  3256. if (disable_mclk_switching) {
  3257. mclk = ps->performance_levels[0].mclk;
  3258. for (i = 1; i < ps->performance_level_count; i++) {
  3259. if (mclk < ps->performance_levels[i].mclk)
  3260. mclk = ps->performance_levels[i].mclk;
  3261. }
  3262. for (i = 0; i < ps->performance_level_count; i++) {
  3263. ps->performance_levels[i].mclk = mclk;
  3264. ps->performance_levels[i].vddci = vddci;
  3265. }
  3266. } else {
  3267. for (i = 1; i < ps->performance_level_count; i++) {
  3268. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  3269. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  3270. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  3271. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  3272. }
  3273. }
  3274. for (i = 0; i < ps->performance_level_count; i++)
  3275. btc_adjust_clock_combinations(adev, max_limits,
  3276. &ps->performance_levels[i]);
  3277. for (i = 0; i < ps->performance_level_count; i++) {
  3278. if (ps->performance_levels[i].vddc < min_vce_voltage)
  3279. ps->performance_levels[i].vddc = min_vce_voltage;
  3280. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3281. ps->performance_levels[i].sclk,
  3282. max_limits->vddc, &ps->performance_levels[i].vddc);
  3283. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3284. ps->performance_levels[i].mclk,
  3285. max_limits->vddci, &ps->performance_levels[i].vddci);
  3286. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3287. ps->performance_levels[i].mclk,
  3288. max_limits->vddc, &ps->performance_levels[i].vddc);
  3289. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  3290. adev->clock.current_dispclk,
  3291. max_limits->vddc, &ps->performance_levels[i].vddc);
  3292. }
  3293. for (i = 0; i < ps->performance_level_count; i++) {
  3294. btc_apply_voltage_delta_rules(adev,
  3295. max_limits->vddc, max_limits->vddci,
  3296. &ps->performance_levels[i].vddc,
  3297. &ps->performance_levels[i].vddci);
  3298. }
  3299. ps->dc_compatible = true;
  3300. for (i = 0; i < ps->performance_level_count; i++) {
  3301. if (ps->performance_levels[i].vddc > adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  3302. ps->dc_compatible = false;
  3303. }
  3304. }
  3305. #if 0
  3306. static int si_read_smc_soft_register(struct amdgpu_device *adev,
  3307. u16 reg_offset, u32 *value)
  3308. {
  3309. struct si_power_info *si_pi = si_get_pi(adev);
  3310. return amdgpu_si_read_smc_sram_dword(adev,
  3311. si_pi->soft_regs_start + reg_offset, value,
  3312. si_pi->sram_end);
  3313. }
  3314. #endif
  3315. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  3316. u16 reg_offset, u32 value)
  3317. {
  3318. struct si_power_info *si_pi = si_get_pi(adev);
  3319. return amdgpu_si_write_smc_sram_dword(adev,
  3320. si_pi->soft_regs_start + reg_offset,
  3321. value, si_pi->sram_end);
  3322. }
  3323. static bool si_is_special_1gb_platform(struct amdgpu_device *adev)
  3324. {
  3325. bool ret = false;
  3326. u32 tmp, width, row, column, bank, density;
  3327. bool is_memory_gddr5, is_special;
  3328. tmp = RREG32(MC_SEQ_MISC0);
  3329. is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
  3330. is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
  3331. & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
  3332. WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
  3333. width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
  3334. tmp = RREG32(MC_ARB_RAMCFG);
  3335. row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
  3336. column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
  3337. bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
  3338. density = (1 << (row + column - 20 + bank)) * width;
  3339. if ((adev->pdev->device == 0x6819) &&
  3340. is_memory_gddr5 && is_special && (density == 0x400))
  3341. ret = true;
  3342. return ret;
  3343. }
  3344. static void si_get_leakage_vddc(struct amdgpu_device *adev)
  3345. {
  3346. struct si_power_info *si_pi = si_get_pi(adev);
  3347. u16 vddc, count = 0;
  3348. int i, ret;
  3349. for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
  3350. ret = amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(adev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
  3351. if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
  3352. si_pi->leakage_voltage.entries[count].voltage = vddc;
  3353. si_pi->leakage_voltage.entries[count].leakage_index =
  3354. SISLANDS_LEAKAGE_INDEX0 + i;
  3355. count++;
  3356. }
  3357. }
  3358. si_pi->leakage_voltage.count = count;
  3359. }
  3360. static int si_get_leakage_voltage_from_leakage_index(struct amdgpu_device *adev,
  3361. u32 index, u16 *leakage_voltage)
  3362. {
  3363. struct si_power_info *si_pi = si_get_pi(adev);
  3364. int i;
  3365. if (leakage_voltage == NULL)
  3366. return -EINVAL;
  3367. if ((index & 0xff00) != 0xff00)
  3368. return -EINVAL;
  3369. if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
  3370. return -EINVAL;
  3371. if (index < SISLANDS_LEAKAGE_INDEX0)
  3372. return -EINVAL;
  3373. for (i = 0; i < si_pi->leakage_voltage.count; i++) {
  3374. if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
  3375. *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
  3376. return 0;
  3377. }
  3378. }
  3379. return -EAGAIN;
  3380. }
  3381. static void si_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  3382. {
  3383. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3384. bool want_thermal_protection;
  3385. enum amdgpu_dpm_event_src dpm_event_src;
  3386. switch (sources) {
  3387. case 0:
  3388. default:
  3389. want_thermal_protection = false;
  3390. break;
  3391. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  3392. want_thermal_protection = true;
  3393. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  3394. break;
  3395. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  3396. want_thermal_protection = true;
  3397. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  3398. break;
  3399. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  3400. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  3401. want_thermal_protection = true;
  3402. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  3403. break;
  3404. }
  3405. if (want_thermal_protection) {
  3406. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  3407. if (pi->thermal_protection)
  3408. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3409. } else {
  3410. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3411. }
  3412. }
  3413. static void si_enable_auto_throttle_source(struct amdgpu_device *adev,
  3414. enum amdgpu_dpm_auto_throttle_src source,
  3415. bool enable)
  3416. {
  3417. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3418. if (enable) {
  3419. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  3420. pi->active_auto_throttle_sources |= 1 << source;
  3421. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3422. }
  3423. } else {
  3424. if (pi->active_auto_throttle_sources & (1 << source)) {
  3425. pi->active_auto_throttle_sources &= ~(1 << source);
  3426. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3427. }
  3428. }
  3429. }
  3430. static void si_start_dpm(struct amdgpu_device *adev)
  3431. {
  3432. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  3433. }
  3434. static void si_stop_dpm(struct amdgpu_device *adev)
  3435. {
  3436. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  3437. }
  3438. static void si_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  3439. {
  3440. if (enable)
  3441. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  3442. else
  3443. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  3444. }
  3445. #if 0
  3446. static int si_notify_hardware_of_thermal_state(struct amdgpu_device *adev,
  3447. u32 thermal_level)
  3448. {
  3449. PPSMC_Result ret;
  3450. if (thermal_level == 0) {
  3451. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  3452. if (ret == PPSMC_Result_OK)
  3453. return 0;
  3454. else
  3455. return -EINVAL;
  3456. }
  3457. return 0;
  3458. }
  3459. static void si_notify_hardware_vpu_recovery_event(struct amdgpu_device *adev)
  3460. {
  3461. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
  3462. }
  3463. #endif
  3464. #if 0
  3465. static int si_notify_hw_of_powersource(struct amdgpu_device *adev, bool ac_power)
  3466. {
  3467. if (ac_power)
  3468. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  3469. 0 : -EINVAL;
  3470. return 0;
  3471. }
  3472. #endif
  3473. static PPSMC_Result si_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  3474. PPSMC_Msg msg, u32 parameter)
  3475. {
  3476. WREG32(SMC_SCRATCH0, parameter);
  3477. return amdgpu_si_send_msg_to_smc(adev, msg);
  3478. }
  3479. static int si_restrict_performance_levels_before_switch(struct amdgpu_device *adev)
  3480. {
  3481. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  3482. return -EINVAL;
  3483. return (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  3484. 0 : -EINVAL;
  3485. }
  3486. static int si_dpm_force_performance_level(void *handle,
  3487. enum amd_dpm_forced_level level)
  3488. {
  3489. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3490. struct amdgpu_ps *rps = adev->pm.dpm.current_ps;
  3491. struct si_ps *ps = si_get_ps(rps);
  3492. u32 levels = ps->performance_level_count;
  3493. if (level == AMD_DPM_FORCED_LEVEL_HIGH) {
  3494. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3495. return -EINVAL;
  3496. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  3497. return -EINVAL;
  3498. } else if (level == AMD_DPM_FORCED_LEVEL_LOW) {
  3499. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3500. return -EINVAL;
  3501. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  3502. return -EINVAL;
  3503. } else if (level == AMD_DPM_FORCED_LEVEL_AUTO) {
  3504. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3505. return -EINVAL;
  3506. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3507. return -EINVAL;
  3508. }
  3509. adev->pm.dpm.forced_level = level;
  3510. return 0;
  3511. }
  3512. #if 0
  3513. static int si_set_boot_state(struct amdgpu_device *adev)
  3514. {
  3515. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
  3516. 0 : -EINVAL;
  3517. }
  3518. #endif
  3519. static int si_set_sw_state(struct amdgpu_device *adev)
  3520. {
  3521. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
  3522. 0 : -EINVAL;
  3523. }
  3524. static int si_halt_smc(struct amdgpu_device *adev)
  3525. {
  3526. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
  3527. return -EINVAL;
  3528. return (amdgpu_si_wait_for_smc_inactive(adev) == PPSMC_Result_OK) ?
  3529. 0 : -EINVAL;
  3530. }
  3531. static int si_resume_smc(struct amdgpu_device *adev)
  3532. {
  3533. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
  3534. return -EINVAL;
  3535. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
  3536. 0 : -EINVAL;
  3537. }
  3538. static void si_dpm_start_smc(struct amdgpu_device *adev)
  3539. {
  3540. amdgpu_si_program_jump_on_start(adev);
  3541. amdgpu_si_start_smc(adev);
  3542. amdgpu_si_smc_clock(adev, true);
  3543. }
  3544. static void si_dpm_stop_smc(struct amdgpu_device *adev)
  3545. {
  3546. amdgpu_si_reset_smc(adev);
  3547. amdgpu_si_smc_clock(adev, false);
  3548. }
  3549. static int si_process_firmware_header(struct amdgpu_device *adev)
  3550. {
  3551. struct si_power_info *si_pi = si_get_pi(adev);
  3552. u32 tmp;
  3553. int ret;
  3554. ret = amdgpu_si_read_smc_sram_dword(adev,
  3555. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3556. SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  3557. &tmp, si_pi->sram_end);
  3558. if (ret)
  3559. return ret;
  3560. si_pi->state_table_start = tmp;
  3561. ret = amdgpu_si_read_smc_sram_dword(adev,
  3562. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3563. SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  3564. &tmp, si_pi->sram_end);
  3565. if (ret)
  3566. return ret;
  3567. si_pi->soft_regs_start = tmp;
  3568. ret = amdgpu_si_read_smc_sram_dword(adev,
  3569. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3570. SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  3571. &tmp, si_pi->sram_end);
  3572. if (ret)
  3573. return ret;
  3574. si_pi->mc_reg_table_start = tmp;
  3575. ret = amdgpu_si_read_smc_sram_dword(adev,
  3576. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3577. SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  3578. &tmp, si_pi->sram_end);
  3579. if (ret)
  3580. return ret;
  3581. si_pi->fan_table_start = tmp;
  3582. ret = amdgpu_si_read_smc_sram_dword(adev,
  3583. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3584. SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  3585. &tmp, si_pi->sram_end);
  3586. if (ret)
  3587. return ret;
  3588. si_pi->arb_table_start = tmp;
  3589. ret = amdgpu_si_read_smc_sram_dword(adev,
  3590. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3591. SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
  3592. &tmp, si_pi->sram_end);
  3593. if (ret)
  3594. return ret;
  3595. si_pi->cac_table_start = tmp;
  3596. ret = amdgpu_si_read_smc_sram_dword(adev,
  3597. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3598. SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
  3599. &tmp, si_pi->sram_end);
  3600. if (ret)
  3601. return ret;
  3602. si_pi->dte_table_start = tmp;
  3603. ret = amdgpu_si_read_smc_sram_dword(adev,
  3604. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3605. SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  3606. &tmp, si_pi->sram_end);
  3607. if (ret)
  3608. return ret;
  3609. si_pi->spll_table_start = tmp;
  3610. ret = amdgpu_si_read_smc_sram_dword(adev,
  3611. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3612. SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
  3613. &tmp, si_pi->sram_end);
  3614. if (ret)
  3615. return ret;
  3616. si_pi->papm_cfg_table_start = tmp;
  3617. return ret;
  3618. }
  3619. static void si_read_clock_registers(struct amdgpu_device *adev)
  3620. {
  3621. struct si_power_info *si_pi = si_get_pi(adev);
  3622. si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  3623. si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  3624. si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  3625. si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  3626. si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  3627. si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  3628. si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  3629. si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  3630. si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  3631. si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  3632. si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  3633. si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  3634. si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  3635. si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  3636. si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  3637. }
  3638. static void si_enable_thermal_protection(struct amdgpu_device *adev,
  3639. bool enable)
  3640. {
  3641. if (enable)
  3642. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3643. else
  3644. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3645. }
  3646. static void si_enable_acpi_power_management(struct amdgpu_device *adev)
  3647. {
  3648. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  3649. }
  3650. #if 0
  3651. static int si_enter_ulp_state(struct amdgpu_device *adev)
  3652. {
  3653. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  3654. udelay(25000);
  3655. return 0;
  3656. }
  3657. static int si_exit_ulp_state(struct amdgpu_device *adev)
  3658. {
  3659. int i;
  3660. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  3661. udelay(7000);
  3662. for (i = 0; i < adev->usec_timeout; i++) {
  3663. if (RREG32(SMC_RESP_0) == 1)
  3664. break;
  3665. udelay(1000);
  3666. }
  3667. return 0;
  3668. }
  3669. #endif
  3670. static int si_notify_smc_display_change(struct amdgpu_device *adev,
  3671. bool has_display)
  3672. {
  3673. PPSMC_Msg msg = has_display ?
  3674. PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  3675. return (amdgpu_si_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ?
  3676. 0 : -EINVAL;
  3677. }
  3678. static void si_program_response_times(struct amdgpu_device *adev)
  3679. {
  3680. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  3681. u32 vddc_dly, acpi_dly, vbi_dly;
  3682. u32 reference_clock;
  3683. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  3684. voltage_response_time = (u32)adev->pm.dpm.voltage_response_time;
  3685. backbias_response_time = (u32)adev->pm.dpm.backbias_response_time;
  3686. if (voltage_response_time == 0)
  3687. voltage_response_time = 1000;
  3688. acpi_delay_time = 15000;
  3689. vbi_time_out = 100000;
  3690. reference_clock = amdgpu_asic_get_xclk(adev);
  3691. vddc_dly = (voltage_response_time * reference_clock) / 100;
  3692. acpi_dly = (acpi_delay_time * reference_clock) / 100;
  3693. vbi_dly = (vbi_time_out * reference_clock) / 100;
  3694. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  3695. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  3696. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  3697. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  3698. }
  3699. static void si_program_ds_registers(struct amdgpu_device *adev)
  3700. {
  3701. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3702. u32 tmp;
  3703. /* DEEP_SLEEP_CLK_SEL field should be 0x10 on tahiti A0 */
  3704. if (adev->asic_type == CHIP_TAHITI && adev->rev_id == 0x0)
  3705. tmp = 0x10;
  3706. else
  3707. tmp = 0x1;
  3708. if (eg_pi->sclk_deep_sleep) {
  3709. WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
  3710. WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
  3711. ~AUTOSCALE_ON_SS_CLEAR);
  3712. }
  3713. }
  3714. static void si_program_display_gap(struct amdgpu_device *adev)
  3715. {
  3716. u32 tmp, pipe;
  3717. int i;
  3718. tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3719. if (adev->pm.dpm.new_active_crtc_count > 0)
  3720. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3721. else
  3722. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3723. if (adev->pm.dpm.new_active_crtc_count > 1)
  3724. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3725. else
  3726. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3727. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3728. tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
  3729. pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
  3730. if ((adev->pm.dpm.new_active_crtc_count > 0) &&
  3731. (!(adev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
  3732. /* find the first active crtc */
  3733. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  3734. if (adev->pm.dpm.new_active_crtcs & (1 << i))
  3735. break;
  3736. }
  3737. if (i == adev->mode_info.num_crtc)
  3738. pipe = 0;
  3739. else
  3740. pipe = i;
  3741. tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
  3742. tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
  3743. WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
  3744. }
  3745. /* Setting this to false forces the performance state to low if the crtcs are disabled.
  3746. * This can be a problem on PowerXpress systems or if you want to use the card
  3747. * for offscreen rendering or compute if there are no crtcs enabled.
  3748. */
  3749. si_notify_smc_display_change(adev, adev->pm.dpm.new_active_crtc_count > 0);
  3750. }
  3751. static void si_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  3752. {
  3753. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3754. if (enable) {
  3755. if (pi->sclk_ss)
  3756. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  3757. } else {
  3758. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  3759. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  3760. }
  3761. }
  3762. static void si_setup_bsp(struct amdgpu_device *adev)
  3763. {
  3764. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3765. u32 xclk = amdgpu_asic_get_xclk(adev);
  3766. r600_calculate_u_and_p(pi->asi,
  3767. xclk,
  3768. 16,
  3769. &pi->bsp,
  3770. &pi->bsu);
  3771. r600_calculate_u_and_p(pi->pasi,
  3772. xclk,
  3773. 16,
  3774. &pi->pbsp,
  3775. &pi->pbsu);
  3776. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  3777. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  3778. WREG32(CG_BSP, pi->dsp);
  3779. }
  3780. static void si_program_git(struct amdgpu_device *adev)
  3781. {
  3782. WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
  3783. }
  3784. static void si_program_tp(struct amdgpu_device *adev)
  3785. {
  3786. int i;
  3787. enum r600_td td = R600_TD_DFLT;
  3788. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  3789. WREG32(CG_FFCT_0 + i, (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
  3790. if (td == R600_TD_AUTO)
  3791. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  3792. else
  3793. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  3794. if (td == R600_TD_UP)
  3795. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  3796. if (td == R600_TD_DOWN)
  3797. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  3798. }
  3799. static void si_program_tpp(struct amdgpu_device *adev)
  3800. {
  3801. WREG32(CG_TPC, R600_TPC_DFLT);
  3802. }
  3803. static void si_program_sstp(struct amdgpu_device *adev)
  3804. {
  3805. WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  3806. }
  3807. static void si_enable_display_gap(struct amdgpu_device *adev)
  3808. {
  3809. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  3810. tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3811. tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  3812. DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
  3813. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  3814. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
  3815. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  3816. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3817. }
  3818. static void si_program_vc(struct amdgpu_device *adev)
  3819. {
  3820. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3821. WREG32(CG_FTV, pi->vrc);
  3822. }
  3823. static void si_clear_vc(struct amdgpu_device *adev)
  3824. {
  3825. WREG32(CG_FTV, 0);
  3826. }
  3827. static u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  3828. {
  3829. u8 mc_para_index;
  3830. if (memory_clock < 10000)
  3831. mc_para_index = 0;
  3832. else if (memory_clock >= 80000)
  3833. mc_para_index = 0x0f;
  3834. else
  3835. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  3836. return mc_para_index;
  3837. }
  3838. static u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  3839. {
  3840. u8 mc_para_index;
  3841. if (strobe_mode) {
  3842. if (memory_clock < 12500)
  3843. mc_para_index = 0x00;
  3844. else if (memory_clock > 47500)
  3845. mc_para_index = 0x0f;
  3846. else
  3847. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  3848. } else {
  3849. if (memory_clock < 65000)
  3850. mc_para_index = 0x00;
  3851. else if (memory_clock > 135000)
  3852. mc_para_index = 0x0f;
  3853. else
  3854. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  3855. }
  3856. return mc_para_index;
  3857. }
  3858. static u8 si_get_strobe_mode_settings(struct amdgpu_device *adev, u32 mclk)
  3859. {
  3860. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3861. bool strobe_mode = false;
  3862. u8 result = 0;
  3863. if (mclk <= pi->mclk_strobe_mode_threshold)
  3864. strobe_mode = true;
  3865. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3866. result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
  3867. else
  3868. result = si_get_ddr3_mclk_frequency_ratio(mclk);
  3869. if (strobe_mode)
  3870. result |= SISLANDS_SMC_STROBE_ENABLE;
  3871. return result;
  3872. }
  3873. static int si_upload_firmware(struct amdgpu_device *adev)
  3874. {
  3875. struct si_power_info *si_pi = si_get_pi(adev);
  3876. amdgpu_si_reset_smc(adev);
  3877. amdgpu_si_smc_clock(adev, false);
  3878. return amdgpu_si_load_smc_ucode(adev, si_pi->sram_end);
  3879. }
  3880. static bool si_validate_phase_shedding_tables(struct amdgpu_device *adev,
  3881. const struct atom_voltage_table *table,
  3882. const struct amdgpu_phase_shedding_limits_table *limits)
  3883. {
  3884. u32 data, num_bits, num_levels;
  3885. if ((table == NULL) || (limits == NULL))
  3886. return false;
  3887. data = table->mask_low;
  3888. num_bits = hweight32(data);
  3889. if (num_bits == 0)
  3890. return false;
  3891. num_levels = (1 << num_bits);
  3892. if (table->count != num_levels)
  3893. return false;
  3894. if (limits->count != (num_levels - 1))
  3895. return false;
  3896. return true;
  3897. }
  3898. static void si_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  3899. u32 max_voltage_steps,
  3900. struct atom_voltage_table *voltage_table)
  3901. {
  3902. unsigned int i, diff;
  3903. if (voltage_table->count <= max_voltage_steps)
  3904. return;
  3905. diff = voltage_table->count - max_voltage_steps;
  3906. for (i= 0; i < max_voltage_steps; i++)
  3907. voltage_table->entries[i] = voltage_table->entries[i + diff];
  3908. voltage_table->count = max_voltage_steps;
  3909. }
  3910. static int si_get_svi2_voltage_table(struct amdgpu_device *adev,
  3911. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  3912. struct atom_voltage_table *voltage_table)
  3913. {
  3914. u32 i;
  3915. if (voltage_dependency_table == NULL)
  3916. return -EINVAL;
  3917. voltage_table->mask_low = 0;
  3918. voltage_table->phase_delay = 0;
  3919. voltage_table->count = voltage_dependency_table->count;
  3920. for (i = 0; i < voltage_table->count; i++) {
  3921. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  3922. voltage_table->entries[i].smio_low = 0;
  3923. }
  3924. return 0;
  3925. }
  3926. static int si_construct_voltage_tables(struct amdgpu_device *adev)
  3927. {
  3928. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3929. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3930. struct si_power_info *si_pi = si_get_pi(adev);
  3931. int ret;
  3932. if (pi->voltage_control) {
  3933. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  3934. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
  3935. if (ret)
  3936. return ret;
  3937. if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3938. si_trim_voltage_table_to_fit_state_table(adev,
  3939. SISLANDS_MAX_NO_VREG_STEPS,
  3940. &eg_pi->vddc_voltage_table);
  3941. } else if (si_pi->voltage_control_svi2) {
  3942. ret = si_get_svi2_voltage_table(adev,
  3943. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3944. &eg_pi->vddc_voltage_table);
  3945. if (ret)
  3946. return ret;
  3947. } else {
  3948. return -EINVAL;
  3949. }
  3950. if (eg_pi->vddci_control) {
  3951. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  3952. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
  3953. if (ret)
  3954. return ret;
  3955. if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3956. si_trim_voltage_table_to_fit_state_table(adev,
  3957. SISLANDS_MAX_NO_VREG_STEPS,
  3958. &eg_pi->vddci_voltage_table);
  3959. }
  3960. if (si_pi->vddci_control_svi2) {
  3961. ret = si_get_svi2_voltage_table(adev,
  3962. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3963. &eg_pi->vddci_voltage_table);
  3964. if (ret)
  3965. return ret;
  3966. }
  3967. if (pi->mvdd_control) {
  3968. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  3969. VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
  3970. if (ret) {
  3971. pi->mvdd_control = false;
  3972. return ret;
  3973. }
  3974. if (si_pi->mvdd_voltage_table.count == 0) {
  3975. pi->mvdd_control = false;
  3976. return -EINVAL;
  3977. }
  3978. if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3979. si_trim_voltage_table_to_fit_state_table(adev,
  3980. SISLANDS_MAX_NO_VREG_STEPS,
  3981. &si_pi->mvdd_voltage_table);
  3982. }
  3983. if (si_pi->vddc_phase_shed_control) {
  3984. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  3985. VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
  3986. if (ret)
  3987. si_pi->vddc_phase_shed_control = false;
  3988. if ((si_pi->vddc_phase_shed_table.count == 0) ||
  3989. (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
  3990. si_pi->vddc_phase_shed_control = false;
  3991. }
  3992. return 0;
  3993. }
  3994. static void si_populate_smc_voltage_table(struct amdgpu_device *adev,
  3995. const struct atom_voltage_table *voltage_table,
  3996. SISLANDS_SMC_STATETABLE *table)
  3997. {
  3998. unsigned int i;
  3999. for (i = 0; i < voltage_table->count; i++)
  4000. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  4001. }
  4002. static int si_populate_smc_voltage_tables(struct amdgpu_device *adev,
  4003. SISLANDS_SMC_STATETABLE *table)
  4004. {
  4005. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4006. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4007. struct si_power_info *si_pi = si_get_pi(adev);
  4008. u8 i;
  4009. if (si_pi->voltage_control_svi2) {
  4010. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
  4011. si_pi->svc_gpio_id);
  4012. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
  4013. si_pi->svd_gpio_id);
  4014. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
  4015. 2);
  4016. } else {
  4017. if (eg_pi->vddc_voltage_table.count) {
  4018. si_populate_smc_voltage_table(adev, &eg_pi->vddc_voltage_table, table);
  4019. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  4020. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  4021. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  4022. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  4023. table->maxVDDCIndexInPPTable = i;
  4024. break;
  4025. }
  4026. }
  4027. }
  4028. if (eg_pi->vddci_voltage_table.count) {
  4029. si_populate_smc_voltage_table(adev, &eg_pi->vddci_voltage_table, table);
  4030. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  4031. cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
  4032. }
  4033. if (si_pi->mvdd_voltage_table.count) {
  4034. si_populate_smc_voltage_table(adev, &si_pi->mvdd_voltage_table, table);
  4035. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
  4036. cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
  4037. }
  4038. if (si_pi->vddc_phase_shed_control) {
  4039. if (si_validate_phase_shedding_tables(adev, &si_pi->vddc_phase_shed_table,
  4040. &adev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
  4041. si_populate_smc_voltage_table(adev, &si_pi->vddc_phase_shed_table, table);
  4042. table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING] =
  4043. cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
  4044. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
  4045. (u32)si_pi->vddc_phase_shed_table.phase_delay);
  4046. } else {
  4047. si_pi->vddc_phase_shed_control = false;
  4048. }
  4049. }
  4050. }
  4051. return 0;
  4052. }
  4053. static int si_populate_voltage_value(struct amdgpu_device *adev,
  4054. const struct atom_voltage_table *table,
  4055. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4056. {
  4057. unsigned int i;
  4058. for (i = 0; i < table->count; i++) {
  4059. if (value <= table->entries[i].value) {
  4060. voltage->index = (u8)i;
  4061. voltage->value = cpu_to_be16(table->entries[i].value);
  4062. break;
  4063. }
  4064. }
  4065. if (i >= table->count)
  4066. return -EINVAL;
  4067. return 0;
  4068. }
  4069. static int si_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  4070. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4071. {
  4072. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4073. struct si_power_info *si_pi = si_get_pi(adev);
  4074. if (pi->mvdd_control) {
  4075. if (mclk <= pi->mvdd_split_frequency)
  4076. voltage->index = 0;
  4077. else
  4078. voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
  4079. voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
  4080. }
  4081. return 0;
  4082. }
  4083. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  4084. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  4085. u16 *std_voltage)
  4086. {
  4087. u16 v_index;
  4088. bool voltage_found = false;
  4089. *std_voltage = be16_to_cpu(voltage->value);
  4090. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  4091. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
  4092. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  4093. return -EINVAL;
  4094. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4095. if (be16_to_cpu(voltage->value) ==
  4096. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4097. voltage_found = true;
  4098. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4099. *std_voltage =
  4100. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4101. else
  4102. *std_voltage =
  4103. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4104. break;
  4105. }
  4106. }
  4107. if (!voltage_found) {
  4108. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4109. if (be16_to_cpu(voltage->value) <=
  4110. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4111. voltage_found = true;
  4112. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4113. *std_voltage =
  4114. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4115. else
  4116. *std_voltage =
  4117. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4118. break;
  4119. }
  4120. }
  4121. }
  4122. } else {
  4123. if ((u32)voltage->index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4124. *std_voltage = adev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  4125. }
  4126. }
  4127. return 0;
  4128. }
  4129. static int si_populate_std_voltage_value(struct amdgpu_device *adev,
  4130. u16 value, u8 index,
  4131. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4132. {
  4133. voltage->index = index;
  4134. voltage->value = cpu_to_be16(value);
  4135. return 0;
  4136. }
  4137. static int si_populate_phase_shedding_value(struct amdgpu_device *adev,
  4138. const struct amdgpu_phase_shedding_limits_table *limits,
  4139. u16 voltage, u32 sclk, u32 mclk,
  4140. SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
  4141. {
  4142. unsigned int i;
  4143. for (i = 0; i < limits->count; i++) {
  4144. if ((voltage <= limits->entries[i].voltage) &&
  4145. (sclk <= limits->entries[i].sclk) &&
  4146. (mclk <= limits->entries[i].mclk))
  4147. break;
  4148. }
  4149. smc_voltage->phase_settings = (u8)i;
  4150. return 0;
  4151. }
  4152. static int si_init_arb_table_index(struct amdgpu_device *adev)
  4153. {
  4154. struct si_power_info *si_pi = si_get_pi(adev);
  4155. u32 tmp;
  4156. int ret;
  4157. ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
  4158. &tmp, si_pi->sram_end);
  4159. if (ret)
  4160. return ret;
  4161. tmp &= 0x00FFFFFF;
  4162. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  4163. return amdgpu_si_write_smc_sram_dword(adev, si_pi->arb_table_start,
  4164. tmp, si_pi->sram_end);
  4165. }
  4166. static int si_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  4167. {
  4168. return ni_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  4169. }
  4170. static int si_reset_to_default(struct amdgpu_device *adev)
  4171. {
  4172. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  4173. 0 : -EINVAL;
  4174. }
  4175. static int si_force_switch_to_arb_f0(struct amdgpu_device *adev)
  4176. {
  4177. struct si_power_info *si_pi = si_get_pi(adev);
  4178. u32 tmp;
  4179. int ret;
  4180. ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
  4181. &tmp, si_pi->sram_end);
  4182. if (ret)
  4183. return ret;
  4184. tmp = (tmp >> 24) & 0xff;
  4185. if (tmp == MC_CG_ARB_FREQ_F0)
  4186. return 0;
  4187. return ni_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  4188. }
  4189. static u32 si_calculate_memory_refresh_rate(struct amdgpu_device *adev,
  4190. u32 engine_clock)
  4191. {
  4192. u32 dram_rows;
  4193. u32 dram_refresh_rate;
  4194. u32 mc_arb_rfsh_rate;
  4195. u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  4196. if (tmp >= 4)
  4197. dram_rows = 16384;
  4198. else
  4199. dram_rows = 1 << (tmp + 10);
  4200. dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
  4201. mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  4202. return mc_arb_rfsh_rate;
  4203. }
  4204. static int si_populate_memory_timing_parameters(struct amdgpu_device *adev,
  4205. struct rv7xx_pl *pl,
  4206. SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
  4207. {
  4208. u32 dram_timing;
  4209. u32 dram_timing2;
  4210. u32 burst_time;
  4211. arb_regs->mc_arb_rfsh_rate =
  4212. (u8)si_calculate_memory_refresh_rate(adev, pl->sclk);
  4213. amdgpu_atombios_set_engine_dram_timings(adev,
  4214. pl->sclk,
  4215. pl->mclk);
  4216. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  4217. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  4218. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  4219. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  4220. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  4221. arb_regs->mc_arb_burst_time = (u8)burst_time;
  4222. return 0;
  4223. }
  4224. static int si_do_program_memory_timing_parameters(struct amdgpu_device *adev,
  4225. struct amdgpu_ps *amdgpu_state,
  4226. unsigned int first_arb_set)
  4227. {
  4228. struct si_power_info *si_pi = si_get_pi(adev);
  4229. struct si_ps *state = si_get_ps(amdgpu_state);
  4230. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4231. int i, ret = 0;
  4232. for (i = 0; i < state->performance_level_count; i++) {
  4233. ret = si_populate_memory_timing_parameters(adev, &state->performance_levels[i], &arb_regs);
  4234. if (ret)
  4235. break;
  4236. ret = amdgpu_si_copy_bytes_to_smc(adev,
  4237. si_pi->arb_table_start +
  4238. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4239. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
  4240. (u8 *)&arb_regs,
  4241. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4242. si_pi->sram_end);
  4243. if (ret)
  4244. break;
  4245. }
  4246. return ret;
  4247. }
  4248. static int si_program_memory_timing_parameters(struct amdgpu_device *adev,
  4249. struct amdgpu_ps *amdgpu_new_state)
  4250. {
  4251. return si_do_program_memory_timing_parameters(adev, amdgpu_new_state,
  4252. SISLANDS_DRIVER_STATE_ARB_INDEX);
  4253. }
  4254. static int si_populate_initial_mvdd_value(struct amdgpu_device *adev,
  4255. struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4256. {
  4257. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4258. struct si_power_info *si_pi = si_get_pi(adev);
  4259. if (pi->mvdd_control)
  4260. return si_populate_voltage_value(adev, &si_pi->mvdd_voltage_table,
  4261. si_pi->mvdd_bootup_value, voltage);
  4262. return 0;
  4263. }
  4264. static int si_populate_smc_initial_state(struct amdgpu_device *adev,
  4265. struct amdgpu_ps *amdgpu_initial_state,
  4266. SISLANDS_SMC_STATETABLE *table)
  4267. {
  4268. struct si_ps *initial_state = si_get_ps(amdgpu_initial_state);
  4269. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4270. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4271. struct si_power_info *si_pi = si_get_pi(adev);
  4272. u32 reg;
  4273. int ret;
  4274. table->initialState.levels[0].mclk.vDLL_CNTL =
  4275. cpu_to_be32(si_pi->clock_registers.dll_cntl);
  4276. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4277. cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
  4278. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4279. cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
  4280. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4281. cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
  4282. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4283. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
  4284. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4285. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
  4286. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4287. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
  4288. table->initialState.levels[0].mclk.vMPLL_SS =
  4289. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4290. table->initialState.levels[0].mclk.vMPLL_SS2 =
  4291. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4292. table->initialState.levels[0].mclk.mclk_value =
  4293. cpu_to_be32(initial_state->performance_levels[0].mclk);
  4294. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4295. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
  4296. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4297. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
  4298. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4299. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
  4300. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4301. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
  4302. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  4303. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
  4304. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  4305. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
  4306. table->initialState.levels[0].sclk.sclk_value =
  4307. cpu_to_be32(initial_state->performance_levels[0].sclk);
  4308. table->initialState.levels[0].arbRefreshState =
  4309. SISLANDS_INITIAL_STATE_ARB_INDEX;
  4310. table->initialState.levels[0].ACIndex = 0;
  4311. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4312. initial_state->performance_levels[0].vddc,
  4313. &table->initialState.levels[0].vddc);
  4314. if (!ret) {
  4315. u16 std_vddc;
  4316. ret = si_get_std_voltage_value(adev,
  4317. &table->initialState.levels[0].vddc,
  4318. &std_vddc);
  4319. if (!ret)
  4320. si_populate_std_voltage_value(adev, std_vddc,
  4321. table->initialState.levels[0].vddc.index,
  4322. &table->initialState.levels[0].std_vddc);
  4323. }
  4324. if (eg_pi->vddci_control)
  4325. si_populate_voltage_value(adev,
  4326. &eg_pi->vddci_voltage_table,
  4327. initial_state->performance_levels[0].vddci,
  4328. &table->initialState.levels[0].vddci);
  4329. if (si_pi->vddc_phase_shed_control)
  4330. si_populate_phase_shedding_value(adev,
  4331. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4332. initial_state->performance_levels[0].vddc,
  4333. initial_state->performance_levels[0].sclk,
  4334. initial_state->performance_levels[0].mclk,
  4335. &table->initialState.levels[0].vddc);
  4336. si_populate_initial_mvdd_value(adev, &table->initialState.levels[0].mvdd);
  4337. reg = CG_R(0xffff) | CG_L(0);
  4338. table->initialState.levels[0].aT = cpu_to_be32(reg);
  4339. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  4340. table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
  4341. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4342. table->initialState.levels[0].strobeMode =
  4343. si_get_strobe_mode_settings(adev,
  4344. initial_state->performance_levels[0].mclk);
  4345. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  4346. table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
  4347. else
  4348. table->initialState.levels[0].mcFlags = 0;
  4349. }
  4350. table->initialState.levelCount = 1;
  4351. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  4352. table->initialState.levels[0].dpm2.MaxPS = 0;
  4353. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  4354. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  4355. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  4356. table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4357. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4358. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4359. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4360. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4361. return 0;
  4362. }
  4363. static int si_populate_smc_acpi_state(struct amdgpu_device *adev,
  4364. SISLANDS_SMC_STATETABLE *table)
  4365. {
  4366. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4367. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4368. struct si_power_info *si_pi = si_get_pi(adev);
  4369. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4370. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4371. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4372. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4373. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4374. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4375. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4376. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4377. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4378. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4379. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4380. u32 reg;
  4381. int ret;
  4382. table->ACPIState = table->initialState;
  4383. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  4384. if (pi->acpi_vddc) {
  4385. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4386. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  4387. if (!ret) {
  4388. u16 std_vddc;
  4389. ret = si_get_std_voltage_value(adev,
  4390. &table->ACPIState.levels[0].vddc, &std_vddc);
  4391. if (!ret)
  4392. si_populate_std_voltage_value(adev, std_vddc,
  4393. table->ACPIState.levels[0].vddc.index,
  4394. &table->ACPIState.levels[0].std_vddc);
  4395. }
  4396. table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
  4397. if (si_pi->vddc_phase_shed_control) {
  4398. si_populate_phase_shedding_value(adev,
  4399. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4400. pi->acpi_vddc,
  4401. 0,
  4402. 0,
  4403. &table->ACPIState.levels[0].vddc);
  4404. }
  4405. } else {
  4406. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4407. pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
  4408. if (!ret) {
  4409. u16 std_vddc;
  4410. ret = si_get_std_voltage_value(adev,
  4411. &table->ACPIState.levels[0].vddc, &std_vddc);
  4412. if (!ret)
  4413. si_populate_std_voltage_value(adev, std_vddc,
  4414. table->ACPIState.levels[0].vddc.index,
  4415. &table->ACPIState.levels[0].std_vddc);
  4416. }
  4417. table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(adev,
  4418. si_pi->sys_pcie_mask,
  4419. si_pi->boot_pcie_gen,
  4420. AMDGPU_PCIE_GEN1);
  4421. if (si_pi->vddc_phase_shed_control)
  4422. si_populate_phase_shedding_value(adev,
  4423. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4424. pi->min_vddc_in_table,
  4425. 0,
  4426. 0,
  4427. &table->ACPIState.levels[0].vddc);
  4428. }
  4429. if (pi->acpi_vddc) {
  4430. if (eg_pi->acpi_vddci)
  4431. si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4432. eg_pi->acpi_vddci,
  4433. &table->ACPIState.levels[0].vddci);
  4434. }
  4435. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  4436. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4437. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  4438. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4439. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  4440. table->ACPIState.levels[0].mclk.vDLL_CNTL =
  4441. cpu_to_be32(dll_cntl);
  4442. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4443. cpu_to_be32(mclk_pwrmgt_cntl);
  4444. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4445. cpu_to_be32(mpll_ad_func_cntl);
  4446. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4447. cpu_to_be32(mpll_dq_func_cntl);
  4448. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4449. cpu_to_be32(mpll_func_cntl);
  4450. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4451. cpu_to_be32(mpll_func_cntl_1);
  4452. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4453. cpu_to_be32(mpll_func_cntl_2);
  4454. table->ACPIState.levels[0].mclk.vMPLL_SS =
  4455. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4456. table->ACPIState.levels[0].mclk.vMPLL_SS2 =
  4457. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4458. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4459. cpu_to_be32(spll_func_cntl);
  4460. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4461. cpu_to_be32(spll_func_cntl_2);
  4462. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4463. cpu_to_be32(spll_func_cntl_3);
  4464. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4465. cpu_to_be32(spll_func_cntl_4);
  4466. table->ACPIState.levels[0].mclk.mclk_value = 0;
  4467. table->ACPIState.levels[0].sclk.sclk_value = 0;
  4468. si_populate_mvdd_value(adev, 0, &table->ACPIState.levels[0].mvdd);
  4469. if (eg_pi->dynamic_ac_timing)
  4470. table->ACPIState.levels[0].ACIndex = 0;
  4471. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  4472. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  4473. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  4474. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  4475. table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4476. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4477. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4478. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4479. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4480. return 0;
  4481. }
  4482. static int si_populate_ulv_state(struct amdgpu_device *adev,
  4483. SISLANDS_SMC_SWSTATE *state)
  4484. {
  4485. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4486. struct si_power_info *si_pi = si_get_pi(adev);
  4487. struct si_ulv_param *ulv = &si_pi->ulv;
  4488. u32 sclk_in_sr = 1350; /* ??? */
  4489. int ret;
  4490. ret = si_convert_power_level_to_smc(adev, &ulv->pl,
  4491. &state->levels[0]);
  4492. if (!ret) {
  4493. if (eg_pi->sclk_deep_sleep) {
  4494. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4495. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4496. else
  4497. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4498. }
  4499. if (ulv->one_pcie_lane_in_ulv)
  4500. state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
  4501. state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
  4502. state->levels[0].ACIndex = 1;
  4503. state->levels[0].std_vddc = state->levels[0].vddc;
  4504. state->levelCount = 1;
  4505. state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4506. }
  4507. return ret;
  4508. }
  4509. static int si_program_ulv_memory_timing_parameters(struct amdgpu_device *adev)
  4510. {
  4511. struct si_power_info *si_pi = si_get_pi(adev);
  4512. struct si_ulv_param *ulv = &si_pi->ulv;
  4513. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4514. int ret;
  4515. ret = si_populate_memory_timing_parameters(adev, &ulv->pl,
  4516. &arb_regs);
  4517. if (ret)
  4518. return ret;
  4519. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
  4520. ulv->volt_change_delay);
  4521. ret = amdgpu_si_copy_bytes_to_smc(adev,
  4522. si_pi->arb_table_start +
  4523. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4524. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
  4525. (u8 *)&arb_regs,
  4526. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4527. si_pi->sram_end);
  4528. return ret;
  4529. }
  4530. static void si_get_mvdd_configuration(struct amdgpu_device *adev)
  4531. {
  4532. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4533. pi->mvdd_split_frequency = 30000;
  4534. }
  4535. static int si_init_smc_table(struct amdgpu_device *adev)
  4536. {
  4537. struct si_power_info *si_pi = si_get_pi(adev);
  4538. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  4539. const struct si_ulv_param *ulv = &si_pi->ulv;
  4540. SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
  4541. int ret;
  4542. u32 lane_width;
  4543. u32 vr_hot_gpio;
  4544. si_populate_smc_voltage_tables(adev, table);
  4545. switch (adev->pm.int_thermal_type) {
  4546. case THERMAL_TYPE_SI:
  4547. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  4548. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  4549. break;
  4550. case THERMAL_TYPE_NONE:
  4551. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  4552. break;
  4553. default:
  4554. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  4555. break;
  4556. }
  4557. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  4558. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  4559. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
  4560. if ((adev->pdev->device != 0x6818) && (adev->pdev->device != 0x6819))
  4561. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  4562. }
  4563. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  4564. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  4565. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4566. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  4567. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
  4568. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
  4569. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
  4570. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
  4571. vr_hot_gpio = adev->pm.dpm.backbias_response_time;
  4572. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
  4573. vr_hot_gpio);
  4574. }
  4575. ret = si_populate_smc_initial_state(adev, amdgpu_boot_state, table);
  4576. if (ret)
  4577. return ret;
  4578. ret = si_populate_smc_acpi_state(adev, table);
  4579. if (ret)
  4580. return ret;
  4581. table->driverState = table->initialState;
  4582. ret = si_do_program_memory_timing_parameters(adev, amdgpu_boot_state,
  4583. SISLANDS_INITIAL_STATE_ARB_INDEX);
  4584. if (ret)
  4585. return ret;
  4586. if (ulv->supported && ulv->pl.vddc) {
  4587. ret = si_populate_ulv_state(adev, &table->ULVState);
  4588. if (ret)
  4589. return ret;
  4590. ret = si_program_ulv_memory_timing_parameters(adev);
  4591. if (ret)
  4592. return ret;
  4593. WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
  4594. WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  4595. lane_width = amdgpu_get_pcie_lanes(adev);
  4596. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  4597. } else {
  4598. table->ULVState = table->initialState;
  4599. }
  4600. return amdgpu_si_copy_bytes_to_smc(adev, si_pi->state_table_start,
  4601. (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
  4602. si_pi->sram_end);
  4603. }
  4604. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  4605. u32 engine_clock,
  4606. SISLANDS_SMC_SCLK_VALUE *sclk)
  4607. {
  4608. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4609. struct si_power_info *si_pi = si_get_pi(adev);
  4610. struct atom_clock_dividers dividers;
  4611. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4612. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4613. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4614. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4615. u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
  4616. u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
  4617. u64 tmp;
  4618. u32 reference_clock = adev->clock.spll.reference_freq;
  4619. u32 reference_divider;
  4620. u32 fbdiv;
  4621. int ret;
  4622. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  4623. engine_clock, false, &dividers);
  4624. if (ret)
  4625. return ret;
  4626. reference_divider = 1 + dividers.ref_div;
  4627. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
  4628. do_div(tmp, reference_clock);
  4629. fbdiv = (u32) tmp;
  4630. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  4631. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  4632. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  4633. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4634. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  4635. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  4636. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  4637. spll_func_cntl_3 |= SPLL_DITHEN;
  4638. if (pi->sclk_ss) {
  4639. struct amdgpu_atom_ss ss;
  4640. u32 vco_freq = engine_clock * dividers.post_div;
  4641. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4642. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  4643. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  4644. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  4645. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  4646. cg_spll_spread_spectrum |= CLK_S(clk_s);
  4647. cg_spll_spread_spectrum |= SSEN;
  4648. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  4649. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  4650. }
  4651. }
  4652. sclk->sclk_value = engine_clock;
  4653. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  4654. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  4655. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  4656. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  4657. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  4658. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  4659. return 0;
  4660. }
  4661. static int si_populate_sclk_value(struct amdgpu_device *adev,
  4662. u32 engine_clock,
  4663. SISLANDS_SMC_SCLK_VALUE *sclk)
  4664. {
  4665. SISLANDS_SMC_SCLK_VALUE sclk_tmp;
  4666. int ret;
  4667. ret = si_calculate_sclk_params(adev, engine_clock, &sclk_tmp);
  4668. if (!ret) {
  4669. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  4670. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  4671. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  4672. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  4673. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  4674. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  4675. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  4676. }
  4677. return ret;
  4678. }
  4679. static int si_populate_mclk_value(struct amdgpu_device *adev,
  4680. u32 engine_clock,
  4681. u32 memory_clock,
  4682. SISLANDS_SMC_MCLK_VALUE *mclk,
  4683. bool strobe_mode,
  4684. bool dll_state_on)
  4685. {
  4686. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4687. struct si_power_info *si_pi = si_get_pi(adev);
  4688. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4689. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4690. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4691. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4692. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4693. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4694. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4695. u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
  4696. u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
  4697. struct atom_mpll_param mpll_param;
  4698. int ret;
  4699. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  4700. if (ret)
  4701. return ret;
  4702. mpll_func_cntl &= ~BWCTRL_MASK;
  4703. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  4704. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  4705. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  4706. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  4707. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  4708. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  4709. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4710. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  4711. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  4712. YCLK_POST_DIV(mpll_param.post_div);
  4713. }
  4714. if (pi->mclk_ss) {
  4715. struct amdgpu_atom_ss ss;
  4716. u32 freq_nom;
  4717. u32 tmp;
  4718. u32 reference_clock = adev->clock.mpll.reference_freq;
  4719. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4720. freq_nom = memory_clock * 4;
  4721. else
  4722. freq_nom = memory_clock * 2;
  4723. tmp = freq_nom / reference_clock;
  4724. tmp = tmp * tmp;
  4725. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4726. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  4727. u32 clks = reference_clock * 5 / ss.rate;
  4728. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  4729. mpll_ss1 &= ~CLKV_MASK;
  4730. mpll_ss1 |= CLKV(clkv);
  4731. mpll_ss2 &= ~CLKS_MASK;
  4732. mpll_ss2 |= CLKS(clks);
  4733. }
  4734. }
  4735. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  4736. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  4737. if (dll_state_on)
  4738. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  4739. else
  4740. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4741. mclk->mclk_value = cpu_to_be32(memory_clock);
  4742. mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
  4743. mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
  4744. mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
  4745. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  4746. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  4747. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  4748. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  4749. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  4750. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  4751. return 0;
  4752. }
  4753. static void si_populate_smc_sp(struct amdgpu_device *adev,
  4754. struct amdgpu_ps *amdgpu_state,
  4755. SISLANDS_SMC_SWSTATE *smc_state)
  4756. {
  4757. struct si_ps *ps = si_get_ps(amdgpu_state);
  4758. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4759. int i;
  4760. for (i = 0; i < ps->performance_level_count - 1; i++)
  4761. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  4762. smc_state->levels[ps->performance_level_count - 1].bSP =
  4763. cpu_to_be32(pi->psp);
  4764. }
  4765. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  4766. struct rv7xx_pl *pl,
  4767. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  4768. {
  4769. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4770. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4771. struct si_power_info *si_pi = si_get_pi(adev);
  4772. int ret;
  4773. bool dll_state_on;
  4774. u16 std_vddc;
  4775. bool gmc_pg = false;
  4776. if (eg_pi->pcie_performance_request &&
  4777. (si_pi->force_pcie_gen != AMDGPU_PCIE_GEN_INVALID))
  4778. level->gen2PCIE = (u8)si_pi->force_pcie_gen;
  4779. else
  4780. level->gen2PCIE = (u8)pl->pcie_gen;
  4781. ret = si_populate_sclk_value(adev, pl->sclk, &level->sclk);
  4782. if (ret)
  4783. return ret;
  4784. level->mcFlags = 0;
  4785. if (pi->mclk_stutter_mode_threshold &&
  4786. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  4787. !eg_pi->uvd_enabled &&
  4788. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  4789. (adev->pm.dpm.new_active_crtc_count <= 2)) {
  4790. level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
  4791. if (gmc_pg)
  4792. level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
  4793. }
  4794. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4795. if (pl->mclk > pi->mclk_edc_enable_threshold)
  4796. level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
  4797. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  4798. level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
  4799. level->strobeMode = si_get_strobe_mode_settings(adev, pl->mclk);
  4800. if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
  4801. if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
  4802. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  4803. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4804. else
  4805. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  4806. } else {
  4807. dll_state_on = false;
  4808. }
  4809. } else {
  4810. level->strobeMode = si_get_strobe_mode_settings(adev,
  4811. pl->mclk);
  4812. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4813. }
  4814. ret = si_populate_mclk_value(adev,
  4815. pl->sclk,
  4816. pl->mclk,
  4817. &level->mclk,
  4818. (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
  4819. if (ret)
  4820. return ret;
  4821. ret = si_populate_voltage_value(adev,
  4822. &eg_pi->vddc_voltage_table,
  4823. pl->vddc, &level->vddc);
  4824. if (ret)
  4825. return ret;
  4826. ret = si_get_std_voltage_value(adev, &level->vddc, &std_vddc);
  4827. if (ret)
  4828. return ret;
  4829. ret = si_populate_std_voltage_value(adev, std_vddc,
  4830. level->vddc.index, &level->std_vddc);
  4831. if (ret)
  4832. return ret;
  4833. if (eg_pi->vddci_control) {
  4834. ret = si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4835. pl->vddci, &level->vddci);
  4836. if (ret)
  4837. return ret;
  4838. }
  4839. if (si_pi->vddc_phase_shed_control) {
  4840. ret = si_populate_phase_shedding_value(adev,
  4841. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4842. pl->vddc,
  4843. pl->sclk,
  4844. pl->mclk,
  4845. &level->vddc);
  4846. if (ret)
  4847. return ret;
  4848. }
  4849. level->MaxPoweredUpCU = si_pi->max_cu;
  4850. ret = si_populate_mvdd_value(adev, pl->mclk, &level->mvdd);
  4851. return ret;
  4852. }
  4853. static int si_populate_smc_t(struct amdgpu_device *adev,
  4854. struct amdgpu_ps *amdgpu_state,
  4855. SISLANDS_SMC_SWSTATE *smc_state)
  4856. {
  4857. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4858. struct si_ps *state = si_get_ps(amdgpu_state);
  4859. u32 a_t;
  4860. u32 t_l, t_h;
  4861. u32 high_bsp;
  4862. int i, ret;
  4863. if (state->performance_level_count >= 9)
  4864. return -EINVAL;
  4865. if (state->performance_level_count < 2) {
  4866. a_t = CG_R(0xffff) | CG_L(0);
  4867. smc_state->levels[0].aT = cpu_to_be32(a_t);
  4868. return 0;
  4869. }
  4870. smc_state->levels[0].aT = cpu_to_be32(0);
  4871. for (i = 0; i <= state->performance_level_count - 2; i++) {
  4872. ret = r600_calculate_at(
  4873. (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
  4874. 100 * R600_AH_DFLT,
  4875. state->performance_levels[i + 1].sclk,
  4876. state->performance_levels[i].sclk,
  4877. &t_l,
  4878. &t_h);
  4879. if (ret) {
  4880. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  4881. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  4882. }
  4883. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  4884. a_t |= CG_R(t_l * pi->bsp / 20000);
  4885. smc_state->levels[i].aT = cpu_to_be32(a_t);
  4886. high_bsp = (i == state->performance_level_count - 2) ?
  4887. pi->pbsp : pi->bsp;
  4888. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  4889. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  4890. }
  4891. return 0;
  4892. }
  4893. static int si_disable_ulv(struct amdgpu_device *adev)
  4894. {
  4895. struct si_power_info *si_pi = si_get_pi(adev);
  4896. struct si_ulv_param *ulv = &si_pi->ulv;
  4897. if (ulv->supported)
  4898. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  4899. 0 : -EINVAL;
  4900. return 0;
  4901. }
  4902. static bool si_is_state_ulv_compatible(struct amdgpu_device *adev,
  4903. struct amdgpu_ps *amdgpu_state)
  4904. {
  4905. const struct si_power_info *si_pi = si_get_pi(adev);
  4906. const struct si_ulv_param *ulv = &si_pi->ulv;
  4907. const struct si_ps *state = si_get_ps(amdgpu_state);
  4908. int i;
  4909. if (state->performance_levels[0].mclk != ulv->pl.mclk)
  4910. return false;
  4911. /* XXX validate against display requirements! */
  4912. for (i = 0; i < adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
  4913. if (adev->clock.current_dispclk <=
  4914. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
  4915. if (ulv->pl.vddc <
  4916. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
  4917. return false;
  4918. }
  4919. }
  4920. if ((amdgpu_state->vclk != 0) || (amdgpu_state->dclk != 0))
  4921. return false;
  4922. return true;
  4923. }
  4924. static int si_set_power_state_conditionally_enable_ulv(struct amdgpu_device *adev,
  4925. struct amdgpu_ps *amdgpu_new_state)
  4926. {
  4927. const struct si_power_info *si_pi = si_get_pi(adev);
  4928. const struct si_ulv_param *ulv = &si_pi->ulv;
  4929. if (ulv->supported) {
  4930. if (si_is_state_ulv_compatible(adev, amdgpu_new_state))
  4931. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  4932. 0 : -EINVAL;
  4933. }
  4934. return 0;
  4935. }
  4936. static int si_convert_power_state_to_smc(struct amdgpu_device *adev,
  4937. struct amdgpu_ps *amdgpu_state,
  4938. SISLANDS_SMC_SWSTATE *smc_state)
  4939. {
  4940. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4941. struct ni_power_info *ni_pi = ni_get_pi(adev);
  4942. struct si_power_info *si_pi = si_get_pi(adev);
  4943. struct si_ps *state = si_get_ps(amdgpu_state);
  4944. int i, ret;
  4945. u32 threshold;
  4946. u32 sclk_in_sr = 1350; /* ??? */
  4947. if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
  4948. return -EINVAL;
  4949. threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
  4950. if (amdgpu_state->vclk && amdgpu_state->dclk) {
  4951. eg_pi->uvd_enabled = true;
  4952. if (eg_pi->smu_uvd_hs)
  4953. smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
  4954. } else {
  4955. eg_pi->uvd_enabled = false;
  4956. }
  4957. if (state->dc_compatible)
  4958. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4959. smc_state->levelCount = 0;
  4960. for (i = 0; i < state->performance_level_count; i++) {
  4961. if (eg_pi->sclk_deep_sleep) {
  4962. if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
  4963. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4964. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4965. else
  4966. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4967. }
  4968. }
  4969. ret = si_convert_power_level_to_smc(adev, &state->performance_levels[i],
  4970. &smc_state->levels[i]);
  4971. smc_state->levels[i].arbRefreshState =
  4972. (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
  4973. if (ret)
  4974. return ret;
  4975. if (ni_pi->enable_power_containment)
  4976. smc_state->levels[i].displayWatermark =
  4977. (state->performance_levels[i].sclk < threshold) ?
  4978. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4979. else
  4980. smc_state->levels[i].displayWatermark = (i < 2) ?
  4981. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4982. if (eg_pi->dynamic_ac_timing)
  4983. smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  4984. else
  4985. smc_state->levels[i].ACIndex = 0;
  4986. smc_state->levelCount++;
  4987. }
  4988. si_write_smc_soft_register(adev,
  4989. SI_SMC_SOFT_REGISTER_watermark_threshold,
  4990. threshold / 512);
  4991. si_populate_smc_sp(adev, amdgpu_state, smc_state);
  4992. ret = si_populate_power_containment_values(adev, amdgpu_state, smc_state);
  4993. if (ret)
  4994. ni_pi->enable_power_containment = false;
  4995. ret = si_populate_sq_ramping_values(adev, amdgpu_state, smc_state);
  4996. if (ret)
  4997. ni_pi->enable_sq_ramping = false;
  4998. return si_populate_smc_t(adev, amdgpu_state, smc_state);
  4999. }
  5000. static int si_upload_sw_state(struct amdgpu_device *adev,
  5001. struct amdgpu_ps *amdgpu_new_state)
  5002. {
  5003. struct si_power_info *si_pi = si_get_pi(adev);
  5004. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  5005. int ret;
  5006. u32 address = si_pi->state_table_start +
  5007. offsetof(SISLANDS_SMC_STATETABLE, driverState);
  5008. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
  5009. ((new_state->performance_level_count - 1) *
  5010. sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  5011. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
  5012. memset(smc_state, 0, state_size);
  5013. ret = si_convert_power_state_to_smc(adev, amdgpu_new_state, smc_state);
  5014. if (ret)
  5015. return ret;
  5016. return amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  5017. state_size, si_pi->sram_end);
  5018. }
  5019. static int si_upload_ulv_state(struct amdgpu_device *adev)
  5020. {
  5021. struct si_power_info *si_pi = si_get_pi(adev);
  5022. struct si_ulv_param *ulv = &si_pi->ulv;
  5023. int ret = 0;
  5024. if (ulv->supported && ulv->pl.vddc) {
  5025. u32 address = si_pi->state_table_start +
  5026. offsetof(SISLANDS_SMC_STATETABLE, ULVState);
  5027. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
  5028. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
  5029. memset(smc_state, 0, state_size);
  5030. ret = si_populate_ulv_state(adev, smc_state);
  5031. if (!ret)
  5032. ret = amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  5033. state_size, si_pi->sram_end);
  5034. }
  5035. return ret;
  5036. }
  5037. static int si_upload_smc_data(struct amdgpu_device *adev)
  5038. {
  5039. struct amdgpu_crtc *amdgpu_crtc = NULL;
  5040. int i;
  5041. if (adev->pm.dpm.new_active_crtc_count == 0)
  5042. return 0;
  5043. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  5044. if (adev->pm.dpm.new_active_crtcs & (1 << i)) {
  5045. amdgpu_crtc = adev->mode_info.crtcs[i];
  5046. break;
  5047. }
  5048. }
  5049. if (amdgpu_crtc == NULL)
  5050. return 0;
  5051. if (amdgpu_crtc->line_time <= 0)
  5052. return 0;
  5053. if (si_write_smc_soft_register(adev,
  5054. SI_SMC_SOFT_REGISTER_crtc_index,
  5055. amdgpu_crtc->crtc_id) != PPSMC_Result_OK)
  5056. return 0;
  5057. if (si_write_smc_soft_register(adev,
  5058. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
  5059. amdgpu_crtc->wm_high / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5060. return 0;
  5061. if (si_write_smc_soft_register(adev,
  5062. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
  5063. amdgpu_crtc->wm_low / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5064. return 0;
  5065. return 0;
  5066. }
  5067. static int si_set_mc_special_registers(struct amdgpu_device *adev,
  5068. struct si_mc_reg_table *table)
  5069. {
  5070. u8 i, j, k;
  5071. u32 temp_reg;
  5072. for (i = 0, j = table->last; i < table->last; i++) {
  5073. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5074. return -EINVAL;
  5075. switch (table->mc_reg_address[i].s1) {
  5076. case MC_SEQ_MISC1:
  5077. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  5078. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS;
  5079. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP;
  5080. for (k = 0; k < table->num_entries; k++)
  5081. table->mc_reg_table_entry[k].mc_data[j] =
  5082. ((temp_reg & 0xffff0000)) |
  5083. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  5084. j++;
  5085. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5086. return -EINVAL;
  5087. temp_reg = RREG32(MC_PMG_CMD_MRS);
  5088. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS;
  5089. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP;
  5090. for (k = 0; k < table->num_entries; k++) {
  5091. table->mc_reg_table_entry[k].mc_data[j] =
  5092. (temp_reg & 0xffff0000) |
  5093. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5094. if (adev->gmc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  5095. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  5096. }
  5097. j++;
  5098. if (adev->gmc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  5099. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5100. return -EINVAL;
  5101. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD;
  5102. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD;
  5103. for (k = 0; k < table->num_entries; k++)
  5104. table->mc_reg_table_entry[k].mc_data[j] =
  5105. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  5106. j++;
  5107. }
  5108. break;
  5109. case MC_SEQ_RESERVE_M:
  5110. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  5111. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1;
  5112. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP;
  5113. for(k = 0; k < table->num_entries; k++)
  5114. table->mc_reg_table_entry[k].mc_data[j] =
  5115. (temp_reg & 0xffff0000) |
  5116. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5117. j++;
  5118. break;
  5119. default:
  5120. break;
  5121. }
  5122. }
  5123. table->last = j;
  5124. return 0;
  5125. }
  5126. static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  5127. {
  5128. bool result = true;
  5129. switch (in_reg) {
  5130. case MC_SEQ_RAS_TIMING:
  5131. *out_reg = MC_SEQ_RAS_TIMING_LP;
  5132. break;
  5133. case MC_SEQ_CAS_TIMING:
  5134. *out_reg = MC_SEQ_CAS_TIMING_LP;
  5135. break;
  5136. case MC_SEQ_MISC_TIMING:
  5137. *out_reg = MC_SEQ_MISC_TIMING_LP;
  5138. break;
  5139. case MC_SEQ_MISC_TIMING2:
  5140. *out_reg = MC_SEQ_MISC_TIMING2_LP;
  5141. break;
  5142. case MC_SEQ_RD_CTL_D0:
  5143. *out_reg = MC_SEQ_RD_CTL_D0_LP;
  5144. break;
  5145. case MC_SEQ_RD_CTL_D1:
  5146. *out_reg = MC_SEQ_RD_CTL_D1_LP;
  5147. break;
  5148. case MC_SEQ_WR_CTL_D0:
  5149. *out_reg = MC_SEQ_WR_CTL_D0_LP;
  5150. break;
  5151. case MC_SEQ_WR_CTL_D1:
  5152. *out_reg = MC_SEQ_WR_CTL_D1_LP;
  5153. break;
  5154. case MC_PMG_CMD_EMRS:
  5155. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP;
  5156. break;
  5157. case MC_PMG_CMD_MRS:
  5158. *out_reg = MC_SEQ_PMG_CMD_MRS_LP;
  5159. break;
  5160. case MC_PMG_CMD_MRS1:
  5161. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP;
  5162. break;
  5163. case MC_SEQ_PMG_TIMING:
  5164. *out_reg = MC_SEQ_PMG_TIMING_LP;
  5165. break;
  5166. case MC_PMG_CMD_MRS2:
  5167. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP;
  5168. break;
  5169. case MC_SEQ_WR_CTL_2:
  5170. *out_reg = MC_SEQ_WR_CTL_2_LP;
  5171. break;
  5172. default:
  5173. result = false;
  5174. break;
  5175. }
  5176. return result;
  5177. }
  5178. static void si_set_valid_flag(struct si_mc_reg_table *table)
  5179. {
  5180. u8 i, j;
  5181. for (i = 0; i < table->last; i++) {
  5182. for (j = 1; j < table->num_entries; j++) {
  5183. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  5184. table->valid_flag |= 1 << i;
  5185. break;
  5186. }
  5187. }
  5188. }
  5189. }
  5190. static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
  5191. {
  5192. u32 i;
  5193. u16 address;
  5194. for (i = 0; i < table->last; i++)
  5195. table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  5196. address : table->mc_reg_address[i].s1;
  5197. }
  5198. static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  5199. struct si_mc_reg_table *si_table)
  5200. {
  5201. u8 i, j;
  5202. if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5203. return -EINVAL;
  5204. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  5205. return -EINVAL;
  5206. for (i = 0; i < table->last; i++)
  5207. si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  5208. si_table->last = table->last;
  5209. for (i = 0; i < table->num_entries; i++) {
  5210. si_table->mc_reg_table_entry[i].mclk_max =
  5211. table->mc_reg_table_entry[i].mclk_max;
  5212. for (j = 0; j < table->last; j++) {
  5213. si_table->mc_reg_table_entry[i].mc_data[j] =
  5214. table->mc_reg_table_entry[i].mc_data[j];
  5215. }
  5216. }
  5217. si_table->num_entries = table->num_entries;
  5218. return 0;
  5219. }
  5220. static int si_initialize_mc_reg_table(struct amdgpu_device *adev)
  5221. {
  5222. struct si_power_info *si_pi = si_get_pi(adev);
  5223. struct atom_mc_reg_table *table;
  5224. struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
  5225. u8 module_index = rv770_get_memory_module_index(adev);
  5226. int ret;
  5227. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  5228. if (!table)
  5229. return -ENOMEM;
  5230. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  5231. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  5232. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  5233. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  5234. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  5235. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  5236. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  5237. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  5238. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  5239. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  5240. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  5241. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  5242. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  5243. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  5244. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  5245. if (ret)
  5246. goto init_mc_done;
  5247. ret = si_copy_vbios_mc_reg_table(table, si_table);
  5248. if (ret)
  5249. goto init_mc_done;
  5250. si_set_s0_mc_reg_index(si_table);
  5251. ret = si_set_mc_special_registers(adev, si_table);
  5252. if (ret)
  5253. goto init_mc_done;
  5254. si_set_valid_flag(si_table);
  5255. init_mc_done:
  5256. kfree(table);
  5257. return ret;
  5258. }
  5259. static void si_populate_mc_reg_addresses(struct amdgpu_device *adev,
  5260. SMC_SIslands_MCRegisters *mc_reg_table)
  5261. {
  5262. struct si_power_info *si_pi = si_get_pi(adev);
  5263. u32 i, j;
  5264. for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
  5265. if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
  5266. if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5267. break;
  5268. mc_reg_table->address[i].s0 =
  5269. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
  5270. mc_reg_table->address[i].s1 =
  5271. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
  5272. i++;
  5273. }
  5274. }
  5275. mc_reg_table->last = (u8)i;
  5276. }
  5277. static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
  5278. SMC_SIslands_MCRegisterSet *data,
  5279. u32 num_entries, u32 valid_flag)
  5280. {
  5281. u32 i, j;
  5282. for(i = 0, j = 0; j < num_entries; j++) {
  5283. if (valid_flag & (1 << j)) {
  5284. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  5285. i++;
  5286. }
  5287. }
  5288. }
  5289. static void si_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  5290. struct rv7xx_pl *pl,
  5291. SMC_SIslands_MCRegisterSet *mc_reg_table_data)
  5292. {
  5293. struct si_power_info *si_pi = si_get_pi(adev);
  5294. u32 i = 0;
  5295. for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
  5296. if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  5297. break;
  5298. }
  5299. if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
  5300. --i;
  5301. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
  5302. mc_reg_table_data, si_pi->mc_reg_table.last,
  5303. si_pi->mc_reg_table.valid_flag);
  5304. }
  5305. static void si_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  5306. struct amdgpu_ps *amdgpu_state,
  5307. SMC_SIslands_MCRegisters *mc_reg_table)
  5308. {
  5309. struct si_ps *state = si_get_ps(amdgpu_state);
  5310. int i;
  5311. for (i = 0; i < state->performance_level_count; i++) {
  5312. si_convert_mc_reg_table_entry_to_smc(adev,
  5313. &state->performance_levels[i],
  5314. &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  5315. }
  5316. }
  5317. static int si_populate_mc_reg_table(struct amdgpu_device *adev,
  5318. struct amdgpu_ps *amdgpu_boot_state)
  5319. {
  5320. struct si_ps *boot_state = si_get_ps(amdgpu_boot_state);
  5321. struct si_power_info *si_pi = si_get_pi(adev);
  5322. struct si_ulv_param *ulv = &si_pi->ulv;
  5323. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5324. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5325. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_seq_index, 1);
  5326. si_populate_mc_reg_addresses(adev, smc_mc_reg_table);
  5327. si_convert_mc_reg_table_entry_to_smc(adev, &boot_state->performance_levels[0],
  5328. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
  5329. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5330. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
  5331. si_pi->mc_reg_table.last,
  5332. si_pi->mc_reg_table.valid_flag);
  5333. if (ulv->supported && ulv->pl.vddc != 0)
  5334. si_convert_mc_reg_table_entry_to_smc(adev, &ulv->pl,
  5335. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
  5336. else
  5337. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5338. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
  5339. si_pi->mc_reg_table.last,
  5340. si_pi->mc_reg_table.valid_flag);
  5341. si_convert_mc_reg_table_to_smc(adev, amdgpu_boot_state, smc_mc_reg_table);
  5342. return amdgpu_si_copy_bytes_to_smc(adev, si_pi->mc_reg_table_start,
  5343. (u8 *)smc_mc_reg_table,
  5344. sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
  5345. }
  5346. static int si_upload_mc_reg_table(struct amdgpu_device *adev,
  5347. struct amdgpu_ps *amdgpu_new_state)
  5348. {
  5349. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  5350. struct si_power_info *si_pi = si_get_pi(adev);
  5351. u32 address = si_pi->mc_reg_table_start +
  5352. offsetof(SMC_SIslands_MCRegisters,
  5353. data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  5354. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5355. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5356. si_convert_mc_reg_table_to_smc(adev, amdgpu_new_state, smc_mc_reg_table);
  5357. return amdgpu_si_copy_bytes_to_smc(adev, address,
  5358. (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  5359. sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
  5360. si_pi->sram_end);
  5361. }
  5362. static void si_enable_voltage_control(struct amdgpu_device *adev, bool enable)
  5363. {
  5364. if (enable)
  5365. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  5366. else
  5367. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  5368. }
  5369. static enum amdgpu_pcie_gen si_get_maximum_link_speed(struct amdgpu_device *adev,
  5370. struct amdgpu_ps *amdgpu_state)
  5371. {
  5372. struct si_ps *state = si_get_ps(amdgpu_state);
  5373. int i;
  5374. u16 pcie_speed, max_speed = 0;
  5375. for (i = 0; i < state->performance_level_count; i++) {
  5376. pcie_speed = state->performance_levels[i].pcie_gen;
  5377. if (max_speed < pcie_speed)
  5378. max_speed = pcie_speed;
  5379. }
  5380. return max_speed;
  5381. }
  5382. static u16 si_get_current_pcie_speed(struct amdgpu_device *adev)
  5383. {
  5384. u32 speed_cntl;
  5385. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  5386. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  5387. return (u16)speed_cntl;
  5388. }
  5389. static void si_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  5390. struct amdgpu_ps *amdgpu_new_state,
  5391. struct amdgpu_ps *amdgpu_current_state)
  5392. {
  5393. struct si_power_info *si_pi = si_get_pi(adev);
  5394. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5395. enum amdgpu_pcie_gen current_link_speed;
  5396. if (si_pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  5397. current_link_speed = si_get_maximum_link_speed(adev, amdgpu_current_state);
  5398. else
  5399. current_link_speed = si_pi->force_pcie_gen;
  5400. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  5401. si_pi->pspp_notify_required = false;
  5402. if (target_link_speed > current_link_speed) {
  5403. switch (target_link_speed) {
  5404. #if defined(CONFIG_ACPI)
  5405. case AMDGPU_PCIE_GEN3:
  5406. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  5407. break;
  5408. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  5409. if (current_link_speed == AMDGPU_PCIE_GEN2)
  5410. break;
  5411. case AMDGPU_PCIE_GEN2:
  5412. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  5413. break;
  5414. #endif
  5415. default:
  5416. si_pi->force_pcie_gen = si_get_current_pcie_speed(adev);
  5417. break;
  5418. }
  5419. } else {
  5420. if (target_link_speed < current_link_speed)
  5421. si_pi->pspp_notify_required = true;
  5422. }
  5423. }
  5424. static void si_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  5425. struct amdgpu_ps *amdgpu_new_state,
  5426. struct amdgpu_ps *amdgpu_current_state)
  5427. {
  5428. struct si_power_info *si_pi = si_get_pi(adev);
  5429. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5430. u8 request;
  5431. if (si_pi->pspp_notify_required) {
  5432. if (target_link_speed == AMDGPU_PCIE_GEN3)
  5433. request = PCIE_PERF_REQ_PECI_GEN3;
  5434. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  5435. request = PCIE_PERF_REQ_PECI_GEN2;
  5436. else
  5437. request = PCIE_PERF_REQ_PECI_GEN1;
  5438. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  5439. (si_get_current_pcie_speed(adev) > 0))
  5440. return;
  5441. #if defined(CONFIG_ACPI)
  5442. amdgpu_acpi_pcie_performance_request(adev, request, false);
  5443. #endif
  5444. }
  5445. }
  5446. #if 0
  5447. static int si_ds_request(struct amdgpu_device *adev,
  5448. bool ds_status_on, u32 count_write)
  5449. {
  5450. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5451. if (eg_pi->sclk_deep_sleep) {
  5452. if (ds_status_on)
  5453. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
  5454. PPSMC_Result_OK) ?
  5455. 0 : -EINVAL;
  5456. else
  5457. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
  5458. PPSMC_Result_OK) ? 0 : -EINVAL;
  5459. }
  5460. return 0;
  5461. }
  5462. #endif
  5463. static void si_set_max_cu_value(struct amdgpu_device *adev)
  5464. {
  5465. struct si_power_info *si_pi = si_get_pi(adev);
  5466. if (adev->asic_type == CHIP_VERDE) {
  5467. switch (adev->pdev->device) {
  5468. case 0x6820:
  5469. case 0x6825:
  5470. case 0x6821:
  5471. case 0x6823:
  5472. case 0x6827:
  5473. si_pi->max_cu = 10;
  5474. break;
  5475. case 0x682D:
  5476. case 0x6824:
  5477. case 0x682F:
  5478. case 0x6826:
  5479. si_pi->max_cu = 8;
  5480. break;
  5481. case 0x6828:
  5482. case 0x6830:
  5483. case 0x6831:
  5484. case 0x6838:
  5485. case 0x6839:
  5486. case 0x683D:
  5487. si_pi->max_cu = 10;
  5488. break;
  5489. case 0x683B:
  5490. case 0x683F:
  5491. case 0x6829:
  5492. si_pi->max_cu = 8;
  5493. break;
  5494. default:
  5495. si_pi->max_cu = 0;
  5496. break;
  5497. }
  5498. } else {
  5499. si_pi->max_cu = 0;
  5500. }
  5501. }
  5502. static int si_patch_single_dependency_table_based_on_leakage(struct amdgpu_device *adev,
  5503. struct amdgpu_clock_voltage_dependency_table *table)
  5504. {
  5505. u32 i;
  5506. int j;
  5507. u16 leakage_voltage;
  5508. if (table) {
  5509. for (i = 0; i < table->count; i++) {
  5510. switch (si_get_leakage_voltage_from_leakage_index(adev,
  5511. table->entries[i].v,
  5512. &leakage_voltage)) {
  5513. case 0:
  5514. table->entries[i].v = leakage_voltage;
  5515. break;
  5516. case -EAGAIN:
  5517. return -EINVAL;
  5518. case -EINVAL:
  5519. default:
  5520. break;
  5521. }
  5522. }
  5523. for (j = (table->count - 2); j >= 0; j--) {
  5524. table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
  5525. table->entries[j].v : table->entries[j + 1].v;
  5526. }
  5527. }
  5528. return 0;
  5529. }
  5530. static int si_patch_dependency_tables_based_on_leakage(struct amdgpu_device *adev)
  5531. {
  5532. int ret = 0;
  5533. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5534. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  5535. if (ret)
  5536. DRM_ERROR("Could not patch vddc_on_sclk leakage table\n");
  5537. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5538. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  5539. if (ret)
  5540. DRM_ERROR("Could not patch vddc_on_mclk leakage table\n");
  5541. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5542. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  5543. if (ret)
  5544. DRM_ERROR("Could not patch vddci_on_mclk leakage table\n");
  5545. return ret;
  5546. }
  5547. static void si_set_pcie_lane_width_in_smc(struct amdgpu_device *adev,
  5548. struct amdgpu_ps *amdgpu_new_state,
  5549. struct amdgpu_ps *amdgpu_current_state)
  5550. {
  5551. u32 lane_width;
  5552. u32 new_lane_width =
  5553. (amdgpu_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  5554. u32 current_lane_width =
  5555. (amdgpu_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  5556. if (new_lane_width != current_lane_width) {
  5557. amdgpu_set_pcie_lanes(adev, new_lane_width);
  5558. lane_width = amdgpu_get_pcie_lanes(adev);
  5559. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  5560. }
  5561. }
  5562. static void si_dpm_setup_asic(struct amdgpu_device *adev)
  5563. {
  5564. si_read_clock_registers(adev);
  5565. si_enable_acpi_power_management(adev);
  5566. }
  5567. static int si_thermal_enable_alert(struct amdgpu_device *adev,
  5568. bool enable)
  5569. {
  5570. u32 thermal_int = RREG32(CG_THERMAL_INT);
  5571. if (enable) {
  5572. PPSMC_Result result;
  5573. thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5574. WREG32(CG_THERMAL_INT, thermal_int);
  5575. result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  5576. if (result != PPSMC_Result_OK) {
  5577. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  5578. return -EINVAL;
  5579. }
  5580. } else {
  5581. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5582. WREG32(CG_THERMAL_INT, thermal_int);
  5583. }
  5584. return 0;
  5585. }
  5586. static int si_thermal_set_temperature_range(struct amdgpu_device *adev,
  5587. int min_temp, int max_temp)
  5588. {
  5589. int low_temp = 0 * 1000;
  5590. int high_temp = 255 * 1000;
  5591. if (low_temp < min_temp)
  5592. low_temp = min_temp;
  5593. if (high_temp > max_temp)
  5594. high_temp = max_temp;
  5595. if (high_temp < low_temp) {
  5596. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  5597. return -EINVAL;
  5598. }
  5599. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  5600. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  5601. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  5602. adev->pm.dpm.thermal.min_temp = low_temp;
  5603. adev->pm.dpm.thermal.max_temp = high_temp;
  5604. return 0;
  5605. }
  5606. static void si_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  5607. {
  5608. struct si_power_info *si_pi = si_get_pi(adev);
  5609. u32 tmp;
  5610. if (si_pi->fan_ctrl_is_in_default_mode) {
  5611. tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
  5612. si_pi->fan_ctrl_default_mode = tmp;
  5613. tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
  5614. si_pi->t_min = tmp;
  5615. si_pi->fan_ctrl_is_in_default_mode = false;
  5616. }
  5617. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5618. tmp |= TMIN(0);
  5619. WREG32(CG_FDO_CTRL2, tmp);
  5620. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5621. tmp |= FDO_PWM_MODE(mode);
  5622. WREG32(CG_FDO_CTRL2, tmp);
  5623. }
  5624. static int si_thermal_setup_fan_table(struct amdgpu_device *adev)
  5625. {
  5626. struct si_power_info *si_pi = si_get_pi(adev);
  5627. PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
  5628. u32 duty100;
  5629. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  5630. u16 fdo_min, slope1, slope2;
  5631. u32 reference_clock, tmp;
  5632. int ret;
  5633. u64 tmp64;
  5634. if (!si_pi->fan_table_start) {
  5635. adev->pm.dpm.fan.ucode_fan_control = false;
  5636. return 0;
  5637. }
  5638. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5639. if (duty100 == 0) {
  5640. adev->pm.dpm.fan.ucode_fan_control = false;
  5641. return 0;
  5642. }
  5643. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  5644. do_div(tmp64, 10000);
  5645. fdo_min = (u16)tmp64;
  5646. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  5647. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  5648. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  5649. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  5650. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  5651. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  5652. fan_table.temp_min = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  5653. fan_table.temp_med = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  5654. fan_table.temp_max = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  5655. fan_table.slope1 = cpu_to_be16(slope1);
  5656. fan_table.slope2 = cpu_to_be16(slope2);
  5657. fan_table.fdo_min = cpu_to_be16(fdo_min);
  5658. fan_table.hys_down = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  5659. fan_table.hys_up = cpu_to_be16(1);
  5660. fan_table.hys_slope = cpu_to_be16(1);
  5661. fan_table.temp_resp_lim = cpu_to_be16(5);
  5662. reference_clock = amdgpu_asic_get_xclk(adev);
  5663. fan_table.refresh_period = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  5664. reference_clock) / 1600);
  5665. fan_table.fdo_max = cpu_to_be16((u16)duty100);
  5666. tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
  5667. fan_table.temp_src = (uint8_t)tmp;
  5668. ret = amdgpu_si_copy_bytes_to_smc(adev,
  5669. si_pi->fan_table_start,
  5670. (u8 *)(&fan_table),
  5671. sizeof(fan_table),
  5672. si_pi->sram_end);
  5673. if (ret) {
  5674. DRM_ERROR("Failed to load fan table to the SMC.");
  5675. adev->pm.dpm.fan.ucode_fan_control = false;
  5676. }
  5677. return ret;
  5678. }
  5679. static int si_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  5680. {
  5681. struct si_power_info *si_pi = si_get_pi(adev);
  5682. PPSMC_Result ret;
  5683. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StartFanControl);
  5684. if (ret == PPSMC_Result_OK) {
  5685. si_pi->fan_is_controlled_by_smc = true;
  5686. return 0;
  5687. } else {
  5688. return -EINVAL;
  5689. }
  5690. }
  5691. static int si_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  5692. {
  5693. struct si_power_info *si_pi = si_get_pi(adev);
  5694. PPSMC_Result ret;
  5695. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StopFanControl);
  5696. if (ret == PPSMC_Result_OK) {
  5697. si_pi->fan_is_controlled_by_smc = false;
  5698. return 0;
  5699. } else {
  5700. return -EINVAL;
  5701. }
  5702. }
  5703. static int si_dpm_get_fan_speed_percent(void *handle,
  5704. u32 *speed)
  5705. {
  5706. u32 duty, duty100;
  5707. u64 tmp64;
  5708. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5709. if (adev->pm.no_fan)
  5710. return -ENOENT;
  5711. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5712. duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
  5713. if (duty100 == 0)
  5714. return -EINVAL;
  5715. tmp64 = (u64)duty * 100;
  5716. do_div(tmp64, duty100);
  5717. *speed = (u32)tmp64;
  5718. if (*speed > 100)
  5719. *speed = 100;
  5720. return 0;
  5721. }
  5722. static int si_dpm_set_fan_speed_percent(void *handle,
  5723. u32 speed)
  5724. {
  5725. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5726. struct si_power_info *si_pi = si_get_pi(adev);
  5727. u32 tmp;
  5728. u32 duty, duty100;
  5729. u64 tmp64;
  5730. if (adev->pm.no_fan)
  5731. return -ENOENT;
  5732. if (si_pi->fan_is_controlled_by_smc)
  5733. return -EINVAL;
  5734. if (speed > 100)
  5735. return -EINVAL;
  5736. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5737. if (duty100 == 0)
  5738. return -EINVAL;
  5739. tmp64 = (u64)speed * duty100;
  5740. do_div(tmp64, 100);
  5741. duty = (u32)tmp64;
  5742. tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
  5743. tmp |= FDO_STATIC_DUTY(duty);
  5744. WREG32(CG_FDO_CTRL0, tmp);
  5745. return 0;
  5746. }
  5747. static void si_dpm_set_fan_control_mode(void *handle, u32 mode)
  5748. {
  5749. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5750. if (mode) {
  5751. /* stop auto-manage */
  5752. if (adev->pm.dpm.fan.ucode_fan_control)
  5753. si_fan_ctrl_stop_smc_fan_control(adev);
  5754. si_fan_ctrl_set_static_mode(adev, mode);
  5755. } else {
  5756. /* restart auto-manage */
  5757. if (adev->pm.dpm.fan.ucode_fan_control)
  5758. si_thermal_start_smc_fan_control(adev);
  5759. else
  5760. si_fan_ctrl_set_default_mode(adev);
  5761. }
  5762. }
  5763. static u32 si_dpm_get_fan_control_mode(void *handle)
  5764. {
  5765. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5766. struct si_power_info *si_pi = si_get_pi(adev);
  5767. u32 tmp;
  5768. if (si_pi->fan_is_controlled_by_smc)
  5769. return 0;
  5770. tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
  5771. return (tmp >> FDO_PWM_MODE_SHIFT);
  5772. }
  5773. #if 0
  5774. static int si_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  5775. u32 *speed)
  5776. {
  5777. u32 tach_period;
  5778. u32 xclk = amdgpu_asic_get_xclk(adev);
  5779. if (adev->pm.no_fan)
  5780. return -ENOENT;
  5781. if (adev->pm.fan_pulses_per_revolution == 0)
  5782. return -ENOENT;
  5783. tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
  5784. if (tach_period == 0)
  5785. return -ENOENT;
  5786. *speed = 60 * xclk * 10000 / tach_period;
  5787. return 0;
  5788. }
  5789. static int si_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  5790. u32 speed)
  5791. {
  5792. u32 tach_period, tmp;
  5793. u32 xclk = amdgpu_asic_get_xclk(adev);
  5794. if (adev->pm.no_fan)
  5795. return -ENOENT;
  5796. if (adev->pm.fan_pulses_per_revolution == 0)
  5797. return -ENOENT;
  5798. if ((speed < adev->pm.fan_min_rpm) ||
  5799. (speed > adev->pm.fan_max_rpm))
  5800. return -EINVAL;
  5801. if (adev->pm.dpm.fan.ucode_fan_control)
  5802. si_fan_ctrl_stop_smc_fan_control(adev);
  5803. tach_period = 60 * xclk * 10000 / (8 * speed);
  5804. tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
  5805. tmp |= TARGET_PERIOD(tach_period);
  5806. WREG32(CG_TACH_CTRL, tmp);
  5807. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  5808. return 0;
  5809. }
  5810. #endif
  5811. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  5812. {
  5813. struct si_power_info *si_pi = si_get_pi(adev);
  5814. u32 tmp;
  5815. if (!si_pi->fan_ctrl_is_in_default_mode) {
  5816. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5817. tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
  5818. WREG32(CG_FDO_CTRL2, tmp);
  5819. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5820. tmp |= TMIN(si_pi->t_min);
  5821. WREG32(CG_FDO_CTRL2, tmp);
  5822. si_pi->fan_ctrl_is_in_default_mode = true;
  5823. }
  5824. }
  5825. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  5826. {
  5827. if (adev->pm.dpm.fan.ucode_fan_control) {
  5828. si_fan_ctrl_start_smc_fan_control(adev);
  5829. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  5830. }
  5831. }
  5832. static void si_thermal_initialize(struct amdgpu_device *adev)
  5833. {
  5834. u32 tmp;
  5835. if (adev->pm.fan_pulses_per_revolution) {
  5836. tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
  5837. tmp |= EDGE_PER_REV(adev->pm.fan_pulses_per_revolution -1);
  5838. WREG32(CG_TACH_CTRL, tmp);
  5839. }
  5840. tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
  5841. tmp |= TACH_PWM_RESP_RATE(0x28);
  5842. WREG32(CG_FDO_CTRL2, tmp);
  5843. }
  5844. static int si_thermal_start_thermal_controller(struct amdgpu_device *adev)
  5845. {
  5846. int ret;
  5847. si_thermal_initialize(adev);
  5848. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5849. if (ret)
  5850. return ret;
  5851. ret = si_thermal_enable_alert(adev, true);
  5852. if (ret)
  5853. return ret;
  5854. if (adev->pm.dpm.fan.ucode_fan_control) {
  5855. ret = si_halt_smc(adev);
  5856. if (ret)
  5857. return ret;
  5858. ret = si_thermal_setup_fan_table(adev);
  5859. if (ret)
  5860. return ret;
  5861. ret = si_resume_smc(adev);
  5862. if (ret)
  5863. return ret;
  5864. si_thermal_start_smc_fan_control(adev);
  5865. }
  5866. return 0;
  5867. }
  5868. static void si_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  5869. {
  5870. if (!adev->pm.no_fan) {
  5871. si_fan_ctrl_set_default_mode(adev);
  5872. si_fan_ctrl_stop_smc_fan_control(adev);
  5873. }
  5874. }
  5875. static int si_dpm_enable(struct amdgpu_device *adev)
  5876. {
  5877. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  5878. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5879. struct si_power_info *si_pi = si_get_pi(adev);
  5880. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  5881. int ret;
  5882. if (amdgpu_si_is_smc_running(adev))
  5883. return -EINVAL;
  5884. if (pi->voltage_control || si_pi->voltage_control_svi2)
  5885. si_enable_voltage_control(adev, true);
  5886. if (pi->mvdd_control)
  5887. si_get_mvdd_configuration(adev);
  5888. if (pi->voltage_control || si_pi->voltage_control_svi2) {
  5889. ret = si_construct_voltage_tables(adev);
  5890. if (ret) {
  5891. DRM_ERROR("si_construct_voltage_tables failed\n");
  5892. return ret;
  5893. }
  5894. }
  5895. if (eg_pi->dynamic_ac_timing) {
  5896. ret = si_initialize_mc_reg_table(adev);
  5897. if (ret)
  5898. eg_pi->dynamic_ac_timing = false;
  5899. }
  5900. if (pi->dynamic_ss)
  5901. si_enable_spread_spectrum(adev, true);
  5902. if (pi->thermal_protection)
  5903. si_enable_thermal_protection(adev, true);
  5904. si_setup_bsp(adev);
  5905. si_program_git(adev);
  5906. si_program_tp(adev);
  5907. si_program_tpp(adev);
  5908. si_program_sstp(adev);
  5909. si_enable_display_gap(adev);
  5910. si_program_vc(adev);
  5911. ret = si_upload_firmware(adev);
  5912. if (ret) {
  5913. DRM_ERROR("si_upload_firmware failed\n");
  5914. return ret;
  5915. }
  5916. ret = si_process_firmware_header(adev);
  5917. if (ret) {
  5918. DRM_ERROR("si_process_firmware_header failed\n");
  5919. return ret;
  5920. }
  5921. ret = si_initial_switch_from_arb_f0_to_f1(adev);
  5922. if (ret) {
  5923. DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
  5924. return ret;
  5925. }
  5926. ret = si_init_smc_table(adev);
  5927. if (ret) {
  5928. DRM_ERROR("si_init_smc_table failed\n");
  5929. return ret;
  5930. }
  5931. ret = si_init_smc_spll_table(adev);
  5932. if (ret) {
  5933. DRM_ERROR("si_init_smc_spll_table failed\n");
  5934. return ret;
  5935. }
  5936. ret = si_init_arb_table_index(adev);
  5937. if (ret) {
  5938. DRM_ERROR("si_init_arb_table_index failed\n");
  5939. return ret;
  5940. }
  5941. if (eg_pi->dynamic_ac_timing) {
  5942. ret = si_populate_mc_reg_table(adev, boot_ps);
  5943. if (ret) {
  5944. DRM_ERROR("si_populate_mc_reg_table failed\n");
  5945. return ret;
  5946. }
  5947. }
  5948. ret = si_initialize_smc_cac_tables(adev);
  5949. if (ret) {
  5950. DRM_ERROR("si_initialize_smc_cac_tables failed\n");
  5951. return ret;
  5952. }
  5953. ret = si_initialize_hardware_cac_manager(adev);
  5954. if (ret) {
  5955. DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
  5956. return ret;
  5957. }
  5958. ret = si_initialize_smc_dte_tables(adev);
  5959. if (ret) {
  5960. DRM_ERROR("si_initialize_smc_dte_tables failed\n");
  5961. return ret;
  5962. }
  5963. ret = si_populate_smc_tdp_limits(adev, boot_ps);
  5964. if (ret) {
  5965. DRM_ERROR("si_populate_smc_tdp_limits failed\n");
  5966. return ret;
  5967. }
  5968. ret = si_populate_smc_tdp_limits_2(adev, boot_ps);
  5969. if (ret) {
  5970. DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
  5971. return ret;
  5972. }
  5973. si_program_response_times(adev);
  5974. si_program_ds_registers(adev);
  5975. si_dpm_start_smc(adev);
  5976. ret = si_notify_smc_display_change(adev, false);
  5977. if (ret) {
  5978. DRM_ERROR("si_notify_smc_display_change failed\n");
  5979. return ret;
  5980. }
  5981. si_enable_sclk_control(adev, true);
  5982. si_start_dpm(adev);
  5983. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  5984. si_thermal_start_thermal_controller(adev);
  5985. ni_update_current_ps(adev, boot_ps);
  5986. return 0;
  5987. }
  5988. static int si_set_temperature_range(struct amdgpu_device *adev)
  5989. {
  5990. int ret;
  5991. ret = si_thermal_enable_alert(adev, false);
  5992. if (ret)
  5993. return ret;
  5994. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5995. if (ret)
  5996. return ret;
  5997. ret = si_thermal_enable_alert(adev, true);
  5998. if (ret)
  5999. return ret;
  6000. return ret;
  6001. }
  6002. static void si_dpm_disable(struct amdgpu_device *adev)
  6003. {
  6004. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  6005. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  6006. if (!amdgpu_si_is_smc_running(adev))
  6007. return;
  6008. si_thermal_stop_thermal_controller(adev);
  6009. si_disable_ulv(adev);
  6010. si_clear_vc(adev);
  6011. if (pi->thermal_protection)
  6012. si_enable_thermal_protection(adev, false);
  6013. si_enable_power_containment(adev, boot_ps, false);
  6014. si_enable_smc_cac(adev, boot_ps, false);
  6015. si_enable_spread_spectrum(adev, false);
  6016. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  6017. si_stop_dpm(adev);
  6018. si_reset_to_default(adev);
  6019. si_dpm_stop_smc(adev);
  6020. si_force_switch_to_arb_f0(adev);
  6021. ni_update_current_ps(adev, boot_ps);
  6022. }
  6023. static int si_dpm_pre_set_power_state(void *handle)
  6024. {
  6025. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6026. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6027. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  6028. struct amdgpu_ps *new_ps = &requested_ps;
  6029. ni_update_requested_ps(adev, new_ps);
  6030. si_apply_state_adjust_rules(adev, &eg_pi->requested_rps);
  6031. return 0;
  6032. }
  6033. static int si_power_control_set_level(struct amdgpu_device *adev)
  6034. {
  6035. struct amdgpu_ps *new_ps = adev->pm.dpm.requested_ps;
  6036. int ret;
  6037. ret = si_restrict_performance_levels_before_switch(adev);
  6038. if (ret)
  6039. return ret;
  6040. ret = si_halt_smc(adev);
  6041. if (ret)
  6042. return ret;
  6043. ret = si_populate_smc_tdp_limits(adev, new_ps);
  6044. if (ret)
  6045. return ret;
  6046. ret = si_populate_smc_tdp_limits_2(adev, new_ps);
  6047. if (ret)
  6048. return ret;
  6049. ret = si_resume_smc(adev);
  6050. if (ret)
  6051. return ret;
  6052. ret = si_set_sw_state(adev);
  6053. if (ret)
  6054. return ret;
  6055. return 0;
  6056. }
  6057. static int si_dpm_set_power_state(void *handle)
  6058. {
  6059. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6060. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6061. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6062. struct amdgpu_ps *old_ps = &eg_pi->current_rps;
  6063. int ret;
  6064. ret = si_disable_ulv(adev);
  6065. if (ret) {
  6066. DRM_ERROR("si_disable_ulv failed\n");
  6067. return ret;
  6068. }
  6069. ret = si_restrict_performance_levels_before_switch(adev);
  6070. if (ret) {
  6071. DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
  6072. return ret;
  6073. }
  6074. if (eg_pi->pcie_performance_request)
  6075. si_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  6076. ni_set_uvd_clock_before_set_eng_clock(adev, new_ps, old_ps);
  6077. ret = si_enable_power_containment(adev, new_ps, false);
  6078. if (ret) {
  6079. DRM_ERROR("si_enable_power_containment failed\n");
  6080. return ret;
  6081. }
  6082. ret = si_enable_smc_cac(adev, new_ps, false);
  6083. if (ret) {
  6084. DRM_ERROR("si_enable_smc_cac failed\n");
  6085. return ret;
  6086. }
  6087. ret = si_halt_smc(adev);
  6088. if (ret) {
  6089. DRM_ERROR("si_halt_smc failed\n");
  6090. return ret;
  6091. }
  6092. ret = si_upload_sw_state(adev, new_ps);
  6093. if (ret) {
  6094. DRM_ERROR("si_upload_sw_state failed\n");
  6095. return ret;
  6096. }
  6097. ret = si_upload_smc_data(adev);
  6098. if (ret) {
  6099. DRM_ERROR("si_upload_smc_data failed\n");
  6100. return ret;
  6101. }
  6102. ret = si_upload_ulv_state(adev);
  6103. if (ret) {
  6104. DRM_ERROR("si_upload_ulv_state failed\n");
  6105. return ret;
  6106. }
  6107. if (eg_pi->dynamic_ac_timing) {
  6108. ret = si_upload_mc_reg_table(adev, new_ps);
  6109. if (ret) {
  6110. DRM_ERROR("si_upload_mc_reg_table failed\n");
  6111. return ret;
  6112. }
  6113. }
  6114. ret = si_program_memory_timing_parameters(adev, new_ps);
  6115. if (ret) {
  6116. DRM_ERROR("si_program_memory_timing_parameters failed\n");
  6117. return ret;
  6118. }
  6119. si_set_pcie_lane_width_in_smc(adev, new_ps, old_ps);
  6120. ret = si_resume_smc(adev);
  6121. if (ret) {
  6122. DRM_ERROR("si_resume_smc failed\n");
  6123. return ret;
  6124. }
  6125. ret = si_set_sw_state(adev);
  6126. if (ret) {
  6127. DRM_ERROR("si_set_sw_state failed\n");
  6128. return ret;
  6129. }
  6130. ni_set_uvd_clock_after_set_eng_clock(adev, new_ps, old_ps);
  6131. if (eg_pi->pcie_performance_request)
  6132. si_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  6133. ret = si_set_power_state_conditionally_enable_ulv(adev, new_ps);
  6134. if (ret) {
  6135. DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
  6136. return ret;
  6137. }
  6138. ret = si_enable_smc_cac(adev, new_ps, true);
  6139. if (ret) {
  6140. DRM_ERROR("si_enable_smc_cac failed\n");
  6141. return ret;
  6142. }
  6143. ret = si_enable_power_containment(adev, new_ps, true);
  6144. if (ret) {
  6145. DRM_ERROR("si_enable_power_containment failed\n");
  6146. return ret;
  6147. }
  6148. ret = si_power_control_set_level(adev);
  6149. if (ret) {
  6150. DRM_ERROR("si_power_control_set_level failed\n");
  6151. return ret;
  6152. }
  6153. return 0;
  6154. }
  6155. static void si_dpm_post_set_power_state(void *handle)
  6156. {
  6157. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6158. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6159. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6160. ni_update_current_ps(adev, new_ps);
  6161. }
  6162. #if 0
  6163. void si_dpm_reset_asic(struct amdgpu_device *adev)
  6164. {
  6165. si_restrict_performance_levels_before_switch(adev);
  6166. si_disable_ulv(adev);
  6167. si_set_boot_state(adev);
  6168. }
  6169. #endif
  6170. static void si_dpm_display_configuration_changed(void *handle)
  6171. {
  6172. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6173. si_program_display_gap(adev);
  6174. }
  6175. static void si_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  6176. struct amdgpu_ps *rps,
  6177. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  6178. u8 table_rev)
  6179. {
  6180. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  6181. rps->class = le16_to_cpu(non_clock_info->usClassification);
  6182. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  6183. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  6184. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  6185. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  6186. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  6187. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  6188. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  6189. } else {
  6190. rps->vclk = 0;
  6191. rps->dclk = 0;
  6192. }
  6193. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  6194. adev->pm.dpm.boot_ps = rps;
  6195. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  6196. adev->pm.dpm.uvd_ps = rps;
  6197. }
  6198. static void si_parse_pplib_clock_info(struct amdgpu_device *adev,
  6199. struct amdgpu_ps *rps, int index,
  6200. union pplib_clock_info *clock_info)
  6201. {
  6202. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  6203. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6204. struct si_power_info *si_pi = si_get_pi(adev);
  6205. struct si_ps *ps = si_get_ps(rps);
  6206. u16 leakage_voltage;
  6207. struct rv7xx_pl *pl = &ps->performance_levels[index];
  6208. int ret;
  6209. ps->performance_level_count = index + 1;
  6210. pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6211. pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
  6212. pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6213. pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6214. pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
  6215. pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
  6216. pl->flags = le32_to_cpu(clock_info->si.ulFlags);
  6217. pl->pcie_gen = r600_get_pcie_gen_support(adev,
  6218. si_pi->sys_pcie_mask,
  6219. si_pi->boot_pcie_gen,
  6220. clock_info->si.ucPCIEGen);
  6221. /* patch up vddc if necessary */
  6222. ret = si_get_leakage_voltage_from_leakage_index(adev, pl->vddc,
  6223. &leakage_voltage);
  6224. if (ret == 0)
  6225. pl->vddc = leakage_voltage;
  6226. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  6227. pi->acpi_vddc = pl->vddc;
  6228. eg_pi->acpi_vddci = pl->vddci;
  6229. si_pi->acpi_pcie_gen = pl->pcie_gen;
  6230. }
  6231. if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
  6232. index == 0) {
  6233. /* XXX disable for A0 tahiti */
  6234. si_pi->ulv.supported = false;
  6235. si_pi->ulv.pl = *pl;
  6236. si_pi->ulv.one_pcie_lane_in_ulv = false;
  6237. si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
  6238. si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
  6239. si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
  6240. }
  6241. if (pi->min_vddc_in_table > pl->vddc)
  6242. pi->min_vddc_in_table = pl->vddc;
  6243. if (pi->max_vddc_in_table < pl->vddc)
  6244. pi->max_vddc_in_table = pl->vddc;
  6245. /* patch up boot state */
  6246. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  6247. u16 vddc, vddci, mvdd;
  6248. amdgpu_atombios_get_default_voltages(adev, &vddc, &vddci, &mvdd);
  6249. pl->mclk = adev->clock.default_mclk;
  6250. pl->sclk = adev->clock.default_sclk;
  6251. pl->vddc = vddc;
  6252. pl->vddci = vddci;
  6253. si_pi->mvdd_bootup_value = mvdd;
  6254. }
  6255. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  6256. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  6257. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  6258. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  6259. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  6260. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  6261. }
  6262. }
  6263. union pplib_power_state {
  6264. struct _ATOM_PPLIB_STATE v1;
  6265. struct _ATOM_PPLIB_STATE_V2 v2;
  6266. };
  6267. static int si_parse_power_table(struct amdgpu_device *adev)
  6268. {
  6269. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  6270. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  6271. union pplib_power_state *power_state;
  6272. int i, j, k, non_clock_array_index, clock_array_index;
  6273. union pplib_clock_info *clock_info;
  6274. struct _StateArray *state_array;
  6275. struct _ClockInfoArray *clock_info_array;
  6276. struct _NonClockInfoArray *non_clock_info_array;
  6277. union power_info *power_info;
  6278. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  6279. u16 data_offset;
  6280. u8 frev, crev;
  6281. u8 *power_state_offset;
  6282. struct si_ps *ps;
  6283. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  6284. &frev, &crev, &data_offset))
  6285. return -EINVAL;
  6286. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  6287. amdgpu_add_thermal_controller(adev);
  6288. state_array = (struct _StateArray *)
  6289. (mode_info->atom_context->bios + data_offset +
  6290. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  6291. clock_info_array = (struct _ClockInfoArray *)
  6292. (mode_info->atom_context->bios + data_offset +
  6293. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  6294. non_clock_info_array = (struct _NonClockInfoArray *)
  6295. (mode_info->atom_context->bios + data_offset +
  6296. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  6297. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  6298. state_array->ucNumEntries, GFP_KERNEL);
  6299. if (!adev->pm.dpm.ps)
  6300. return -ENOMEM;
  6301. power_state_offset = (u8 *)state_array->states;
  6302. for (i = 0; i < state_array->ucNumEntries; i++) {
  6303. u8 *idx;
  6304. power_state = (union pplib_power_state *)power_state_offset;
  6305. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  6306. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  6307. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  6308. ps = kzalloc(sizeof(struct si_ps), GFP_KERNEL);
  6309. if (ps == NULL) {
  6310. kfree(adev->pm.dpm.ps);
  6311. return -ENOMEM;
  6312. }
  6313. adev->pm.dpm.ps[i].ps_priv = ps;
  6314. si_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  6315. non_clock_info,
  6316. non_clock_info_array->ucEntrySize);
  6317. k = 0;
  6318. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  6319. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  6320. clock_array_index = idx[j];
  6321. if (clock_array_index >= clock_info_array->ucNumEntries)
  6322. continue;
  6323. if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
  6324. break;
  6325. clock_info = (union pplib_clock_info *)
  6326. ((u8 *)&clock_info_array->clockInfo[0] +
  6327. (clock_array_index * clock_info_array->ucEntrySize));
  6328. si_parse_pplib_clock_info(adev,
  6329. &adev->pm.dpm.ps[i], k,
  6330. clock_info);
  6331. k++;
  6332. }
  6333. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  6334. }
  6335. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  6336. /* fill in the vce power states */
  6337. for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
  6338. u32 sclk, mclk;
  6339. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  6340. clock_info = (union pplib_clock_info *)
  6341. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  6342. sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6343. sclk |= clock_info->si.ucEngineClockHigh << 16;
  6344. mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6345. mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6346. adev->pm.dpm.vce_states[i].sclk = sclk;
  6347. adev->pm.dpm.vce_states[i].mclk = mclk;
  6348. }
  6349. return 0;
  6350. }
  6351. static int si_dpm_init(struct amdgpu_device *adev)
  6352. {
  6353. struct rv7xx_power_info *pi;
  6354. struct evergreen_power_info *eg_pi;
  6355. struct ni_power_info *ni_pi;
  6356. struct si_power_info *si_pi;
  6357. struct atom_clock_dividers dividers;
  6358. int ret;
  6359. u32 mask;
  6360. si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
  6361. if (si_pi == NULL)
  6362. return -ENOMEM;
  6363. adev->pm.dpm.priv = si_pi;
  6364. ni_pi = &si_pi->ni;
  6365. eg_pi = &ni_pi->eg;
  6366. pi = &eg_pi->rv7xx;
  6367. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  6368. if (ret)
  6369. si_pi->sys_pcie_mask = 0;
  6370. else
  6371. si_pi->sys_pcie_mask = mask;
  6372. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  6373. si_pi->boot_pcie_gen = si_get_current_pcie_speed(adev);
  6374. si_set_max_cu_value(adev);
  6375. rv770_get_max_vddc(adev);
  6376. si_get_leakage_vddc(adev);
  6377. si_patch_dependency_tables_based_on_leakage(adev);
  6378. pi->acpi_vddc = 0;
  6379. eg_pi->acpi_vddci = 0;
  6380. pi->min_vddc_in_table = 0;
  6381. pi->max_vddc_in_table = 0;
  6382. ret = amdgpu_get_platform_caps(adev);
  6383. if (ret)
  6384. return ret;
  6385. ret = amdgpu_parse_extended_power_table(adev);
  6386. if (ret)
  6387. return ret;
  6388. ret = si_parse_power_table(adev);
  6389. if (ret)
  6390. return ret;
  6391. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  6392. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  6393. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  6394. amdgpu_free_extended_power_table(adev);
  6395. return -ENOMEM;
  6396. }
  6397. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  6398. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  6399. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  6400. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  6401. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  6402. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  6403. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  6404. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  6405. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  6406. if (adev->pm.dpm.voltage_response_time == 0)
  6407. adev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  6408. if (adev->pm.dpm.backbias_response_time == 0)
  6409. adev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  6410. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  6411. 0, false, &dividers);
  6412. if (ret)
  6413. pi->ref_div = dividers.ref_div + 1;
  6414. else
  6415. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  6416. eg_pi->smu_uvd_hs = false;
  6417. pi->mclk_strobe_mode_threshold = 40000;
  6418. if (si_is_special_1gb_platform(adev))
  6419. pi->mclk_stutter_mode_threshold = 0;
  6420. else
  6421. pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
  6422. pi->mclk_edc_enable_threshold = 40000;
  6423. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  6424. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  6425. pi->voltage_control =
  6426. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6427. VOLTAGE_OBJ_GPIO_LUT);
  6428. if (!pi->voltage_control) {
  6429. si_pi->voltage_control_svi2 =
  6430. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6431. VOLTAGE_OBJ_SVID2);
  6432. if (si_pi->voltage_control_svi2)
  6433. amdgpu_atombios_get_svi2_info(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6434. &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
  6435. }
  6436. pi->mvdd_control =
  6437. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
  6438. VOLTAGE_OBJ_GPIO_LUT);
  6439. eg_pi->vddci_control =
  6440. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6441. VOLTAGE_OBJ_GPIO_LUT);
  6442. if (!eg_pi->vddci_control)
  6443. si_pi->vddci_control_svi2 =
  6444. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6445. VOLTAGE_OBJ_SVID2);
  6446. si_pi->vddc_phase_shed_control =
  6447. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6448. VOLTAGE_OBJ_PHASE_LUT);
  6449. rv770_get_engine_memory_ss(adev);
  6450. pi->asi = RV770_ASI_DFLT;
  6451. pi->pasi = CYPRESS_HASI_DFLT;
  6452. pi->vrc = SISLANDS_VRC_DFLT;
  6453. pi->gfx_clock_gating = true;
  6454. eg_pi->sclk_deep_sleep = true;
  6455. si_pi->sclk_deep_sleep_above_low = false;
  6456. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  6457. pi->thermal_protection = true;
  6458. else
  6459. pi->thermal_protection = false;
  6460. eg_pi->dynamic_ac_timing = true;
  6461. eg_pi->light_sleep = true;
  6462. #if defined(CONFIG_ACPI)
  6463. eg_pi->pcie_performance_request =
  6464. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  6465. #else
  6466. eg_pi->pcie_performance_request = false;
  6467. #endif
  6468. si_pi->sram_end = SMC_RAM_END;
  6469. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  6470. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  6471. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  6472. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  6473. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  6474. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  6475. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  6476. si_initialize_powertune_defaults(adev);
  6477. /* make sure dc limits are valid */
  6478. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  6479. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  6480. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  6481. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  6482. si_pi->fan_ctrl_is_in_default_mode = true;
  6483. return 0;
  6484. }
  6485. static void si_dpm_fini(struct amdgpu_device *adev)
  6486. {
  6487. int i;
  6488. if (adev->pm.dpm.ps)
  6489. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  6490. kfree(adev->pm.dpm.ps[i].ps_priv);
  6491. kfree(adev->pm.dpm.ps);
  6492. kfree(adev->pm.dpm.priv);
  6493. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  6494. amdgpu_free_extended_power_table(adev);
  6495. }
  6496. static void si_dpm_debugfs_print_current_performance_level(void *handle,
  6497. struct seq_file *m)
  6498. {
  6499. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6500. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6501. struct amdgpu_ps *rps = &eg_pi->current_rps;
  6502. struct si_ps *ps = si_get_ps(rps);
  6503. struct rv7xx_pl *pl;
  6504. u32 current_index =
  6505. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6506. CURRENT_STATE_INDEX_SHIFT;
  6507. if (current_index >= ps->performance_level_count) {
  6508. seq_printf(m, "invalid dpm profile %d\n", current_index);
  6509. } else {
  6510. pl = &ps->performance_levels[current_index];
  6511. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6512. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6513. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6514. }
  6515. }
  6516. static int si_dpm_set_interrupt_state(struct amdgpu_device *adev,
  6517. struct amdgpu_irq_src *source,
  6518. unsigned type,
  6519. enum amdgpu_interrupt_state state)
  6520. {
  6521. u32 cg_thermal_int;
  6522. switch (type) {
  6523. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  6524. switch (state) {
  6525. case AMDGPU_IRQ_STATE_DISABLE:
  6526. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6527. cg_thermal_int |= THERM_INT_MASK_HIGH;
  6528. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6529. break;
  6530. case AMDGPU_IRQ_STATE_ENABLE:
  6531. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6532. cg_thermal_int &= ~THERM_INT_MASK_HIGH;
  6533. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6534. break;
  6535. default:
  6536. break;
  6537. }
  6538. break;
  6539. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  6540. switch (state) {
  6541. case AMDGPU_IRQ_STATE_DISABLE:
  6542. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6543. cg_thermal_int |= THERM_INT_MASK_LOW;
  6544. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6545. break;
  6546. case AMDGPU_IRQ_STATE_ENABLE:
  6547. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6548. cg_thermal_int &= ~THERM_INT_MASK_LOW;
  6549. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6550. break;
  6551. default:
  6552. break;
  6553. }
  6554. break;
  6555. default:
  6556. break;
  6557. }
  6558. return 0;
  6559. }
  6560. static int si_dpm_process_interrupt(struct amdgpu_device *adev,
  6561. struct amdgpu_irq_src *source,
  6562. struct amdgpu_iv_entry *entry)
  6563. {
  6564. bool queue_thermal = false;
  6565. if (entry == NULL)
  6566. return -EINVAL;
  6567. switch (entry->src_id) {
  6568. case 230: /* thermal low to high */
  6569. DRM_DEBUG("IH: thermal low to high\n");
  6570. adev->pm.dpm.thermal.high_to_low = false;
  6571. queue_thermal = true;
  6572. break;
  6573. case 231: /* thermal high to low */
  6574. DRM_DEBUG("IH: thermal high to low\n");
  6575. adev->pm.dpm.thermal.high_to_low = true;
  6576. queue_thermal = true;
  6577. break;
  6578. default:
  6579. break;
  6580. }
  6581. if (queue_thermal)
  6582. schedule_work(&adev->pm.dpm.thermal.work);
  6583. return 0;
  6584. }
  6585. static int si_dpm_late_init(void *handle)
  6586. {
  6587. int ret;
  6588. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6589. if (!amdgpu_dpm)
  6590. return 0;
  6591. ret = si_set_temperature_range(adev);
  6592. if (ret)
  6593. return ret;
  6594. #if 0 //TODO ?
  6595. si_dpm_powergate_uvd(adev, true);
  6596. #endif
  6597. return 0;
  6598. }
  6599. /**
  6600. * si_dpm_init_microcode - load ucode images from disk
  6601. *
  6602. * @adev: amdgpu_device pointer
  6603. *
  6604. * Use the firmware interface to load the ucode images into
  6605. * the driver (not loaded into hw).
  6606. * Returns 0 on success, error on failure.
  6607. */
  6608. static int si_dpm_init_microcode(struct amdgpu_device *adev)
  6609. {
  6610. const char *chip_name;
  6611. char fw_name[30];
  6612. int err;
  6613. DRM_DEBUG("\n");
  6614. switch (adev->asic_type) {
  6615. case CHIP_TAHITI:
  6616. chip_name = "tahiti";
  6617. break;
  6618. case CHIP_PITCAIRN:
  6619. if ((adev->pdev->revision == 0x81) &&
  6620. ((adev->pdev->device == 0x6810) ||
  6621. (adev->pdev->device == 0x6811)))
  6622. chip_name = "pitcairn_k";
  6623. else
  6624. chip_name = "pitcairn";
  6625. break;
  6626. case CHIP_VERDE:
  6627. if (((adev->pdev->device == 0x6820) &&
  6628. ((adev->pdev->revision == 0x81) ||
  6629. (adev->pdev->revision == 0x83))) ||
  6630. ((adev->pdev->device == 0x6821) &&
  6631. ((adev->pdev->revision == 0x83) ||
  6632. (adev->pdev->revision == 0x87))) ||
  6633. ((adev->pdev->revision == 0x87) &&
  6634. ((adev->pdev->device == 0x6823) ||
  6635. (adev->pdev->device == 0x682b))))
  6636. chip_name = "verde_k";
  6637. else
  6638. chip_name = "verde";
  6639. break;
  6640. case CHIP_OLAND:
  6641. if (((adev->pdev->revision == 0x81) &&
  6642. ((adev->pdev->device == 0x6600) ||
  6643. (adev->pdev->device == 0x6604) ||
  6644. (adev->pdev->device == 0x6605) ||
  6645. (adev->pdev->device == 0x6610))) ||
  6646. ((adev->pdev->revision == 0x83) &&
  6647. (adev->pdev->device == 0x6610)))
  6648. chip_name = "oland_k";
  6649. else
  6650. chip_name = "oland";
  6651. break;
  6652. case CHIP_HAINAN:
  6653. if (((adev->pdev->revision == 0x81) &&
  6654. (adev->pdev->device == 0x6660)) ||
  6655. ((adev->pdev->revision == 0x83) &&
  6656. ((adev->pdev->device == 0x6660) ||
  6657. (adev->pdev->device == 0x6663) ||
  6658. (adev->pdev->device == 0x6665) ||
  6659. (adev->pdev->device == 0x6667))))
  6660. chip_name = "hainan_k";
  6661. else if ((adev->pdev->revision == 0xc3) &&
  6662. (adev->pdev->device == 0x6665))
  6663. chip_name = "banks_k_2";
  6664. else
  6665. chip_name = "hainan";
  6666. break;
  6667. default: BUG();
  6668. }
  6669. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  6670. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  6671. if (err)
  6672. goto out;
  6673. err = amdgpu_ucode_validate(adev->pm.fw);
  6674. out:
  6675. if (err) {
  6676. DRM_ERROR("si_smc: Failed to load firmware. err = %d\"%s\"\n",
  6677. err, fw_name);
  6678. release_firmware(adev->pm.fw);
  6679. adev->pm.fw = NULL;
  6680. }
  6681. return err;
  6682. }
  6683. static int si_dpm_sw_init(void *handle)
  6684. {
  6685. int ret;
  6686. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6687. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 230, &adev->pm.dpm.thermal.irq);
  6688. if (ret)
  6689. return ret;
  6690. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 231, &adev->pm.dpm.thermal.irq);
  6691. if (ret)
  6692. return ret;
  6693. /* default to balanced state */
  6694. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  6695. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  6696. adev->pm.dpm.forced_level = AMD_DPM_FORCED_LEVEL_AUTO;
  6697. adev->pm.default_sclk = adev->clock.default_sclk;
  6698. adev->pm.default_mclk = adev->clock.default_mclk;
  6699. adev->pm.current_sclk = adev->clock.default_sclk;
  6700. adev->pm.current_mclk = adev->clock.default_mclk;
  6701. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  6702. if (amdgpu_dpm == 0)
  6703. return 0;
  6704. ret = si_dpm_init_microcode(adev);
  6705. if (ret)
  6706. return ret;
  6707. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  6708. mutex_lock(&adev->pm.mutex);
  6709. ret = si_dpm_init(adev);
  6710. if (ret)
  6711. goto dpm_failed;
  6712. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6713. if (amdgpu_dpm == 1)
  6714. amdgpu_pm_print_power_states(adev);
  6715. mutex_unlock(&adev->pm.mutex);
  6716. DRM_INFO("amdgpu: dpm initialized\n");
  6717. return 0;
  6718. dpm_failed:
  6719. si_dpm_fini(adev);
  6720. mutex_unlock(&adev->pm.mutex);
  6721. DRM_ERROR("amdgpu: dpm initialization failed\n");
  6722. return ret;
  6723. }
  6724. static int si_dpm_sw_fini(void *handle)
  6725. {
  6726. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6727. flush_work(&adev->pm.dpm.thermal.work);
  6728. mutex_lock(&adev->pm.mutex);
  6729. si_dpm_fini(adev);
  6730. mutex_unlock(&adev->pm.mutex);
  6731. return 0;
  6732. }
  6733. static int si_dpm_hw_init(void *handle)
  6734. {
  6735. int ret;
  6736. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6737. if (!amdgpu_dpm)
  6738. return 0;
  6739. mutex_lock(&adev->pm.mutex);
  6740. si_dpm_setup_asic(adev);
  6741. ret = si_dpm_enable(adev);
  6742. if (ret)
  6743. adev->pm.dpm_enabled = false;
  6744. else
  6745. adev->pm.dpm_enabled = true;
  6746. mutex_unlock(&adev->pm.mutex);
  6747. return ret;
  6748. }
  6749. static int si_dpm_hw_fini(void *handle)
  6750. {
  6751. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6752. if (adev->pm.dpm_enabled) {
  6753. mutex_lock(&adev->pm.mutex);
  6754. si_dpm_disable(adev);
  6755. mutex_unlock(&adev->pm.mutex);
  6756. }
  6757. return 0;
  6758. }
  6759. static int si_dpm_suspend(void *handle)
  6760. {
  6761. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6762. if (adev->pm.dpm_enabled) {
  6763. mutex_lock(&adev->pm.mutex);
  6764. /* disable dpm */
  6765. si_dpm_disable(adev);
  6766. /* reset the power state */
  6767. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6768. mutex_unlock(&adev->pm.mutex);
  6769. }
  6770. return 0;
  6771. }
  6772. static int si_dpm_resume(void *handle)
  6773. {
  6774. int ret;
  6775. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6776. if (adev->pm.dpm_enabled) {
  6777. /* asic init will reset to the boot state */
  6778. mutex_lock(&adev->pm.mutex);
  6779. si_dpm_setup_asic(adev);
  6780. ret = si_dpm_enable(adev);
  6781. if (ret)
  6782. adev->pm.dpm_enabled = false;
  6783. else
  6784. adev->pm.dpm_enabled = true;
  6785. mutex_unlock(&adev->pm.mutex);
  6786. if (adev->pm.dpm_enabled)
  6787. amdgpu_pm_compute_clocks(adev);
  6788. }
  6789. return 0;
  6790. }
  6791. static bool si_dpm_is_idle(void *handle)
  6792. {
  6793. /* XXX */
  6794. return true;
  6795. }
  6796. static int si_dpm_wait_for_idle(void *handle)
  6797. {
  6798. /* XXX */
  6799. return 0;
  6800. }
  6801. static int si_dpm_soft_reset(void *handle)
  6802. {
  6803. return 0;
  6804. }
  6805. static int si_dpm_set_clockgating_state(void *handle,
  6806. enum amd_clockgating_state state)
  6807. {
  6808. return 0;
  6809. }
  6810. static int si_dpm_set_powergating_state(void *handle,
  6811. enum amd_powergating_state state)
  6812. {
  6813. return 0;
  6814. }
  6815. /* get temperature in millidegrees */
  6816. static int si_dpm_get_temp(void *handle)
  6817. {
  6818. u32 temp;
  6819. int actual_temp = 0;
  6820. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6821. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  6822. CTF_TEMP_SHIFT;
  6823. if (temp & 0x200)
  6824. actual_temp = 255;
  6825. else
  6826. actual_temp = temp & 0x1ff;
  6827. actual_temp = (actual_temp * 1000);
  6828. return actual_temp;
  6829. }
  6830. static u32 si_dpm_get_sclk(void *handle, bool low)
  6831. {
  6832. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6833. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6834. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6835. if (low)
  6836. return requested_state->performance_levels[0].sclk;
  6837. else
  6838. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  6839. }
  6840. static u32 si_dpm_get_mclk(void *handle, bool low)
  6841. {
  6842. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6843. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6844. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6845. if (low)
  6846. return requested_state->performance_levels[0].mclk;
  6847. else
  6848. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  6849. }
  6850. static void si_dpm_print_power_state(void *handle,
  6851. void *current_ps)
  6852. {
  6853. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6854. struct amdgpu_ps *rps = (struct amdgpu_ps *)current_ps;
  6855. struct si_ps *ps = si_get_ps(rps);
  6856. struct rv7xx_pl *pl;
  6857. int i;
  6858. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  6859. amdgpu_dpm_print_cap_info(rps->caps);
  6860. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6861. for (i = 0; i < ps->performance_level_count; i++) {
  6862. pl = &ps->performance_levels[i];
  6863. if (adev->asic_type >= CHIP_TAHITI)
  6864. DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6865. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6866. else
  6867. DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  6868. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  6869. }
  6870. amdgpu_dpm_print_ps_status(adev, rps);
  6871. }
  6872. static int si_dpm_early_init(void *handle)
  6873. {
  6874. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6875. si_dpm_set_irq_funcs(adev);
  6876. return 0;
  6877. }
  6878. static inline bool si_are_power_levels_equal(const struct rv7xx_pl *si_cpl1,
  6879. const struct rv7xx_pl *si_cpl2)
  6880. {
  6881. return ((si_cpl1->mclk == si_cpl2->mclk) &&
  6882. (si_cpl1->sclk == si_cpl2->sclk) &&
  6883. (si_cpl1->pcie_gen == si_cpl2->pcie_gen) &&
  6884. (si_cpl1->vddc == si_cpl2->vddc) &&
  6885. (si_cpl1->vddci == si_cpl2->vddci));
  6886. }
  6887. static int si_check_state_equal(void *handle,
  6888. void *current_ps,
  6889. void *request_ps,
  6890. bool *equal)
  6891. {
  6892. struct si_ps *si_cps;
  6893. struct si_ps *si_rps;
  6894. int i;
  6895. struct amdgpu_ps *cps = (struct amdgpu_ps *)current_ps;
  6896. struct amdgpu_ps *rps = (struct amdgpu_ps *)request_ps;
  6897. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6898. if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
  6899. return -EINVAL;
  6900. si_cps = si_get_ps((struct amdgpu_ps *)cps);
  6901. si_rps = si_get_ps((struct amdgpu_ps *)rps);
  6902. if (si_cps == NULL) {
  6903. printk("si_cps is NULL\n");
  6904. *equal = false;
  6905. return 0;
  6906. }
  6907. if (si_cps->performance_level_count != si_rps->performance_level_count) {
  6908. *equal = false;
  6909. return 0;
  6910. }
  6911. for (i = 0; i < si_cps->performance_level_count; i++) {
  6912. if (!si_are_power_levels_equal(&(si_cps->performance_levels[i]),
  6913. &(si_rps->performance_levels[i]))) {
  6914. *equal = false;
  6915. return 0;
  6916. }
  6917. }
  6918. /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
  6919. *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
  6920. *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
  6921. return 0;
  6922. }
  6923. static int si_dpm_read_sensor(void *handle, int idx,
  6924. void *value, int *size)
  6925. {
  6926. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6927. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6928. struct amdgpu_ps *rps = &eg_pi->current_rps;
  6929. struct si_ps *ps = si_get_ps(rps);
  6930. uint32_t sclk, mclk;
  6931. u32 pl_index =
  6932. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6933. CURRENT_STATE_INDEX_SHIFT;
  6934. /* size must be at least 4 bytes for all sensors */
  6935. if (*size < 4)
  6936. return -EINVAL;
  6937. switch (idx) {
  6938. case AMDGPU_PP_SENSOR_GFX_SCLK:
  6939. if (pl_index < ps->performance_level_count) {
  6940. sclk = ps->performance_levels[pl_index].sclk;
  6941. *((uint32_t *)value) = sclk;
  6942. *size = 4;
  6943. return 0;
  6944. }
  6945. return -EINVAL;
  6946. case AMDGPU_PP_SENSOR_GFX_MCLK:
  6947. if (pl_index < ps->performance_level_count) {
  6948. mclk = ps->performance_levels[pl_index].mclk;
  6949. *((uint32_t *)value) = mclk;
  6950. *size = 4;
  6951. return 0;
  6952. }
  6953. return -EINVAL;
  6954. case AMDGPU_PP_SENSOR_GPU_TEMP:
  6955. *((uint32_t *)value) = si_dpm_get_temp(adev);
  6956. *size = 4;
  6957. return 0;
  6958. default:
  6959. return -EINVAL;
  6960. }
  6961. }
  6962. const struct amd_ip_funcs si_dpm_ip_funcs = {
  6963. .name = "si_dpm",
  6964. .early_init = si_dpm_early_init,
  6965. .late_init = si_dpm_late_init,
  6966. .sw_init = si_dpm_sw_init,
  6967. .sw_fini = si_dpm_sw_fini,
  6968. .hw_init = si_dpm_hw_init,
  6969. .hw_fini = si_dpm_hw_fini,
  6970. .suspend = si_dpm_suspend,
  6971. .resume = si_dpm_resume,
  6972. .is_idle = si_dpm_is_idle,
  6973. .wait_for_idle = si_dpm_wait_for_idle,
  6974. .soft_reset = si_dpm_soft_reset,
  6975. .set_clockgating_state = si_dpm_set_clockgating_state,
  6976. .set_powergating_state = si_dpm_set_powergating_state,
  6977. };
  6978. const struct amd_pm_funcs si_dpm_funcs = {
  6979. .get_temperature = &si_dpm_get_temp,
  6980. .pre_set_power_state = &si_dpm_pre_set_power_state,
  6981. .set_power_state = &si_dpm_set_power_state,
  6982. .post_set_power_state = &si_dpm_post_set_power_state,
  6983. .display_configuration_changed = &si_dpm_display_configuration_changed,
  6984. .get_sclk = &si_dpm_get_sclk,
  6985. .get_mclk = &si_dpm_get_mclk,
  6986. .print_power_state = &si_dpm_print_power_state,
  6987. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  6988. .force_performance_level = &si_dpm_force_performance_level,
  6989. .vblank_too_short = &si_dpm_vblank_too_short,
  6990. .set_fan_control_mode = &si_dpm_set_fan_control_mode,
  6991. .get_fan_control_mode = &si_dpm_get_fan_control_mode,
  6992. .set_fan_speed_percent = &si_dpm_set_fan_speed_percent,
  6993. .get_fan_speed_percent = &si_dpm_get_fan_speed_percent,
  6994. .check_state_equal = &si_check_state_equal,
  6995. .get_vce_clock_state = amdgpu_get_vce_clock_state,
  6996. .read_sensor = &si_dpm_read_sensor,
  6997. };
  6998. static const struct amdgpu_irq_src_funcs si_dpm_irq_funcs = {
  6999. .set = si_dpm_set_interrupt_state,
  7000. .process = si_dpm_process_interrupt,
  7001. };
  7002. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev)
  7003. {
  7004. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  7005. adev->pm.dpm.thermal.irq.funcs = &si_dpm_irq_funcs;
  7006. }