amdgpu_vm.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/dma-fence-array.h>
  29. #include <linux/interval_tree_generic.h>
  30. #include <linux/idr.h>
  31. #include <drm/drmP.h>
  32. #include <drm/amdgpu_drm.h>
  33. #include "amdgpu.h"
  34. #include "amdgpu_trace.h"
  35. /*
  36. * GPUVM
  37. * GPUVM is similar to the legacy gart on older asics, however
  38. * rather than there being a single global gart table
  39. * for the entire GPU, there are multiple VM page tables active
  40. * at any given time. The VM page tables can contain a mix
  41. * vram pages and system memory pages and system memory pages
  42. * can be mapped as snooped (cached system pages) or unsnooped
  43. * (uncached system pages).
  44. * Each VM has an ID associated with it and there is a page table
  45. * associated with each VMID. When execting a command buffer,
  46. * the kernel tells the the ring what VMID to use for that command
  47. * buffer. VMIDs are allocated dynamically as commands are submitted.
  48. * The userspace drivers maintain their own address space and the kernel
  49. * sets up their pages tables accordingly when they submit their
  50. * command buffers and a VMID is assigned.
  51. * Cayman/Trinity support up to 8 active VMs at any given time;
  52. * SI supports 16.
  53. */
  54. #define START(node) ((node)->start)
  55. #define LAST(node) ((node)->last)
  56. INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
  57. START, LAST, static, amdgpu_vm_it)
  58. #undef START
  59. #undef LAST
  60. /* Local structure. Encapsulate some VM table update parameters to reduce
  61. * the number of function parameters
  62. */
  63. struct amdgpu_pte_update_params {
  64. /* amdgpu device we do this update for */
  65. struct amdgpu_device *adev;
  66. /* optional amdgpu_vm we do this update for */
  67. struct amdgpu_vm *vm;
  68. /* address where to copy page table entries from */
  69. uint64_t src;
  70. /* indirect buffer to fill with commands */
  71. struct amdgpu_ib *ib;
  72. /* Function which actually does the update */
  73. void (*func)(struct amdgpu_pte_update_params *params,
  74. struct amdgpu_bo *bo, uint64_t pe,
  75. uint64_t addr, unsigned count, uint32_t incr,
  76. uint64_t flags);
  77. /* The next two are used during VM update by CPU
  78. * DMA addresses to use for mapping
  79. * Kernel pointer of PD/PT BO that needs to be updated
  80. */
  81. dma_addr_t *pages_addr;
  82. void *kptr;
  83. };
  84. /* Helper to disable partial resident texture feature from a fence callback */
  85. struct amdgpu_prt_cb {
  86. struct amdgpu_device *adev;
  87. struct dma_fence_cb cb;
  88. };
  89. /**
  90. * amdgpu_vm_level_shift - return the addr shift for each level
  91. *
  92. * @adev: amdgpu_device pointer
  93. *
  94. * Returns the number of bits the pfn needs to be right shifted for a level.
  95. */
  96. static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
  97. unsigned level)
  98. {
  99. unsigned shift = 0xff;
  100. switch (level) {
  101. case AMDGPU_VM_PDB2:
  102. case AMDGPU_VM_PDB1:
  103. case AMDGPU_VM_PDB0:
  104. shift = 9 * (AMDGPU_VM_PDB0 - level) +
  105. adev->vm_manager.block_size;
  106. break;
  107. case AMDGPU_VM_PTB:
  108. shift = 0;
  109. break;
  110. default:
  111. dev_err(adev->dev, "the level%d isn't supported.\n", level);
  112. }
  113. return shift;
  114. }
  115. /**
  116. * amdgpu_vm_num_entries - return the number of entries in a PD/PT
  117. *
  118. * @adev: amdgpu_device pointer
  119. *
  120. * Calculate the number of entries in a page directory or page table.
  121. */
  122. static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
  123. unsigned level)
  124. {
  125. unsigned shift = amdgpu_vm_level_shift(adev,
  126. adev->vm_manager.root_level);
  127. if (level == adev->vm_manager.root_level)
  128. /* For the root directory */
  129. return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
  130. else if (level != AMDGPU_VM_PTB)
  131. /* Everything in between */
  132. return 512;
  133. else
  134. /* For the page tables on the leaves */
  135. return AMDGPU_VM_PTE_COUNT(adev);
  136. }
  137. /**
  138. * amdgpu_vm_bo_size - returns the size of the BOs in bytes
  139. *
  140. * @adev: amdgpu_device pointer
  141. *
  142. * Calculate the size of the BO for a page directory or page table in bytes.
  143. */
  144. static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
  145. {
  146. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
  147. }
  148. /**
  149. * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
  150. *
  151. * @vm: vm providing the BOs
  152. * @validated: head of validation list
  153. * @entry: entry to add
  154. *
  155. * Add the page directory to the list of BOs to
  156. * validate for command submission.
  157. */
  158. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  159. struct list_head *validated,
  160. struct amdgpu_bo_list_entry *entry)
  161. {
  162. entry->robj = vm->root.base.bo;
  163. entry->priority = 0;
  164. entry->tv.bo = &entry->robj->tbo;
  165. entry->tv.shared = true;
  166. entry->user_pages = NULL;
  167. list_add(&entry->tv.head, validated);
  168. }
  169. /**
  170. * amdgpu_vm_validate_pt_bos - validate the page table BOs
  171. *
  172. * @adev: amdgpu device pointer
  173. * @vm: vm providing the BOs
  174. * @validate: callback to do the validation
  175. * @param: parameter for the validation callback
  176. *
  177. * Validate the page table BOs on command submission if neccessary.
  178. */
  179. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  180. int (*validate)(void *p, struct amdgpu_bo *bo),
  181. void *param)
  182. {
  183. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  184. int r;
  185. spin_lock(&vm->status_lock);
  186. while (!list_empty(&vm->evicted)) {
  187. struct amdgpu_vm_bo_base *bo_base;
  188. struct amdgpu_bo *bo;
  189. bo_base = list_first_entry(&vm->evicted,
  190. struct amdgpu_vm_bo_base,
  191. vm_status);
  192. spin_unlock(&vm->status_lock);
  193. bo = bo_base->bo;
  194. BUG_ON(!bo);
  195. if (bo->parent) {
  196. r = validate(param, bo);
  197. if (r)
  198. return r;
  199. spin_lock(&glob->lru_lock);
  200. ttm_bo_move_to_lru_tail(&bo->tbo);
  201. if (bo->shadow)
  202. ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
  203. spin_unlock(&glob->lru_lock);
  204. }
  205. if (bo->tbo.type == ttm_bo_type_kernel &&
  206. vm->use_cpu_for_update) {
  207. r = amdgpu_bo_kmap(bo, NULL);
  208. if (r)
  209. return r;
  210. }
  211. spin_lock(&vm->status_lock);
  212. if (bo->tbo.type != ttm_bo_type_kernel)
  213. list_move(&bo_base->vm_status, &vm->moved);
  214. else
  215. list_move(&bo_base->vm_status, &vm->relocated);
  216. }
  217. spin_unlock(&vm->status_lock);
  218. return 0;
  219. }
  220. /**
  221. * amdgpu_vm_ready - check VM is ready for updates
  222. *
  223. * @vm: VM to check
  224. *
  225. * Check if all VM PDs/PTs are ready for updates
  226. */
  227. bool amdgpu_vm_ready(struct amdgpu_vm *vm)
  228. {
  229. bool ready;
  230. spin_lock(&vm->status_lock);
  231. ready = list_empty(&vm->evicted);
  232. spin_unlock(&vm->status_lock);
  233. return ready;
  234. }
  235. /**
  236. * amdgpu_vm_alloc_levels - allocate the PD/PT levels
  237. *
  238. * @adev: amdgpu_device pointer
  239. * @vm: requested vm
  240. * @saddr: start of the address range
  241. * @eaddr: end of the address range
  242. *
  243. * Make sure the page directories and page tables are allocated
  244. */
  245. static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
  246. struct amdgpu_vm *vm,
  247. struct amdgpu_vm_pt *parent,
  248. uint64_t saddr, uint64_t eaddr,
  249. unsigned level)
  250. {
  251. unsigned shift = amdgpu_vm_level_shift(adev, level);
  252. unsigned pt_idx, from, to;
  253. int r;
  254. u64 flags;
  255. uint64_t init_value = 0;
  256. if (!parent->entries) {
  257. unsigned num_entries = amdgpu_vm_num_entries(adev, level);
  258. parent->entries = kvmalloc_array(num_entries,
  259. sizeof(struct amdgpu_vm_pt),
  260. GFP_KERNEL | __GFP_ZERO);
  261. if (!parent->entries)
  262. return -ENOMEM;
  263. memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
  264. }
  265. from = saddr >> shift;
  266. to = eaddr >> shift;
  267. if (from >= amdgpu_vm_num_entries(adev, level) ||
  268. to >= amdgpu_vm_num_entries(adev, level))
  269. return -EINVAL;
  270. ++level;
  271. saddr = saddr & ((1 << shift) - 1);
  272. eaddr = eaddr & ((1 << shift) - 1);
  273. flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
  274. AMDGPU_GEM_CREATE_VRAM_CLEARED;
  275. if (vm->use_cpu_for_update)
  276. flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  277. else
  278. flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  279. AMDGPU_GEM_CREATE_SHADOW);
  280. if (vm->pte_support_ats) {
  281. init_value = AMDGPU_PTE_DEFAULT_ATC;
  282. if (level != AMDGPU_VM_PTB)
  283. init_value |= AMDGPU_PDE_PTE;
  284. }
  285. /* walk over the address space and allocate the page tables */
  286. for (pt_idx = from; pt_idx <= to; ++pt_idx) {
  287. struct reservation_object *resv = vm->root.base.bo->tbo.resv;
  288. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  289. struct amdgpu_bo *pt;
  290. if (!entry->base.bo) {
  291. r = amdgpu_bo_create(adev,
  292. amdgpu_vm_bo_size(adev, level),
  293. AMDGPU_GPU_PAGE_SIZE, true,
  294. AMDGPU_GEM_DOMAIN_VRAM,
  295. flags,
  296. NULL, resv, init_value, &pt);
  297. if (r)
  298. return r;
  299. if (vm->use_cpu_for_update) {
  300. r = amdgpu_bo_kmap(pt, NULL);
  301. if (r) {
  302. amdgpu_bo_unref(&pt);
  303. return r;
  304. }
  305. }
  306. /* Keep a reference to the root directory to avoid
  307. * freeing them up in the wrong order.
  308. */
  309. pt->parent = amdgpu_bo_ref(parent->base.bo);
  310. entry->base.vm = vm;
  311. entry->base.bo = pt;
  312. list_add_tail(&entry->base.bo_list, &pt->va);
  313. spin_lock(&vm->status_lock);
  314. list_add(&entry->base.vm_status, &vm->relocated);
  315. spin_unlock(&vm->status_lock);
  316. }
  317. if (level < AMDGPU_VM_PTB) {
  318. uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
  319. uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
  320. ((1 << shift) - 1);
  321. r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
  322. sub_eaddr, level);
  323. if (r)
  324. return r;
  325. }
  326. }
  327. return 0;
  328. }
  329. /**
  330. * amdgpu_vm_alloc_pts - Allocate page tables.
  331. *
  332. * @adev: amdgpu_device pointer
  333. * @vm: VM to allocate page tables for
  334. * @saddr: Start address which needs to be allocated
  335. * @size: Size from start address we need.
  336. *
  337. * Make sure the page tables are allocated.
  338. */
  339. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  340. struct amdgpu_vm *vm,
  341. uint64_t saddr, uint64_t size)
  342. {
  343. uint64_t last_pfn;
  344. uint64_t eaddr;
  345. /* validate the parameters */
  346. if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
  347. return -EINVAL;
  348. eaddr = saddr + size - 1;
  349. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  350. if (last_pfn >= adev->vm_manager.max_pfn) {
  351. dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
  352. last_pfn, adev->vm_manager.max_pfn);
  353. return -EINVAL;
  354. }
  355. saddr /= AMDGPU_GPU_PAGE_SIZE;
  356. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  357. return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
  358. adev->vm_manager.root_level);
  359. }
  360. /**
  361. * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
  362. *
  363. * @adev: amdgpu_device pointer
  364. */
  365. void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
  366. {
  367. const struct amdgpu_ip_block *ip_block;
  368. bool has_compute_vm_bug;
  369. struct amdgpu_ring *ring;
  370. int i;
  371. has_compute_vm_bug = false;
  372. ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
  373. if (ip_block) {
  374. /* Compute has a VM bug for GFX version < 7.
  375. Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
  376. if (ip_block->version->major <= 7)
  377. has_compute_vm_bug = true;
  378. else if (ip_block->version->major == 8)
  379. if (adev->gfx.mec_fw_version < 673)
  380. has_compute_vm_bug = true;
  381. }
  382. for (i = 0; i < adev->num_rings; i++) {
  383. ring = adev->rings[i];
  384. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
  385. /* only compute rings */
  386. ring->has_compute_vm_bug = has_compute_vm_bug;
  387. else
  388. ring->has_compute_vm_bug = false;
  389. }
  390. }
  391. bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
  392. struct amdgpu_job *job)
  393. {
  394. struct amdgpu_device *adev = ring->adev;
  395. unsigned vmhub = ring->funcs->vmhub;
  396. struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  397. struct amdgpu_vmid *id;
  398. bool gds_switch_needed;
  399. bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
  400. if (job->vmid == 0)
  401. return false;
  402. id = &id_mgr->ids[job->vmid];
  403. gds_switch_needed = ring->funcs->emit_gds_switch && (
  404. id->gds_base != job->gds_base ||
  405. id->gds_size != job->gds_size ||
  406. id->gws_base != job->gws_base ||
  407. id->gws_size != job->gws_size ||
  408. id->oa_base != job->oa_base ||
  409. id->oa_size != job->oa_size);
  410. if (amdgpu_vmid_had_gpu_reset(adev, id))
  411. return true;
  412. return vm_flush_needed || gds_switch_needed;
  413. }
  414. static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
  415. {
  416. return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
  417. }
  418. /**
  419. * amdgpu_vm_flush - hardware flush the vm
  420. *
  421. * @ring: ring to use for flush
  422. * @vmid: vmid number to use
  423. * @pd_addr: address of the page directory
  424. *
  425. * Emit a VM flush when it is necessary.
  426. */
  427. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
  428. {
  429. struct amdgpu_device *adev = ring->adev;
  430. unsigned vmhub = ring->funcs->vmhub;
  431. struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  432. struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
  433. bool gds_switch_needed = ring->funcs->emit_gds_switch && (
  434. id->gds_base != job->gds_base ||
  435. id->gds_size != job->gds_size ||
  436. id->gws_base != job->gws_base ||
  437. id->gws_size != job->gws_size ||
  438. id->oa_base != job->oa_base ||
  439. id->oa_size != job->oa_size);
  440. bool vm_flush_needed = job->vm_needs_flush;
  441. unsigned patch_offset = 0;
  442. int r;
  443. if (amdgpu_vmid_had_gpu_reset(adev, id)) {
  444. gds_switch_needed = true;
  445. vm_flush_needed = true;
  446. }
  447. if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
  448. return 0;
  449. if (ring->funcs->init_cond_exec)
  450. patch_offset = amdgpu_ring_init_cond_exec(ring);
  451. if (need_pipe_sync)
  452. amdgpu_ring_emit_pipeline_sync(ring);
  453. if (ring->funcs->emit_vm_flush && vm_flush_needed) {
  454. struct dma_fence *fence;
  455. trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
  456. amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
  457. r = amdgpu_fence_emit(ring, &fence);
  458. if (r)
  459. return r;
  460. mutex_lock(&id_mgr->lock);
  461. dma_fence_put(id->last_flush);
  462. id->last_flush = fence;
  463. id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
  464. mutex_unlock(&id_mgr->lock);
  465. }
  466. if (ring->funcs->emit_gds_switch && gds_switch_needed) {
  467. id->gds_base = job->gds_base;
  468. id->gds_size = job->gds_size;
  469. id->gws_base = job->gws_base;
  470. id->gws_size = job->gws_size;
  471. id->oa_base = job->oa_base;
  472. id->oa_size = job->oa_size;
  473. amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
  474. job->gds_size, job->gws_base,
  475. job->gws_size, job->oa_base,
  476. job->oa_size);
  477. }
  478. if (ring->funcs->patch_cond_exec)
  479. amdgpu_ring_patch_cond_exec(ring, patch_offset);
  480. /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
  481. if (ring->funcs->emit_switch_buffer) {
  482. amdgpu_ring_emit_switch_buffer(ring);
  483. amdgpu_ring_emit_switch_buffer(ring);
  484. }
  485. return 0;
  486. }
  487. /**
  488. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  489. *
  490. * @vm: requested vm
  491. * @bo: requested buffer object
  492. *
  493. * Find @bo inside the requested vm.
  494. * Search inside the @bos vm list for the requested vm
  495. * Returns the found bo_va or NULL if none is found
  496. *
  497. * Object has to be reserved!
  498. */
  499. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  500. struct amdgpu_bo *bo)
  501. {
  502. struct amdgpu_bo_va *bo_va;
  503. list_for_each_entry(bo_va, &bo->va, base.bo_list) {
  504. if (bo_va->base.vm == vm) {
  505. return bo_va;
  506. }
  507. }
  508. return NULL;
  509. }
  510. /**
  511. * amdgpu_vm_do_set_ptes - helper to call the right asic function
  512. *
  513. * @params: see amdgpu_pte_update_params definition
  514. * @bo: PD/PT to update
  515. * @pe: addr of the page entry
  516. * @addr: dst addr to write into pe
  517. * @count: number of page entries to update
  518. * @incr: increase next addr by incr bytes
  519. * @flags: hw access flags
  520. *
  521. * Traces the parameters and calls the right asic functions
  522. * to setup the page table using the DMA.
  523. */
  524. static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
  525. struct amdgpu_bo *bo,
  526. uint64_t pe, uint64_t addr,
  527. unsigned count, uint32_t incr,
  528. uint64_t flags)
  529. {
  530. pe += amdgpu_bo_gpu_offset(bo);
  531. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  532. if (count < 3) {
  533. amdgpu_vm_write_pte(params->adev, params->ib, pe,
  534. addr | flags, count, incr);
  535. } else {
  536. amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
  537. count, incr, flags);
  538. }
  539. }
  540. /**
  541. * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
  542. *
  543. * @params: see amdgpu_pte_update_params definition
  544. * @bo: PD/PT to update
  545. * @pe: addr of the page entry
  546. * @addr: dst addr to write into pe
  547. * @count: number of page entries to update
  548. * @incr: increase next addr by incr bytes
  549. * @flags: hw access flags
  550. *
  551. * Traces the parameters and calls the DMA function to copy the PTEs.
  552. */
  553. static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
  554. struct amdgpu_bo *bo,
  555. uint64_t pe, uint64_t addr,
  556. unsigned count, uint32_t incr,
  557. uint64_t flags)
  558. {
  559. uint64_t src = (params->src + (addr >> 12) * 8);
  560. pe += amdgpu_bo_gpu_offset(bo);
  561. trace_amdgpu_vm_copy_ptes(pe, src, count);
  562. amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
  563. }
  564. /**
  565. * amdgpu_vm_map_gart - Resolve gart mapping of addr
  566. *
  567. * @pages_addr: optional DMA address to use for lookup
  568. * @addr: the unmapped addr
  569. *
  570. * Look up the physical address of the page that the pte resolves
  571. * to and return the pointer for the page table entry.
  572. */
  573. static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
  574. {
  575. uint64_t result;
  576. /* page table offset */
  577. result = pages_addr[addr >> PAGE_SHIFT];
  578. /* in case cpu page size != gpu page size*/
  579. result |= addr & (~PAGE_MASK);
  580. result &= 0xFFFFFFFFFFFFF000ULL;
  581. return result;
  582. }
  583. /**
  584. * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
  585. *
  586. * @params: see amdgpu_pte_update_params definition
  587. * @bo: PD/PT to update
  588. * @pe: kmap addr of the page entry
  589. * @addr: dst addr to write into pe
  590. * @count: number of page entries to update
  591. * @incr: increase next addr by incr bytes
  592. * @flags: hw access flags
  593. *
  594. * Write count number of PT/PD entries directly.
  595. */
  596. static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
  597. struct amdgpu_bo *bo,
  598. uint64_t pe, uint64_t addr,
  599. unsigned count, uint32_t incr,
  600. uint64_t flags)
  601. {
  602. unsigned int i;
  603. uint64_t value;
  604. pe += (unsigned long)amdgpu_bo_kptr(bo);
  605. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  606. for (i = 0; i < count; i++) {
  607. value = params->pages_addr ?
  608. amdgpu_vm_map_gart(params->pages_addr, addr) :
  609. addr;
  610. amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
  611. i, value, flags);
  612. addr += incr;
  613. }
  614. }
  615. static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  616. void *owner)
  617. {
  618. struct amdgpu_sync sync;
  619. int r;
  620. amdgpu_sync_create(&sync);
  621. amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
  622. r = amdgpu_sync_wait(&sync, true);
  623. amdgpu_sync_free(&sync);
  624. return r;
  625. }
  626. /*
  627. * amdgpu_vm_update_pde - update a single level in the hierarchy
  628. *
  629. * @param: parameters for the update
  630. * @vm: requested vm
  631. * @parent: parent directory
  632. * @entry: entry to update
  633. *
  634. * Makes sure the requested entry in parent is up to date.
  635. */
  636. static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
  637. struct amdgpu_vm *vm,
  638. struct amdgpu_vm_pt *parent,
  639. struct amdgpu_vm_pt *entry)
  640. {
  641. struct amdgpu_bo *bo = parent->base.bo, *pbo;
  642. uint64_t pde, pt, flags;
  643. unsigned level;
  644. /* Don't update huge pages here */
  645. if (entry->huge)
  646. return;
  647. for (level = 0, pbo = bo->parent; pbo; ++level)
  648. pbo = pbo->parent;
  649. level += params->adev->vm_manager.root_level;
  650. pt = amdgpu_bo_gpu_offset(entry->base.bo);
  651. flags = AMDGPU_PTE_VALID;
  652. amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
  653. pde = (entry - parent->entries) * 8;
  654. if (bo->shadow)
  655. params->func(params, bo->shadow, pde, pt, 1, 0, flags);
  656. params->func(params, bo, pde, pt, 1, 0, flags);
  657. }
  658. /*
  659. * amdgpu_vm_invalidate_level - mark all PD levels as invalid
  660. *
  661. * @parent: parent PD
  662. *
  663. * Mark all PD level as invalid after an error.
  664. */
  665. static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
  666. struct amdgpu_vm *vm,
  667. struct amdgpu_vm_pt *parent,
  668. unsigned level)
  669. {
  670. unsigned pt_idx, num_entries;
  671. /*
  672. * Recurse into the subdirectories. This recursion is harmless because
  673. * we only have a maximum of 5 layers.
  674. */
  675. num_entries = amdgpu_vm_num_entries(adev, level);
  676. for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
  677. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  678. if (!entry->base.bo)
  679. continue;
  680. spin_lock(&vm->status_lock);
  681. if (list_empty(&entry->base.vm_status))
  682. list_add(&entry->base.vm_status, &vm->relocated);
  683. spin_unlock(&vm->status_lock);
  684. amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
  685. }
  686. }
  687. /*
  688. * amdgpu_vm_update_directories - make sure that all directories are valid
  689. *
  690. * @adev: amdgpu_device pointer
  691. * @vm: requested vm
  692. *
  693. * Makes sure all directories are up to date.
  694. * Returns 0 for success, error for failure.
  695. */
  696. int amdgpu_vm_update_directories(struct amdgpu_device *adev,
  697. struct amdgpu_vm *vm)
  698. {
  699. struct amdgpu_pte_update_params params;
  700. struct amdgpu_job *job;
  701. unsigned ndw = 0;
  702. int r = 0;
  703. if (list_empty(&vm->relocated))
  704. return 0;
  705. restart:
  706. memset(&params, 0, sizeof(params));
  707. params.adev = adev;
  708. if (vm->use_cpu_for_update) {
  709. r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
  710. if (unlikely(r))
  711. return r;
  712. params.func = amdgpu_vm_cpu_set_ptes;
  713. } else {
  714. ndw = 512 * 8;
  715. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  716. if (r)
  717. return r;
  718. params.ib = &job->ibs[0];
  719. params.func = amdgpu_vm_do_set_ptes;
  720. }
  721. spin_lock(&vm->status_lock);
  722. while (!list_empty(&vm->relocated)) {
  723. struct amdgpu_vm_bo_base *bo_base, *parent;
  724. struct amdgpu_vm_pt *pt, *entry;
  725. struct amdgpu_bo *bo;
  726. bo_base = list_first_entry(&vm->relocated,
  727. struct amdgpu_vm_bo_base,
  728. vm_status);
  729. list_del_init(&bo_base->vm_status);
  730. spin_unlock(&vm->status_lock);
  731. bo = bo_base->bo->parent;
  732. if (!bo) {
  733. spin_lock(&vm->status_lock);
  734. continue;
  735. }
  736. parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
  737. bo_list);
  738. pt = container_of(parent, struct amdgpu_vm_pt, base);
  739. entry = container_of(bo_base, struct amdgpu_vm_pt, base);
  740. amdgpu_vm_update_pde(&params, vm, pt, entry);
  741. spin_lock(&vm->status_lock);
  742. if (!vm->use_cpu_for_update &&
  743. (ndw - params.ib->length_dw) < 32)
  744. break;
  745. }
  746. spin_unlock(&vm->status_lock);
  747. if (vm->use_cpu_for_update) {
  748. /* Flush HDP */
  749. mb();
  750. amdgpu_asic_flush_hdp(adev);
  751. } else if (params.ib->length_dw == 0) {
  752. amdgpu_job_free(job);
  753. } else {
  754. struct amdgpu_bo *root = vm->root.base.bo;
  755. struct amdgpu_ring *ring;
  756. struct dma_fence *fence;
  757. ring = container_of(vm->entity.sched, struct amdgpu_ring,
  758. sched);
  759. amdgpu_ring_pad_ib(ring, params.ib);
  760. amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
  761. AMDGPU_FENCE_OWNER_VM, false);
  762. if (root->shadow)
  763. amdgpu_sync_resv(adev, &job->sync,
  764. root->shadow->tbo.resv,
  765. AMDGPU_FENCE_OWNER_VM, false);
  766. WARN_ON(params.ib->length_dw > ndw);
  767. r = amdgpu_job_submit(job, ring, &vm->entity,
  768. AMDGPU_FENCE_OWNER_VM, &fence);
  769. if (r)
  770. goto error;
  771. amdgpu_bo_fence(root, fence, true);
  772. dma_fence_put(vm->last_update);
  773. vm->last_update = fence;
  774. }
  775. if (!list_empty(&vm->relocated))
  776. goto restart;
  777. return 0;
  778. error:
  779. amdgpu_vm_invalidate_level(adev, vm, &vm->root,
  780. adev->vm_manager.root_level);
  781. amdgpu_job_free(job);
  782. return r;
  783. }
  784. /**
  785. * amdgpu_vm_find_entry - find the entry for an address
  786. *
  787. * @p: see amdgpu_pte_update_params definition
  788. * @addr: virtual address in question
  789. * @entry: resulting entry or NULL
  790. * @parent: parent entry
  791. *
  792. * Find the vm_pt entry and it's parent for the given address.
  793. */
  794. void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
  795. struct amdgpu_vm_pt **entry,
  796. struct amdgpu_vm_pt **parent)
  797. {
  798. unsigned level = p->adev->vm_manager.root_level;
  799. *parent = NULL;
  800. *entry = &p->vm->root;
  801. while ((*entry)->entries) {
  802. unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
  803. *parent = *entry;
  804. *entry = &(*entry)->entries[addr >> shift];
  805. addr &= (1ULL << shift) - 1;
  806. }
  807. if (level != AMDGPU_VM_PTB)
  808. *entry = NULL;
  809. }
  810. /**
  811. * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
  812. *
  813. * @p: see amdgpu_pte_update_params definition
  814. * @entry: vm_pt entry to check
  815. * @parent: parent entry
  816. * @nptes: number of PTEs updated with this operation
  817. * @dst: destination address where the PTEs should point to
  818. * @flags: access flags fro the PTEs
  819. *
  820. * Check if we can update the PD with a huge page.
  821. */
  822. static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
  823. struct amdgpu_vm_pt *entry,
  824. struct amdgpu_vm_pt *parent,
  825. unsigned nptes, uint64_t dst,
  826. uint64_t flags)
  827. {
  828. uint64_t pde;
  829. /* In the case of a mixed PT the PDE must point to it*/
  830. if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
  831. nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
  832. /* Set the huge page flag to stop scanning at this PDE */
  833. flags |= AMDGPU_PDE_PTE;
  834. }
  835. if (!(flags & AMDGPU_PDE_PTE)) {
  836. if (entry->huge) {
  837. /* Add the entry to the relocated list to update it. */
  838. entry->huge = false;
  839. spin_lock(&p->vm->status_lock);
  840. list_move(&entry->base.vm_status, &p->vm->relocated);
  841. spin_unlock(&p->vm->status_lock);
  842. }
  843. return;
  844. }
  845. entry->huge = true;
  846. amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
  847. pde = (entry - parent->entries) * 8;
  848. if (parent->base.bo->shadow)
  849. p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
  850. p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
  851. }
  852. /**
  853. * amdgpu_vm_update_ptes - make sure that page tables are valid
  854. *
  855. * @params: see amdgpu_pte_update_params definition
  856. * @vm: requested vm
  857. * @start: start of GPU address range
  858. * @end: end of GPU address range
  859. * @dst: destination address to map to, the next dst inside the function
  860. * @flags: mapping flags
  861. *
  862. * Update the page tables in the range @start - @end.
  863. * Returns 0 for success, -EINVAL for failure.
  864. */
  865. static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
  866. uint64_t start, uint64_t end,
  867. uint64_t dst, uint64_t flags)
  868. {
  869. struct amdgpu_device *adev = params->adev;
  870. const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
  871. uint64_t addr, pe_start;
  872. struct amdgpu_bo *pt;
  873. unsigned nptes;
  874. /* walk over the address space and update the page tables */
  875. for (addr = start; addr < end; addr += nptes,
  876. dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
  877. struct amdgpu_vm_pt *entry, *parent;
  878. amdgpu_vm_get_entry(params, addr, &entry, &parent);
  879. if (!entry)
  880. return -ENOENT;
  881. if ((addr & ~mask) == (end & ~mask))
  882. nptes = end - addr;
  883. else
  884. nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
  885. amdgpu_vm_handle_huge_pages(params, entry, parent,
  886. nptes, dst, flags);
  887. /* We don't need to update PTEs for huge pages */
  888. if (entry->huge)
  889. continue;
  890. pt = entry->base.bo;
  891. pe_start = (addr & mask) * 8;
  892. if (pt->shadow)
  893. params->func(params, pt->shadow, pe_start, dst, nptes,
  894. AMDGPU_GPU_PAGE_SIZE, flags);
  895. params->func(params, pt, pe_start, dst, nptes,
  896. AMDGPU_GPU_PAGE_SIZE, flags);
  897. }
  898. return 0;
  899. }
  900. /*
  901. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  902. *
  903. * @params: see amdgpu_pte_update_params definition
  904. * @vm: requested vm
  905. * @start: first PTE to handle
  906. * @end: last PTE to handle
  907. * @dst: addr those PTEs should point to
  908. * @flags: hw mapping flags
  909. * Returns 0 for success, -EINVAL for failure.
  910. */
  911. static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
  912. uint64_t start, uint64_t end,
  913. uint64_t dst, uint64_t flags)
  914. {
  915. /**
  916. * The MC L1 TLB supports variable sized pages, based on a fragment
  917. * field in the PTE. When this field is set to a non-zero value, page
  918. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  919. * flags are considered valid for all PTEs within the fragment range
  920. * and corresponding mappings are assumed to be physically contiguous.
  921. *
  922. * The L1 TLB can store a single PTE for the whole fragment,
  923. * significantly increasing the space available for translation
  924. * caching. This leads to large improvements in throughput when the
  925. * TLB is under pressure.
  926. *
  927. * The L2 TLB distributes small and large fragments into two
  928. * asymmetric partitions. The large fragment cache is significantly
  929. * larger. Thus, we try to use large fragments wherever possible.
  930. * Userspace can support this by aligning virtual base address and
  931. * allocation size to the fragment size.
  932. */
  933. unsigned max_frag = params->adev->vm_manager.fragment_size;
  934. int r;
  935. /* system pages are non continuously */
  936. if (params->src || !(flags & AMDGPU_PTE_VALID))
  937. return amdgpu_vm_update_ptes(params, start, end, dst, flags);
  938. while (start != end) {
  939. uint64_t frag_flags, frag_end;
  940. unsigned frag;
  941. /* This intentionally wraps around if no bit is set */
  942. frag = min((unsigned)ffs(start) - 1,
  943. (unsigned)fls64(end - start) - 1);
  944. if (frag >= max_frag) {
  945. frag_flags = AMDGPU_PTE_FRAG(max_frag);
  946. frag_end = end & ~((1ULL << max_frag) - 1);
  947. } else {
  948. frag_flags = AMDGPU_PTE_FRAG(frag);
  949. frag_end = start + (1 << frag);
  950. }
  951. r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
  952. flags | frag_flags);
  953. if (r)
  954. return r;
  955. dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
  956. start = frag_end;
  957. }
  958. return 0;
  959. }
  960. /**
  961. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  962. *
  963. * @adev: amdgpu_device pointer
  964. * @exclusive: fence we need to sync to
  965. * @pages_addr: DMA addresses to use for mapping
  966. * @vm: requested vm
  967. * @start: start of mapped range
  968. * @last: last mapped entry
  969. * @flags: flags for the entries
  970. * @addr: addr to set the area to
  971. * @fence: optional resulting fence
  972. *
  973. * Fill in the page table entries between @start and @last.
  974. * Returns 0 for success, -EINVAL for failure.
  975. */
  976. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  977. struct dma_fence *exclusive,
  978. dma_addr_t *pages_addr,
  979. struct amdgpu_vm *vm,
  980. uint64_t start, uint64_t last,
  981. uint64_t flags, uint64_t addr,
  982. struct dma_fence **fence)
  983. {
  984. struct amdgpu_ring *ring;
  985. void *owner = AMDGPU_FENCE_OWNER_VM;
  986. unsigned nptes, ncmds, ndw;
  987. struct amdgpu_job *job;
  988. struct amdgpu_pte_update_params params;
  989. struct dma_fence *f = NULL;
  990. int r;
  991. memset(&params, 0, sizeof(params));
  992. params.adev = adev;
  993. params.vm = vm;
  994. /* sync to everything on unmapping */
  995. if (!(flags & AMDGPU_PTE_VALID))
  996. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  997. if (vm->use_cpu_for_update) {
  998. /* params.src is used as flag to indicate system Memory */
  999. if (pages_addr)
  1000. params.src = ~0;
  1001. /* Wait for PT BOs to be free. PTs share the same resv. object
  1002. * as the root PD BO
  1003. */
  1004. r = amdgpu_vm_wait_pd(adev, vm, owner);
  1005. if (unlikely(r))
  1006. return r;
  1007. params.func = amdgpu_vm_cpu_set_ptes;
  1008. params.pages_addr = pages_addr;
  1009. return amdgpu_vm_frag_ptes(&params, start, last + 1,
  1010. addr, flags);
  1011. }
  1012. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  1013. nptes = last - start + 1;
  1014. /*
  1015. * reserve space for two commands every (1 << BLOCK_SIZE)
  1016. * entries or 2k dwords (whatever is smaller)
  1017. *
  1018. * The second command is for the shadow pagetables.
  1019. */
  1020. if (vm->root.base.bo->shadow)
  1021. ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
  1022. else
  1023. ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
  1024. /* padding, etc. */
  1025. ndw = 64;
  1026. if (pages_addr) {
  1027. /* copy commands needed */
  1028. ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
  1029. /* and also PTEs */
  1030. ndw += nptes * 2;
  1031. params.func = amdgpu_vm_do_copy_ptes;
  1032. } else {
  1033. /* set page commands needed */
  1034. ndw += ncmds * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
  1035. /* extra commands for begin/end fragments */
  1036. ndw += 2 * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw
  1037. * adev->vm_manager.fragment_size;
  1038. params.func = amdgpu_vm_do_set_ptes;
  1039. }
  1040. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  1041. if (r)
  1042. return r;
  1043. params.ib = &job->ibs[0];
  1044. if (pages_addr) {
  1045. uint64_t *pte;
  1046. unsigned i;
  1047. /* Put the PTEs at the end of the IB. */
  1048. i = ndw - nptes * 2;
  1049. pte= (uint64_t *)&(job->ibs->ptr[i]);
  1050. params.src = job->ibs->gpu_addr + i * 4;
  1051. for (i = 0; i < nptes; ++i) {
  1052. pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
  1053. AMDGPU_GPU_PAGE_SIZE);
  1054. pte[i] |= flags;
  1055. }
  1056. addr = 0;
  1057. }
  1058. r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
  1059. if (r)
  1060. goto error_free;
  1061. r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
  1062. owner, false);
  1063. if (r)
  1064. goto error_free;
  1065. r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
  1066. if (r)
  1067. goto error_free;
  1068. r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
  1069. if (r)
  1070. goto error_free;
  1071. amdgpu_ring_pad_ib(ring, params.ib);
  1072. WARN_ON(params.ib->length_dw > ndw);
  1073. r = amdgpu_job_submit(job, ring, &vm->entity,
  1074. AMDGPU_FENCE_OWNER_VM, &f);
  1075. if (r)
  1076. goto error_free;
  1077. amdgpu_bo_fence(vm->root.base.bo, f, true);
  1078. dma_fence_put(*fence);
  1079. *fence = f;
  1080. return 0;
  1081. error_free:
  1082. amdgpu_job_free(job);
  1083. return r;
  1084. }
  1085. /**
  1086. * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
  1087. *
  1088. * @adev: amdgpu_device pointer
  1089. * @exclusive: fence we need to sync to
  1090. * @pages_addr: DMA addresses to use for mapping
  1091. * @vm: requested vm
  1092. * @mapping: mapped range and flags to use for the update
  1093. * @flags: HW flags for the mapping
  1094. * @nodes: array of drm_mm_nodes with the MC addresses
  1095. * @fence: optional resulting fence
  1096. *
  1097. * Split the mapping into smaller chunks so that each update fits
  1098. * into a SDMA IB.
  1099. * Returns 0 for success, -EINVAL for failure.
  1100. */
  1101. static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
  1102. struct dma_fence *exclusive,
  1103. dma_addr_t *pages_addr,
  1104. struct amdgpu_vm *vm,
  1105. struct amdgpu_bo_va_mapping *mapping,
  1106. uint64_t flags,
  1107. struct drm_mm_node *nodes,
  1108. struct dma_fence **fence)
  1109. {
  1110. unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
  1111. uint64_t pfn, start = mapping->start;
  1112. int r;
  1113. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  1114. * but in case of something, we filter the flags in first place
  1115. */
  1116. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  1117. flags &= ~AMDGPU_PTE_READABLE;
  1118. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  1119. flags &= ~AMDGPU_PTE_WRITEABLE;
  1120. flags &= ~AMDGPU_PTE_EXECUTABLE;
  1121. flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
  1122. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  1123. flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
  1124. if ((mapping->flags & AMDGPU_PTE_PRT) &&
  1125. (adev->asic_type >= CHIP_VEGA10)) {
  1126. flags |= AMDGPU_PTE_PRT;
  1127. flags &= ~AMDGPU_PTE_VALID;
  1128. }
  1129. trace_amdgpu_vm_bo_update(mapping);
  1130. pfn = mapping->offset >> PAGE_SHIFT;
  1131. if (nodes) {
  1132. while (pfn >= nodes->size) {
  1133. pfn -= nodes->size;
  1134. ++nodes;
  1135. }
  1136. }
  1137. do {
  1138. dma_addr_t *dma_addr = NULL;
  1139. uint64_t max_entries;
  1140. uint64_t addr, last;
  1141. if (nodes) {
  1142. addr = nodes->start << PAGE_SHIFT;
  1143. max_entries = (nodes->size - pfn) *
  1144. (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
  1145. } else {
  1146. addr = 0;
  1147. max_entries = S64_MAX;
  1148. }
  1149. if (pages_addr) {
  1150. uint64_t count;
  1151. max_entries = min(max_entries, 16ull * 1024ull);
  1152. for (count = 1; count < max_entries; ++count) {
  1153. uint64_t idx = pfn + count;
  1154. if (pages_addr[idx] !=
  1155. (pages_addr[idx - 1] + PAGE_SIZE))
  1156. break;
  1157. }
  1158. if (count < min_linear_pages) {
  1159. addr = pfn << PAGE_SHIFT;
  1160. dma_addr = pages_addr;
  1161. } else {
  1162. addr = pages_addr[pfn];
  1163. max_entries = count;
  1164. }
  1165. } else if (flags & AMDGPU_PTE_VALID) {
  1166. addr += adev->vm_manager.vram_base_offset;
  1167. addr += pfn << PAGE_SHIFT;
  1168. }
  1169. last = min((uint64_t)mapping->last, start + max_entries - 1);
  1170. r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
  1171. start, last, flags, addr,
  1172. fence);
  1173. if (r)
  1174. return r;
  1175. pfn += last - start + 1;
  1176. if (nodes && nodes->size == pfn) {
  1177. pfn = 0;
  1178. ++nodes;
  1179. }
  1180. start = last + 1;
  1181. } while (unlikely(start != mapping->last + 1));
  1182. return 0;
  1183. }
  1184. /**
  1185. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  1186. *
  1187. * @adev: amdgpu_device pointer
  1188. * @bo_va: requested BO and VM object
  1189. * @clear: if true clear the entries
  1190. *
  1191. * Fill in the page table entries for @bo_va.
  1192. * Returns 0 for success, -EINVAL for failure.
  1193. */
  1194. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  1195. struct amdgpu_bo_va *bo_va,
  1196. bool clear)
  1197. {
  1198. struct amdgpu_bo *bo = bo_va->base.bo;
  1199. struct amdgpu_vm *vm = bo_va->base.vm;
  1200. struct amdgpu_bo_va_mapping *mapping;
  1201. dma_addr_t *pages_addr = NULL;
  1202. struct ttm_mem_reg *mem;
  1203. struct drm_mm_node *nodes;
  1204. struct dma_fence *exclusive, **last_update;
  1205. uint64_t flags;
  1206. int r;
  1207. if (clear || !bo_va->base.bo) {
  1208. mem = NULL;
  1209. nodes = NULL;
  1210. exclusive = NULL;
  1211. } else {
  1212. struct ttm_dma_tt *ttm;
  1213. mem = &bo_va->base.bo->tbo.mem;
  1214. nodes = mem->mm_node;
  1215. if (mem->mem_type == TTM_PL_TT) {
  1216. ttm = container_of(bo_va->base.bo->tbo.ttm,
  1217. struct ttm_dma_tt, ttm);
  1218. pages_addr = ttm->dma_address;
  1219. }
  1220. exclusive = reservation_object_get_excl(bo->tbo.resv);
  1221. }
  1222. if (bo)
  1223. flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
  1224. else
  1225. flags = 0x0;
  1226. if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
  1227. last_update = &vm->last_update;
  1228. else
  1229. last_update = &bo_va->last_pt_update;
  1230. if (!clear && bo_va->base.moved) {
  1231. bo_va->base.moved = false;
  1232. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1233. } else if (bo_va->cleared != clear) {
  1234. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1235. }
  1236. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1237. r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
  1238. mapping, flags, nodes,
  1239. last_update);
  1240. if (r)
  1241. return r;
  1242. }
  1243. if (vm->use_cpu_for_update) {
  1244. /* Flush HDP */
  1245. mb();
  1246. amdgpu_asic_flush_hdp(adev);
  1247. }
  1248. spin_lock(&vm->status_lock);
  1249. list_del_init(&bo_va->base.vm_status);
  1250. spin_unlock(&vm->status_lock);
  1251. list_splice_init(&bo_va->invalids, &bo_va->valids);
  1252. bo_va->cleared = clear;
  1253. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  1254. list_for_each_entry(mapping, &bo_va->valids, list)
  1255. trace_amdgpu_vm_bo_mapping(mapping);
  1256. }
  1257. return 0;
  1258. }
  1259. /**
  1260. * amdgpu_vm_update_prt_state - update the global PRT state
  1261. */
  1262. static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
  1263. {
  1264. unsigned long flags;
  1265. bool enable;
  1266. spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
  1267. enable = !!atomic_read(&adev->vm_manager.num_prt_users);
  1268. adev->gmc.gmc_funcs->set_prt(adev, enable);
  1269. spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
  1270. }
  1271. /**
  1272. * amdgpu_vm_prt_get - add a PRT user
  1273. */
  1274. static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
  1275. {
  1276. if (!adev->gmc.gmc_funcs->set_prt)
  1277. return;
  1278. if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
  1279. amdgpu_vm_update_prt_state(adev);
  1280. }
  1281. /**
  1282. * amdgpu_vm_prt_put - drop a PRT user
  1283. */
  1284. static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
  1285. {
  1286. if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
  1287. amdgpu_vm_update_prt_state(adev);
  1288. }
  1289. /**
  1290. * amdgpu_vm_prt_cb - callback for updating the PRT status
  1291. */
  1292. static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
  1293. {
  1294. struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
  1295. amdgpu_vm_prt_put(cb->adev);
  1296. kfree(cb);
  1297. }
  1298. /**
  1299. * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
  1300. */
  1301. static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
  1302. struct dma_fence *fence)
  1303. {
  1304. struct amdgpu_prt_cb *cb;
  1305. if (!adev->gmc.gmc_funcs->set_prt)
  1306. return;
  1307. cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
  1308. if (!cb) {
  1309. /* Last resort when we are OOM */
  1310. if (fence)
  1311. dma_fence_wait(fence, false);
  1312. amdgpu_vm_prt_put(adev);
  1313. } else {
  1314. cb->adev = adev;
  1315. if (!fence || dma_fence_add_callback(fence, &cb->cb,
  1316. amdgpu_vm_prt_cb))
  1317. amdgpu_vm_prt_cb(fence, &cb->cb);
  1318. }
  1319. }
  1320. /**
  1321. * amdgpu_vm_free_mapping - free a mapping
  1322. *
  1323. * @adev: amdgpu_device pointer
  1324. * @vm: requested vm
  1325. * @mapping: mapping to be freed
  1326. * @fence: fence of the unmap operation
  1327. *
  1328. * Free a mapping and make sure we decrease the PRT usage count if applicable.
  1329. */
  1330. static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
  1331. struct amdgpu_vm *vm,
  1332. struct amdgpu_bo_va_mapping *mapping,
  1333. struct dma_fence *fence)
  1334. {
  1335. if (mapping->flags & AMDGPU_PTE_PRT)
  1336. amdgpu_vm_add_prt_cb(adev, fence);
  1337. kfree(mapping);
  1338. }
  1339. /**
  1340. * amdgpu_vm_prt_fini - finish all prt mappings
  1341. *
  1342. * @adev: amdgpu_device pointer
  1343. * @vm: requested vm
  1344. *
  1345. * Register a cleanup callback to disable PRT support after VM dies.
  1346. */
  1347. static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1348. {
  1349. struct reservation_object *resv = vm->root.base.bo->tbo.resv;
  1350. struct dma_fence *excl, **shared;
  1351. unsigned i, shared_count;
  1352. int r;
  1353. r = reservation_object_get_fences_rcu(resv, &excl,
  1354. &shared_count, &shared);
  1355. if (r) {
  1356. /* Not enough memory to grab the fence list, as last resort
  1357. * block for all the fences to complete.
  1358. */
  1359. reservation_object_wait_timeout_rcu(resv, true, false,
  1360. MAX_SCHEDULE_TIMEOUT);
  1361. return;
  1362. }
  1363. /* Add a callback for each fence in the reservation object */
  1364. amdgpu_vm_prt_get(adev);
  1365. amdgpu_vm_add_prt_cb(adev, excl);
  1366. for (i = 0; i < shared_count; ++i) {
  1367. amdgpu_vm_prt_get(adev);
  1368. amdgpu_vm_add_prt_cb(adev, shared[i]);
  1369. }
  1370. kfree(shared);
  1371. }
  1372. /**
  1373. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  1374. *
  1375. * @adev: amdgpu_device pointer
  1376. * @vm: requested vm
  1377. * @fence: optional resulting fence (unchanged if no work needed to be done
  1378. * or if an error occurred)
  1379. *
  1380. * Make sure all freed BOs are cleared in the PT.
  1381. * Returns 0 for success.
  1382. *
  1383. * PTs have to be reserved and mutex must be locked!
  1384. */
  1385. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  1386. struct amdgpu_vm *vm,
  1387. struct dma_fence **fence)
  1388. {
  1389. struct amdgpu_bo_va_mapping *mapping;
  1390. struct dma_fence *f = NULL;
  1391. int r;
  1392. uint64_t init_pte_value = 0;
  1393. while (!list_empty(&vm->freed)) {
  1394. mapping = list_first_entry(&vm->freed,
  1395. struct amdgpu_bo_va_mapping, list);
  1396. list_del(&mapping->list);
  1397. if (vm->pte_support_ats)
  1398. init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
  1399. r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
  1400. mapping->start, mapping->last,
  1401. init_pte_value, 0, &f);
  1402. amdgpu_vm_free_mapping(adev, vm, mapping, f);
  1403. if (r) {
  1404. dma_fence_put(f);
  1405. return r;
  1406. }
  1407. }
  1408. if (fence && f) {
  1409. dma_fence_put(*fence);
  1410. *fence = f;
  1411. } else {
  1412. dma_fence_put(f);
  1413. }
  1414. return 0;
  1415. }
  1416. /**
  1417. * amdgpu_vm_handle_moved - handle moved BOs in the PT
  1418. *
  1419. * @adev: amdgpu_device pointer
  1420. * @vm: requested vm
  1421. * @sync: sync object to add fences to
  1422. *
  1423. * Make sure all BOs which are moved are updated in the PTs.
  1424. * Returns 0 for success.
  1425. *
  1426. * PTs have to be reserved!
  1427. */
  1428. int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
  1429. struct amdgpu_vm *vm)
  1430. {
  1431. bool clear;
  1432. int r = 0;
  1433. spin_lock(&vm->status_lock);
  1434. while (!list_empty(&vm->moved)) {
  1435. struct amdgpu_bo_va *bo_va;
  1436. struct reservation_object *resv;
  1437. bo_va = list_first_entry(&vm->moved,
  1438. struct amdgpu_bo_va, base.vm_status);
  1439. spin_unlock(&vm->status_lock);
  1440. resv = bo_va->base.bo->tbo.resv;
  1441. /* Per VM BOs never need to bo cleared in the page tables */
  1442. if (resv == vm->root.base.bo->tbo.resv)
  1443. clear = false;
  1444. /* Try to reserve the BO to avoid clearing its ptes */
  1445. else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
  1446. clear = false;
  1447. /* Somebody else is using the BO right now */
  1448. else
  1449. clear = true;
  1450. r = amdgpu_vm_bo_update(adev, bo_va, clear);
  1451. if (r)
  1452. return r;
  1453. if (!clear && resv != vm->root.base.bo->tbo.resv)
  1454. reservation_object_unlock(resv);
  1455. spin_lock(&vm->status_lock);
  1456. }
  1457. spin_unlock(&vm->status_lock);
  1458. return r;
  1459. }
  1460. /**
  1461. * amdgpu_vm_bo_add - add a bo to a specific vm
  1462. *
  1463. * @adev: amdgpu_device pointer
  1464. * @vm: requested vm
  1465. * @bo: amdgpu buffer object
  1466. *
  1467. * Add @bo into the requested vm.
  1468. * Add @bo to the list of bos associated with the vm
  1469. * Returns newly added bo_va or NULL for failure
  1470. *
  1471. * Object has to be reserved!
  1472. */
  1473. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  1474. struct amdgpu_vm *vm,
  1475. struct amdgpu_bo *bo)
  1476. {
  1477. struct amdgpu_bo_va *bo_va;
  1478. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  1479. if (bo_va == NULL) {
  1480. return NULL;
  1481. }
  1482. bo_va->base.vm = vm;
  1483. bo_va->base.bo = bo;
  1484. INIT_LIST_HEAD(&bo_va->base.bo_list);
  1485. INIT_LIST_HEAD(&bo_va->base.vm_status);
  1486. bo_va->ref_count = 1;
  1487. INIT_LIST_HEAD(&bo_va->valids);
  1488. INIT_LIST_HEAD(&bo_va->invalids);
  1489. if (!bo)
  1490. return bo_va;
  1491. list_add_tail(&bo_va->base.bo_list, &bo->va);
  1492. if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
  1493. return bo_va;
  1494. if (bo->preferred_domains &
  1495. amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
  1496. return bo_va;
  1497. /*
  1498. * We checked all the prerequisites, but it looks like this per VM BO
  1499. * is currently evicted. add the BO to the evicted list to make sure it
  1500. * is validated on next VM use to avoid fault.
  1501. * */
  1502. spin_lock(&vm->status_lock);
  1503. list_move_tail(&bo_va->base.vm_status, &vm->evicted);
  1504. spin_unlock(&vm->status_lock);
  1505. return bo_va;
  1506. }
  1507. /**
  1508. * amdgpu_vm_bo_insert_mapping - insert a new mapping
  1509. *
  1510. * @adev: amdgpu_device pointer
  1511. * @bo_va: bo_va to store the address
  1512. * @mapping: the mapping to insert
  1513. *
  1514. * Insert a new mapping into all structures.
  1515. */
  1516. static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
  1517. struct amdgpu_bo_va *bo_va,
  1518. struct amdgpu_bo_va_mapping *mapping)
  1519. {
  1520. struct amdgpu_vm *vm = bo_va->base.vm;
  1521. struct amdgpu_bo *bo = bo_va->base.bo;
  1522. mapping->bo_va = bo_va;
  1523. list_add(&mapping->list, &bo_va->invalids);
  1524. amdgpu_vm_it_insert(mapping, &vm->va);
  1525. if (mapping->flags & AMDGPU_PTE_PRT)
  1526. amdgpu_vm_prt_get(adev);
  1527. if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
  1528. spin_lock(&vm->status_lock);
  1529. if (list_empty(&bo_va->base.vm_status))
  1530. list_add(&bo_va->base.vm_status, &vm->moved);
  1531. spin_unlock(&vm->status_lock);
  1532. }
  1533. trace_amdgpu_vm_bo_map(bo_va, mapping);
  1534. }
  1535. /**
  1536. * amdgpu_vm_bo_map - map bo inside a vm
  1537. *
  1538. * @adev: amdgpu_device pointer
  1539. * @bo_va: bo_va to store the address
  1540. * @saddr: where to map the BO
  1541. * @offset: requested offset in the BO
  1542. * @flags: attributes of pages (read/write/valid/etc.)
  1543. *
  1544. * Add a mapping of the BO at the specefied addr into the VM.
  1545. * Returns 0 for success, error for failure.
  1546. *
  1547. * Object has to be reserved and unreserved outside!
  1548. */
  1549. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  1550. struct amdgpu_bo_va *bo_va,
  1551. uint64_t saddr, uint64_t offset,
  1552. uint64_t size, uint64_t flags)
  1553. {
  1554. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1555. struct amdgpu_bo *bo = bo_va->base.bo;
  1556. struct amdgpu_vm *vm = bo_va->base.vm;
  1557. uint64_t eaddr;
  1558. /* validate the parameters */
  1559. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1560. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1561. return -EINVAL;
  1562. /* make sure object fit at this offset */
  1563. eaddr = saddr + size - 1;
  1564. if (saddr >= eaddr ||
  1565. (bo && offset + size > amdgpu_bo_size(bo)))
  1566. return -EINVAL;
  1567. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1568. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1569. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1570. if (tmp) {
  1571. /* bo and tmp overlap, invalid addr */
  1572. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  1573. "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
  1574. tmp->start, tmp->last + 1);
  1575. return -EINVAL;
  1576. }
  1577. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1578. if (!mapping)
  1579. return -ENOMEM;
  1580. mapping->start = saddr;
  1581. mapping->last = eaddr;
  1582. mapping->offset = offset;
  1583. mapping->flags = flags;
  1584. amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
  1585. return 0;
  1586. }
  1587. /**
  1588. * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
  1589. *
  1590. * @adev: amdgpu_device pointer
  1591. * @bo_va: bo_va to store the address
  1592. * @saddr: where to map the BO
  1593. * @offset: requested offset in the BO
  1594. * @flags: attributes of pages (read/write/valid/etc.)
  1595. *
  1596. * Add a mapping of the BO at the specefied addr into the VM. Replace existing
  1597. * mappings as we do so.
  1598. * Returns 0 for success, error for failure.
  1599. *
  1600. * Object has to be reserved and unreserved outside!
  1601. */
  1602. int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
  1603. struct amdgpu_bo_va *bo_va,
  1604. uint64_t saddr, uint64_t offset,
  1605. uint64_t size, uint64_t flags)
  1606. {
  1607. struct amdgpu_bo_va_mapping *mapping;
  1608. struct amdgpu_bo *bo = bo_va->base.bo;
  1609. uint64_t eaddr;
  1610. int r;
  1611. /* validate the parameters */
  1612. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1613. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1614. return -EINVAL;
  1615. /* make sure object fit at this offset */
  1616. eaddr = saddr + size - 1;
  1617. if (saddr >= eaddr ||
  1618. (bo && offset + size > amdgpu_bo_size(bo)))
  1619. return -EINVAL;
  1620. /* Allocate all the needed memory */
  1621. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1622. if (!mapping)
  1623. return -ENOMEM;
  1624. r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
  1625. if (r) {
  1626. kfree(mapping);
  1627. return r;
  1628. }
  1629. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1630. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1631. mapping->start = saddr;
  1632. mapping->last = eaddr;
  1633. mapping->offset = offset;
  1634. mapping->flags = flags;
  1635. amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
  1636. return 0;
  1637. }
  1638. /**
  1639. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  1640. *
  1641. * @adev: amdgpu_device pointer
  1642. * @bo_va: bo_va to remove the address from
  1643. * @saddr: where to the BO is mapped
  1644. *
  1645. * Remove a mapping of the BO at the specefied addr from the VM.
  1646. * Returns 0 for success, error for failure.
  1647. *
  1648. * Object has to be reserved and unreserved outside!
  1649. */
  1650. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  1651. struct amdgpu_bo_va *bo_va,
  1652. uint64_t saddr)
  1653. {
  1654. struct amdgpu_bo_va_mapping *mapping;
  1655. struct amdgpu_vm *vm = bo_va->base.vm;
  1656. bool valid = true;
  1657. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1658. list_for_each_entry(mapping, &bo_va->valids, list) {
  1659. if (mapping->start == saddr)
  1660. break;
  1661. }
  1662. if (&mapping->list == &bo_va->valids) {
  1663. valid = false;
  1664. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1665. if (mapping->start == saddr)
  1666. break;
  1667. }
  1668. if (&mapping->list == &bo_va->invalids)
  1669. return -ENOENT;
  1670. }
  1671. list_del(&mapping->list);
  1672. amdgpu_vm_it_remove(mapping, &vm->va);
  1673. mapping->bo_va = NULL;
  1674. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1675. if (valid)
  1676. list_add(&mapping->list, &vm->freed);
  1677. else
  1678. amdgpu_vm_free_mapping(adev, vm, mapping,
  1679. bo_va->last_pt_update);
  1680. return 0;
  1681. }
  1682. /**
  1683. * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
  1684. *
  1685. * @adev: amdgpu_device pointer
  1686. * @vm: VM structure to use
  1687. * @saddr: start of the range
  1688. * @size: size of the range
  1689. *
  1690. * Remove all mappings in a range, split them as appropriate.
  1691. * Returns 0 for success, error for failure.
  1692. */
  1693. int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
  1694. struct amdgpu_vm *vm,
  1695. uint64_t saddr, uint64_t size)
  1696. {
  1697. struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
  1698. LIST_HEAD(removed);
  1699. uint64_t eaddr;
  1700. eaddr = saddr + size - 1;
  1701. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1702. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1703. /* Allocate all the needed memory */
  1704. before = kzalloc(sizeof(*before), GFP_KERNEL);
  1705. if (!before)
  1706. return -ENOMEM;
  1707. INIT_LIST_HEAD(&before->list);
  1708. after = kzalloc(sizeof(*after), GFP_KERNEL);
  1709. if (!after) {
  1710. kfree(before);
  1711. return -ENOMEM;
  1712. }
  1713. INIT_LIST_HEAD(&after->list);
  1714. /* Now gather all removed mappings */
  1715. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1716. while (tmp) {
  1717. /* Remember mapping split at the start */
  1718. if (tmp->start < saddr) {
  1719. before->start = tmp->start;
  1720. before->last = saddr - 1;
  1721. before->offset = tmp->offset;
  1722. before->flags = tmp->flags;
  1723. list_add(&before->list, &tmp->list);
  1724. }
  1725. /* Remember mapping split at the end */
  1726. if (tmp->last > eaddr) {
  1727. after->start = eaddr + 1;
  1728. after->last = tmp->last;
  1729. after->offset = tmp->offset;
  1730. after->offset += after->start - tmp->start;
  1731. after->flags = tmp->flags;
  1732. list_add(&after->list, &tmp->list);
  1733. }
  1734. list_del(&tmp->list);
  1735. list_add(&tmp->list, &removed);
  1736. tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
  1737. }
  1738. /* And free them up */
  1739. list_for_each_entry_safe(tmp, next, &removed, list) {
  1740. amdgpu_vm_it_remove(tmp, &vm->va);
  1741. list_del(&tmp->list);
  1742. if (tmp->start < saddr)
  1743. tmp->start = saddr;
  1744. if (tmp->last > eaddr)
  1745. tmp->last = eaddr;
  1746. tmp->bo_va = NULL;
  1747. list_add(&tmp->list, &vm->freed);
  1748. trace_amdgpu_vm_bo_unmap(NULL, tmp);
  1749. }
  1750. /* Insert partial mapping before the range */
  1751. if (!list_empty(&before->list)) {
  1752. amdgpu_vm_it_insert(before, &vm->va);
  1753. if (before->flags & AMDGPU_PTE_PRT)
  1754. amdgpu_vm_prt_get(adev);
  1755. } else {
  1756. kfree(before);
  1757. }
  1758. /* Insert partial mapping after the range */
  1759. if (!list_empty(&after->list)) {
  1760. amdgpu_vm_it_insert(after, &vm->va);
  1761. if (after->flags & AMDGPU_PTE_PRT)
  1762. amdgpu_vm_prt_get(adev);
  1763. } else {
  1764. kfree(after);
  1765. }
  1766. return 0;
  1767. }
  1768. /**
  1769. * amdgpu_vm_bo_lookup_mapping - find mapping by address
  1770. *
  1771. * @vm: the requested VM
  1772. *
  1773. * Find a mapping by it's address.
  1774. */
  1775. struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
  1776. uint64_t addr)
  1777. {
  1778. return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
  1779. }
  1780. /**
  1781. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1782. *
  1783. * @adev: amdgpu_device pointer
  1784. * @bo_va: requested bo_va
  1785. *
  1786. * Remove @bo_va->bo from the requested vm.
  1787. *
  1788. * Object have to be reserved!
  1789. */
  1790. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1791. struct amdgpu_bo_va *bo_va)
  1792. {
  1793. struct amdgpu_bo_va_mapping *mapping, *next;
  1794. struct amdgpu_vm *vm = bo_va->base.vm;
  1795. list_del(&bo_va->base.bo_list);
  1796. spin_lock(&vm->status_lock);
  1797. list_del(&bo_va->base.vm_status);
  1798. spin_unlock(&vm->status_lock);
  1799. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1800. list_del(&mapping->list);
  1801. amdgpu_vm_it_remove(mapping, &vm->va);
  1802. mapping->bo_va = NULL;
  1803. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1804. list_add(&mapping->list, &vm->freed);
  1805. }
  1806. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1807. list_del(&mapping->list);
  1808. amdgpu_vm_it_remove(mapping, &vm->va);
  1809. amdgpu_vm_free_mapping(adev, vm, mapping,
  1810. bo_va->last_pt_update);
  1811. }
  1812. dma_fence_put(bo_va->last_pt_update);
  1813. kfree(bo_va);
  1814. }
  1815. /**
  1816. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1817. *
  1818. * @adev: amdgpu_device pointer
  1819. * @vm: requested vm
  1820. * @bo: amdgpu buffer object
  1821. *
  1822. * Mark @bo as invalid.
  1823. */
  1824. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1825. struct amdgpu_bo *bo, bool evicted)
  1826. {
  1827. struct amdgpu_vm_bo_base *bo_base;
  1828. list_for_each_entry(bo_base, &bo->va, bo_list) {
  1829. struct amdgpu_vm *vm = bo_base->vm;
  1830. bo_base->moved = true;
  1831. if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
  1832. spin_lock(&bo_base->vm->status_lock);
  1833. if (bo->tbo.type == ttm_bo_type_kernel)
  1834. list_move(&bo_base->vm_status, &vm->evicted);
  1835. else
  1836. list_move_tail(&bo_base->vm_status,
  1837. &vm->evicted);
  1838. spin_unlock(&bo_base->vm->status_lock);
  1839. continue;
  1840. }
  1841. if (bo->tbo.type == ttm_bo_type_kernel) {
  1842. spin_lock(&bo_base->vm->status_lock);
  1843. if (list_empty(&bo_base->vm_status))
  1844. list_add(&bo_base->vm_status, &vm->relocated);
  1845. spin_unlock(&bo_base->vm->status_lock);
  1846. continue;
  1847. }
  1848. spin_lock(&bo_base->vm->status_lock);
  1849. if (list_empty(&bo_base->vm_status))
  1850. list_add(&bo_base->vm_status, &vm->moved);
  1851. spin_unlock(&bo_base->vm->status_lock);
  1852. }
  1853. }
  1854. static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
  1855. {
  1856. /* Total bits covered by PD + PTs */
  1857. unsigned bits = ilog2(vm_size) + 18;
  1858. /* Make sure the PD is 4K in size up to 8GB address space.
  1859. Above that split equal between PD and PTs */
  1860. if (vm_size <= 8)
  1861. return (bits - 9);
  1862. else
  1863. return ((bits + 3) / 2);
  1864. }
  1865. /**
  1866. * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
  1867. *
  1868. * @adev: amdgpu_device pointer
  1869. * @vm_size: the default vm size if it's set auto
  1870. */
  1871. void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
  1872. uint32_t fragment_size_default, unsigned max_level,
  1873. unsigned max_bits)
  1874. {
  1875. uint64_t tmp;
  1876. /* adjust vm size first */
  1877. if (amdgpu_vm_size != -1) {
  1878. unsigned max_size = 1 << (max_bits - 30);
  1879. vm_size = amdgpu_vm_size;
  1880. if (vm_size > max_size) {
  1881. dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
  1882. amdgpu_vm_size, max_size);
  1883. vm_size = max_size;
  1884. }
  1885. }
  1886. adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
  1887. tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
  1888. if (amdgpu_vm_block_size != -1)
  1889. tmp >>= amdgpu_vm_block_size - 9;
  1890. tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
  1891. adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
  1892. switch (adev->vm_manager.num_level) {
  1893. case 3:
  1894. adev->vm_manager.root_level = AMDGPU_VM_PDB2;
  1895. break;
  1896. case 2:
  1897. adev->vm_manager.root_level = AMDGPU_VM_PDB1;
  1898. break;
  1899. case 1:
  1900. adev->vm_manager.root_level = AMDGPU_VM_PDB0;
  1901. break;
  1902. default:
  1903. dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
  1904. }
  1905. /* block size depends on vm size and hw setup*/
  1906. if (amdgpu_vm_block_size != -1)
  1907. adev->vm_manager.block_size =
  1908. min((unsigned)amdgpu_vm_block_size, max_bits
  1909. - AMDGPU_GPU_PAGE_SHIFT
  1910. - 9 * adev->vm_manager.num_level);
  1911. else if (adev->vm_manager.num_level > 1)
  1912. adev->vm_manager.block_size = 9;
  1913. else
  1914. adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
  1915. if (amdgpu_vm_fragment_size == -1)
  1916. adev->vm_manager.fragment_size = fragment_size_default;
  1917. else
  1918. adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
  1919. DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
  1920. vm_size, adev->vm_manager.num_level + 1,
  1921. adev->vm_manager.block_size,
  1922. adev->vm_manager.fragment_size);
  1923. }
  1924. /**
  1925. * amdgpu_vm_init - initialize a vm instance
  1926. *
  1927. * @adev: amdgpu_device pointer
  1928. * @vm: requested vm
  1929. * @vm_context: Indicates if it GFX or Compute context
  1930. *
  1931. * Init @vm fields.
  1932. */
  1933. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  1934. int vm_context, unsigned int pasid)
  1935. {
  1936. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  1937. AMDGPU_VM_PTE_COUNT(adev) * 8);
  1938. uint64_t init_pde_value = 0, flags;
  1939. unsigned ring_instance;
  1940. struct amdgpu_ring *ring;
  1941. struct drm_sched_rq *rq;
  1942. unsigned long size;
  1943. int r, i;
  1944. vm->va = RB_ROOT_CACHED;
  1945. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  1946. vm->reserved_vmid[i] = NULL;
  1947. spin_lock_init(&vm->status_lock);
  1948. INIT_LIST_HEAD(&vm->evicted);
  1949. INIT_LIST_HEAD(&vm->relocated);
  1950. INIT_LIST_HEAD(&vm->moved);
  1951. INIT_LIST_HEAD(&vm->freed);
  1952. /* create scheduler entity for page table updates */
  1953. ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
  1954. ring_instance %= adev->vm_manager.vm_pte_num_rings;
  1955. ring = adev->vm_manager.vm_pte_rings[ring_instance];
  1956. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
  1957. r = drm_sched_entity_init(&ring->sched, &vm->entity,
  1958. rq, amdgpu_sched_jobs, NULL);
  1959. if (r)
  1960. return r;
  1961. vm->pte_support_ats = false;
  1962. if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
  1963. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  1964. AMDGPU_VM_USE_CPU_FOR_COMPUTE);
  1965. if (adev->asic_type == CHIP_RAVEN) {
  1966. vm->pte_support_ats = true;
  1967. init_pde_value = AMDGPU_PTE_DEFAULT_ATC
  1968. | AMDGPU_PDE_PTE;
  1969. }
  1970. } else
  1971. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  1972. AMDGPU_VM_USE_CPU_FOR_GFX);
  1973. DRM_DEBUG_DRIVER("VM update mode is %s\n",
  1974. vm->use_cpu_for_update ? "CPU" : "SDMA");
  1975. WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
  1976. "CPU update of VM recommended only for large BAR system\n");
  1977. vm->last_update = NULL;
  1978. flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
  1979. AMDGPU_GEM_CREATE_VRAM_CLEARED;
  1980. if (vm->use_cpu_for_update)
  1981. flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  1982. else
  1983. flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  1984. AMDGPU_GEM_CREATE_SHADOW);
  1985. size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
  1986. r = amdgpu_bo_create(adev, size, align, true, AMDGPU_GEM_DOMAIN_VRAM,
  1987. flags, NULL, NULL, init_pde_value,
  1988. &vm->root.base.bo);
  1989. if (r)
  1990. goto error_free_sched_entity;
  1991. r = amdgpu_bo_reserve(vm->root.base.bo, true);
  1992. if (r)
  1993. goto error_free_root;
  1994. vm->root.base.vm = vm;
  1995. list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
  1996. list_add_tail(&vm->root.base.vm_status, &vm->evicted);
  1997. amdgpu_bo_unreserve(vm->root.base.bo);
  1998. if (pasid) {
  1999. unsigned long flags;
  2000. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2001. r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
  2002. GFP_ATOMIC);
  2003. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2004. if (r < 0)
  2005. goto error_free_root;
  2006. vm->pasid = pasid;
  2007. }
  2008. INIT_KFIFO(vm->faults);
  2009. vm->fault_credit = 16;
  2010. return 0;
  2011. error_free_root:
  2012. amdgpu_bo_unref(&vm->root.base.bo->shadow);
  2013. amdgpu_bo_unref(&vm->root.base.bo);
  2014. vm->root.base.bo = NULL;
  2015. error_free_sched_entity:
  2016. drm_sched_entity_fini(&ring->sched, &vm->entity);
  2017. return r;
  2018. }
  2019. /**
  2020. * amdgpu_vm_free_levels - free PD/PT levels
  2021. *
  2022. * @adev: amdgpu device structure
  2023. * @parent: PD/PT starting level to free
  2024. * @level: level of parent structure
  2025. *
  2026. * Free the page directory or page table level and all sub levels.
  2027. */
  2028. static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
  2029. struct amdgpu_vm_pt *parent,
  2030. unsigned level)
  2031. {
  2032. unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
  2033. if (parent->base.bo) {
  2034. list_del(&parent->base.bo_list);
  2035. list_del(&parent->base.vm_status);
  2036. amdgpu_bo_unref(&parent->base.bo->shadow);
  2037. amdgpu_bo_unref(&parent->base.bo);
  2038. }
  2039. if (parent->entries)
  2040. for (i = 0; i < num_entries; i++)
  2041. amdgpu_vm_free_levels(adev, &parent->entries[i],
  2042. level + 1);
  2043. kvfree(parent->entries);
  2044. }
  2045. /**
  2046. * amdgpu_vm_fini - tear down a vm instance
  2047. *
  2048. * @adev: amdgpu_device pointer
  2049. * @vm: requested vm
  2050. *
  2051. * Tear down @vm.
  2052. * Unbind the VM and remove all bos from the vm bo list
  2053. */
  2054. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  2055. {
  2056. struct amdgpu_bo_va_mapping *mapping, *tmp;
  2057. bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
  2058. struct amdgpu_bo *root;
  2059. u64 fault;
  2060. int i, r;
  2061. /* Clear pending page faults from IH when the VM is destroyed */
  2062. while (kfifo_get(&vm->faults, &fault))
  2063. amdgpu_ih_clear_fault(adev, fault);
  2064. if (vm->pasid) {
  2065. unsigned long flags;
  2066. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2067. idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
  2068. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2069. }
  2070. drm_sched_entity_fini(vm->entity.sched, &vm->entity);
  2071. if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
  2072. dev_err(adev->dev, "still active bo inside vm\n");
  2073. }
  2074. rbtree_postorder_for_each_entry_safe(mapping, tmp,
  2075. &vm->va.rb_root, rb) {
  2076. list_del(&mapping->list);
  2077. amdgpu_vm_it_remove(mapping, &vm->va);
  2078. kfree(mapping);
  2079. }
  2080. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  2081. if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
  2082. amdgpu_vm_prt_fini(adev, vm);
  2083. prt_fini_needed = false;
  2084. }
  2085. list_del(&mapping->list);
  2086. amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
  2087. }
  2088. root = amdgpu_bo_ref(vm->root.base.bo);
  2089. r = amdgpu_bo_reserve(root, true);
  2090. if (r) {
  2091. dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
  2092. } else {
  2093. amdgpu_vm_free_levels(adev, &vm->root,
  2094. adev->vm_manager.root_level);
  2095. amdgpu_bo_unreserve(root);
  2096. }
  2097. amdgpu_bo_unref(&root);
  2098. dma_fence_put(vm->last_update);
  2099. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  2100. amdgpu_vmid_free_reserved(adev, vm, i);
  2101. }
  2102. /**
  2103. * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
  2104. *
  2105. * @adev: amdgpu_device pointer
  2106. * @pasid: PASID do identify the VM
  2107. *
  2108. * This function is expected to be called in interrupt context. Returns
  2109. * true if there was fault credit, false otherwise
  2110. */
  2111. bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
  2112. unsigned int pasid)
  2113. {
  2114. struct amdgpu_vm *vm;
  2115. spin_lock(&adev->vm_manager.pasid_lock);
  2116. vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
  2117. if (!vm) {
  2118. /* VM not found, can't track fault credit */
  2119. spin_unlock(&adev->vm_manager.pasid_lock);
  2120. return true;
  2121. }
  2122. /* No lock needed. only accessed by IRQ handler */
  2123. if (!vm->fault_credit) {
  2124. /* Too many faults in this VM */
  2125. spin_unlock(&adev->vm_manager.pasid_lock);
  2126. return false;
  2127. }
  2128. vm->fault_credit--;
  2129. spin_unlock(&adev->vm_manager.pasid_lock);
  2130. return true;
  2131. }
  2132. /**
  2133. * amdgpu_vm_manager_init - init the VM manager
  2134. *
  2135. * @adev: amdgpu_device pointer
  2136. *
  2137. * Initialize the VM manager structures
  2138. */
  2139. void amdgpu_vm_manager_init(struct amdgpu_device *adev)
  2140. {
  2141. unsigned i;
  2142. amdgpu_vmid_mgr_init(adev);
  2143. adev->vm_manager.fence_context =
  2144. dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  2145. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  2146. adev->vm_manager.seqno[i] = 0;
  2147. atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
  2148. spin_lock_init(&adev->vm_manager.prt_lock);
  2149. atomic_set(&adev->vm_manager.num_prt_users, 0);
  2150. /* If not overridden by the user, by default, only in large BAR systems
  2151. * Compute VM tables will be updated by CPU
  2152. */
  2153. #ifdef CONFIG_X86_64
  2154. if (amdgpu_vm_update_mode == -1) {
  2155. if (amdgpu_vm_is_large_bar(adev))
  2156. adev->vm_manager.vm_update_mode =
  2157. AMDGPU_VM_USE_CPU_FOR_COMPUTE;
  2158. else
  2159. adev->vm_manager.vm_update_mode = 0;
  2160. } else
  2161. adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
  2162. #else
  2163. adev->vm_manager.vm_update_mode = 0;
  2164. #endif
  2165. idr_init(&adev->vm_manager.pasid_idr);
  2166. spin_lock_init(&adev->vm_manager.pasid_lock);
  2167. }
  2168. /**
  2169. * amdgpu_vm_manager_fini - cleanup VM manager
  2170. *
  2171. * @adev: amdgpu_device pointer
  2172. *
  2173. * Cleanup the VM manager and free resources.
  2174. */
  2175. void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
  2176. {
  2177. WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
  2178. idr_destroy(&adev->vm_manager.pasid_idr);
  2179. amdgpu_vmid_mgr_fini(adev);
  2180. }
  2181. int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  2182. {
  2183. union drm_amdgpu_vm *args = data;
  2184. struct amdgpu_device *adev = dev->dev_private;
  2185. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  2186. int r;
  2187. switch (args->in.op) {
  2188. case AMDGPU_VM_OP_RESERVE_VMID:
  2189. /* current, we only have requirement to reserve vmid from gfxhub */
  2190. r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
  2191. if (r)
  2192. return r;
  2193. break;
  2194. case AMDGPU_VM_OP_UNRESERVE_VMID:
  2195. amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
  2196. break;
  2197. default:
  2198. return -EINVAL;
  2199. }
  2200. return 0;
  2201. }