vmwgfx_irq.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <drm/drmP.h>
  28. #include "vmwgfx_drv.h"
  29. #define VMW_FENCE_WRAP (1 << 24)
  30. irqreturn_t vmw_irq_handler(int irq, void *arg)
  31. {
  32. struct drm_device *dev = (struct drm_device *)arg;
  33. struct vmw_private *dev_priv = vmw_priv(dev);
  34. uint32_t status, masked_status;
  35. spin_lock(&dev_priv->irq_lock);
  36. status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  37. masked_status = status & dev_priv->irq_mask;
  38. spin_unlock(&dev_priv->irq_lock);
  39. if (likely(status))
  40. outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  41. if (!masked_status)
  42. return IRQ_NONE;
  43. if (masked_status & (SVGA_IRQFLAG_ANY_FENCE |
  44. SVGA_IRQFLAG_FENCE_GOAL)) {
  45. vmw_fences_update(dev_priv->fman);
  46. wake_up_all(&dev_priv->fence_queue);
  47. }
  48. if (masked_status & SVGA_IRQFLAG_FIFO_PROGRESS)
  49. wake_up_all(&dev_priv->fifo_queue);
  50. if (masked_status & (SVGA_IRQFLAG_COMMAND_BUFFER |
  51. SVGA_IRQFLAG_ERROR))
  52. vmw_cmdbuf_tasklet_schedule(dev_priv->cman);
  53. return IRQ_HANDLED;
  54. }
  55. static bool vmw_fifo_idle(struct vmw_private *dev_priv, uint32_t seqno)
  56. {
  57. return (vmw_read(dev_priv, SVGA_REG_BUSY) == 0);
  58. }
  59. void vmw_update_seqno(struct vmw_private *dev_priv,
  60. struct vmw_fifo_state *fifo_state)
  61. {
  62. u32 __iomem *fifo_mem = dev_priv->mmio_virt;
  63. uint32_t seqno = ioread32(fifo_mem + SVGA_FIFO_FENCE);
  64. if (dev_priv->last_read_seqno != seqno) {
  65. dev_priv->last_read_seqno = seqno;
  66. vmw_marker_pull(&fifo_state->marker_queue, seqno);
  67. vmw_fences_update(dev_priv->fman);
  68. }
  69. }
  70. bool vmw_seqno_passed(struct vmw_private *dev_priv,
  71. uint32_t seqno)
  72. {
  73. struct vmw_fifo_state *fifo_state;
  74. bool ret;
  75. if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
  76. return true;
  77. fifo_state = &dev_priv->fifo;
  78. vmw_update_seqno(dev_priv, fifo_state);
  79. if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
  80. return true;
  81. if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE) &&
  82. vmw_fifo_idle(dev_priv, seqno))
  83. return true;
  84. /**
  85. * Then check if the seqno is higher than what we've actually
  86. * emitted. Then the fence is stale and signaled.
  87. */
  88. ret = ((atomic_read(&dev_priv->marker_seq) - seqno)
  89. > VMW_FENCE_WRAP);
  90. return ret;
  91. }
  92. int vmw_fallback_wait(struct vmw_private *dev_priv,
  93. bool lazy,
  94. bool fifo_idle,
  95. uint32_t seqno,
  96. bool interruptible,
  97. unsigned long timeout)
  98. {
  99. struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
  100. uint32_t count = 0;
  101. uint32_t signal_seq;
  102. int ret;
  103. unsigned long end_jiffies = jiffies + timeout;
  104. bool (*wait_condition)(struct vmw_private *, uint32_t);
  105. DEFINE_WAIT(__wait);
  106. wait_condition = (fifo_idle) ? &vmw_fifo_idle :
  107. &vmw_seqno_passed;
  108. /**
  109. * Block command submission while waiting for idle.
  110. */
  111. if (fifo_idle) {
  112. down_read(&fifo_state->rwsem);
  113. if (dev_priv->cman) {
  114. ret = vmw_cmdbuf_idle(dev_priv->cman, interruptible,
  115. 10*HZ);
  116. if (ret)
  117. goto out_err;
  118. }
  119. }
  120. signal_seq = atomic_read(&dev_priv->marker_seq);
  121. ret = 0;
  122. for (;;) {
  123. prepare_to_wait(&dev_priv->fence_queue, &__wait,
  124. (interruptible) ?
  125. TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
  126. if (wait_condition(dev_priv, seqno))
  127. break;
  128. if (time_after_eq(jiffies, end_jiffies)) {
  129. DRM_ERROR("SVGA device lockup.\n");
  130. break;
  131. }
  132. if (lazy)
  133. schedule_timeout(1);
  134. else if ((++count & 0x0F) == 0) {
  135. /**
  136. * FIXME: Use schedule_hr_timeout here for
  137. * newer kernels and lower CPU utilization.
  138. */
  139. __set_current_state(TASK_RUNNING);
  140. schedule();
  141. __set_current_state((interruptible) ?
  142. TASK_INTERRUPTIBLE :
  143. TASK_UNINTERRUPTIBLE);
  144. }
  145. if (interruptible && signal_pending(current)) {
  146. ret = -ERESTARTSYS;
  147. break;
  148. }
  149. }
  150. finish_wait(&dev_priv->fence_queue, &__wait);
  151. if (ret == 0 && fifo_idle) {
  152. u32 __iomem *fifo_mem = dev_priv->mmio_virt;
  153. iowrite32(signal_seq, fifo_mem + SVGA_FIFO_FENCE);
  154. }
  155. wake_up_all(&dev_priv->fence_queue);
  156. out_err:
  157. if (fifo_idle)
  158. up_read(&fifo_state->rwsem);
  159. return ret;
  160. }
  161. void vmw_seqno_waiter_add(struct vmw_private *dev_priv)
  162. {
  163. spin_lock(&dev_priv->waiter_lock);
  164. if (dev_priv->fence_queue_waiters++ == 0) {
  165. unsigned long irq_flags;
  166. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  167. outl(SVGA_IRQFLAG_ANY_FENCE,
  168. dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  169. dev_priv->irq_mask |= SVGA_IRQFLAG_ANY_FENCE;
  170. vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
  171. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  172. }
  173. spin_unlock(&dev_priv->waiter_lock);
  174. }
  175. void vmw_seqno_waiter_remove(struct vmw_private *dev_priv)
  176. {
  177. spin_lock(&dev_priv->waiter_lock);
  178. if (--dev_priv->fence_queue_waiters == 0) {
  179. unsigned long irq_flags;
  180. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  181. dev_priv->irq_mask &= ~SVGA_IRQFLAG_ANY_FENCE;
  182. vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
  183. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  184. }
  185. spin_unlock(&dev_priv->waiter_lock);
  186. }
  187. void vmw_goal_waiter_add(struct vmw_private *dev_priv)
  188. {
  189. spin_lock(&dev_priv->waiter_lock);
  190. if (dev_priv->goal_queue_waiters++ == 0) {
  191. unsigned long irq_flags;
  192. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  193. outl(SVGA_IRQFLAG_FENCE_GOAL,
  194. dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  195. dev_priv->irq_mask |= SVGA_IRQFLAG_FENCE_GOAL;
  196. vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
  197. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  198. }
  199. spin_unlock(&dev_priv->waiter_lock);
  200. }
  201. void vmw_goal_waiter_remove(struct vmw_private *dev_priv)
  202. {
  203. spin_lock(&dev_priv->waiter_lock);
  204. if (--dev_priv->goal_queue_waiters == 0) {
  205. unsigned long irq_flags;
  206. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  207. dev_priv->irq_mask &= ~SVGA_IRQFLAG_FENCE_GOAL;
  208. vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
  209. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  210. }
  211. spin_unlock(&dev_priv->waiter_lock);
  212. }
  213. int vmw_wait_seqno(struct vmw_private *dev_priv,
  214. bool lazy, uint32_t seqno,
  215. bool interruptible, unsigned long timeout)
  216. {
  217. long ret;
  218. struct vmw_fifo_state *fifo = &dev_priv->fifo;
  219. if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
  220. return 0;
  221. if (likely(vmw_seqno_passed(dev_priv, seqno)))
  222. return 0;
  223. vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);
  224. if (!(fifo->capabilities & SVGA_FIFO_CAP_FENCE))
  225. return vmw_fallback_wait(dev_priv, lazy, true, seqno,
  226. interruptible, timeout);
  227. if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
  228. return vmw_fallback_wait(dev_priv, lazy, false, seqno,
  229. interruptible, timeout);
  230. vmw_seqno_waiter_add(dev_priv);
  231. if (interruptible)
  232. ret = wait_event_interruptible_timeout
  233. (dev_priv->fence_queue,
  234. vmw_seqno_passed(dev_priv, seqno),
  235. timeout);
  236. else
  237. ret = wait_event_timeout
  238. (dev_priv->fence_queue,
  239. vmw_seqno_passed(dev_priv, seqno),
  240. timeout);
  241. vmw_seqno_waiter_remove(dev_priv);
  242. if (unlikely(ret == 0))
  243. ret = -EBUSY;
  244. else if (likely(ret > 0))
  245. ret = 0;
  246. return ret;
  247. }
  248. void vmw_irq_preinstall(struct drm_device *dev)
  249. {
  250. struct vmw_private *dev_priv = vmw_priv(dev);
  251. uint32_t status;
  252. if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
  253. return;
  254. spin_lock_init(&dev_priv->irq_lock);
  255. status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  256. outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  257. }
  258. int vmw_irq_postinstall(struct drm_device *dev)
  259. {
  260. return 0;
  261. }
  262. void vmw_irq_uninstall(struct drm_device *dev)
  263. {
  264. struct vmw_private *dev_priv = vmw_priv(dev);
  265. uint32_t status;
  266. if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
  267. return;
  268. vmw_write(dev_priv, SVGA_REG_IRQMASK, 0);
  269. status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  270. outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  271. }
  272. void vmw_generic_waiter_add(struct vmw_private *dev_priv,
  273. u32 flag, int *waiter_count)
  274. {
  275. unsigned long irq_flags;
  276. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  277. if ((*waiter_count)++ == 0) {
  278. outl(flag, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  279. dev_priv->irq_mask |= flag;
  280. vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
  281. }
  282. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  283. }
  284. void vmw_generic_waiter_remove(struct vmw_private *dev_priv,
  285. u32 flag, int *waiter_count)
  286. {
  287. unsigned long irq_flags;
  288. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  289. if (--(*waiter_count) == 0) {
  290. dev_priv->irq_mask &= ~flag;
  291. vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
  292. }
  293. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  294. }