amdgpu_device.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/drm_atomic_helper.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <linux/vgaarb.h>
  37. #include <linux/vga_switcheroo.h>
  38. #include <linux/efi.h>
  39. #include "amdgpu.h"
  40. #include "amdgpu_trace.h"
  41. #include "amdgpu_i2c.h"
  42. #include "atom.h"
  43. #include "amdgpu_atombios.h"
  44. #include "amdgpu_atomfirmware.h"
  45. #include "amd_pcie.h"
  46. #ifdef CONFIG_DRM_AMDGPU_SI
  47. #include "si.h"
  48. #endif
  49. #ifdef CONFIG_DRM_AMDGPU_CIK
  50. #include "cik.h"
  51. #endif
  52. #include "vi.h"
  53. #include "soc15.h"
  54. #include "bif/bif_4_1_d.h"
  55. #include <linux/pci.h>
  56. #include <linux/firmware.h>
  57. #include "amdgpu_vf_error.h"
  58. #include "amdgpu_amdkfd.h"
  59. #include "amdgpu_pm.h"
  60. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  61. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  62. #define AMDGPU_RESUME_MS 2000
  63. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  64. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  65. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  66. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev);
  67. static const char *amdgpu_asic_name[] = {
  68. "TAHITI",
  69. "PITCAIRN",
  70. "VERDE",
  71. "OLAND",
  72. "HAINAN",
  73. "BONAIRE",
  74. "KAVERI",
  75. "KABINI",
  76. "HAWAII",
  77. "MULLINS",
  78. "TOPAZ",
  79. "TONGA",
  80. "FIJI",
  81. "CARRIZO",
  82. "STONEY",
  83. "POLARIS10",
  84. "POLARIS11",
  85. "POLARIS12",
  86. "VEGA10",
  87. "RAVEN",
  88. "LAST",
  89. };
  90. bool amdgpu_device_is_px(struct drm_device *dev)
  91. {
  92. struct amdgpu_device *adev = dev->dev_private;
  93. if (adev->flags & AMD_IS_PX)
  94. return true;
  95. return false;
  96. }
  97. /*
  98. * MMIO register access helper functions.
  99. */
  100. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  101. uint32_t acc_flags)
  102. {
  103. uint32_t ret;
  104. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  105. BUG_ON(in_interrupt());
  106. return amdgpu_virt_kiq_rreg(adev, reg);
  107. }
  108. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  109. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  110. else {
  111. unsigned long flags;
  112. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  113. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  114. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  115. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  116. }
  117. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  118. return ret;
  119. }
  120. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  121. uint32_t acc_flags)
  122. {
  123. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  124. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  125. adev->last_mm_index = v;
  126. }
  127. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  128. BUG_ON(in_interrupt());
  129. return amdgpu_virt_kiq_wreg(adev, reg, v);
  130. }
  131. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  132. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  133. else {
  134. unsigned long flags;
  135. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  136. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  137. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  138. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  139. }
  140. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  141. udelay(500);
  142. }
  143. }
  144. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  145. {
  146. if ((reg * 4) < adev->rio_mem_size)
  147. return ioread32(adev->rio_mem + (reg * 4));
  148. else {
  149. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  150. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  151. }
  152. }
  153. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  154. {
  155. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  156. adev->last_mm_index = v;
  157. }
  158. if ((reg * 4) < adev->rio_mem_size)
  159. iowrite32(v, adev->rio_mem + (reg * 4));
  160. else {
  161. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  162. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  163. }
  164. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  165. udelay(500);
  166. }
  167. }
  168. /**
  169. * amdgpu_mm_rdoorbell - read a doorbell dword
  170. *
  171. * @adev: amdgpu_device pointer
  172. * @index: doorbell index
  173. *
  174. * Returns the value in the doorbell aperture at the
  175. * requested doorbell index (CIK).
  176. */
  177. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  178. {
  179. if (index < adev->doorbell.num_doorbells) {
  180. return readl(adev->doorbell.ptr + index);
  181. } else {
  182. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  183. return 0;
  184. }
  185. }
  186. /**
  187. * amdgpu_mm_wdoorbell - write a doorbell dword
  188. *
  189. * @adev: amdgpu_device pointer
  190. * @index: doorbell index
  191. * @v: value to write
  192. *
  193. * Writes @v to the doorbell aperture at the
  194. * requested doorbell index (CIK).
  195. */
  196. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  197. {
  198. if (index < adev->doorbell.num_doorbells) {
  199. writel(v, adev->doorbell.ptr + index);
  200. } else {
  201. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  202. }
  203. }
  204. /**
  205. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  206. *
  207. * @adev: amdgpu_device pointer
  208. * @index: doorbell index
  209. *
  210. * Returns the value in the doorbell aperture at the
  211. * requested doorbell index (VEGA10+).
  212. */
  213. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  214. {
  215. if (index < adev->doorbell.num_doorbells) {
  216. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  217. } else {
  218. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  219. return 0;
  220. }
  221. }
  222. /**
  223. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  224. *
  225. * @adev: amdgpu_device pointer
  226. * @index: doorbell index
  227. * @v: value to write
  228. *
  229. * Writes @v to the doorbell aperture at the
  230. * requested doorbell index (VEGA10+).
  231. */
  232. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  233. {
  234. if (index < adev->doorbell.num_doorbells) {
  235. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  236. } else {
  237. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  238. }
  239. }
  240. /**
  241. * amdgpu_invalid_rreg - dummy reg read function
  242. *
  243. * @adev: amdgpu device pointer
  244. * @reg: offset of register
  245. *
  246. * Dummy register read function. Used for register blocks
  247. * that certain asics don't have (all asics).
  248. * Returns the value in the register.
  249. */
  250. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  251. {
  252. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  253. BUG();
  254. return 0;
  255. }
  256. /**
  257. * amdgpu_invalid_wreg - dummy reg write function
  258. *
  259. * @adev: amdgpu device pointer
  260. * @reg: offset of register
  261. * @v: value to write to the register
  262. *
  263. * Dummy register read function. Used for register blocks
  264. * that certain asics don't have (all asics).
  265. */
  266. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  267. {
  268. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  269. reg, v);
  270. BUG();
  271. }
  272. /**
  273. * amdgpu_block_invalid_rreg - dummy reg read function
  274. *
  275. * @adev: amdgpu device pointer
  276. * @block: offset of instance
  277. * @reg: offset of register
  278. *
  279. * Dummy register read function. Used for register blocks
  280. * that certain asics don't have (all asics).
  281. * Returns the value in the register.
  282. */
  283. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  284. uint32_t block, uint32_t reg)
  285. {
  286. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  287. reg, block);
  288. BUG();
  289. return 0;
  290. }
  291. /**
  292. * amdgpu_block_invalid_wreg - dummy reg write function
  293. *
  294. * @adev: amdgpu device pointer
  295. * @block: offset of instance
  296. * @reg: offset of register
  297. * @v: value to write to the register
  298. *
  299. * Dummy register read function. Used for register blocks
  300. * that certain asics don't have (all asics).
  301. */
  302. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  303. uint32_t block,
  304. uint32_t reg, uint32_t v)
  305. {
  306. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  307. reg, block, v);
  308. BUG();
  309. }
  310. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  311. {
  312. return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
  313. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  314. &adev->vram_scratch.robj,
  315. &adev->vram_scratch.gpu_addr,
  316. (void **)&adev->vram_scratch.ptr);
  317. }
  318. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  319. {
  320. amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
  321. }
  322. /**
  323. * amdgpu_program_register_sequence - program an array of registers.
  324. *
  325. * @adev: amdgpu_device pointer
  326. * @registers: pointer to the register array
  327. * @array_size: size of the register array
  328. *
  329. * Programs an array or registers with and and or masks.
  330. * This is a helper for setting golden registers.
  331. */
  332. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  333. const u32 *registers,
  334. const u32 array_size)
  335. {
  336. u32 tmp, reg, and_mask, or_mask;
  337. int i;
  338. if (array_size % 3)
  339. return;
  340. for (i = 0; i < array_size; i +=3) {
  341. reg = registers[i + 0];
  342. and_mask = registers[i + 1];
  343. or_mask = registers[i + 2];
  344. if (and_mask == 0xffffffff) {
  345. tmp = or_mask;
  346. } else {
  347. tmp = RREG32(reg);
  348. tmp &= ~and_mask;
  349. tmp |= or_mask;
  350. }
  351. WREG32(reg, tmp);
  352. }
  353. }
  354. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  355. {
  356. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  357. }
  358. /*
  359. * GPU doorbell aperture helpers function.
  360. */
  361. /**
  362. * amdgpu_doorbell_init - Init doorbell driver information.
  363. *
  364. * @adev: amdgpu_device pointer
  365. *
  366. * Init doorbell driver information (CIK)
  367. * Returns 0 on success, error on failure.
  368. */
  369. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  370. {
  371. /* No doorbell on SI hardware generation */
  372. if (adev->asic_type < CHIP_BONAIRE) {
  373. adev->doorbell.base = 0;
  374. adev->doorbell.size = 0;
  375. adev->doorbell.num_doorbells = 0;
  376. adev->doorbell.ptr = NULL;
  377. return 0;
  378. }
  379. /* doorbell bar mapping */
  380. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  381. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  382. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  383. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  384. if (adev->doorbell.num_doorbells == 0)
  385. return -EINVAL;
  386. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  387. adev->doorbell.num_doorbells *
  388. sizeof(u32));
  389. if (adev->doorbell.ptr == NULL)
  390. return -ENOMEM;
  391. return 0;
  392. }
  393. /**
  394. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  395. *
  396. * @adev: amdgpu_device pointer
  397. *
  398. * Tear down doorbell driver information (CIK)
  399. */
  400. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  401. {
  402. iounmap(adev->doorbell.ptr);
  403. adev->doorbell.ptr = NULL;
  404. }
  405. /**
  406. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  407. * setup amdkfd
  408. *
  409. * @adev: amdgpu_device pointer
  410. * @aperture_base: output returning doorbell aperture base physical address
  411. * @aperture_size: output returning doorbell aperture size in bytes
  412. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  413. *
  414. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  415. * takes doorbells required for its own rings and reports the setup to amdkfd.
  416. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  417. */
  418. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  419. phys_addr_t *aperture_base,
  420. size_t *aperture_size,
  421. size_t *start_offset)
  422. {
  423. /*
  424. * The first num_doorbells are used by amdgpu.
  425. * amdkfd takes whatever's left in the aperture.
  426. */
  427. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  428. *aperture_base = adev->doorbell.base;
  429. *aperture_size = adev->doorbell.size;
  430. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  431. } else {
  432. *aperture_base = 0;
  433. *aperture_size = 0;
  434. *start_offset = 0;
  435. }
  436. }
  437. /*
  438. * amdgpu_wb_*()
  439. * Writeback is the method by which the GPU updates special pages in memory
  440. * with the status of certain GPU events (fences, ring pointers,etc.).
  441. */
  442. /**
  443. * amdgpu_wb_fini - Disable Writeback and free memory
  444. *
  445. * @adev: amdgpu_device pointer
  446. *
  447. * Disables Writeback and frees the Writeback memory (all asics).
  448. * Used at driver shutdown.
  449. */
  450. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  451. {
  452. if (adev->wb.wb_obj) {
  453. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  454. &adev->wb.gpu_addr,
  455. (void **)&adev->wb.wb);
  456. adev->wb.wb_obj = NULL;
  457. }
  458. }
  459. /**
  460. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  461. *
  462. * @adev: amdgpu_device pointer
  463. *
  464. * Initializes writeback and allocates writeback memory (all asics).
  465. * Used at driver startup.
  466. * Returns 0 on success or an -error on failure.
  467. */
  468. static int amdgpu_wb_init(struct amdgpu_device *adev)
  469. {
  470. int r;
  471. if (adev->wb.wb_obj == NULL) {
  472. /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
  473. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
  474. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  475. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  476. (void **)&adev->wb.wb);
  477. if (r) {
  478. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  479. return r;
  480. }
  481. adev->wb.num_wb = AMDGPU_MAX_WB;
  482. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  483. /* clear wb memory */
  484. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  485. }
  486. return 0;
  487. }
  488. /**
  489. * amdgpu_wb_get - Allocate a wb entry
  490. *
  491. * @adev: amdgpu_device pointer
  492. * @wb: wb index
  493. *
  494. * Allocate a wb slot for use by the driver (all asics).
  495. * Returns 0 on success or -EINVAL on failure.
  496. */
  497. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  498. {
  499. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  500. if (offset < adev->wb.num_wb) {
  501. __set_bit(offset, adev->wb.used);
  502. *wb = offset * 8; /* convert to dw offset */
  503. return 0;
  504. } else {
  505. return -EINVAL;
  506. }
  507. }
  508. /**
  509. * amdgpu_wb_free - Free a wb entry
  510. *
  511. * @adev: amdgpu_device pointer
  512. * @wb: wb index
  513. *
  514. * Free a wb slot allocated for use by the driver (all asics)
  515. */
  516. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  517. {
  518. if (wb < adev->wb.num_wb)
  519. __clear_bit(wb, adev->wb.used);
  520. }
  521. /**
  522. * amdgpu_vram_location - try to find VRAM location
  523. * @adev: amdgpu device structure holding all necessary informations
  524. * @mc: memory controller structure holding memory informations
  525. * @base: base address at which to put VRAM
  526. *
  527. * Function will try to place VRAM at base address provided
  528. * as parameter (which is so far either PCI aperture address or
  529. * for IGP TOM base address).
  530. *
  531. * If there is not enough space to fit the unvisible VRAM in the 32bits
  532. * address space then we limit the VRAM size to the aperture.
  533. *
  534. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  535. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  536. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  537. * not IGP.
  538. *
  539. * Note: we use mc_vram_size as on some board we need to program the mc to
  540. * cover the whole aperture even if VRAM size is inferior to aperture size
  541. * Novell bug 204882 + along with lots of ubuntu ones
  542. *
  543. * Note: when limiting vram it's safe to overwritte real_vram_size because
  544. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  545. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  546. * ones)
  547. *
  548. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  549. * explicitly check for that though.
  550. *
  551. * FIXME: when reducing VRAM size align new size on power of 2.
  552. */
  553. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  554. {
  555. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  556. mc->vram_start = base;
  557. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  558. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  559. mc->real_vram_size = mc->aper_size;
  560. mc->mc_vram_size = mc->aper_size;
  561. }
  562. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  563. if (limit && limit < mc->real_vram_size)
  564. mc->real_vram_size = limit;
  565. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  566. mc->mc_vram_size >> 20, mc->vram_start,
  567. mc->vram_end, mc->real_vram_size >> 20);
  568. }
  569. /**
  570. * amdgpu_gart_location - try to find GTT location
  571. * @adev: amdgpu device structure holding all necessary informations
  572. * @mc: memory controller structure holding memory informations
  573. *
  574. * Function will place try to place GTT before or after VRAM.
  575. *
  576. * If GTT size is bigger than space left then we ajust GTT size.
  577. * Thus function will never fails.
  578. *
  579. * FIXME: when reducing GTT size align new size on power of 2.
  580. */
  581. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  582. {
  583. u64 size_af, size_bf;
  584. size_af = adev->mc.mc_mask - mc->vram_end;
  585. size_bf = mc->vram_start;
  586. if (size_bf > size_af) {
  587. if (mc->gart_size > size_bf) {
  588. dev_warn(adev->dev, "limiting GTT\n");
  589. mc->gart_size = size_bf;
  590. }
  591. mc->gart_start = 0;
  592. } else {
  593. if (mc->gart_size > size_af) {
  594. dev_warn(adev->dev, "limiting GTT\n");
  595. mc->gart_size = size_af;
  596. }
  597. mc->gart_start = mc->vram_end + 1;
  598. }
  599. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  600. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  601. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  602. }
  603. /*
  604. * GPU helpers function.
  605. */
  606. /**
  607. * amdgpu_need_post - check if the hw need post or not
  608. *
  609. * @adev: amdgpu_device pointer
  610. *
  611. * Check if the asic has been initialized (all asics) at driver startup
  612. * or post is needed if hw reset is performed.
  613. * Returns true if need or false if not.
  614. */
  615. bool amdgpu_need_post(struct amdgpu_device *adev)
  616. {
  617. uint32_t reg;
  618. if (adev->has_hw_reset) {
  619. adev->has_hw_reset = false;
  620. return true;
  621. }
  622. /* bios scratch used on CIK+ */
  623. if (adev->asic_type >= CHIP_BONAIRE)
  624. return amdgpu_atombios_scratch_need_asic_init(adev);
  625. /* check MEM_SIZE for older asics */
  626. reg = amdgpu_asic_get_config_memsize(adev);
  627. if ((reg != 0) && (reg != 0xffffffff))
  628. return false;
  629. return true;
  630. }
  631. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  632. {
  633. if (amdgpu_sriov_vf(adev))
  634. return false;
  635. if (amdgpu_passthrough(adev)) {
  636. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  637. * some old smc fw still need driver do vPost otherwise gpu hang, while
  638. * those smc fw version above 22.15 doesn't have this flaw, so we force
  639. * vpost executed for smc version below 22.15
  640. */
  641. if (adev->asic_type == CHIP_FIJI) {
  642. int err;
  643. uint32_t fw_ver;
  644. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  645. /* force vPost if error occured */
  646. if (err)
  647. return true;
  648. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  649. if (fw_ver < 0x00160e00)
  650. return true;
  651. }
  652. }
  653. return amdgpu_need_post(adev);
  654. }
  655. /**
  656. * amdgpu_dummy_page_init - init dummy page used by the driver
  657. *
  658. * @adev: amdgpu_device pointer
  659. *
  660. * Allocate the dummy page used by the driver (all asics).
  661. * This dummy page is used by the driver as a filler for gart entries
  662. * when pages are taken out of the GART
  663. * Returns 0 on sucess, -ENOMEM on failure.
  664. */
  665. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  666. {
  667. if (adev->dummy_page.page)
  668. return 0;
  669. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  670. if (adev->dummy_page.page == NULL)
  671. return -ENOMEM;
  672. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  673. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  674. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  675. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  676. __free_page(adev->dummy_page.page);
  677. adev->dummy_page.page = NULL;
  678. return -ENOMEM;
  679. }
  680. return 0;
  681. }
  682. /**
  683. * amdgpu_dummy_page_fini - free dummy page used by the driver
  684. *
  685. * @adev: amdgpu_device pointer
  686. *
  687. * Frees the dummy page used by the driver (all asics).
  688. */
  689. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  690. {
  691. if (adev->dummy_page.page == NULL)
  692. return;
  693. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  694. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  695. __free_page(adev->dummy_page.page);
  696. adev->dummy_page.page = NULL;
  697. }
  698. /* ATOM accessor methods */
  699. /*
  700. * ATOM is an interpreted byte code stored in tables in the vbios. The
  701. * driver registers callbacks to access registers and the interpreter
  702. * in the driver parses the tables and executes then to program specific
  703. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  704. * atombios.h, and atom.c
  705. */
  706. /**
  707. * cail_pll_read - read PLL register
  708. *
  709. * @info: atom card_info pointer
  710. * @reg: PLL register offset
  711. *
  712. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  713. * Returns the value of the PLL register.
  714. */
  715. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  716. {
  717. return 0;
  718. }
  719. /**
  720. * cail_pll_write - write PLL register
  721. *
  722. * @info: atom card_info pointer
  723. * @reg: PLL register offset
  724. * @val: value to write to the pll register
  725. *
  726. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  727. */
  728. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  729. {
  730. }
  731. /**
  732. * cail_mc_read - read MC (Memory Controller) register
  733. *
  734. * @info: atom card_info pointer
  735. * @reg: MC register offset
  736. *
  737. * Provides an MC register accessor for the atom interpreter (r4xx+).
  738. * Returns the value of the MC register.
  739. */
  740. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  741. {
  742. return 0;
  743. }
  744. /**
  745. * cail_mc_write - write MC (Memory Controller) register
  746. *
  747. * @info: atom card_info pointer
  748. * @reg: MC register offset
  749. * @val: value to write to the pll register
  750. *
  751. * Provides a MC register accessor for the atom interpreter (r4xx+).
  752. */
  753. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  754. {
  755. }
  756. /**
  757. * cail_reg_write - write MMIO register
  758. *
  759. * @info: atom card_info pointer
  760. * @reg: MMIO register offset
  761. * @val: value to write to the pll register
  762. *
  763. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  764. */
  765. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  766. {
  767. struct amdgpu_device *adev = info->dev->dev_private;
  768. WREG32(reg, val);
  769. }
  770. /**
  771. * cail_reg_read - read MMIO register
  772. *
  773. * @info: atom card_info pointer
  774. * @reg: MMIO register offset
  775. *
  776. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  777. * Returns the value of the MMIO register.
  778. */
  779. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  780. {
  781. struct amdgpu_device *adev = info->dev->dev_private;
  782. uint32_t r;
  783. r = RREG32(reg);
  784. return r;
  785. }
  786. /**
  787. * cail_ioreg_write - write IO register
  788. *
  789. * @info: atom card_info pointer
  790. * @reg: IO register offset
  791. * @val: value to write to the pll register
  792. *
  793. * Provides a IO register accessor for the atom interpreter (r4xx+).
  794. */
  795. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  796. {
  797. struct amdgpu_device *adev = info->dev->dev_private;
  798. WREG32_IO(reg, val);
  799. }
  800. /**
  801. * cail_ioreg_read - read IO register
  802. *
  803. * @info: atom card_info pointer
  804. * @reg: IO register offset
  805. *
  806. * Provides an IO register accessor for the atom interpreter (r4xx+).
  807. * Returns the value of the IO register.
  808. */
  809. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  810. {
  811. struct amdgpu_device *adev = info->dev->dev_private;
  812. uint32_t r;
  813. r = RREG32_IO(reg);
  814. return r;
  815. }
  816. static ssize_t amdgpu_atombios_get_vbios_version(struct device *dev,
  817. struct device_attribute *attr,
  818. char *buf)
  819. {
  820. struct drm_device *ddev = dev_get_drvdata(dev);
  821. struct amdgpu_device *adev = ddev->dev_private;
  822. struct atom_context *ctx = adev->mode_info.atom_context;
  823. return snprintf(buf, PAGE_SIZE, "%s\n", ctx->vbios_version);
  824. }
  825. static DEVICE_ATTR(vbios_version, 0444, amdgpu_atombios_get_vbios_version,
  826. NULL);
  827. /**
  828. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  829. *
  830. * @adev: amdgpu_device pointer
  831. *
  832. * Frees the driver info and register access callbacks for the ATOM
  833. * interpreter (r4xx+).
  834. * Called at driver shutdown.
  835. */
  836. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  837. {
  838. if (adev->mode_info.atom_context) {
  839. kfree(adev->mode_info.atom_context->scratch);
  840. kfree(adev->mode_info.atom_context->iio);
  841. }
  842. kfree(adev->mode_info.atom_context);
  843. adev->mode_info.atom_context = NULL;
  844. kfree(adev->mode_info.atom_card_info);
  845. adev->mode_info.atom_card_info = NULL;
  846. device_remove_file(adev->dev, &dev_attr_vbios_version);
  847. }
  848. /**
  849. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  850. *
  851. * @adev: amdgpu_device pointer
  852. *
  853. * Initializes the driver info and register access callbacks for the
  854. * ATOM interpreter (r4xx+).
  855. * Returns 0 on sucess, -ENOMEM on failure.
  856. * Called at driver startup.
  857. */
  858. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  859. {
  860. struct card_info *atom_card_info =
  861. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  862. int ret;
  863. if (!atom_card_info)
  864. return -ENOMEM;
  865. adev->mode_info.atom_card_info = atom_card_info;
  866. atom_card_info->dev = adev->ddev;
  867. atom_card_info->reg_read = cail_reg_read;
  868. atom_card_info->reg_write = cail_reg_write;
  869. /* needed for iio ops */
  870. if (adev->rio_mem) {
  871. atom_card_info->ioreg_read = cail_ioreg_read;
  872. atom_card_info->ioreg_write = cail_ioreg_write;
  873. } else {
  874. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  875. atom_card_info->ioreg_read = cail_reg_read;
  876. atom_card_info->ioreg_write = cail_reg_write;
  877. }
  878. atom_card_info->mc_read = cail_mc_read;
  879. atom_card_info->mc_write = cail_mc_write;
  880. atom_card_info->pll_read = cail_pll_read;
  881. atom_card_info->pll_write = cail_pll_write;
  882. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  883. if (!adev->mode_info.atom_context) {
  884. amdgpu_atombios_fini(adev);
  885. return -ENOMEM;
  886. }
  887. mutex_init(&adev->mode_info.atom_context->mutex);
  888. if (adev->is_atom_fw) {
  889. amdgpu_atomfirmware_scratch_regs_init(adev);
  890. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  891. } else {
  892. amdgpu_atombios_scratch_regs_init(adev);
  893. amdgpu_atombios_allocate_fb_scratch(adev);
  894. }
  895. ret = device_create_file(adev->dev, &dev_attr_vbios_version);
  896. if (ret) {
  897. DRM_ERROR("Failed to create device file for VBIOS version\n");
  898. return ret;
  899. }
  900. return 0;
  901. }
  902. /* if we get transitioned to only one device, take VGA back */
  903. /**
  904. * amdgpu_vga_set_decode - enable/disable vga decode
  905. *
  906. * @cookie: amdgpu_device pointer
  907. * @state: enable/disable vga decode
  908. *
  909. * Enable/disable vga decode (all asics).
  910. * Returns VGA resource flags.
  911. */
  912. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  913. {
  914. struct amdgpu_device *adev = cookie;
  915. amdgpu_asic_set_vga_state(adev, state);
  916. if (state)
  917. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  918. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  919. else
  920. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  921. }
  922. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  923. {
  924. /* defines number of bits in page table versus page directory,
  925. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  926. * page table and the remaining bits are in the page directory */
  927. if (amdgpu_vm_block_size == -1)
  928. return;
  929. if (amdgpu_vm_block_size < 9) {
  930. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  931. amdgpu_vm_block_size);
  932. goto def_value;
  933. }
  934. if (amdgpu_vm_block_size > 24 ||
  935. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  936. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  937. amdgpu_vm_block_size);
  938. goto def_value;
  939. }
  940. return;
  941. def_value:
  942. amdgpu_vm_block_size = -1;
  943. }
  944. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  945. {
  946. /* no need to check the default value */
  947. if (amdgpu_vm_size == -1)
  948. return;
  949. if (!is_power_of_2(amdgpu_vm_size)) {
  950. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  951. amdgpu_vm_size);
  952. goto def_value;
  953. }
  954. if (amdgpu_vm_size < 1) {
  955. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  956. amdgpu_vm_size);
  957. goto def_value;
  958. }
  959. /*
  960. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  961. */
  962. if (amdgpu_vm_size > 1024) {
  963. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  964. amdgpu_vm_size);
  965. goto def_value;
  966. }
  967. return;
  968. def_value:
  969. amdgpu_vm_size = -1;
  970. }
  971. /**
  972. * amdgpu_check_arguments - validate module params
  973. *
  974. * @adev: amdgpu_device pointer
  975. *
  976. * Validates certain module parameters and updates
  977. * the associated values used by the driver (all asics).
  978. */
  979. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  980. {
  981. if (amdgpu_sched_jobs < 4) {
  982. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  983. amdgpu_sched_jobs);
  984. amdgpu_sched_jobs = 4;
  985. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  986. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  987. amdgpu_sched_jobs);
  988. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  989. }
  990. if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
  991. /* gart size must be greater or equal to 32M */
  992. dev_warn(adev->dev, "gart size (%d) too small\n",
  993. amdgpu_gart_size);
  994. amdgpu_gart_size = -1;
  995. }
  996. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  997. /* gtt size must be greater or equal to 32M */
  998. dev_warn(adev->dev, "gtt size (%d) too small\n",
  999. amdgpu_gtt_size);
  1000. amdgpu_gtt_size = -1;
  1001. }
  1002. /* valid range is between 4 and 9 inclusive */
  1003. if (amdgpu_vm_fragment_size != -1 &&
  1004. (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
  1005. dev_warn(adev->dev, "valid range is between 4 and 9\n");
  1006. amdgpu_vm_fragment_size = -1;
  1007. }
  1008. amdgpu_check_vm_size(adev);
  1009. amdgpu_check_block_size(adev);
  1010. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1011. !is_power_of_2(amdgpu_vram_page_split))) {
  1012. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1013. amdgpu_vram_page_split);
  1014. amdgpu_vram_page_split = 1024;
  1015. }
  1016. }
  1017. /**
  1018. * amdgpu_switcheroo_set_state - set switcheroo state
  1019. *
  1020. * @pdev: pci dev pointer
  1021. * @state: vga_switcheroo state
  1022. *
  1023. * Callback for the switcheroo driver. Suspends or resumes the
  1024. * the asics before or after it is powered up using ACPI methods.
  1025. */
  1026. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1027. {
  1028. struct drm_device *dev = pci_get_drvdata(pdev);
  1029. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1030. return;
  1031. if (state == VGA_SWITCHEROO_ON) {
  1032. pr_info("amdgpu: switched on\n");
  1033. /* don't suspend or resume card normally */
  1034. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1035. amdgpu_device_resume(dev, true, true);
  1036. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1037. drm_kms_helper_poll_enable(dev);
  1038. } else {
  1039. pr_info("amdgpu: switched off\n");
  1040. drm_kms_helper_poll_disable(dev);
  1041. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1042. amdgpu_device_suspend(dev, true, true);
  1043. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1044. }
  1045. }
  1046. /**
  1047. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1048. *
  1049. * @pdev: pci dev pointer
  1050. *
  1051. * Callback for the switcheroo driver. Check of the switcheroo
  1052. * state can be changed.
  1053. * Returns true if the state can be changed, false if not.
  1054. */
  1055. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1056. {
  1057. struct drm_device *dev = pci_get_drvdata(pdev);
  1058. /*
  1059. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1060. * locking inversion with the driver load path. And the access here is
  1061. * completely racy anyway. So don't bother with locking for now.
  1062. */
  1063. return dev->open_count == 0;
  1064. }
  1065. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1066. .set_gpu_state = amdgpu_switcheroo_set_state,
  1067. .reprobe = NULL,
  1068. .can_switch = amdgpu_switcheroo_can_switch,
  1069. };
  1070. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1071. enum amd_ip_block_type block_type,
  1072. enum amd_clockgating_state state)
  1073. {
  1074. int i, r = 0;
  1075. for (i = 0; i < adev->num_ip_blocks; i++) {
  1076. if (!adev->ip_blocks[i].status.valid)
  1077. continue;
  1078. if (adev->ip_blocks[i].version->type != block_type)
  1079. continue;
  1080. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1081. continue;
  1082. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1083. (void *)adev, state);
  1084. if (r)
  1085. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1086. adev->ip_blocks[i].version->funcs->name, r);
  1087. }
  1088. return r;
  1089. }
  1090. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1091. enum amd_ip_block_type block_type,
  1092. enum amd_powergating_state state)
  1093. {
  1094. int i, r = 0;
  1095. for (i = 0; i < adev->num_ip_blocks; i++) {
  1096. if (!adev->ip_blocks[i].status.valid)
  1097. continue;
  1098. if (adev->ip_blocks[i].version->type != block_type)
  1099. continue;
  1100. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1101. continue;
  1102. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1103. (void *)adev, state);
  1104. if (r)
  1105. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1106. adev->ip_blocks[i].version->funcs->name, r);
  1107. }
  1108. return r;
  1109. }
  1110. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1111. {
  1112. int i;
  1113. for (i = 0; i < adev->num_ip_blocks; i++) {
  1114. if (!adev->ip_blocks[i].status.valid)
  1115. continue;
  1116. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1117. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1118. }
  1119. }
  1120. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1121. enum amd_ip_block_type block_type)
  1122. {
  1123. int i, r;
  1124. for (i = 0; i < adev->num_ip_blocks; i++) {
  1125. if (!adev->ip_blocks[i].status.valid)
  1126. continue;
  1127. if (adev->ip_blocks[i].version->type == block_type) {
  1128. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1129. if (r)
  1130. return r;
  1131. break;
  1132. }
  1133. }
  1134. return 0;
  1135. }
  1136. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1137. enum amd_ip_block_type block_type)
  1138. {
  1139. int i;
  1140. for (i = 0; i < adev->num_ip_blocks; i++) {
  1141. if (!adev->ip_blocks[i].status.valid)
  1142. continue;
  1143. if (adev->ip_blocks[i].version->type == block_type)
  1144. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1145. }
  1146. return true;
  1147. }
  1148. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1149. enum amd_ip_block_type type)
  1150. {
  1151. int i;
  1152. for (i = 0; i < adev->num_ip_blocks; i++)
  1153. if (adev->ip_blocks[i].version->type == type)
  1154. return &adev->ip_blocks[i];
  1155. return NULL;
  1156. }
  1157. /**
  1158. * amdgpu_ip_block_version_cmp
  1159. *
  1160. * @adev: amdgpu_device pointer
  1161. * @type: enum amd_ip_block_type
  1162. * @major: major version
  1163. * @minor: minor version
  1164. *
  1165. * return 0 if equal or greater
  1166. * return 1 if smaller or the ip_block doesn't exist
  1167. */
  1168. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1169. enum amd_ip_block_type type,
  1170. u32 major, u32 minor)
  1171. {
  1172. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1173. if (ip_block && ((ip_block->version->major > major) ||
  1174. ((ip_block->version->major == major) &&
  1175. (ip_block->version->minor >= minor))))
  1176. return 0;
  1177. return 1;
  1178. }
  1179. /**
  1180. * amdgpu_ip_block_add
  1181. *
  1182. * @adev: amdgpu_device pointer
  1183. * @ip_block_version: pointer to the IP to add
  1184. *
  1185. * Adds the IP block driver information to the collection of IPs
  1186. * on the asic.
  1187. */
  1188. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1189. const struct amdgpu_ip_block_version *ip_block_version)
  1190. {
  1191. if (!ip_block_version)
  1192. return -EINVAL;
  1193. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1194. ip_block_version->funcs->name);
  1195. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1196. return 0;
  1197. }
  1198. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1199. {
  1200. adev->enable_virtual_display = false;
  1201. if (amdgpu_virtual_display) {
  1202. struct drm_device *ddev = adev->ddev;
  1203. const char *pci_address_name = pci_name(ddev->pdev);
  1204. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1205. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1206. pciaddstr_tmp = pciaddstr;
  1207. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1208. pciaddname = strsep(&pciaddname_tmp, ",");
  1209. if (!strcmp("all", pciaddname)
  1210. || !strcmp(pci_address_name, pciaddname)) {
  1211. long num_crtc;
  1212. int res = -1;
  1213. adev->enable_virtual_display = true;
  1214. if (pciaddname_tmp)
  1215. res = kstrtol(pciaddname_tmp, 10,
  1216. &num_crtc);
  1217. if (!res) {
  1218. if (num_crtc < 1)
  1219. num_crtc = 1;
  1220. if (num_crtc > 6)
  1221. num_crtc = 6;
  1222. adev->mode_info.num_crtc = num_crtc;
  1223. } else {
  1224. adev->mode_info.num_crtc = 1;
  1225. }
  1226. break;
  1227. }
  1228. }
  1229. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1230. amdgpu_virtual_display, pci_address_name,
  1231. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1232. kfree(pciaddstr);
  1233. }
  1234. }
  1235. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1236. {
  1237. const char *chip_name;
  1238. char fw_name[30];
  1239. int err;
  1240. const struct gpu_info_firmware_header_v1_0 *hdr;
  1241. adev->firmware.gpu_info_fw = NULL;
  1242. switch (adev->asic_type) {
  1243. case CHIP_TOPAZ:
  1244. case CHIP_TONGA:
  1245. case CHIP_FIJI:
  1246. case CHIP_POLARIS11:
  1247. case CHIP_POLARIS10:
  1248. case CHIP_POLARIS12:
  1249. case CHIP_CARRIZO:
  1250. case CHIP_STONEY:
  1251. #ifdef CONFIG_DRM_AMDGPU_SI
  1252. case CHIP_VERDE:
  1253. case CHIP_TAHITI:
  1254. case CHIP_PITCAIRN:
  1255. case CHIP_OLAND:
  1256. case CHIP_HAINAN:
  1257. #endif
  1258. #ifdef CONFIG_DRM_AMDGPU_CIK
  1259. case CHIP_BONAIRE:
  1260. case CHIP_HAWAII:
  1261. case CHIP_KAVERI:
  1262. case CHIP_KABINI:
  1263. case CHIP_MULLINS:
  1264. #endif
  1265. default:
  1266. return 0;
  1267. case CHIP_VEGA10:
  1268. chip_name = "vega10";
  1269. break;
  1270. case CHIP_RAVEN:
  1271. chip_name = "raven";
  1272. break;
  1273. }
  1274. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1275. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1276. if (err) {
  1277. dev_err(adev->dev,
  1278. "Failed to load gpu_info firmware \"%s\"\n",
  1279. fw_name);
  1280. goto out;
  1281. }
  1282. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1283. if (err) {
  1284. dev_err(adev->dev,
  1285. "Failed to validate gpu_info firmware \"%s\"\n",
  1286. fw_name);
  1287. goto out;
  1288. }
  1289. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1290. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1291. switch (hdr->version_major) {
  1292. case 1:
  1293. {
  1294. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1295. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1296. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1297. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1298. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1299. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1300. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1301. adev->gfx.config.max_texture_channel_caches =
  1302. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1303. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1304. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1305. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1306. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1307. adev->gfx.config.double_offchip_lds_buf =
  1308. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1309. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1310. adev->gfx.cu_info.max_waves_per_simd =
  1311. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1312. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1313. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1314. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1315. break;
  1316. }
  1317. default:
  1318. dev_err(adev->dev,
  1319. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1320. err = -EINVAL;
  1321. goto out;
  1322. }
  1323. out:
  1324. return err;
  1325. }
  1326. static int amdgpu_early_init(struct amdgpu_device *adev)
  1327. {
  1328. int i, r;
  1329. amdgpu_device_enable_virtual_display(adev);
  1330. switch (adev->asic_type) {
  1331. case CHIP_TOPAZ:
  1332. case CHIP_TONGA:
  1333. case CHIP_FIJI:
  1334. case CHIP_POLARIS11:
  1335. case CHIP_POLARIS10:
  1336. case CHIP_POLARIS12:
  1337. case CHIP_CARRIZO:
  1338. case CHIP_STONEY:
  1339. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1340. adev->family = AMDGPU_FAMILY_CZ;
  1341. else
  1342. adev->family = AMDGPU_FAMILY_VI;
  1343. r = vi_set_ip_blocks(adev);
  1344. if (r)
  1345. return r;
  1346. break;
  1347. #ifdef CONFIG_DRM_AMDGPU_SI
  1348. case CHIP_VERDE:
  1349. case CHIP_TAHITI:
  1350. case CHIP_PITCAIRN:
  1351. case CHIP_OLAND:
  1352. case CHIP_HAINAN:
  1353. adev->family = AMDGPU_FAMILY_SI;
  1354. r = si_set_ip_blocks(adev);
  1355. if (r)
  1356. return r;
  1357. break;
  1358. #endif
  1359. #ifdef CONFIG_DRM_AMDGPU_CIK
  1360. case CHIP_BONAIRE:
  1361. case CHIP_HAWAII:
  1362. case CHIP_KAVERI:
  1363. case CHIP_KABINI:
  1364. case CHIP_MULLINS:
  1365. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1366. adev->family = AMDGPU_FAMILY_CI;
  1367. else
  1368. adev->family = AMDGPU_FAMILY_KV;
  1369. r = cik_set_ip_blocks(adev);
  1370. if (r)
  1371. return r;
  1372. break;
  1373. #endif
  1374. case CHIP_VEGA10:
  1375. case CHIP_RAVEN:
  1376. if (adev->asic_type == CHIP_RAVEN)
  1377. adev->family = AMDGPU_FAMILY_RV;
  1378. else
  1379. adev->family = AMDGPU_FAMILY_AI;
  1380. r = soc15_set_ip_blocks(adev);
  1381. if (r)
  1382. return r;
  1383. break;
  1384. default:
  1385. /* FIXME: not supported yet */
  1386. return -EINVAL;
  1387. }
  1388. r = amdgpu_device_parse_gpu_info_fw(adev);
  1389. if (r)
  1390. return r;
  1391. if (amdgpu_sriov_vf(adev)) {
  1392. r = amdgpu_virt_request_full_gpu(adev, true);
  1393. if (r)
  1394. return r;
  1395. }
  1396. for (i = 0; i < adev->num_ip_blocks; i++) {
  1397. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1398. DRM_ERROR("disabled ip block: %d <%s>\n",
  1399. i, adev->ip_blocks[i].version->funcs->name);
  1400. adev->ip_blocks[i].status.valid = false;
  1401. } else {
  1402. if (adev->ip_blocks[i].version->funcs->early_init) {
  1403. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1404. if (r == -ENOENT) {
  1405. adev->ip_blocks[i].status.valid = false;
  1406. } else if (r) {
  1407. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1408. adev->ip_blocks[i].version->funcs->name, r);
  1409. return r;
  1410. } else {
  1411. adev->ip_blocks[i].status.valid = true;
  1412. }
  1413. } else {
  1414. adev->ip_blocks[i].status.valid = true;
  1415. }
  1416. }
  1417. }
  1418. adev->cg_flags &= amdgpu_cg_mask;
  1419. adev->pg_flags &= amdgpu_pg_mask;
  1420. return 0;
  1421. }
  1422. static int amdgpu_init(struct amdgpu_device *adev)
  1423. {
  1424. int i, r;
  1425. for (i = 0; i < adev->num_ip_blocks; i++) {
  1426. if (!adev->ip_blocks[i].status.valid)
  1427. continue;
  1428. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1429. if (r) {
  1430. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1431. adev->ip_blocks[i].version->funcs->name, r);
  1432. return r;
  1433. }
  1434. adev->ip_blocks[i].status.sw = true;
  1435. /* need to do gmc hw init early so we can allocate gpu mem */
  1436. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1437. r = amdgpu_vram_scratch_init(adev);
  1438. if (r) {
  1439. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1440. return r;
  1441. }
  1442. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1443. if (r) {
  1444. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1445. return r;
  1446. }
  1447. r = amdgpu_wb_init(adev);
  1448. if (r) {
  1449. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1450. return r;
  1451. }
  1452. adev->ip_blocks[i].status.hw = true;
  1453. /* right after GMC hw init, we create CSA */
  1454. if (amdgpu_sriov_vf(adev)) {
  1455. r = amdgpu_allocate_static_csa(adev);
  1456. if (r) {
  1457. DRM_ERROR("allocate CSA failed %d\n", r);
  1458. return r;
  1459. }
  1460. }
  1461. }
  1462. }
  1463. mutex_lock(&adev->firmware.mutex);
  1464. if (amdgpu_ucode_init_bo(adev))
  1465. adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
  1466. mutex_unlock(&adev->firmware.mutex);
  1467. for (i = 0; i < adev->num_ip_blocks; i++) {
  1468. if (!adev->ip_blocks[i].status.sw)
  1469. continue;
  1470. /* gmc hw init is done early */
  1471. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1472. continue;
  1473. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1474. if (r) {
  1475. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1476. adev->ip_blocks[i].version->funcs->name, r);
  1477. return r;
  1478. }
  1479. adev->ip_blocks[i].status.hw = true;
  1480. }
  1481. return 0;
  1482. }
  1483. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1484. {
  1485. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1486. }
  1487. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1488. {
  1489. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1490. AMDGPU_RESET_MAGIC_NUM);
  1491. }
  1492. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1493. {
  1494. int i = 0, r;
  1495. for (i = 0; i < adev->num_ip_blocks; i++) {
  1496. if (!adev->ip_blocks[i].status.valid)
  1497. continue;
  1498. /* skip CG for VCE/UVD, it's handled specially */
  1499. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1500. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1501. /* enable clockgating to save power */
  1502. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1503. AMD_CG_STATE_GATE);
  1504. if (r) {
  1505. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1506. adev->ip_blocks[i].version->funcs->name, r);
  1507. return r;
  1508. }
  1509. }
  1510. }
  1511. return 0;
  1512. }
  1513. static int amdgpu_late_init(struct amdgpu_device *adev)
  1514. {
  1515. int i = 0, r;
  1516. for (i = 0; i < adev->num_ip_blocks; i++) {
  1517. if (!adev->ip_blocks[i].status.valid)
  1518. continue;
  1519. if (adev->ip_blocks[i].version->funcs->late_init) {
  1520. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1521. if (r) {
  1522. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1523. adev->ip_blocks[i].version->funcs->name, r);
  1524. return r;
  1525. }
  1526. adev->ip_blocks[i].status.late_initialized = true;
  1527. }
  1528. }
  1529. mod_delayed_work(system_wq, &adev->late_init_work,
  1530. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1531. amdgpu_fill_reset_magic(adev);
  1532. return 0;
  1533. }
  1534. static int amdgpu_fini(struct amdgpu_device *adev)
  1535. {
  1536. int i, r;
  1537. /* need to disable SMC first */
  1538. for (i = 0; i < adev->num_ip_blocks; i++) {
  1539. if (!adev->ip_blocks[i].status.hw)
  1540. continue;
  1541. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1542. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1543. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1544. AMD_CG_STATE_UNGATE);
  1545. if (r) {
  1546. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1547. adev->ip_blocks[i].version->funcs->name, r);
  1548. return r;
  1549. }
  1550. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1551. /* XXX handle errors */
  1552. if (r) {
  1553. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1554. adev->ip_blocks[i].version->funcs->name, r);
  1555. }
  1556. adev->ip_blocks[i].status.hw = false;
  1557. break;
  1558. }
  1559. }
  1560. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1561. if (!adev->ip_blocks[i].status.hw)
  1562. continue;
  1563. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1564. amdgpu_wb_fini(adev);
  1565. amdgpu_vram_scratch_fini(adev);
  1566. }
  1567. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1568. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1569. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1570. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1571. AMD_CG_STATE_UNGATE);
  1572. if (r) {
  1573. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1574. adev->ip_blocks[i].version->funcs->name, r);
  1575. return r;
  1576. }
  1577. }
  1578. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1579. /* XXX handle errors */
  1580. if (r) {
  1581. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1582. adev->ip_blocks[i].version->funcs->name, r);
  1583. }
  1584. adev->ip_blocks[i].status.hw = false;
  1585. }
  1586. if (adev->firmware.load_type != AMDGPU_FW_LOAD_DIRECT)
  1587. amdgpu_ucode_fini_bo(adev);
  1588. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1589. if (!adev->ip_blocks[i].status.sw)
  1590. continue;
  1591. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1592. /* XXX handle errors */
  1593. if (r) {
  1594. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1595. adev->ip_blocks[i].version->funcs->name, r);
  1596. }
  1597. adev->ip_blocks[i].status.sw = false;
  1598. adev->ip_blocks[i].status.valid = false;
  1599. }
  1600. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1601. if (!adev->ip_blocks[i].status.late_initialized)
  1602. continue;
  1603. if (adev->ip_blocks[i].version->funcs->late_fini)
  1604. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1605. adev->ip_blocks[i].status.late_initialized = false;
  1606. }
  1607. if (amdgpu_sriov_vf(adev))
  1608. amdgpu_virt_release_full_gpu(adev, false);
  1609. return 0;
  1610. }
  1611. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1612. {
  1613. struct amdgpu_device *adev =
  1614. container_of(work, struct amdgpu_device, late_init_work.work);
  1615. amdgpu_late_set_cg_state(adev);
  1616. }
  1617. int amdgpu_suspend(struct amdgpu_device *adev)
  1618. {
  1619. int i, r;
  1620. if (amdgpu_sriov_vf(adev))
  1621. amdgpu_virt_request_full_gpu(adev, false);
  1622. /* ungate SMC block first */
  1623. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1624. AMD_CG_STATE_UNGATE);
  1625. if (r) {
  1626. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1627. }
  1628. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1629. if (!adev->ip_blocks[i].status.valid)
  1630. continue;
  1631. /* ungate blocks so that suspend can properly shut them down */
  1632. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1633. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1634. AMD_CG_STATE_UNGATE);
  1635. if (r) {
  1636. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1637. adev->ip_blocks[i].version->funcs->name, r);
  1638. }
  1639. }
  1640. /* XXX handle errors */
  1641. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1642. /* XXX handle errors */
  1643. if (r) {
  1644. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1645. adev->ip_blocks[i].version->funcs->name, r);
  1646. }
  1647. }
  1648. if (amdgpu_sriov_vf(adev))
  1649. amdgpu_virt_release_full_gpu(adev, false);
  1650. return 0;
  1651. }
  1652. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1653. {
  1654. int i, r;
  1655. static enum amd_ip_block_type ip_order[] = {
  1656. AMD_IP_BLOCK_TYPE_GMC,
  1657. AMD_IP_BLOCK_TYPE_COMMON,
  1658. AMD_IP_BLOCK_TYPE_IH,
  1659. };
  1660. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1661. int j;
  1662. struct amdgpu_ip_block *block;
  1663. for (j = 0; j < adev->num_ip_blocks; j++) {
  1664. block = &adev->ip_blocks[j];
  1665. if (block->version->type != ip_order[i] ||
  1666. !block->status.valid)
  1667. continue;
  1668. r = block->version->funcs->hw_init(adev);
  1669. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1670. }
  1671. }
  1672. return 0;
  1673. }
  1674. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1675. {
  1676. int i, r;
  1677. static enum amd_ip_block_type ip_order[] = {
  1678. AMD_IP_BLOCK_TYPE_SMC,
  1679. AMD_IP_BLOCK_TYPE_DCE,
  1680. AMD_IP_BLOCK_TYPE_GFX,
  1681. AMD_IP_BLOCK_TYPE_SDMA,
  1682. AMD_IP_BLOCK_TYPE_UVD,
  1683. AMD_IP_BLOCK_TYPE_VCE
  1684. };
  1685. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1686. int j;
  1687. struct amdgpu_ip_block *block;
  1688. for (j = 0; j < adev->num_ip_blocks; j++) {
  1689. block = &adev->ip_blocks[j];
  1690. if (block->version->type != ip_order[i] ||
  1691. !block->status.valid)
  1692. continue;
  1693. r = block->version->funcs->hw_init(adev);
  1694. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1695. }
  1696. }
  1697. return 0;
  1698. }
  1699. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1700. {
  1701. int i, r;
  1702. for (i = 0; i < adev->num_ip_blocks; i++) {
  1703. if (!adev->ip_blocks[i].status.valid)
  1704. continue;
  1705. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1706. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1707. adev->ip_blocks[i].version->type ==
  1708. AMD_IP_BLOCK_TYPE_IH) {
  1709. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1710. if (r) {
  1711. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1712. adev->ip_blocks[i].version->funcs->name, r);
  1713. return r;
  1714. }
  1715. }
  1716. }
  1717. return 0;
  1718. }
  1719. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1720. {
  1721. int i, r;
  1722. for (i = 0; i < adev->num_ip_blocks; i++) {
  1723. if (!adev->ip_blocks[i].status.valid)
  1724. continue;
  1725. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1726. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1727. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1728. continue;
  1729. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1730. if (r) {
  1731. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1732. adev->ip_blocks[i].version->funcs->name, r);
  1733. return r;
  1734. }
  1735. }
  1736. return 0;
  1737. }
  1738. static int amdgpu_resume(struct amdgpu_device *adev)
  1739. {
  1740. int r;
  1741. r = amdgpu_resume_phase1(adev);
  1742. if (r)
  1743. return r;
  1744. r = amdgpu_resume_phase2(adev);
  1745. return r;
  1746. }
  1747. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1748. {
  1749. if (adev->is_atom_fw) {
  1750. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1751. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1752. } else {
  1753. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1754. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1755. }
  1756. }
  1757. bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
  1758. {
  1759. switch (asic_type) {
  1760. #if defined(CONFIG_DRM_AMD_DC)
  1761. case CHIP_BONAIRE:
  1762. case CHIP_HAWAII:
  1763. case CHIP_KAVERI:
  1764. case CHIP_CARRIZO:
  1765. case CHIP_STONEY:
  1766. case CHIP_POLARIS11:
  1767. case CHIP_POLARIS10:
  1768. case CHIP_POLARIS12:
  1769. case CHIP_TONGA:
  1770. case CHIP_FIJI:
  1771. #if defined(CONFIG_DRM_AMD_DC_PRE_VEGA)
  1772. return amdgpu_dc != 0;
  1773. #endif
  1774. case CHIP_KABINI:
  1775. case CHIP_MULLINS:
  1776. return amdgpu_dc > 0;
  1777. case CHIP_VEGA10:
  1778. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1779. case CHIP_RAVEN:
  1780. #endif
  1781. return amdgpu_dc != 0;
  1782. #endif
  1783. default:
  1784. return false;
  1785. }
  1786. }
  1787. /**
  1788. * amdgpu_device_has_dc_support - check if dc is supported
  1789. *
  1790. * @adev: amdgpu_device_pointer
  1791. *
  1792. * Returns true for supported, false for not supported
  1793. */
  1794. bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
  1795. {
  1796. if (amdgpu_sriov_vf(adev))
  1797. return false;
  1798. return amdgpu_device_asic_has_dc_support(adev->asic_type);
  1799. }
  1800. /**
  1801. * amdgpu_device_init - initialize the driver
  1802. *
  1803. * @adev: amdgpu_device pointer
  1804. * @pdev: drm dev pointer
  1805. * @pdev: pci dev pointer
  1806. * @flags: driver flags
  1807. *
  1808. * Initializes the driver info and hw (all asics).
  1809. * Returns 0 for success or an error on failure.
  1810. * Called at driver startup.
  1811. */
  1812. int amdgpu_device_init(struct amdgpu_device *adev,
  1813. struct drm_device *ddev,
  1814. struct pci_dev *pdev,
  1815. uint32_t flags)
  1816. {
  1817. int r, i;
  1818. bool runtime = false;
  1819. u32 max_MBps;
  1820. adev->shutdown = false;
  1821. adev->dev = &pdev->dev;
  1822. adev->ddev = ddev;
  1823. adev->pdev = pdev;
  1824. adev->flags = flags;
  1825. adev->asic_type = flags & AMD_ASIC_MASK;
  1826. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1827. adev->mc.gart_size = 512 * 1024 * 1024;
  1828. adev->accel_working = false;
  1829. adev->num_rings = 0;
  1830. adev->mman.buffer_funcs = NULL;
  1831. adev->mman.buffer_funcs_ring = NULL;
  1832. adev->vm_manager.vm_pte_funcs = NULL;
  1833. adev->vm_manager.vm_pte_num_rings = 0;
  1834. adev->gart.gart_funcs = NULL;
  1835. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1836. adev->smc_rreg = &amdgpu_invalid_rreg;
  1837. adev->smc_wreg = &amdgpu_invalid_wreg;
  1838. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1839. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1840. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1841. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1842. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1843. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1844. adev->didt_rreg = &amdgpu_invalid_rreg;
  1845. adev->didt_wreg = &amdgpu_invalid_wreg;
  1846. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1847. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1848. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1849. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1850. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1851. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1852. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1853. /* mutex initialization are all done here so we
  1854. * can recall function without having locking issues */
  1855. atomic_set(&adev->irq.ih.lock, 0);
  1856. mutex_init(&adev->firmware.mutex);
  1857. mutex_init(&adev->pm.mutex);
  1858. mutex_init(&adev->gfx.gpu_clock_mutex);
  1859. mutex_init(&adev->srbm_mutex);
  1860. mutex_init(&adev->grbm_idx_mutex);
  1861. mutex_init(&adev->mn_lock);
  1862. mutex_init(&adev->virt.vf_errors.lock);
  1863. hash_init(adev->mn_hash);
  1864. amdgpu_check_arguments(adev);
  1865. spin_lock_init(&adev->mmio_idx_lock);
  1866. spin_lock_init(&adev->smc_idx_lock);
  1867. spin_lock_init(&adev->pcie_idx_lock);
  1868. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1869. spin_lock_init(&adev->didt_idx_lock);
  1870. spin_lock_init(&adev->gc_cac_idx_lock);
  1871. spin_lock_init(&adev->se_cac_idx_lock);
  1872. spin_lock_init(&adev->audio_endpt_idx_lock);
  1873. spin_lock_init(&adev->mm_stats.lock);
  1874. INIT_LIST_HEAD(&adev->shadow_list);
  1875. mutex_init(&adev->shadow_list_lock);
  1876. INIT_LIST_HEAD(&adev->gtt_list);
  1877. spin_lock_init(&adev->gtt_list_lock);
  1878. INIT_LIST_HEAD(&adev->ring_lru_list);
  1879. spin_lock_init(&adev->ring_lru_list_lock);
  1880. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1881. /* Registers mapping */
  1882. /* TODO: block userspace mapping of io register */
  1883. if (adev->asic_type >= CHIP_BONAIRE) {
  1884. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1885. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1886. } else {
  1887. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1888. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1889. }
  1890. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1891. if (adev->rmmio == NULL) {
  1892. return -ENOMEM;
  1893. }
  1894. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1895. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1896. /* doorbell bar mapping */
  1897. amdgpu_doorbell_init(adev);
  1898. /* io port mapping */
  1899. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1900. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1901. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1902. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1903. break;
  1904. }
  1905. }
  1906. if (adev->rio_mem == NULL)
  1907. DRM_INFO("PCI I/O BAR is not found.\n");
  1908. /* early init functions */
  1909. r = amdgpu_early_init(adev);
  1910. if (r)
  1911. return r;
  1912. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1913. /* this will fail for cards that aren't VGA class devices, just
  1914. * ignore it */
  1915. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1916. if (amdgpu_runtime_pm == 1)
  1917. runtime = true;
  1918. if (amdgpu_device_is_px(ddev))
  1919. runtime = true;
  1920. if (!pci_is_thunderbolt_attached(adev->pdev))
  1921. vga_switcheroo_register_client(adev->pdev,
  1922. &amdgpu_switcheroo_ops, runtime);
  1923. if (runtime)
  1924. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1925. /* Read BIOS */
  1926. if (!amdgpu_get_bios(adev)) {
  1927. r = -EINVAL;
  1928. goto failed;
  1929. }
  1930. r = amdgpu_atombios_init(adev);
  1931. if (r) {
  1932. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1933. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1934. goto failed;
  1935. }
  1936. /* detect if we are with an SRIOV vbios */
  1937. amdgpu_device_detect_sriov_bios(adev);
  1938. /* Post card if necessary */
  1939. if (amdgpu_vpost_needed(adev)) {
  1940. if (!adev->bios) {
  1941. dev_err(adev->dev, "no vBIOS found\n");
  1942. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1943. r = -EINVAL;
  1944. goto failed;
  1945. }
  1946. DRM_INFO("GPU posting now...\n");
  1947. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1948. if (r) {
  1949. dev_err(adev->dev, "gpu post error!\n");
  1950. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1951. goto failed;
  1952. }
  1953. } else {
  1954. DRM_INFO("GPU post is not needed\n");
  1955. }
  1956. if (adev->is_atom_fw) {
  1957. /* Initialize clocks */
  1958. r = amdgpu_atomfirmware_get_clock_info(adev);
  1959. if (r) {
  1960. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1961. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1962. goto failed;
  1963. }
  1964. } else {
  1965. /* Initialize clocks */
  1966. r = amdgpu_atombios_get_clock_info(adev);
  1967. if (r) {
  1968. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1969. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1970. goto failed;
  1971. }
  1972. /* init i2c buses */
  1973. if (!amdgpu_device_has_dc_support(adev))
  1974. amdgpu_atombios_i2c_init(adev);
  1975. }
  1976. /* Fence driver */
  1977. r = amdgpu_fence_driver_init(adev);
  1978. if (r) {
  1979. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1980. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1981. goto failed;
  1982. }
  1983. /* init the mode config */
  1984. drm_mode_config_init(adev->ddev);
  1985. r = amdgpu_init(adev);
  1986. if (r) {
  1987. dev_err(adev->dev, "amdgpu_init failed\n");
  1988. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1989. amdgpu_fini(adev);
  1990. goto failed;
  1991. }
  1992. adev->accel_working = true;
  1993. amdgpu_vm_check_compute_bug(adev);
  1994. /* Initialize the buffer migration limit. */
  1995. if (amdgpu_moverate >= 0)
  1996. max_MBps = amdgpu_moverate;
  1997. else
  1998. max_MBps = 8; /* Allow 8 MB/s. */
  1999. /* Get a log2 for easy divisions. */
  2000. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  2001. r = amdgpu_ib_pool_init(adev);
  2002. if (r) {
  2003. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  2004. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  2005. goto failed;
  2006. }
  2007. r = amdgpu_ib_ring_tests(adev);
  2008. if (r)
  2009. DRM_ERROR("ib ring test failed (%d).\n", r);
  2010. amdgpu_fbdev_init(adev);
  2011. r = amdgpu_pm_sysfs_init(adev);
  2012. if (r)
  2013. DRM_ERROR("registering pm debugfs failed (%d).\n", r);
  2014. r = amdgpu_gem_debugfs_init(adev);
  2015. if (r)
  2016. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  2017. r = amdgpu_debugfs_regs_init(adev);
  2018. if (r)
  2019. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  2020. r = amdgpu_debugfs_test_ib_ring_init(adev);
  2021. if (r)
  2022. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  2023. r = amdgpu_debugfs_firmware_init(adev);
  2024. if (r)
  2025. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  2026. r = amdgpu_debugfs_vbios_dump_init(adev);
  2027. if (r)
  2028. DRM_ERROR("Creating vbios dump debugfs failed (%d).\n", r);
  2029. if ((amdgpu_testing & 1)) {
  2030. if (adev->accel_working)
  2031. amdgpu_test_moves(adev);
  2032. else
  2033. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  2034. }
  2035. if (amdgpu_benchmarking) {
  2036. if (adev->accel_working)
  2037. amdgpu_benchmark(adev, amdgpu_benchmarking);
  2038. else
  2039. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  2040. }
  2041. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  2042. * explicit gating rather than handling it automatically.
  2043. */
  2044. r = amdgpu_late_init(adev);
  2045. if (r) {
  2046. dev_err(adev->dev, "amdgpu_late_init failed\n");
  2047. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  2048. goto failed;
  2049. }
  2050. return 0;
  2051. failed:
  2052. amdgpu_vf_error_trans_all(adev);
  2053. if (runtime)
  2054. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2055. return r;
  2056. }
  2057. /**
  2058. * amdgpu_device_fini - tear down the driver
  2059. *
  2060. * @adev: amdgpu_device pointer
  2061. *
  2062. * Tear down the driver info (all asics).
  2063. * Called at driver shutdown.
  2064. */
  2065. void amdgpu_device_fini(struct amdgpu_device *adev)
  2066. {
  2067. int r;
  2068. DRM_INFO("amdgpu: finishing device.\n");
  2069. adev->shutdown = true;
  2070. if (adev->mode_info.mode_config_initialized)
  2071. drm_crtc_force_disable_all(adev->ddev);
  2072. /* evict vram memory */
  2073. amdgpu_bo_evict_vram(adev);
  2074. amdgpu_ib_pool_fini(adev);
  2075. amdgpu_fence_driver_fini(adev);
  2076. amdgpu_fbdev_fini(adev);
  2077. r = amdgpu_fini(adev);
  2078. if (adev->firmware.gpu_info_fw) {
  2079. release_firmware(adev->firmware.gpu_info_fw);
  2080. adev->firmware.gpu_info_fw = NULL;
  2081. }
  2082. adev->accel_working = false;
  2083. cancel_delayed_work_sync(&adev->late_init_work);
  2084. /* free i2c buses */
  2085. if (!amdgpu_device_has_dc_support(adev))
  2086. amdgpu_i2c_fini(adev);
  2087. amdgpu_atombios_fini(adev);
  2088. kfree(adev->bios);
  2089. adev->bios = NULL;
  2090. if (!pci_is_thunderbolt_attached(adev->pdev))
  2091. vga_switcheroo_unregister_client(adev->pdev);
  2092. if (adev->flags & AMD_IS_PX)
  2093. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2094. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2095. if (adev->rio_mem)
  2096. pci_iounmap(adev->pdev, adev->rio_mem);
  2097. adev->rio_mem = NULL;
  2098. iounmap(adev->rmmio);
  2099. adev->rmmio = NULL;
  2100. amdgpu_doorbell_fini(adev);
  2101. amdgpu_pm_sysfs_fini(adev);
  2102. amdgpu_debugfs_regs_cleanup(adev);
  2103. }
  2104. /*
  2105. * Suspend & resume.
  2106. */
  2107. /**
  2108. * amdgpu_device_suspend - initiate device suspend
  2109. *
  2110. * @pdev: drm dev pointer
  2111. * @state: suspend state
  2112. *
  2113. * Puts the hw in the suspend state (all asics).
  2114. * Returns 0 for success or an error on failure.
  2115. * Called at driver suspend.
  2116. */
  2117. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2118. {
  2119. struct amdgpu_device *adev;
  2120. struct drm_crtc *crtc;
  2121. struct drm_connector *connector;
  2122. int r;
  2123. if (dev == NULL || dev->dev_private == NULL) {
  2124. return -ENODEV;
  2125. }
  2126. adev = dev->dev_private;
  2127. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2128. return 0;
  2129. drm_kms_helper_poll_disable(dev);
  2130. if (!amdgpu_device_has_dc_support(adev)) {
  2131. /* turn off display hw */
  2132. drm_modeset_lock_all(dev);
  2133. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2134. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2135. }
  2136. drm_modeset_unlock_all(dev);
  2137. }
  2138. amdgpu_amdkfd_suspend(adev);
  2139. /* unpin the front buffers and cursors */
  2140. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2141. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2142. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2143. struct amdgpu_bo *robj;
  2144. if (amdgpu_crtc->cursor_bo) {
  2145. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2146. r = amdgpu_bo_reserve(aobj, true);
  2147. if (r == 0) {
  2148. amdgpu_bo_unpin(aobj);
  2149. amdgpu_bo_unreserve(aobj);
  2150. }
  2151. }
  2152. if (rfb == NULL || rfb->obj == NULL) {
  2153. continue;
  2154. }
  2155. robj = gem_to_amdgpu_bo(rfb->obj);
  2156. /* don't unpin kernel fb objects */
  2157. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2158. r = amdgpu_bo_reserve(robj, true);
  2159. if (r == 0) {
  2160. amdgpu_bo_unpin(robj);
  2161. amdgpu_bo_unreserve(robj);
  2162. }
  2163. }
  2164. }
  2165. /* evict vram memory */
  2166. amdgpu_bo_evict_vram(adev);
  2167. amdgpu_fence_driver_suspend(adev);
  2168. r = amdgpu_suspend(adev);
  2169. /* evict remaining vram memory
  2170. * This second call to evict vram is to evict the gart page table
  2171. * using the CPU.
  2172. */
  2173. amdgpu_bo_evict_vram(adev);
  2174. amdgpu_atombios_scratch_regs_save(adev);
  2175. pci_save_state(dev->pdev);
  2176. if (suspend) {
  2177. /* Shut down the device */
  2178. pci_disable_device(dev->pdev);
  2179. pci_set_power_state(dev->pdev, PCI_D3hot);
  2180. } else {
  2181. r = amdgpu_asic_reset(adev);
  2182. if (r)
  2183. DRM_ERROR("amdgpu asic reset failed\n");
  2184. }
  2185. if (fbcon) {
  2186. console_lock();
  2187. amdgpu_fbdev_set_suspend(adev, 1);
  2188. console_unlock();
  2189. }
  2190. return 0;
  2191. }
  2192. /**
  2193. * amdgpu_device_resume - initiate device resume
  2194. *
  2195. * @pdev: drm dev pointer
  2196. *
  2197. * Bring the hw back to operating state (all asics).
  2198. * Returns 0 for success or an error on failure.
  2199. * Called at driver resume.
  2200. */
  2201. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2202. {
  2203. struct drm_connector *connector;
  2204. struct amdgpu_device *adev = dev->dev_private;
  2205. struct drm_crtc *crtc;
  2206. int r = 0;
  2207. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2208. return 0;
  2209. if (fbcon)
  2210. console_lock();
  2211. if (resume) {
  2212. pci_set_power_state(dev->pdev, PCI_D0);
  2213. pci_restore_state(dev->pdev);
  2214. r = pci_enable_device(dev->pdev);
  2215. if (r)
  2216. goto unlock;
  2217. }
  2218. amdgpu_atombios_scratch_regs_restore(adev);
  2219. /* post card */
  2220. if (amdgpu_need_post(adev)) {
  2221. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2222. if (r)
  2223. DRM_ERROR("amdgpu asic init failed\n");
  2224. }
  2225. r = amdgpu_resume(adev);
  2226. if (r) {
  2227. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2228. goto unlock;
  2229. }
  2230. amdgpu_fence_driver_resume(adev);
  2231. if (resume) {
  2232. r = amdgpu_ib_ring_tests(adev);
  2233. if (r)
  2234. DRM_ERROR("ib ring test failed (%d).\n", r);
  2235. }
  2236. r = amdgpu_late_init(adev);
  2237. if (r)
  2238. goto unlock;
  2239. /* pin cursors */
  2240. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2241. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2242. if (amdgpu_crtc->cursor_bo) {
  2243. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2244. r = amdgpu_bo_reserve(aobj, true);
  2245. if (r == 0) {
  2246. r = amdgpu_bo_pin(aobj,
  2247. AMDGPU_GEM_DOMAIN_VRAM,
  2248. &amdgpu_crtc->cursor_addr);
  2249. if (r != 0)
  2250. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2251. amdgpu_bo_unreserve(aobj);
  2252. }
  2253. }
  2254. }
  2255. r = amdgpu_amdkfd_resume(adev);
  2256. if (r)
  2257. return r;
  2258. /* blat the mode back in */
  2259. if (fbcon) {
  2260. if (!amdgpu_device_has_dc_support(adev)) {
  2261. /* pre DCE11 */
  2262. drm_helper_resume_force_mode(dev);
  2263. /* turn on display hw */
  2264. drm_modeset_lock_all(dev);
  2265. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2266. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2267. }
  2268. drm_modeset_unlock_all(dev);
  2269. } else {
  2270. /*
  2271. * There is no equivalent atomic helper to turn on
  2272. * display, so we defined our own function for this,
  2273. * once suspend resume is supported by the atomic
  2274. * framework this will be reworked
  2275. */
  2276. amdgpu_dm_display_resume(adev);
  2277. }
  2278. }
  2279. drm_kms_helper_poll_enable(dev);
  2280. /*
  2281. * Most of the connector probing functions try to acquire runtime pm
  2282. * refs to ensure that the GPU is powered on when connector polling is
  2283. * performed. Since we're calling this from a runtime PM callback,
  2284. * trying to acquire rpm refs will cause us to deadlock.
  2285. *
  2286. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2287. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2288. */
  2289. #ifdef CONFIG_PM
  2290. dev->dev->power.disable_depth++;
  2291. #endif
  2292. if (!amdgpu_device_has_dc_support(adev))
  2293. drm_helper_hpd_irq_event(dev);
  2294. else
  2295. drm_kms_helper_hotplug_event(dev);
  2296. #ifdef CONFIG_PM
  2297. dev->dev->power.disable_depth--;
  2298. #endif
  2299. if (fbcon)
  2300. amdgpu_fbdev_set_suspend(adev, 0);
  2301. unlock:
  2302. if (fbcon)
  2303. console_unlock();
  2304. return r;
  2305. }
  2306. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2307. {
  2308. int i;
  2309. bool asic_hang = false;
  2310. for (i = 0; i < adev->num_ip_blocks; i++) {
  2311. if (!adev->ip_blocks[i].status.valid)
  2312. continue;
  2313. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2314. adev->ip_blocks[i].status.hang =
  2315. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2316. if (adev->ip_blocks[i].status.hang) {
  2317. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2318. asic_hang = true;
  2319. }
  2320. }
  2321. return asic_hang;
  2322. }
  2323. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2324. {
  2325. int i, r = 0;
  2326. for (i = 0; i < adev->num_ip_blocks; i++) {
  2327. if (!adev->ip_blocks[i].status.valid)
  2328. continue;
  2329. if (adev->ip_blocks[i].status.hang &&
  2330. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2331. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2332. if (r)
  2333. return r;
  2334. }
  2335. }
  2336. return 0;
  2337. }
  2338. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2339. {
  2340. int i;
  2341. for (i = 0; i < adev->num_ip_blocks; i++) {
  2342. if (!adev->ip_blocks[i].status.valid)
  2343. continue;
  2344. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2345. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2346. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2347. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
  2348. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
  2349. if (adev->ip_blocks[i].status.hang) {
  2350. DRM_INFO("Some block need full reset!\n");
  2351. return true;
  2352. }
  2353. }
  2354. }
  2355. return false;
  2356. }
  2357. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2358. {
  2359. int i, r = 0;
  2360. for (i = 0; i < adev->num_ip_blocks; i++) {
  2361. if (!adev->ip_blocks[i].status.valid)
  2362. continue;
  2363. if (adev->ip_blocks[i].status.hang &&
  2364. adev->ip_blocks[i].version->funcs->soft_reset) {
  2365. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2366. if (r)
  2367. return r;
  2368. }
  2369. }
  2370. return 0;
  2371. }
  2372. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2373. {
  2374. int i, r = 0;
  2375. for (i = 0; i < adev->num_ip_blocks; i++) {
  2376. if (!adev->ip_blocks[i].status.valid)
  2377. continue;
  2378. if (adev->ip_blocks[i].status.hang &&
  2379. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2380. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2381. if (r)
  2382. return r;
  2383. }
  2384. return 0;
  2385. }
  2386. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2387. {
  2388. if (adev->flags & AMD_IS_APU)
  2389. return false;
  2390. return amdgpu_lockup_timeout > 0 ? true : false;
  2391. }
  2392. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2393. struct amdgpu_ring *ring,
  2394. struct amdgpu_bo *bo,
  2395. struct dma_fence **fence)
  2396. {
  2397. uint32_t domain;
  2398. int r;
  2399. if (!bo->shadow)
  2400. return 0;
  2401. r = amdgpu_bo_reserve(bo, true);
  2402. if (r)
  2403. return r;
  2404. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2405. /* if bo has been evicted, then no need to recover */
  2406. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2407. r = amdgpu_bo_validate(bo->shadow);
  2408. if (r) {
  2409. DRM_ERROR("bo validate failed!\n");
  2410. goto err;
  2411. }
  2412. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2413. NULL, fence, true);
  2414. if (r) {
  2415. DRM_ERROR("recover page table failed!\n");
  2416. goto err;
  2417. }
  2418. }
  2419. err:
  2420. amdgpu_bo_unreserve(bo);
  2421. return r;
  2422. }
  2423. /**
  2424. * amdgpu_sriov_gpu_reset - reset the asic
  2425. *
  2426. * @adev: amdgpu device pointer
  2427. * @job: which job trigger hang
  2428. *
  2429. * Attempt the reset the GPU if it has hung (all asics).
  2430. * for SRIOV case.
  2431. * Returns 0 for success or an error on failure.
  2432. */
  2433. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2434. {
  2435. int i, j, r = 0;
  2436. int resched;
  2437. struct amdgpu_bo *bo, *tmp;
  2438. struct amdgpu_ring *ring;
  2439. struct dma_fence *fence = NULL, *next = NULL;
  2440. mutex_lock(&adev->virt.lock_reset);
  2441. atomic_inc(&adev->gpu_reset_counter);
  2442. adev->in_sriov_reset = true;
  2443. /* block TTM */
  2444. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2445. /* we start from the ring trigger GPU hang */
  2446. j = job ? job->ring->idx : 0;
  2447. /* block scheduler */
  2448. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2449. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2450. if (!ring || !ring->sched.thread)
  2451. continue;
  2452. kthread_park(ring->sched.thread);
  2453. if (job && j != i)
  2454. continue;
  2455. /* here give the last chance to check if job removed from mirror-list
  2456. * since we already pay some time on kthread_park */
  2457. if (job && list_empty(&job->base.node)) {
  2458. kthread_unpark(ring->sched.thread);
  2459. goto give_up_reset;
  2460. }
  2461. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2462. amd_sched_job_kickout(&job->base);
  2463. /* only do job_reset on the hang ring if @job not NULL */
  2464. amd_sched_hw_job_reset(&ring->sched);
  2465. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2466. amdgpu_fence_driver_force_completion_ring(ring);
  2467. }
  2468. /* request to take full control of GPU before re-initialization */
  2469. if (job)
  2470. amdgpu_virt_reset_gpu(adev);
  2471. else
  2472. amdgpu_virt_request_full_gpu(adev, true);
  2473. /* Resume IP prior to SMC */
  2474. amdgpu_sriov_reinit_early(adev);
  2475. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2476. amdgpu_ttm_recover_gart(adev);
  2477. /* now we are okay to resume SMC/CP/SDMA */
  2478. amdgpu_sriov_reinit_late(adev);
  2479. amdgpu_irq_gpu_reset_resume_helper(adev);
  2480. if (amdgpu_ib_ring_tests(adev))
  2481. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2482. /* release full control of GPU after ib test */
  2483. amdgpu_virt_release_full_gpu(adev, true);
  2484. DRM_INFO("recover vram bo from shadow\n");
  2485. ring = adev->mman.buffer_funcs_ring;
  2486. mutex_lock(&adev->shadow_list_lock);
  2487. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2488. next = NULL;
  2489. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2490. if (fence) {
  2491. r = dma_fence_wait(fence, false);
  2492. if (r) {
  2493. WARN(r, "recovery from shadow isn't completed\n");
  2494. break;
  2495. }
  2496. }
  2497. dma_fence_put(fence);
  2498. fence = next;
  2499. }
  2500. mutex_unlock(&adev->shadow_list_lock);
  2501. if (fence) {
  2502. r = dma_fence_wait(fence, false);
  2503. if (r)
  2504. WARN(r, "recovery from shadow isn't completed\n");
  2505. }
  2506. dma_fence_put(fence);
  2507. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2508. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2509. if (!ring || !ring->sched.thread)
  2510. continue;
  2511. if (job && j != i) {
  2512. kthread_unpark(ring->sched.thread);
  2513. continue;
  2514. }
  2515. amd_sched_job_recovery(&ring->sched);
  2516. kthread_unpark(ring->sched.thread);
  2517. }
  2518. drm_helper_resume_force_mode(adev->ddev);
  2519. give_up_reset:
  2520. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2521. if (r) {
  2522. /* bad news, how to tell it to userspace ? */
  2523. dev_info(adev->dev, "GPU reset failed\n");
  2524. } else {
  2525. dev_info(adev->dev, "GPU reset successed!\n");
  2526. }
  2527. adev->in_sriov_reset = false;
  2528. mutex_unlock(&adev->virt.lock_reset);
  2529. return r;
  2530. }
  2531. /**
  2532. * amdgpu_gpu_reset - reset the asic
  2533. *
  2534. * @adev: amdgpu device pointer
  2535. *
  2536. * Attempt the reset the GPU if it has hung (all asics).
  2537. * Returns 0 for success or an error on failure.
  2538. */
  2539. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2540. {
  2541. struct drm_atomic_state *state = NULL;
  2542. int i, r;
  2543. int resched;
  2544. bool need_full_reset, vram_lost = false;
  2545. if (!amdgpu_check_soft_reset(adev)) {
  2546. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2547. return 0;
  2548. }
  2549. atomic_inc(&adev->gpu_reset_counter);
  2550. /* block TTM */
  2551. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2552. /* store modesetting */
  2553. if (amdgpu_device_has_dc_support(adev))
  2554. state = drm_atomic_helper_suspend(adev->ddev);
  2555. /* block scheduler */
  2556. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2557. struct amdgpu_ring *ring = adev->rings[i];
  2558. if (!ring || !ring->sched.thread)
  2559. continue;
  2560. kthread_park(ring->sched.thread);
  2561. amd_sched_hw_job_reset(&ring->sched);
  2562. }
  2563. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2564. amdgpu_fence_driver_force_completion(adev);
  2565. need_full_reset = amdgpu_need_full_reset(adev);
  2566. if (!need_full_reset) {
  2567. amdgpu_pre_soft_reset(adev);
  2568. r = amdgpu_soft_reset(adev);
  2569. amdgpu_post_soft_reset(adev);
  2570. if (r || amdgpu_check_soft_reset(adev)) {
  2571. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2572. need_full_reset = true;
  2573. }
  2574. }
  2575. if (need_full_reset) {
  2576. r = amdgpu_suspend(adev);
  2577. retry:
  2578. amdgpu_atombios_scratch_regs_save(adev);
  2579. r = amdgpu_asic_reset(adev);
  2580. amdgpu_atombios_scratch_regs_restore(adev);
  2581. /* post card */
  2582. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2583. if (!r) {
  2584. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2585. r = amdgpu_resume_phase1(adev);
  2586. if (r)
  2587. goto out;
  2588. vram_lost = amdgpu_check_vram_lost(adev);
  2589. if (vram_lost) {
  2590. DRM_ERROR("VRAM is lost!\n");
  2591. atomic_inc(&adev->vram_lost_counter);
  2592. }
  2593. r = amdgpu_ttm_recover_gart(adev);
  2594. if (r)
  2595. goto out;
  2596. r = amdgpu_resume_phase2(adev);
  2597. if (r)
  2598. goto out;
  2599. if (vram_lost)
  2600. amdgpu_fill_reset_magic(adev);
  2601. }
  2602. }
  2603. out:
  2604. if (!r) {
  2605. amdgpu_irq_gpu_reset_resume_helper(adev);
  2606. r = amdgpu_ib_ring_tests(adev);
  2607. if (r) {
  2608. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2609. r = amdgpu_suspend(adev);
  2610. need_full_reset = true;
  2611. goto retry;
  2612. }
  2613. /**
  2614. * recovery vm page tables, since we cannot depend on VRAM is
  2615. * consistent after gpu full reset.
  2616. */
  2617. if (need_full_reset && amdgpu_need_backup(adev)) {
  2618. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2619. struct amdgpu_bo *bo, *tmp;
  2620. struct dma_fence *fence = NULL, *next = NULL;
  2621. DRM_INFO("recover vram bo from shadow\n");
  2622. mutex_lock(&adev->shadow_list_lock);
  2623. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2624. next = NULL;
  2625. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2626. if (fence) {
  2627. r = dma_fence_wait(fence, false);
  2628. if (r) {
  2629. WARN(r, "recovery from shadow isn't completed\n");
  2630. break;
  2631. }
  2632. }
  2633. dma_fence_put(fence);
  2634. fence = next;
  2635. }
  2636. mutex_unlock(&adev->shadow_list_lock);
  2637. if (fence) {
  2638. r = dma_fence_wait(fence, false);
  2639. if (r)
  2640. WARN(r, "recovery from shadow isn't completed\n");
  2641. }
  2642. dma_fence_put(fence);
  2643. }
  2644. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2645. struct amdgpu_ring *ring = adev->rings[i];
  2646. if (!ring || !ring->sched.thread)
  2647. continue;
  2648. amd_sched_job_recovery(&ring->sched);
  2649. kthread_unpark(ring->sched.thread);
  2650. }
  2651. } else {
  2652. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2653. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2654. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2655. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2656. kthread_unpark(adev->rings[i]->sched.thread);
  2657. }
  2658. }
  2659. }
  2660. if (amdgpu_device_has_dc_support(adev)) {
  2661. r = drm_atomic_helper_resume(adev->ddev, state);
  2662. amdgpu_dm_display_resume(adev);
  2663. } else
  2664. drm_helper_resume_force_mode(adev->ddev);
  2665. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2666. if (r) {
  2667. /* bad news, how to tell it to userspace ? */
  2668. dev_info(adev->dev, "GPU reset failed\n");
  2669. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2670. }
  2671. else {
  2672. dev_info(adev->dev, "GPU reset successed!\n");
  2673. }
  2674. amdgpu_vf_error_trans_all(adev);
  2675. return r;
  2676. }
  2677. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2678. {
  2679. u32 mask;
  2680. int ret;
  2681. if (amdgpu_pcie_gen_cap)
  2682. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2683. if (amdgpu_pcie_lane_cap)
  2684. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2685. /* covers APUs as well */
  2686. if (pci_is_root_bus(adev->pdev->bus)) {
  2687. if (adev->pm.pcie_gen_mask == 0)
  2688. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2689. if (adev->pm.pcie_mlw_mask == 0)
  2690. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2691. return;
  2692. }
  2693. if (adev->pm.pcie_gen_mask == 0) {
  2694. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2695. if (!ret) {
  2696. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2697. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2698. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2699. if (mask & DRM_PCIE_SPEED_25)
  2700. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2701. if (mask & DRM_PCIE_SPEED_50)
  2702. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2703. if (mask & DRM_PCIE_SPEED_80)
  2704. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2705. } else {
  2706. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2707. }
  2708. }
  2709. if (adev->pm.pcie_mlw_mask == 0) {
  2710. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2711. if (!ret) {
  2712. switch (mask) {
  2713. case 32:
  2714. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2715. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2716. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2717. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2718. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2719. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2720. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2721. break;
  2722. case 16:
  2723. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2724. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2725. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2726. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2727. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2728. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2729. break;
  2730. case 12:
  2731. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2732. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2733. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2734. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2735. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2736. break;
  2737. case 8:
  2738. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2739. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2740. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2741. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2742. break;
  2743. case 4:
  2744. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2745. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2746. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2747. break;
  2748. case 2:
  2749. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2750. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2751. break;
  2752. case 1:
  2753. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2754. break;
  2755. default:
  2756. break;
  2757. }
  2758. } else {
  2759. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2760. }
  2761. }
  2762. }
  2763. /*
  2764. * Debugfs
  2765. */
  2766. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2767. const struct drm_info_list *files,
  2768. unsigned nfiles)
  2769. {
  2770. unsigned i;
  2771. for (i = 0; i < adev->debugfs_count; i++) {
  2772. if (adev->debugfs[i].files == files) {
  2773. /* Already registered */
  2774. return 0;
  2775. }
  2776. }
  2777. i = adev->debugfs_count + 1;
  2778. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2779. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2780. DRM_ERROR("Report so we increase "
  2781. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2782. return -EINVAL;
  2783. }
  2784. adev->debugfs[adev->debugfs_count].files = files;
  2785. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2786. adev->debugfs_count = i;
  2787. #if defined(CONFIG_DEBUG_FS)
  2788. drm_debugfs_create_files(files, nfiles,
  2789. adev->ddev->primary->debugfs_root,
  2790. adev->ddev->primary);
  2791. #endif
  2792. return 0;
  2793. }
  2794. #if defined(CONFIG_DEBUG_FS)
  2795. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2796. size_t size, loff_t *pos)
  2797. {
  2798. struct amdgpu_device *adev = file_inode(f)->i_private;
  2799. ssize_t result = 0;
  2800. int r;
  2801. bool pm_pg_lock, use_bank;
  2802. unsigned instance_bank, sh_bank, se_bank;
  2803. if (size & 0x3 || *pos & 0x3)
  2804. return -EINVAL;
  2805. /* are we reading registers for which a PG lock is necessary? */
  2806. pm_pg_lock = (*pos >> 23) & 1;
  2807. if (*pos & (1ULL << 62)) {
  2808. se_bank = (*pos >> 24) & 0x3FF;
  2809. sh_bank = (*pos >> 34) & 0x3FF;
  2810. instance_bank = (*pos >> 44) & 0x3FF;
  2811. if (se_bank == 0x3FF)
  2812. se_bank = 0xFFFFFFFF;
  2813. if (sh_bank == 0x3FF)
  2814. sh_bank = 0xFFFFFFFF;
  2815. if (instance_bank == 0x3FF)
  2816. instance_bank = 0xFFFFFFFF;
  2817. use_bank = 1;
  2818. } else {
  2819. use_bank = 0;
  2820. }
  2821. *pos &= (1UL << 22) - 1;
  2822. if (use_bank) {
  2823. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2824. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2825. return -EINVAL;
  2826. mutex_lock(&adev->grbm_idx_mutex);
  2827. amdgpu_gfx_select_se_sh(adev, se_bank,
  2828. sh_bank, instance_bank);
  2829. }
  2830. if (pm_pg_lock)
  2831. mutex_lock(&adev->pm.mutex);
  2832. while (size) {
  2833. uint32_t value;
  2834. if (*pos > adev->rmmio_size)
  2835. goto end;
  2836. value = RREG32(*pos >> 2);
  2837. r = put_user(value, (uint32_t *)buf);
  2838. if (r) {
  2839. result = r;
  2840. goto end;
  2841. }
  2842. result += 4;
  2843. buf += 4;
  2844. *pos += 4;
  2845. size -= 4;
  2846. }
  2847. end:
  2848. if (use_bank) {
  2849. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2850. mutex_unlock(&adev->grbm_idx_mutex);
  2851. }
  2852. if (pm_pg_lock)
  2853. mutex_unlock(&adev->pm.mutex);
  2854. return result;
  2855. }
  2856. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2857. size_t size, loff_t *pos)
  2858. {
  2859. struct amdgpu_device *adev = file_inode(f)->i_private;
  2860. ssize_t result = 0;
  2861. int r;
  2862. bool pm_pg_lock, use_bank;
  2863. unsigned instance_bank, sh_bank, se_bank;
  2864. if (size & 0x3 || *pos & 0x3)
  2865. return -EINVAL;
  2866. /* are we reading registers for which a PG lock is necessary? */
  2867. pm_pg_lock = (*pos >> 23) & 1;
  2868. if (*pos & (1ULL << 62)) {
  2869. se_bank = (*pos >> 24) & 0x3FF;
  2870. sh_bank = (*pos >> 34) & 0x3FF;
  2871. instance_bank = (*pos >> 44) & 0x3FF;
  2872. if (se_bank == 0x3FF)
  2873. se_bank = 0xFFFFFFFF;
  2874. if (sh_bank == 0x3FF)
  2875. sh_bank = 0xFFFFFFFF;
  2876. if (instance_bank == 0x3FF)
  2877. instance_bank = 0xFFFFFFFF;
  2878. use_bank = 1;
  2879. } else {
  2880. use_bank = 0;
  2881. }
  2882. *pos &= (1UL << 22) - 1;
  2883. if (use_bank) {
  2884. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2885. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2886. return -EINVAL;
  2887. mutex_lock(&adev->grbm_idx_mutex);
  2888. amdgpu_gfx_select_se_sh(adev, se_bank,
  2889. sh_bank, instance_bank);
  2890. }
  2891. if (pm_pg_lock)
  2892. mutex_lock(&adev->pm.mutex);
  2893. while (size) {
  2894. uint32_t value;
  2895. if (*pos > adev->rmmio_size)
  2896. return result;
  2897. r = get_user(value, (uint32_t *)buf);
  2898. if (r)
  2899. return r;
  2900. WREG32(*pos >> 2, value);
  2901. result += 4;
  2902. buf += 4;
  2903. *pos += 4;
  2904. size -= 4;
  2905. }
  2906. if (use_bank) {
  2907. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2908. mutex_unlock(&adev->grbm_idx_mutex);
  2909. }
  2910. if (pm_pg_lock)
  2911. mutex_unlock(&adev->pm.mutex);
  2912. return result;
  2913. }
  2914. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2915. size_t size, loff_t *pos)
  2916. {
  2917. struct amdgpu_device *adev = file_inode(f)->i_private;
  2918. ssize_t result = 0;
  2919. int r;
  2920. if (size & 0x3 || *pos & 0x3)
  2921. return -EINVAL;
  2922. while (size) {
  2923. uint32_t value;
  2924. value = RREG32_PCIE(*pos >> 2);
  2925. r = put_user(value, (uint32_t *)buf);
  2926. if (r)
  2927. return r;
  2928. result += 4;
  2929. buf += 4;
  2930. *pos += 4;
  2931. size -= 4;
  2932. }
  2933. return result;
  2934. }
  2935. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2936. size_t size, loff_t *pos)
  2937. {
  2938. struct amdgpu_device *adev = file_inode(f)->i_private;
  2939. ssize_t result = 0;
  2940. int r;
  2941. if (size & 0x3 || *pos & 0x3)
  2942. return -EINVAL;
  2943. while (size) {
  2944. uint32_t value;
  2945. r = get_user(value, (uint32_t *)buf);
  2946. if (r)
  2947. return r;
  2948. WREG32_PCIE(*pos >> 2, value);
  2949. result += 4;
  2950. buf += 4;
  2951. *pos += 4;
  2952. size -= 4;
  2953. }
  2954. return result;
  2955. }
  2956. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2957. size_t size, loff_t *pos)
  2958. {
  2959. struct amdgpu_device *adev = file_inode(f)->i_private;
  2960. ssize_t result = 0;
  2961. int r;
  2962. if (size & 0x3 || *pos & 0x3)
  2963. return -EINVAL;
  2964. while (size) {
  2965. uint32_t value;
  2966. value = RREG32_DIDT(*pos >> 2);
  2967. r = put_user(value, (uint32_t *)buf);
  2968. if (r)
  2969. return r;
  2970. result += 4;
  2971. buf += 4;
  2972. *pos += 4;
  2973. size -= 4;
  2974. }
  2975. return result;
  2976. }
  2977. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2978. size_t size, loff_t *pos)
  2979. {
  2980. struct amdgpu_device *adev = file_inode(f)->i_private;
  2981. ssize_t result = 0;
  2982. int r;
  2983. if (size & 0x3 || *pos & 0x3)
  2984. return -EINVAL;
  2985. while (size) {
  2986. uint32_t value;
  2987. r = get_user(value, (uint32_t *)buf);
  2988. if (r)
  2989. return r;
  2990. WREG32_DIDT(*pos >> 2, value);
  2991. result += 4;
  2992. buf += 4;
  2993. *pos += 4;
  2994. size -= 4;
  2995. }
  2996. return result;
  2997. }
  2998. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2999. size_t size, loff_t *pos)
  3000. {
  3001. struct amdgpu_device *adev = file_inode(f)->i_private;
  3002. ssize_t result = 0;
  3003. int r;
  3004. if (size & 0x3 || *pos & 0x3)
  3005. return -EINVAL;
  3006. while (size) {
  3007. uint32_t value;
  3008. value = RREG32_SMC(*pos);
  3009. r = put_user(value, (uint32_t *)buf);
  3010. if (r)
  3011. return r;
  3012. result += 4;
  3013. buf += 4;
  3014. *pos += 4;
  3015. size -= 4;
  3016. }
  3017. return result;
  3018. }
  3019. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  3020. size_t size, loff_t *pos)
  3021. {
  3022. struct amdgpu_device *adev = file_inode(f)->i_private;
  3023. ssize_t result = 0;
  3024. int r;
  3025. if (size & 0x3 || *pos & 0x3)
  3026. return -EINVAL;
  3027. while (size) {
  3028. uint32_t value;
  3029. r = get_user(value, (uint32_t *)buf);
  3030. if (r)
  3031. return r;
  3032. WREG32_SMC(*pos, value);
  3033. result += 4;
  3034. buf += 4;
  3035. *pos += 4;
  3036. size -= 4;
  3037. }
  3038. return result;
  3039. }
  3040. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  3041. size_t size, loff_t *pos)
  3042. {
  3043. struct amdgpu_device *adev = file_inode(f)->i_private;
  3044. ssize_t result = 0;
  3045. int r;
  3046. uint32_t *config, no_regs = 0;
  3047. if (size & 0x3 || *pos & 0x3)
  3048. return -EINVAL;
  3049. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  3050. if (!config)
  3051. return -ENOMEM;
  3052. /* version, increment each time something is added */
  3053. config[no_regs++] = 3;
  3054. config[no_regs++] = adev->gfx.config.max_shader_engines;
  3055. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  3056. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  3057. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  3058. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  3059. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  3060. config[no_regs++] = adev->gfx.config.max_gprs;
  3061. config[no_regs++] = adev->gfx.config.max_gs_threads;
  3062. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3063. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3064. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3065. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3066. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3067. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3068. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3069. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3070. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3071. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3072. config[no_regs++] = adev->gfx.config.num_gpus;
  3073. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3074. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3075. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3076. config[no_regs++] = adev->gfx.config.num_rbs;
  3077. /* rev==1 */
  3078. config[no_regs++] = adev->rev_id;
  3079. config[no_regs++] = adev->pg_flags;
  3080. config[no_regs++] = adev->cg_flags;
  3081. /* rev==2 */
  3082. config[no_regs++] = adev->family;
  3083. config[no_regs++] = adev->external_rev_id;
  3084. /* rev==3 */
  3085. config[no_regs++] = adev->pdev->device;
  3086. config[no_regs++] = adev->pdev->revision;
  3087. config[no_regs++] = adev->pdev->subsystem_device;
  3088. config[no_regs++] = adev->pdev->subsystem_vendor;
  3089. while (size && (*pos < no_regs * 4)) {
  3090. uint32_t value;
  3091. value = config[*pos >> 2];
  3092. r = put_user(value, (uint32_t *)buf);
  3093. if (r) {
  3094. kfree(config);
  3095. return r;
  3096. }
  3097. result += 4;
  3098. buf += 4;
  3099. *pos += 4;
  3100. size -= 4;
  3101. }
  3102. kfree(config);
  3103. return result;
  3104. }
  3105. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3106. size_t size, loff_t *pos)
  3107. {
  3108. struct amdgpu_device *adev = file_inode(f)->i_private;
  3109. int idx, x, outsize, r, valuesize;
  3110. uint32_t values[16];
  3111. if (size & 3 || *pos & 0x3)
  3112. return -EINVAL;
  3113. if (amdgpu_dpm == 0)
  3114. return -EINVAL;
  3115. /* convert offset to sensor number */
  3116. idx = *pos >> 2;
  3117. valuesize = sizeof(values);
  3118. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3119. r = amdgpu_dpm_read_sensor(adev, idx, &values[0], &valuesize);
  3120. else
  3121. return -EINVAL;
  3122. if (size > valuesize)
  3123. return -EINVAL;
  3124. outsize = 0;
  3125. x = 0;
  3126. if (!r) {
  3127. while (size) {
  3128. r = put_user(values[x++], (int32_t *)buf);
  3129. buf += 4;
  3130. size -= 4;
  3131. outsize += 4;
  3132. }
  3133. }
  3134. return !r ? outsize : r;
  3135. }
  3136. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3137. size_t size, loff_t *pos)
  3138. {
  3139. struct amdgpu_device *adev = f->f_inode->i_private;
  3140. int r, x;
  3141. ssize_t result=0;
  3142. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3143. if (size & 3 || *pos & 3)
  3144. return -EINVAL;
  3145. /* decode offset */
  3146. offset = (*pos & 0x7F);
  3147. se = ((*pos >> 7) & 0xFF);
  3148. sh = ((*pos >> 15) & 0xFF);
  3149. cu = ((*pos >> 23) & 0xFF);
  3150. wave = ((*pos >> 31) & 0xFF);
  3151. simd = ((*pos >> 37) & 0xFF);
  3152. /* switch to the specific se/sh/cu */
  3153. mutex_lock(&adev->grbm_idx_mutex);
  3154. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3155. x = 0;
  3156. if (adev->gfx.funcs->read_wave_data)
  3157. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3158. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3159. mutex_unlock(&adev->grbm_idx_mutex);
  3160. if (!x)
  3161. return -EINVAL;
  3162. while (size && (offset < x * 4)) {
  3163. uint32_t value;
  3164. value = data[offset >> 2];
  3165. r = put_user(value, (uint32_t *)buf);
  3166. if (r)
  3167. return r;
  3168. result += 4;
  3169. buf += 4;
  3170. offset += 4;
  3171. size -= 4;
  3172. }
  3173. return result;
  3174. }
  3175. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3176. size_t size, loff_t *pos)
  3177. {
  3178. struct amdgpu_device *adev = f->f_inode->i_private;
  3179. int r;
  3180. ssize_t result = 0;
  3181. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3182. if (size & 3 || *pos & 3)
  3183. return -EINVAL;
  3184. /* decode offset */
  3185. offset = (*pos & 0xFFF); /* in dwords */
  3186. se = ((*pos >> 12) & 0xFF);
  3187. sh = ((*pos >> 20) & 0xFF);
  3188. cu = ((*pos >> 28) & 0xFF);
  3189. wave = ((*pos >> 36) & 0xFF);
  3190. simd = ((*pos >> 44) & 0xFF);
  3191. thread = ((*pos >> 52) & 0xFF);
  3192. bank = ((*pos >> 60) & 1);
  3193. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3194. if (!data)
  3195. return -ENOMEM;
  3196. /* switch to the specific se/sh/cu */
  3197. mutex_lock(&adev->grbm_idx_mutex);
  3198. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3199. if (bank == 0) {
  3200. if (adev->gfx.funcs->read_wave_vgprs)
  3201. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3202. } else {
  3203. if (adev->gfx.funcs->read_wave_sgprs)
  3204. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3205. }
  3206. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3207. mutex_unlock(&adev->grbm_idx_mutex);
  3208. while (size) {
  3209. uint32_t value;
  3210. value = data[offset++];
  3211. r = put_user(value, (uint32_t *)buf);
  3212. if (r) {
  3213. result = r;
  3214. goto err;
  3215. }
  3216. result += 4;
  3217. buf += 4;
  3218. size -= 4;
  3219. }
  3220. err:
  3221. kfree(data);
  3222. return result;
  3223. }
  3224. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3225. .owner = THIS_MODULE,
  3226. .read = amdgpu_debugfs_regs_read,
  3227. .write = amdgpu_debugfs_regs_write,
  3228. .llseek = default_llseek
  3229. };
  3230. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3231. .owner = THIS_MODULE,
  3232. .read = amdgpu_debugfs_regs_didt_read,
  3233. .write = amdgpu_debugfs_regs_didt_write,
  3234. .llseek = default_llseek
  3235. };
  3236. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3237. .owner = THIS_MODULE,
  3238. .read = amdgpu_debugfs_regs_pcie_read,
  3239. .write = amdgpu_debugfs_regs_pcie_write,
  3240. .llseek = default_llseek
  3241. };
  3242. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3243. .owner = THIS_MODULE,
  3244. .read = amdgpu_debugfs_regs_smc_read,
  3245. .write = amdgpu_debugfs_regs_smc_write,
  3246. .llseek = default_llseek
  3247. };
  3248. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3249. .owner = THIS_MODULE,
  3250. .read = amdgpu_debugfs_gca_config_read,
  3251. .llseek = default_llseek
  3252. };
  3253. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3254. .owner = THIS_MODULE,
  3255. .read = amdgpu_debugfs_sensor_read,
  3256. .llseek = default_llseek
  3257. };
  3258. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3259. .owner = THIS_MODULE,
  3260. .read = amdgpu_debugfs_wave_read,
  3261. .llseek = default_llseek
  3262. };
  3263. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3264. .owner = THIS_MODULE,
  3265. .read = amdgpu_debugfs_gpr_read,
  3266. .llseek = default_llseek
  3267. };
  3268. static const struct file_operations *debugfs_regs[] = {
  3269. &amdgpu_debugfs_regs_fops,
  3270. &amdgpu_debugfs_regs_didt_fops,
  3271. &amdgpu_debugfs_regs_pcie_fops,
  3272. &amdgpu_debugfs_regs_smc_fops,
  3273. &amdgpu_debugfs_gca_config_fops,
  3274. &amdgpu_debugfs_sensors_fops,
  3275. &amdgpu_debugfs_wave_fops,
  3276. &amdgpu_debugfs_gpr_fops,
  3277. };
  3278. static const char *debugfs_regs_names[] = {
  3279. "amdgpu_regs",
  3280. "amdgpu_regs_didt",
  3281. "amdgpu_regs_pcie",
  3282. "amdgpu_regs_smc",
  3283. "amdgpu_gca_config",
  3284. "amdgpu_sensors",
  3285. "amdgpu_wave",
  3286. "amdgpu_gpr",
  3287. };
  3288. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3289. {
  3290. struct drm_minor *minor = adev->ddev->primary;
  3291. struct dentry *ent, *root = minor->debugfs_root;
  3292. unsigned i, j;
  3293. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3294. ent = debugfs_create_file(debugfs_regs_names[i],
  3295. S_IFREG | S_IRUGO, root,
  3296. adev, debugfs_regs[i]);
  3297. if (IS_ERR(ent)) {
  3298. for (j = 0; j < i; j++) {
  3299. debugfs_remove(adev->debugfs_regs[i]);
  3300. adev->debugfs_regs[i] = NULL;
  3301. }
  3302. return PTR_ERR(ent);
  3303. }
  3304. if (!i)
  3305. i_size_write(ent->d_inode, adev->rmmio_size);
  3306. adev->debugfs_regs[i] = ent;
  3307. }
  3308. return 0;
  3309. }
  3310. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3311. {
  3312. unsigned i;
  3313. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3314. if (adev->debugfs_regs[i]) {
  3315. debugfs_remove(adev->debugfs_regs[i]);
  3316. adev->debugfs_regs[i] = NULL;
  3317. }
  3318. }
  3319. }
  3320. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3321. {
  3322. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3323. struct drm_device *dev = node->minor->dev;
  3324. struct amdgpu_device *adev = dev->dev_private;
  3325. int r = 0, i;
  3326. /* hold on the scheduler */
  3327. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3328. struct amdgpu_ring *ring = adev->rings[i];
  3329. if (!ring || !ring->sched.thread)
  3330. continue;
  3331. kthread_park(ring->sched.thread);
  3332. }
  3333. seq_printf(m, "run ib test:\n");
  3334. r = amdgpu_ib_ring_tests(adev);
  3335. if (r)
  3336. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3337. else
  3338. seq_printf(m, "ib ring tests passed.\n");
  3339. /* go on the scheduler */
  3340. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3341. struct amdgpu_ring *ring = adev->rings[i];
  3342. if (!ring || !ring->sched.thread)
  3343. continue;
  3344. kthread_unpark(ring->sched.thread);
  3345. }
  3346. return 0;
  3347. }
  3348. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3349. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3350. };
  3351. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3352. {
  3353. return amdgpu_debugfs_add_files(adev,
  3354. amdgpu_debugfs_test_ib_ring_list, 1);
  3355. }
  3356. int amdgpu_debugfs_init(struct drm_minor *minor)
  3357. {
  3358. return 0;
  3359. }
  3360. static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
  3361. {
  3362. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3363. struct drm_device *dev = node->minor->dev;
  3364. struct amdgpu_device *adev = dev->dev_private;
  3365. seq_write(m, adev->bios, adev->bios_size);
  3366. return 0;
  3367. }
  3368. static const struct drm_info_list amdgpu_vbios_dump_list[] = {
  3369. {"amdgpu_vbios",
  3370. amdgpu_debugfs_get_vbios_dump,
  3371. 0, NULL},
  3372. };
  3373. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3374. {
  3375. return amdgpu_debugfs_add_files(adev,
  3376. amdgpu_vbios_dump_list, 1);
  3377. }
  3378. #else
  3379. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3380. {
  3381. return 0;
  3382. }
  3383. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3384. {
  3385. return 0;
  3386. }
  3387. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3388. {
  3389. return 0;
  3390. }
  3391. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3392. #endif