amdgpu.h 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <drm/ttm/ttm_bo_api.h>
  38. #include <drm/ttm/ttm_bo_driver.h>
  39. #include <drm/ttm/ttm_placement.h>
  40. #include <drm/ttm/ttm_module.h>
  41. #include <drm/ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include <kgd_kfd_interface.h>
  46. #include "amd_shared.h"
  47. #include "amdgpu_mode.h"
  48. #include "amdgpu_ih.h"
  49. #include "amdgpu_irq.h"
  50. #include "amdgpu_ucode.h"
  51. #include "amdgpu_ttm.h"
  52. #include "amdgpu_psp.h"
  53. #include "amdgpu_gds.h"
  54. #include "amdgpu_sync.h"
  55. #include "amdgpu_ring.h"
  56. #include "amdgpu_vm.h"
  57. #include "amd_powerplay.h"
  58. #include "amdgpu_dpm.h"
  59. #include "amdgpu_acp.h"
  60. #include "amdgpu_uvd.h"
  61. #include "amdgpu_vce.h"
  62. #include "amdgpu_vcn.h"
  63. #include "amdgpu_mn.h"
  64. #include "amdgpu_dm.h"
  65. #include "gpu_scheduler.h"
  66. #include "amdgpu_virt.h"
  67. #include "amdgpu_gart.h"
  68. /*
  69. * Modules parameters.
  70. */
  71. extern int amdgpu_modeset;
  72. extern int amdgpu_vram_limit;
  73. extern int amdgpu_vis_vram_limit;
  74. extern int amdgpu_gart_size;
  75. extern int amdgpu_gtt_size;
  76. extern int amdgpu_moverate;
  77. extern int amdgpu_benchmarking;
  78. extern int amdgpu_testing;
  79. extern int amdgpu_audio;
  80. extern int amdgpu_disp_priority;
  81. extern int amdgpu_hw_i2c;
  82. extern int amdgpu_pcie_gen2;
  83. extern int amdgpu_msi;
  84. extern int amdgpu_lockup_timeout;
  85. extern int amdgpu_dpm;
  86. extern int amdgpu_fw_load_type;
  87. extern int amdgpu_aspm;
  88. extern int amdgpu_runtime_pm;
  89. extern uint amdgpu_ip_block_mask;
  90. extern int amdgpu_bapm;
  91. extern int amdgpu_deep_color;
  92. extern int amdgpu_vm_size;
  93. extern int amdgpu_vm_block_size;
  94. extern int amdgpu_vm_fragment_size;
  95. extern int amdgpu_vm_fault_stop;
  96. extern int amdgpu_vm_debug;
  97. extern int amdgpu_vm_update_mode;
  98. extern int amdgpu_dc;
  99. extern int amdgpu_dc_log;
  100. extern int amdgpu_sched_jobs;
  101. extern int amdgpu_sched_hw_submission;
  102. extern int amdgpu_no_evict;
  103. extern int amdgpu_direct_gma_size;
  104. extern uint amdgpu_pcie_gen_cap;
  105. extern uint amdgpu_pcie_lane_cap;
  106. extern uint amdgpu_cg_mask;
  107. extern uint amdgpu_pg_mask;
  108. extern uint amdgpu_sdma_phase_quantum;
  109. extern char *amdgpu_disable_cu;
  110. extern char *amdgpu_virtual_display;
  111. extern uint amdgpu_pp_feature_mask;
  112. extern int amdgpu_vram_page_split;
  113. extern int amdgpu_ngg;
  114. extern int amdgpu_prim_buf_per_se;
  115. extern int amdgpu_pos_buf_per_se;
  116. extern int amdgpu_cntl_sb_buf_per_se;
  117. extern int amdgpu_param_buf_per_se;
  118. extern int amdgpu_job_hang_limit;
  119. extern int amdgpu_lbpw;
  120. extern int amdgpu_compute_multipipe;
  121. #ifdef CONFIG_DRM_AMDGPU_SI
  122. extern int amdgpu_si_support;
  123. #endif
  124. #ifdef CONFIG_DRM_AMDGPU_CIK
  125. extern int amdgpu_cik_support;
  126. #endif
  127. #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
  128. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  129. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  130. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  131. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  132. #define AMDGPU_IB_POOL_SIZE 16
  133. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  134. #define AMDGPUFB_CONN_LIMIT 4
  135. #define AMDGPU_BIOS_NUM_SCRATCH 16
  136. /* max number of IP instances */
  137. #define AMDGPU_MAX_SDMA_INSTANCES 2
  138. /* hard reset data */
  139. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  140. /* reset flags */
  141. #define AMDGPU_RESET_GFX (1 << 0)
  142. #define AMDGPU_RESET_COMPUTE (1 << 1)
  143. #define AMDGPU_RESET_DMA (1 << 2)
  144. #define AMDGPU_RESET_CP (1 << 3)
  145. #define AMDGPU_RESET_GRBM (1 << 4)
  146. #define AMDGPU_RESET_DMA1 (1 << 5)
  147. #define AMDGPU_RESET_RLC (1 << 6)
  148. #define AMDGPU_RESET_SEM (1 << 7)
  149. #define AMDGPU_RESET_IH (1 << 8)
  150. #define AMDGPU_RESET_VMC (1 << 9)
  151. #define AMDGPU_RESET_MC (1 << 10)
  152. #define AMDGPU_RESET_DISPLAY (1 << 11)
  153. #define AMDGPU_RESET_UVD (1 << 12)
  154. #define AMDGPU_RESET_VCE (1 << 13)
  155. #define AMDGPU_RESET_VCE1 (1 << 14)
  156. /* GFX current status */
  157. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  158. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  159. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  160. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  161. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  162. /* max cursor sizes (in pixels) */
  163. #define CIK_CURSOR_WIDTH 128
  164. #define CIK_CURSOR_HEIGHT 128
  165. struct amdgpu_device;
  166. struct amdgpu_ib;
  167. struct amdgpu_cs_parser;
  168. struct amdgpu_job;
  169. struct amdgpu_irq_src;
  170. struct amdgpu_fpriv;
  171. struct amdgpu_bo_va_mapping;
  172. enum amdgpu_cp_irq {
  173. AMDGPU_CP_IRQ_GFX_EOP = 0,
  174. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  175. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  176. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  177. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  178. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  179. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  180. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  181. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  182. AMDGPU_CP_IRQ_LAST
  183. };
  184. enum amdgpu_sdma_irq {
  185. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  186. AMDGPU_SDMA_IRQ_TRAP1,
  187. AMDGPU_SDMA_IRQ_LAST
  188. };
  189. enum amdgpu_thermal_irq {
  190. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  191. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  192. AMDGPU_THERMAL_IRQ_LAST
  193. };
  194. enum amdgpu_kiq_irq {
  195. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  196. AMDGPU_CP_KIQ_IRQ_LAST
  197. };
  198. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  199. enum amd_ip_block_type block_type,
  200. enum amd_clockgating_state state);
  201. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  202. enum amd_ip_block_type block_type,
  203. enum amd_powergating_state state);
  204. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
  205. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  206. enum amd_ip_block_type block_type);
  207. bool amdgpu_is_idle(struct amdgpu_device *adev,
  208. enum amd_ip_block_type block_type);
  209. #define AMDGPU_MAX_IP_NUM 16
  210. struct amdgpu_ip_block_status {
  211. bool valid;
  212. bool sw;
  213. bool hw;
  214. bool late_initialized;
  215. bool hang;
  216. };
  217. struct amdgpu_ip_block_version {
  218. const enum amd_ip_block_type type;
  219. const u32 major;
  220. const u32 minor;
  221. const u32 rev;
  222. const struct amd_ip_funcs *funcs;
  223. };
  224. struct amdgpu_ip_block {
  225. struct amdgpu_ip_block_status status;
  226. const struct amdgpu_ip_block_version *version;
  227. };
  228. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  229. enum amd_ip_block_type type,
  230. u32 major, u32 minor);
  231. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  232. enum amd_ip_block_type type);
  233. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  234. const struct amdgpu_ip_block_version *ip_block_version);
  235. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  236. struct amdgpu_buffer_funcs {
  237. /* maximum bytes in a single operation */
  238. uint32_t copy_max_bytes;
  239. /* number of dw to reserve per operation */
  240. unsigned copy_num_dw;
  241. /* used for buffer migration */
  242. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  243. /* src addr in bytes */
  244. uint64_t src_offset,
  245. /* dst addr in bytes */
  246. uint64_t dst_offset,
  247. /* number of byte to transfer */
  248. uint32_t byte_count);
  249. /* maximum bytes in a single operation */
  250. uint32_t fill_max_bytes;
  251. /* number of dw to reserve per operation */
  252. unsigned fill_num_dw;
  253. /* used for buffer clearing */
  254. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  255. /* value to write to memory */
  256. uint32_t src_data,
  257. /* dst addr in bytes */
  258. uint64_t dst_offset,
  259. /* number of byte to fill */
  260. uint32_t byte_count);
  261. };
  262. /* provided by hw blocks that can write ptes, e.g., sdma */
  263. struct amdgpu_vm_pte_funcs {
  264. /* number of dw to reserve per operation */
  265. unsigned copy_pte_num_dw;
  266. /* copy pte entries from GART */
  267. void (*copy_pte)(struct amdgpu_ib *ib,
  268. uint64_t pe, uint64_t src,
  269. unsigned count);
  270. /* write pte one entry at a time with addr mapping */
  271. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  272. uint64_t value, unsigned count,
  273. uint32_t incr);
  274. /* maximum nums of PTEs/PDEs in a single operation */
  275. uint32_t set_max_nums_pte_pde;
  276. /* number of dw to reserve per operation */
  277. unsigned set_pte_pde_num_dw;
  278. /* for linear pte/pde updates without addr mapping */
  279. void (*set_pte_pde)(struct amdgpu_ib *ib,
  280. uint64_t pe,
  281. uint64_t addr, unsigned count,
  282. uint32_t incr, uint64_t flags);
  283. };
  284. /* provided by the gmc block */
  285. struct amdgpu_gart_funcs {
  286. /* flush the vm tlb via mmio */
  287. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  288. uint32_t vmid);
  289. /* write pte/pde updates using the cpu */
  290. int (*set_pte_pde)(struct amdgpu_device *adev,
  291. void *cpu_pt_addr, /* cpu addr of page table */
  292. uint32_t gpu_page_idx, /* pte/pde to update */
  293. uint64_t addr, /* addr to write into pte/pde */
  294. uint64_t flags); /* access flags */
  295. /* enable/disable PRT support */
  296. void (*set_prt)(struct amdgpu_device *adev, bool enable);
  297. /* set pte flags based per asic */
  298. uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
  299. uint32_t flags);
  300. /* get the pde for a given mc addr */
  301. u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
  302. uint32_t (*get_invalidate_req)(unsigned int vm_id);
  303. };
  304. /* provided by the ih block */
  305. struct amdgpu_ih_funcs {
  306. /* ring read/write ptr handling, called from interrupt context */
  307. u32 (*get_wptr)(struct amdgpu_device *adev);
  308. bool (*prescreen_iv)(struct amdgpu_device *adev);
  309. void (*decode_iv)(struct amdgpu_device *adev,
  310. struct amdgpu_iv_entry *entry);
  311. void (*set_rptr)(struct amdgpu_device *adev);
  312. };
  313. /*
  314. * BIOS.
  315. */
  316. bool amdgpu_get_bios(struct amdgpu_device *adev);
  317. bool amdgpu_read_bios(struct amdgpu_device *adev);
  318. /*
  319. * Dummy page
  320. */
  321. struct amdgpu_dummy_page {
  322. struct page *page;
  323. dma_addr_t addr;
  324. };
  325. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  326. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  327. /*
  328. * Clocks
  329. */
  330. #define AMDGPU_MAX_PPLL 3
  331. struct amdgpu_clock {
  332. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  333. struct amdgpu_pll spll;
  334. struct amdgpu_pll mpll;
  335. /* 10 Khz units */
  336. uint32_t default_mclk;
  337. uint32_t default_sclk;
  338. uint32_t default_dispclk;
  339. uint32_t current_dispclk;
  340. uint32_t dp_extclk;
  341. uint32_t max_pixel_clock;
  342. };
  343. /*
  344. * GEM.
  345. */
  346. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  347. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  348. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  349. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  350. struct drm_file *file_priv);
  351. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  352. struct drm_file *file_priv);
  353. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  354. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  355. struct drm_gem_object *
  356. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  357. struct dma_buf_attachment *attach,
  358. struct sg_table *sg);
  359. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  360. struct drm_gem_object *gobj,
  361. int flags);
  362. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  363. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  364. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  365. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  366. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  367. int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
  368. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  369. /* sub-allocation manager, it has to be protected by another lock.
  370. * By conception this is an helper for other part of the driver
  371. * like the indirect buffer or semaphore, which both have their
  372. * locking.
  373. *
  374. * Principe is simple, we keep a list of sub allocation in offset
  375. * order (first entry has offset == 0, last entry has the highest
  376. * offset).
  377. *
  378. * When allocating new object we first check if there is room at
  379. * the end total_size - (last_object_offset + last_object_size) >=
  380. * alloc_size. If so we allocate new object there.
  381. *
  382. * When there is not enough room at the end, we start waiting for
  383. * each sub object until we reach object_offset+object_size >=
  384. * alloc_size, this object then become the sub object we return.
  385. *
  386. * Alignment can't be bigger than page size.
  387. *
  388. * Hole are not considered for allocation to keep things simple.
  389. * Assumption is that there won't be hole (all object on same
  390. * alignment).
  391. */
  392. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  393. struct amdgpu_sa_manager {
  394. wait_queue_head_t wq;
  395. struct amdgpu_bo *bo;
  396. struct list_head *hole;
  397. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  398. struct list_head olist;
  399. unsigned size;
  400. uint64_t gpu_addr;
  401. void *cpu_ptr;
  402. uint32_t domain;
  403. uint32_t align;
  404. };
  405. /* sub-allocation buffer */
  406. struct amdgpu_sa_bo {
  407. struct list_head olist;
  408. struct list_head flist;
  409. struct amdgpu_sa_manager *manager;
  410. unsigned soffset;
  411. unsigned eoffset;
  412. struct dma_fence *fence;
  413. };
  414. /*
  415. * GEM objects.
  416. */
  417. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  418. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  419. int alignment, u32 initial_domain,
  420. u64 flags, bool kernel,
  421. struct reservation_object *resv,
  422. struct drm_gem_object **obj);
  423. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  424. struct drm_device *dev,
  425. struct drm_mode_create_dumb *args);
  426. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  427. struct drm_device *dev,
  428. uint32_t handle, uint64_t *offset_p);
  429. int amdgpu_fence_slab_init(void);
  430. void amdgpu_fence_slab_fini(void);
  431. /*
  432. * VMHUB structures, functions & helpers
  433. */
  434. struct amdgpu_vmhub {
  435. uint32_t ctx0_ptb_addr_lo32;
  436. uint32_t ctx0_ptb_addr_hi32;
  437. uint32_t vm_inv_eng0_req;
  438. uint32_t vm_inv_eng0_ack;
  439. uint32_t vm_context0_cntl;
  440. uint32_t vm_l2_pro_fault_status;
  441. uint32_t vm_l2_pro_fault_cntl;
  442. };
  443. /*
  444. * GPU MC structures, functions & helpers
  445. */
  446. struct amdgpu_mc {
  447. resource_size_t aper_size;
  448. resource_size_t aper_base;
  449. resource_size_t agp_base;
  450. /* for some chips with <= 32MB we need to lie
  451. * about vram size near mc fb location */
  452. u64 mc_vram_size;
  453. u64 visible_vram_size;
  454. u64 gart_size;
  455. u64 gart_start;
  456. u64 gart_end;
  457. u64 vram_start;
  458. u64 vram_end;
  459. unsigned vram_width;
  460. u64 real_vram_size;
  461. int vram_mtrr;
  462. u64 mc_mask;
  463. const struct firmware *fw; /* MC firmware */
  464. uint32_t fw_version;
  465. struct amdgpu_irq_src vm_fault;
  466. uint32_t vram_type;
  467. uint32_t srbm_soft_reset;
  468. bool prt_warning;
  469. uint64_t stolen_size;
  470. /* apertures */
  471. u64 shared_aperture_start;
  472. u64 shared_aperture_end;
  473. u64 private_aperture_start;
  474. u64 private_aperture_end;
  475. /* protects concurrent invalidation */
  476. spinlock_t invalidate_lock;
  477. };
  478. /*
  479. * GPU doorbell structures, functions & helpers
  480. */
  481. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  482. {
  483. AMDGPU_DOORBELL_KIQ = 0x000,
  484. AMDGPU_DOORBELL_HIQ = 0x001,
  485. AMDGPU_DOORBELL_DIQ = 0x002,
  486. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  487. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  488. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  489. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  490. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  491. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  492. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  493. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  494. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  495. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  496. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  497. AMDGPU_DOORBELL_IH = 0x1E8,
  498. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  499. AMDGPU_DOORBELL_INVALID = 0xFFFF
  500. } AMDGPU_DOORBELL_ASSIGNMENT;
  501. struct amdgpu_doorbell {
  502. /* doorbell mmio */
  503. resource_size_t base;
  504. resource_size_t size;
  505. u32 __iomem *ptr;
  506. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  507. };
  508. /*
  509. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  510. */
  511. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  512. {
  513. /*
  514. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  515. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  516. * Compute related doorbells are allocated from 0x00 to 0x8a
  517. */
  518. /* kernel scheduling */
  519. AMDGPU_DOORBELL64_KIQ = 0x00,
  520. /* HSA interface queue and debug queue */
  521. AMDGPU_DOORBELL64_HIQ = 0x01,
  522. AMDGPU_DOORBELL64_DIQ = 0x02,
  523. /* Compute engines */
  524. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  525. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  526. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  527. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  528. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  529. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  530. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  531. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  532. /* User queue doorbell range (128 doorbells) */
  533. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  534. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  535. /* Graphics engine */
  536. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  537. /*
  538. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  539. * Graphics voltage island aperture 1
  540. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  541. */
  542. /* sDMA engines */
  543. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  544. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  545. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  546. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  547. /* Interrupt handler */
  548. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  549. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  550. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  551. /* VCN engine use 32 bits doorbell */
  552. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  553. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  554. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  555. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  556. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  557. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  558. */
  559. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
  560. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
  561. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
  562. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
  563. AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
  564. AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
  565. AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
  566. AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
  567. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  568. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  569. } AMDGPU_DOORBELL64_ASSIGNMENT;
  570. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  571. phys_addr_t *aperture_base,
  572. size_t *aperture_size,
  573. size_t *start_offset);
  574. /*
  575. * IRQS.
  576. */
  577. struct amdgpu_flip_work {
  578. struct delayed_work flip_work;
  579. struct work_struct unpin_work;
  580. struct amdgpu_device *adev;
  581. int crtc_id;
  582. u32 target_vblank;
  583. uint64_t base;
  584. struct drm_pending_vblank_event *event;
  585. struct amdgpu_bo *old_abo;
  586. struct dma_fence *excl;
  587. unsigned shared_count;
  588. struct dma_fence **shared;
  589. struct dma_fence_cb cb;
  590. bool async;
  591. };
  592. /*
  593. * CP & rings.
  594. */
  595. struct amdgpu_ib {
  596. struct amdgpu_sa_bo *sa_bo;
  597. uint32_t length_dw;
  598. uint64_t gpu_addr;
  599. uint32_t *ptr;
  600. uint32_t flags;
  601. };
  602. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  603. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  604. struct amdgpu_job **job, struct amdgpu_vm *vm);
  605. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  606. struct amdgpu_job **job);
  607. void amdgpu_job_free_resources(struct amdgpu_job *job);
  608. void amdgpu_job_free(struct amdgpu_job *job);
  609. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  610. struct amd_sched_entity *entity, void *owner,
  611. struct dma_fence **f);
  612. /*
  613. * Queue manager
  614. */
  615. struct amdgpu_queue_mapper {
  616. int hw_ip;
  617. struct mutex lock;
  618. /* protected by lock */
  619. struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
  620. };
  621. struct amdgpu_queue_mgr {
  622. struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
  623. };
  624. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  625. struct amdgpu_queue_mgr *mgr);
  626. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  627. struct amdgpu_queue_mgr *mgr);
  628. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  629. struct amdgpu_queue_mgr *mgr,
  630. int hw_ip, int instance, int ring,
  631. struct amdgpu_ring **out_ring);
  632. /*
  633. * context related structures
  634. */
  635. struct amdgpu_ctx_ring {
  636. uint64_t sequence;
  637. struct dma_fence **fences;
  638. struct amd_sched_entity entity;
  639. };
  640. struct amdgpu_ctx {
  641. struct kref refcount;
  642. struct amdgpu_device *adev;
  643. struct amdgpu_queue_mgr queue_mgr;
  644. unsigned reset_counter;
  645. spinlock_t ring_lock;
  646. struct dma_fence **fences;
  647. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  648. bool preamble_presented;
  649. };
  650. struct amdgpu_ctx_mgr {
  651. struct amdgpu_device *adev;
  652. struct mutex lock;
  653. /* protected by lock */
  654. struct idr ctx_handles;
  655. };
  656. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  657. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  658. int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  659. struct dma_fence *fence, uint64_t *seq);
  660. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  661. struct amdgpu_ring *ring, uint64_t seq);
  662. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  663. struct drm_file *filp);
  664. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  665. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  666. /*
  667. * file private structure
  668. */
  669. struct amdgpu_fpriv {
  670. struct amdgpu_vm vm;
  671. struct amdgpu_bo_va *prt_va;
  672. struct amdgpu_bo_va *csa_va;
  673. struct mutex bo_list_lock;
  674. struct idr bo_list_handles;
  675. struct amdgpu_ctx_mgr ctx_mgr;
  676. u32 vram_lost_counter;
  677. };
  678. /*
  679. * residency list
  680. */
  681. struct amdgpu_bo_list_entry {
  682. struct amdgpu_bo *robj;
  683. struct ttm_validate_buffer tv;
  684. struct amdgpu_bo_va *bo_va;
  685. uint32_t priority;
  686. struct page **user_pages;
  687. int user_invalidated;
  688. };
  689. struct amdgpu_bo_list {
  690. struct mutex lock;
  691. struct rcu_head rhead;
  692. struct kref refcount;
  693. struct amdgpu_bo *gds_obj;
  694. struct amdgpu_bo *gws_obj;
  695. struct amdgpu_bo *oa_obj;
  696. unsigned first_userptr;
  697. unsigned num_entries;
  698. struct amdgpu_bo_list_entry *array;
  699. };
  700. struct amdgpu_bo_list *
  701. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  702. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  703. struct list_head *validated);
  704. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  705. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  706. /*
  707. * GFX stuff
  708. */
  709. #include "clearstate_defs.h"
  710. struct amdgpu_rlc_funcs {
  711. void (*enter_safe_mode)(struct amdgpu_device *adev);
  712. void (*exit_safe_mode)(struct amdgpu_device *adev);
  713. };
  714. struct amdgpu_rlc {
  715. /* for power gating */
  716. struct amdgpu_bo *save_restore_obj;
  717. uint64_t save_restore_gpu_addr;
  718. volatile uint32_t *sr_ptr;
  719. const u32 *reg_list;
  720. u32 reg_list_size;
  721. /* for clear state */
  722. struct amdgpu_bo *clear_state_obj;
  723. uint64_t clear_state_gpu_addr;
  724. volatile uint32_t *cs_ptr;
  725. const struct cs_section_def *cs_data;
  726. u32 clear_state_size;
  727. /* for cp tables */
  728. struct amdgpu_bo *cp_table_obj;
  729. uint64_t cp_table_gpu_addr;
  730. volatile uint32_t *cp_table_ptr;
  731. u32 cp_table_size;
  732. /* safe mode for updating CG/PG state */
  733. bool in_safe_mode;
  734. const struct amdgpu_rlc_funcs *funcs;
  735. /* for firmware data */
  736. u32 save_and_restore_offset;
  737. u32 clear_state_descriptor_offset;
  738. u32 avail_scratch_ram_locations;
  739. u32 reg_restore_list_size;
  740. u32 reg_list_format_start;
  741. u32 reg_list_format_separate_start;
  742. u32 starting_offsets_start;
  743. u32 reg_list_format_size_bytes;
  744. u32 reg_list_size_bytes;
  745. u32 *register_list_format;
  746. u32 *register_restore;
  747. };
  748. #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
  749. struct amdgpu_mec {
  750. struct amdgpu_bo *hpd_eop_obj;
  751. u64 hpd_eop_gpu_addr;
  752. struct amdgpu_bo *mec_fw_obj;
  753. u64 mec_fw_gpu_addr;
  754. u32 num_mec;
  755. u32 num_pipe_per_mec;
  756. u32 num_queue_per_pipe;
  757. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  758. /* These are the resources for which amdgpu takes ownership */
  759. DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  760. };
  761. struct amdgpu_kiq {
  762. u64 eop_gpu_addr;
  763. struct amdgpu_bo *eop_obj;
  764. struct mutex ring_mutex;
  765. struct amdgpu_ring ring;
  766. struct amdgpu_irq_src irq;
  767. };
  768. /*
  769. * GPU scratch registers structures, functions & helpers
  770. */
  771. struct amdgpu_scratch {
  772. unsigned num_reg;
  773. uint32_t reg_base;
  774. uint32_t free_mask;
  775. };
  776. /*
  777. * GFX configurations
  778. */
  779. #define AMDGPU_GFX_MAX_SE 4
  780. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  781. struct amdgpu_rb_config {
  782. uint32_t rb_backend_disable;
  783. uint32_t user_rb_backend_disable;
  784. uint32_t raster_config;
  785. uint32_t raster_config_1;
  786. };
  787. struct gb_addr_config {
  788. uint16_t pipe_interleave_size;
  789. uint8_t num_pipes;
  790. uint8_t max_compress_frags;
  791. uint8_t num_banks;
  792. uint8_t num_se;
  793. uint8_t num_rb_per_se;
  794. };
  795. struct amdgpu_gfx_config {
  796. unsigned max_shader_engines;
  797. unsigned max_tile_pipes;
  798. unsigned max_cu_per_sh;
  799. unsigned max_sh_per_se;
  800. unsigned max_backends_per_se;
  801. unsigned max_texture_channel_caches;
  802. unsigned max_gprs;
  803. unsigned max_gs_threads;
  804. unsigned max_hw_contexts;
  805. unsigned sc_prim_fifo_size_frontend;
  806. unsigned sc_prim_fifo_size_backend;
  807. unsigned sc_hiz_tile_fifo_size;
  808. unsigned sc_earlyz_tile_fifo_size;
  809. unsigned num_tile_pipes;
  810. unsigned backend_enable_mask;
  811. unsigned mem_max_burst_length_bytes;
  812. unsigned mem_row_size_in_kb;
  813. unsigned shader_engine_tile_size;
  814. unsigned num_gpus;
  815. unsigned multi_gpu_tile_size;
  816. unsigned mc_arb_ramcfg;
  817. unsigned gb_addr_config;
  818. unsigned num_rbs;
  819. unsigned gs_vgt_table_depth;
  820. unsigned gs_prim_buffer_depth;
  821. uint32_t tile_mode_array[32];
  822. uint32_t macrotile_mode_array[16];
  823. struct gb_addr_config gb_addr_config_fields;
  824. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  825. /* gfx configure feature */
  826. uint32_t double_offchip_lds_buf;
  827. };
  828. struct amdgpu_cu_info {
  829. uint32_t max_waves_per_simd;
  830. uint32_t wave_front_size;
  831. uint32_t max_scratch_slots_per_cu;
  832. uint32_t lds_size;
  833. /* total active CU number */
  834. uint32_t number;
  835. uint32_t ao_cu_mask;
  836. uint32_t ao_cu_bitmap[4][4];
  837. uint32_t bitmap[4][4];
  838. };
  839. struct amdgpu_gfx_funcs {
  840. /* get the gpu clock counter */
  841. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  842. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  843. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  844. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  845. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  846. };
  847. struct amdgpu_ngg_buf {
  848. struct amdgpu_bo *bo;
  849. uint64_t gpu_addr;
  850. uint32_t size;
  851. uint32_t bo_size;
  852. };
  853. enum {
  854. NGG_PRIM = 0,
  855. NGG_POS,
  856. NGG_CNTL,
  857. NGG_PARAM,
  858. NGG_BUF_MAX
  859. };
  860. struct amdgpu_ngg {
  861. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  862. uint32_t gds_reserve_addr;
  863. uint32_t gds_reserve_size;
  864. bool init;
  865. };
  866. struct amdgpu_gfx {
  867. struct mutex gpu_clock_mutex;
  868. struct amdgpu_gfx_config config;
  869. struct amdgpu_rlc rlc;
  870. struct amdgpu_mec mec;
  871. struct amdgpu_kiq kiq;
  872. struct amdgpu_scratch scratch;
  873. const struct firmware *me_fw; /* ME firmware */
  874. uint32_t me_fw_version;
  875. const struct firmware *pfp_fw; /* PFP firmware */
  876. uint32_t pfp_fw_version;
  877. const struct firmware *ce_fw; /* CE firmware */
  878. uint32_t ce_fw_version;
  879. const struct firmware *rlc_fw; /* RLC firmware */
  880. uint32_t rlc_fw_version;
  881. const struct firmware *mec_fw; /* MEC firmware */
  882. uint32_t mec_fw_version;
  883. const struct firmware *mec2_fw; /* MEC2 firmware */
  884. uint32_t mec2_fw_version;
  885. uint32_t me_feature_version;
  886. uint32_t ce_feature_version;
  887. uint32_t pfp_feature_version;
  888. uint32_t rlc_feature_version;
  889. uint32_t mec_feature_version;
  890. uint32_t mec2_feature_version;
  891. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  892. unsigned num_gfx_rings;
  893. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  894. unsigned num_compute_rings;
  895. struct amdgpu_irq_src eop_irq;
  896. struct amdgpu_irq_src priv_reg_irq;
  897. struct amdgpu_irq_src priv_inst_irq;
  898. /* gfx status */
  899. uint32_t gfx_current_status;
  900. /* ce ram size*/
  901. unsigned ce_ram_size;
  902. struct amdgpu_cu_info cu_info;
  903. const struct amdgpu_gfx_funcs *funcs;
  904. /* reset mask */
  905. uint32_t grbm_soft_reset;
  906. uint32_t srbm_soft_reset;
  907. /* s3/s4 mask */
  908. bool in_suspend;
  909. /* NGG */
  910. struct amdgpu_ngg ngg;
  911. };
  912. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  913. unsigned size, struct amdgpu_ib *ib);
  914. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  915. struct dma_fence *f);
  916. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  917. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  918. struct dma_fence **f);
  919. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  920. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  921. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  922. /*
  923. * CS.
  924. */
  925. struct amdgpu_cs_chunk {
  926. uint32_t chunk_id;
  927. uint32_t length_dw;
  928. void *kdata;
  929. };
  930. struct amdgpu_cs_parser {
  931. struct amdgpu_device *adev;
  932. struct drm_file *filp;
  933. struct amdgpu_ctx *ctx;
  934. /* chunks */
  935. unsigned nchunks;
  936. struct amdgpu_cs_chunk *chunks;
  937. /* scheduler job object */
  938. struct amdgpu_job *job;
  939. /* buffer objects */
  940. struct ww_acquire_ctx ticket;
  941. struct amdgpu_bo_list *bo_list;
  942. struct amdgpu_mn *mn;
  943. struct amdgpu_bo_list_entry vm_pd;
  944. struct list_head validated;
  945. struct dma_fence *fence;
  946. uint64_t bytes_moved_threshold;
  947. uint64_t bytes_moved_vis_threshold;
  948. uint64_t bytes_moved;
  949. uint64_t bytes_moved_vis;
  950. struct amdgpu_bo_list_entry *evictable;
  951. /* user fence */
  952. struct amdgpu_bo_list_entry uf_entry;
  953. unsigned num_post_dep_syncobjs;
  954. struct drm_syncobj **post_dep_syncobjs;
  955. };
  956. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  957. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  958. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  959. struct amdgpu_job {
  960. struct amd_sched_job base;
  961. struct amdgpu_device *adev;
  962. struct amdgpu_vm *vm;
  963. struct amdgpu_ring *ring;
  964. struct amdgpu_sync sync;
  965. struct amdgpu_sync dep_sync;
  966. struct amdgpu_sync sched_sync;
  967. struct amdgpu_ib *ibs;
  968. struct dma_fence *fence; /* the hw fence */
  969. uint32_t preamble_status;
  970. uint32_t num_ibs;
  971. void *owner;
  972. uint64_t fence_ctx; /* the fence_context this job uses */
  973. bool vm_needs_flush;
  974. unsigned vm_id;
  975. uint64_t vm_pd_addr;
  976. uint32_t gds_base, gds_size;
  977. uint32_t gws_base, gws_size;
  978. uint32_t oa_base, oa_size;
  979. /* user fence handling */
  980. uint64_t uf_addr;
  981. uint64_t uf_sequence;
  982. };
  983. #define to_amdgpu_job(sched_job) \
  984. container_of((sched_job), struct amdgpu_job, base)
  985. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  986. uint32_t ib_idx, int idx)
  987. {
  988. return p->job->ibs[ib_idx].ptr[idx];
  989. }
  990. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  991. uint32_t ib_idx, int idx,
  992. uint32_t value)
  993. {
  994. p->job->ibs[ib_idx].ptr[idx] = value;
  995. }
  996. /*
  997. * Writeback
  998. */
  999. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1000. struct amdgpu_wb {
  1001. struct amdgpu_bo *wb_obj;
  1002. volatile uint32_t *wb;
  1003. uint64_t gpu_addr;
  1004. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1005. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1006. };
  1007. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1008. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1009. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1010. /*
  1011. * SDMA
  1012. */
  1013. struct amdgpu_sdma_instance {
  1014. /* SDMA firmware */
  1015. const struct firmware *fw;
  1016. uint32_t fw_version;
  1017. uint32_t feature_version;
  1018. struct amdgpu_ring ring;
  1019. bool burst_nop;
  1020. };
  1021. struct amdgpu_sdma {
  1022. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1023. #ifdef CONFIG_DRM_AMDGPU_SI
  1024. //SI DMA has a difference trap irq number for the second engine
  1025. struct amdgpu_irq_src trap_irq_1;
  1026. #endif
  1027. struct amdgpu_irq_src trap_irq;
  1028. struct amdgpu_irq_src illegal_inst_irq;
  1029. int num_instances;
  1030. uint32_t srbm_soft_reset;
  1031. };
  1032. /*
  1033. * Firmware
  1034. */
  1035. enum amdgpu_firmware_load_type {
  1036. AMDGPU_FW_LOAD_DIRECT = 0,
  1037. AMDGPU_FW_LOAD_SMU,
  1038. AMDGPU_FW_LOAD_PSP,
  1039. };
  1040. struct amdgpu_firmware {
  1041. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1042. enum amdgpu_firmware_load_type load_type;
  1043. struct amdgpu_bo *fw_buf;
  1044. unsigned int fw_size;
  1045. unsigned int max_ucodes;
  1046. /* firmwares are loaded by psp instead of smu from vega10 */
  1047. const struct amdgpu_psp_funcs *funcs;
  1048. struct amdgpu_bo *rbuf;
  1049. struct mutex mutex;
  1050. /* gpu info firmware data pointer */
  1051. const struct firmware *gpu_info_fw;
  1052. void *fw_buf_ptr;
  1053. uint64_t fw_buf_mc;
  1054. };
  1055. /*
  1056. * Benchmarking
  1057. */
  1058. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1059. /*
  1060. * Testing
  1061. */
  1062. void amdgpu_test_moves(struct amdgpu_device *adev);
  1063. /*
  1064. * Debugfs
  1065. */
  1066. struct amdgpu_debugfs {
  1067. const struct drm_info_list *files;
  1068. unsigned num_files;
  1069. };
  1070. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1071. const struct drm_info_list *files,
  1072. unsigned nfiles);
  1073. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1074. #if defined(CONFIG_DEBUG_FS)
  1075. int amdgpu_debugfs_init(struct drm_minor *minor);
  1076. #endif
  1077. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1078. /*
  1079. * amdgpu smumgr functions
  1080. */
  1081. struct amdgpu_smumgr_funcs {
  1082. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1083. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1084. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1085. };
  1086. /*
  1087. * amdgpu smumgr
  1088. */
  1089. struct amdgpu_smumgr {
  1090. struct amdgpu_bo *toc_buf;
  1091. struct amdgpu_bo *smu_buf;
  1092. /* asic priv smu data */
  1093. void *priv;
  1094. spinlock_t smu_lock;
  1095. /* smumgr functions */
  1096. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1097. /* ucode loading complete flag */
  1098. uint32_t fw_flags;
  1099. };
  1100. /*
  1101. * ASIC specific register table accessible by UMD
  1102. */
  1103. struct amdgpu_allowed_register_entry {
  1104. uint32_t reg_offset;
  1105. bool grbm_indexed;
  1106. };
  1107. /*
  1108. * ASIC specific functions.
  1109. */
  1110. struct amdgpu_asic_funcs {
  1111. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1112. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1113. u8 *bios, u32 length_bytes);
  1114. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1115. u32 sh_num, u32 reg_offset, u32 *value);
  1116. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1117. int (*reset)(struct amdgpu_device *adev);
  1118. /* get the reference clock */
  1119. u32 (*get_xclk)(struct amdgpu_device *adev);
  1120. /* MM block clocks */
  1121. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1122. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1123. /* static power management */
  1124. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1125. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1126. /* get config memsize register */
  1127. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1128. };
  1129. /*
  1130. * IOCTL.
  1131. */
  1132. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1133. struct drm_file *filp);
  1134. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1135. struct drm_file *filp);
  1136. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1137. struct drm_file *filp);
  1138. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1139. struct drm_file *filp);
  1140. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1141. struct drm_file *filp);
  1142. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1143. struct drm_file *filp);
  1144. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1145. struct drm_file *filp);
  1146. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1147. struct drm_file *filp);
  1148. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1149. int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
  1150. struct drm_file *filp);
  1151. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1152. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1153. struct drm_file *filp);
  1154. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1155. struct drm_file *filp);
  1156. /* VRAM scratch page for HDP bug, default vram page */
  1157. struct amdgpu_vram_scratch {
  1158. struct amdgpu_bo *robj;
  1159. volatile uint32_t *ptr;
  1160. u64 gpu_addr;
  1161. };
  1162. /*
  1163. * ACPI
  1164. */
  1165. struct amdgpu_atif_notification_cfg {
  1166. bool enabled;
  1167. int command_code;
  1168. };
  1169. struct amdgpu_atif_notifications {
  1170. bool display_switch;
  1171. bool expansion_mode_change;
  1172. bool thermal_state;
  1173. bool forced_power_state;
  1174. bool system_power_state;
  1175. bool display_conf_change;
  1176. bool px_gfx_switch;
  1177. bool brightness_change;
  1178. bool dgpu_display_event;
  1179. };
  1180. struct amdgpu_atif_functions {
  1181. bool system_params;
  1182. bool sbios_requests;
  1183. bool select_active_disp;
  1184. bool lid_state;
  1185. bool get_tv_standard;
  1186. bool set_tv_standard;
  1187. bool get_panel_expansion_mode;
  1188. bool set_panel_expansion_mode;
  1189. bool temperature_change;
  1190. bool graphics_device_types;
  1191. };
  1192. struct amdgpu_atif {
  1193. struct amdgpu_atif_notifications notifications;
  1194. struct amdgpu_atif_functions functions;
  1195. struct amdgpu_atif_notification_cfg notification_cfg;
  1196. struct amdgpu_encoder *encoder_for_bl;
  1197. };
  1198. struct amdgpu_atcs_functions {
  1199. bool get_ext_state;
  1200. bool pcie_perf_req;
  1201. bool pcie_dev_rdy;
  1202. bool pcie_bus_width;
  1203. };
  1204. struct amdgpu_atcs {
  1205. struct amdgpu_atcs_functions functions;
  1206. };
  1207. /*
  1208. * CGS
  1209. */
  1210. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1211. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1212. /*
  1213. * Core structure, functions and helpers.
  1214. */
  1215. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1216. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1217. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1218. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1219. #define AMDGPU_RESET_MAGIC_NUM 64
  1220. struct amdgpu_device {
  1221. struct device *dev;
  1222. struct drm_device *ddev;
  1223. struct pci_dev *pdev;
  1224. #ifdef CONFIG_DRM_AMD_ACP
  1225. struct amdgpu_acp acp;
  1226. #endif
  1227. /* ASIC */
  1228. enum amd_asic_type asic_type;
  1229. uint32_t family;
  1230. uint32_t rev_id;
  1231. uint32_t external_rev_id;
  1232. unsigned long flags;
  1233. int usec_timeout;
  1234. const struct amdgpu_asic_funcs *asic_funcs;
  1235. bool shutdown;
  1236. bool need_dma32;
  1237. bool accel_working;
  1238. struct work_struct reset_work;
  1239. struct notifier_block acpi_nb;
  1240. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1241. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1242. unsigned debugfs_count;
  1243. #if defined(CONFIG_DEBUG_FS)
  1244. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1245. #endif
  1246. struct amdgpu_atif atif;
  1247. struct amdgpu_atcs atcs;
  1248. struct mutex srbm_mutex;
  1249. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1250. struct mutex grbm_idx_mutex;
  1251. struct dev_pm_domain vga_pm_domain;
  1252. bool have_disp_power_ref;
  1253. /* BIOS */
  1254. bool is_atom_fw;
  1255. uint8_t *bios;
  1256. uint32_t bios_size;
  1257. struct amdgpu_bo *stolen_vga_memory;
  1258. uint32_t bios_scratch_reg_offset;
  1259. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1260. /* Register/doorbell mmio */
  1261. resource_size_t rmmio_base;
  1262. resource_size_t rmmio_size;
  1263. void __iomem *rmmio;
  1264. /* protects concurrent MM_INDEX/DATA based register access */
  1265. spinlock_t mmio_idx_lock;
  1266. /* protects concurrent SMC based register access */
  1267. spinlock_t smc_idx_lock;
  1268. amdgpu_rreg_t smc_rreg;
  1269. amdgpu_wreg_t smc_wreg;
  1270. /* protects concurrent PCIE register access */
  1271. spinlock_t pcie_idx_lock;
  1272. amdgpu_rreg_t pcie_rreg;
  1273. amdgpu_wreg_t pcie_wreg;
  1274. amdgpu_rreg_t pciep_rreg;
  1275. amdgpu_wreg_t pciep_wreg;
  1276. /* protects concurrent UVD register access */
  1277. spinlock_t uvd_ctx_idx_lock;
  1278. amdgpu_rreg_t uvd_ctx_rreg;
  1279. amdgpu_wreg_t uvd_ctx_wreg;
  1280. /* protects concurrent DIDT register access */
  1281. spinlock_t didt_idx_lock;
  1282. amdgpu_rreg_t didt_rreg;
  1283. amdgpu_wreg_t didt_wreg;
  1284. /* protects concurrent gc_cac register access */
  1285. spinlock_t gc_cac_idx_lock;
  1286. amdgpu_rreg_t gc_cac_rreg;
  1287. amdgpu_wreg_t gc_cac_wreg;
  1288. /* protects concurrent se_cac register access */
  1289. spinlock_t se_cac_idx_lock;
  1290. amdgpu_rreg_t se_cac_rreg;
  1291. amdgpu_wreg_t se_cac_wreg;
  1292. /* protects concurrent ENDPOINT (audio) register access */
  1293. spinlock_t audio_endpt_idx_lock;
  1294. amdgpu_block_rreg_t audio_endpt_rreg;
  1295. amdgpu_block_wreg_t audio_endpt_wreg;
  1296. void __iomem *rio_mem;
  1297. resource_size_t rio_mem_size;
  1298. struct amdgpu_doorbell doorbell;
  1299. /* clock/pll info */
  1300. struct amdgpu_clock clock;
  1301. /* MC */
  1302. struct amdgpu_mc mc;
  1303. struct amdgpu_gart gart;
  1304. struct amdgpu_dummy_page dummy_page;
  1305. struct amdgpu_vm_manager vm_manager;
  1306. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1307. /* memory management */
  1308. struct amdgpu_mman mman;
  1309. struct amdgpu_vram_scratch vram_scratch;
  1310. struct amdgpu_wb wb;
  1311. atomic64_t num_bytes_moved;
  1312. atomic64_t num_evictions;
  1313. atomic64_t num_vram_cpu_page_faults;
  1314. atomic_t gpu_reset_counter;
  1315. atomic_t vram_lost_counter;
  1316. /* data for buffer migration throttling */
  1317. struct {
  1318. spinlock_t lock;
  1319. s64 last_update_us;
  1320. s64 accum_us; /* accumulated microseconds */
  1321. s64 accum_us_vis; /* for visible VRAM */
  1322. u32 log2_max_MBps;
  1323. } mm_stats;
  1324. /* display */
  1325. bool enable_virtual_display;
  1326. struct amdgpu_mode_info mode_info;
  1327. /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
  1328. struct work_struct hotplug_work;
  1329. struct amdgpu_irq_src crtc_irq;
  1330. struct amdgpu_irq_src pageflip_irq;
  1331. struct amdgpu_irq_src hpd_irq;
  1332. /* rings */
  1333. u64 fence_context;
  1334. unsigned num_rings;
  1335. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1336. bool ib_pool_ready;
  1337. struct amdgpu_sa_manager ring_tmp_bo;
  1338. /* interrupts */
  1339. struct amdgpu_irq irq;
  1340. /* powerplay */
  1341. struct amd_powerplay powerplay;
  1342. bool pp_force_state_enabled;
  1343. /* dpm */
  1344. struct amdgpu_pm pm;
  1345. u32 cg_flags;
  1346. u32 pg_flags;
  1347. /* amdgpu smumgr */
  1348. struct amdgpu_smumgr smu;
  1349. /* gfx */
  1350. struct amdgpu_gfx gfx;
  1351. /* sdma */
  1352. struct amdgpu_sdma sdma;
  1353. union {
  1354. struct {
  1355. /* uvd */
  1356. struct amdgpu_uvd uvd;
  1357. /* vce */
  1358. struct amdgpu_vce vce;
  1359. };
  1360. /* vcn */
  1361. struct amdgpu_vcn vcn;
  1362. };
  1363. /* firmwares */
  1364. struct amdgpu_firmware firmware;
  1365. /* PSP */
  1366. struct psp_context psp;
  1367. /* GDS */
  1368. struct amdgpu_gds gds;
  1369. /* display related functionality */
  1370. struct amdgpu_display_manager dm;
  1371. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1372. int num_ip_blocks;
  1373. struct mutex mn_lock;
  1374. DECLARE_HASHTABLE(mn_hash, 7);
  1375. /* tracking pinned memory */
  1376. u64 vram_pin_size;
  1377. u64 invisible_pin_size;
  1378. u64 gart_pin_size;
  1379. /* amdkfd interface */
  1380. struct kfd_dev *kfd;
  1381. /* delayed work_func for deferring clockgating during resume */
  1382. struct delayed_work late_init_work;
  1383. struct amdgpu_virt virt;
  1384. /* link all shadow bo */
  1385. struct list_head shadow_list;
  1386. struct mutex shadow_list_lock;
  1387. /* link all gtt */
  1388. spinlock_t gtt_list_lock;
  1389. struct list_head gtt_list;
  1390. /* keep an lru list of rings by HW IP */
  1391. struct list_head ring_lru_list;
  1392. spinlock_t ring_lru_list_lock;
  1393. /* record hw reset is performed */
  1394. bool has_hw_reset;
  1395. u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
  1396. /* record last mm index being written through WREG32*/
  1397. unsigned long last_mm_index;
  1398. bool in_sriov_reset;
  1399. };
  1400. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1401. {
  1402. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1403. }
  1404. int amdgpu_device_init(struct amdgpu_device *adev,
  1405. struct drm_device *ddev,
  1406. struct pci_dev *pdev,
  1407. uint32_t flags);
  1408. void amdgpu_device_fini(struct amdgpu_device *adev);
  1409. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1410. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1411. uint32_t acc_flags);
  1412. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1413. uint32_t acc_flags);
  1414. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1415. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1416. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1417. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1418. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1419. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1420. bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
  1421. bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
  1422. /*
  1423. * Registers read & write functions.
  1424. */
  1425. #define AMDGPU_REGS_IDX (1<<0)
  1426. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1427. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1428. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1429. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1430. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1431. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1432. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1433. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1434. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1435. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1436. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1437. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1438. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1439. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1440. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1441. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1442. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1443. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1444. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1445. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1446. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1447. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1448. #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
  1449. #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
  1450. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1451. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1452. #define WREG32_P(reg, val, mask) \
  1453. do { \
  1454. uint32_t tmp_ = RREG32(reg); \
  1455. tmp_ &= (mask); \
  1456. tmp_ |= ((val) & ~(mask)); \
  1457. WREG32(reg, tmp_); \
  1458. } while (0)
  1459. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1460. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1461. #define WREG32_PLL_P(reg, val, mask) \
  1462. do { \
  1463. uint32_t tmp_ = RREG32_PLL(reg); \
  1464. tmp_ &= (mask); \
  1465. tmp_ |= ((val) & ~(mask)); \
  1466. WREG32_PLL(reg, tmp_); \
  1467. } while (0)
  1468. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1469. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1470. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1471. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1472. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1473. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1474. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1475. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1476. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1477. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1478. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1479. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1480. #define REG_GET_FIELD(value, reg, field) \
  1481. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1482. #define WREG32_FIELD(reg, field, val) \
  1483. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1484. #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
  1485. WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1486. /*
  1487. * BIOS helpers.
  1488. */
  1489. #define RBIOS8(i) (adev->bios[i])
  1490. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1491. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1492. static inline struct amdgpu_sdma_instance *
  1493. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1494. {
  1495. struct amdgpu_device *adev = ring->adev;
  1496. int i;
  1497. for (i = 0; i < adev->sdma.num_instances; i++)
  1498. if (&adev->sdma.instance[i].ring == ring)
  1499. break;
  1500. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1501. return &adev->sdma.instance[i];
  1502. else
  1503. return NULL;
  1504. }
  1505. /*
  1506. * ASICs macro.
  1507. */
  1508. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1509. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1510. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1511. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1512. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1513. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1514. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1515. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1516. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1517. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1518. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1519. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1520. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1521. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1522. #define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
  1523. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1524. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1525. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1526. #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
  1527. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1528. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1529. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1530. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1531. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1532. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1533. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1534. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1535. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1536. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1537. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1538. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1539. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1540. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1541. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1542. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1543. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1544. #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
  1545. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1546. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1547. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1548. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1549. #define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev))
  1550. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1551. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1552. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1553. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1554. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1555. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1556. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1557. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1558. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1559. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1560. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1561. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1562. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1563. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1564. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1565. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1566. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1567. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1568. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1569. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1570. /* Common functions */
  1571. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1572. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1573. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1574. bool amdgpu_need_post(struct amdgpu_device *adev);
  1575. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1576. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
  1577. u64 num_vis_bytes);
  1578. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1579. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1580. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1581. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1582. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1583. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1584. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1585. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1586. const u32 *registers,
  1587. const u32 array_size);
  1588. bool amdgpu_device_is_px(struct drm_device *dev);
  1589. /* atpx handler */
  1590. #if defined(CONFIG_VGA_SWITCHEROO)
  1591. void amdgpu_register_atpx_handler(void);
  1592. void amdgpu_unregister_atpx_handler(void);
  1593. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1594. bool amdgpu_is_atpx_hybrid(void);
  1595. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1596. bool amdgpu_has_atpx(void);
  1597. #else
  1598. static inline void amdgpu_register_atpx_handler(void) {}
  1599. static inline void amdgpu_unregister_atpx_handler(void) {}
  1600. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1601. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1602. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1603. static inline bool amdgpu_has_atpx(void) { return false; }
  1604. #endif
  1605. /*
  1606. * KMS
  1607. */
  1608. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1609. extern const int amdgpu_max_kms_ioctl;
  1610. bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
  1611. struct amdgpu_fpriv *fpriv);
  1612. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1613. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1614. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1615. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1616. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1617. struct drm_file *file_priv);
  1618. int amdgpu_suspend(struct amdgpu_device *adev);
  1619. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1620. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1621. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1622. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1623. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1624. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1625. unsigned long arg);
  1626. /*
  1627. * functions used by amdgpu_encoder.c
  1628. */
  1629. struct amdgpu_afmt_acr {
  1630. u32 clock;
  1631. int n_32khz;
  1632. int cts_32khz;
  1633. int n_44_1khz;
  1634. int cts_44_1khz;
  1635. int n_48khz;
  1636. int cts_48khz;
  1637. };
  1638. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1639. /* amdgpu_acpi.c */
  1640. #if defined(CONFIG_ACPI)
  1641. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1642. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1643. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1644. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1645. u8 perf_req, bool advertise);
  1646. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1647. #else
  1648. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1649. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1650. #endif
  1651. int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1652. uint64_t addr, struct amdgpu_bo **bo,
  1653. struct amdgpu_bo_va_mapping **mapping);
  1654. #if defined(CONFIG_DRM_AMD_DC)
  1655. int amdgpu_dm_display_resume(struct amdgpu_device *adev );
  1656. #else
  1657. static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
  1658. #endif
  1659. #include "amdgpu_object.h"
  1660. #endif