vi.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/slab.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_atombios.h"
  27. #include "amdgpu_ih.h"
  28. #include "amdgpu_uvd.h"
  29. #include "amdgpu_vce.h"
  30. #include "amdgpu_ucode.h"
  31. #include "atom.h"
  32. #include "amd_pcie.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_sh_mask.h"
  41. #include "smu/smu_7_1_1_d.h"
  42. #include "smu/smu_7_1_1_sh_mask.h"
  43. #include "uvd/uvd_5_0_d.h"
  44. #include "uvd/uvd_5_0_sh_mask.h"
  45. #include "vce/vce_3_0_d.h"
  46. #include "vce/vce_3_0_sh_mask.h"
  47. #include "dce/dce_10_0_d.h"
  48. #include "dce/dce_10_0_sh_mask.h"
  49. #include "vid.h"
  50. #include "vi.h"
  51. #include "vi_dpm.h"
  52. #include "gmc_v8_0.h"
  53. #include "gmc_v7_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. #include "amdgpu_powerplay.h"
  66. #if defined(CONFIG_DRM_AMD_ACP)
  67. #include "amdgpu_acp.h"
  68. #endif
  69. #include "dce_virtual.h"
  70. /*
  71. * Indirect registers accessor
  72. */
  73. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  74. {
  75. unsigned long flags;
  76. u32 r;
  77. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  78. WREG32(mmPCIE_INDEX, reg);
  79. (void)RREG32(mmPCIE_INDEX);
  80. r = RREG32(mmPCIE_DATA);
  81. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  82. return r;
  83. }
  84. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  85. {
  86. unsigned long flags;
  87. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  88. WREG32(mmPCIE_INDEX, reg);
  89. (void)RREG32(mmPCIE_INDEX);
  90. WREG32(mmPCIE_DATA, v);
  91. (void)RREG32(mmPCIE_DATA);
  92. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  93. }
  94. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  95. {
  96. unsigned long flags;
  97. u32 r;
  98. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  99. WREG32(mmSMC_IND_INDEX_11, (reg));
  100. r = RREG32(mmSMC_IND_DATA_11);
  101. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  102. return r;
  103. }
  104. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  105. {
  106. unsigned long flags;
  107. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  108. WREG32(mmSMC_IND_INDEX_11, (reg));
  109. WREG32(mmSMC_IND_DATA_11, (v));
  110. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  111. }
  112. /* smu_8_0_d.h */
  113. #define mmMP0PUB_IND_INDEX 0x180
  114. #define mmMP0PUB_IND_DATA 0x181
  115. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  116. {
  117. unsigned long flags;
  118. u32 r;
  119. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  120. WREG32(mmMP0PUB_IND_INDEX, (reg));
  121. r = RREG32(mmMP0PUB_IND_DATA);
  122. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  123. return r;
  124. }
  125. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  126. {
  127. unsigned long flags;
  128. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  129. WREG32(mmMP0PUB_IND_INDEX, (reg));
  130. WREG32(mmMP0PUB_IND_DATA, (v));
  131. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  132. }
  133. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  134. {
  135. unsigned long flags;
  136. u32 r;
  137. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  138. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  139. r = RREG32(mmUVD_CTX_DATA);
  140. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  141. return r;
  142. }
  143. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  144. {
  145. unsigned long flags;
  146. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  147. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  148. WREG32(mmUVD_CTX_DATA, (v));
  149. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  150. }
  151. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  152. {
  153. unsigned long flags;
  154. u32 r;
  155. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  156. WREG32(mmDIDT_IND_INDEX, (reg));
  157. r = RREG32(mmDIDT_IND_DATA);
  158. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  159. return r;
  160. }
  161. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  162. {
  163. unsigned long flags;
  164. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  165. WREG32(mmDIDT_IND_INDEX, (reg));
  166. WREG32(mmDIDT_IND_DATA, (v));
  167. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  168. }
  169. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  170. {
  171. unsigned long flags;
  172. u32 r;
  173. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  174. WREG32(mmGC_CAC_IND_INDEX, (reg));
  175. r = RREG32(mmGC_CAC_IND_DATA);
  176. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  177. return r;
  178. }
  179. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  180. {
  181. unsigned long flags;
  182. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  183. WREG32(mmGC_CAC_IND_INDEX, (reg));
  184. WREG32(mmGC_CAC_IND_DATA, (v));
  185. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  186. }
  187. static const u32 tonga_mgcg_cgcg_init[] =
  188. {
  189. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  190. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  191. mmPCIE_DATA, 0x000f0000, 0x00000000,
  192. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  193. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  194. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  195. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  196. };
  197. static const u32 fiji_mgcg_cgcg_init[] =
  198. {
  199. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  200. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  201. mmPCIE_DATA, 0x000f0000, 0x00000000,
  202. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  203. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  204. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  205. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  206. };
  207. static const u32 iceland_mgcg_cgcg_init[] =
  208. {
  209. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  210. mmPCIE_DATA, 0x000f0000, 0x00000000,
  211. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  212. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  213. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  214. };
  215. static const u32 cz_mgcg_cgcg_init[] =
  216. {
  217. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  218. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  219. mmPCIE_DATA, 0x000f0000, 0x00000000,
  220. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  221. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  222. };
  223. static const u32 stoney_mgcg_cgcg_init[] =
  224. {
  225. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  226. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  227. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  228. };
  229. static void vi_init_golden_registers(struct amdgpu_device *adev)
  230. {
  231. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  232. mutex_lock(&adev->grbm_idx_mutex);
  233. switch (adev->asic_type) {
  234. case CHIP_TOPAZ:
  235. amdgpu_program_register_sequence(adev,
  236. iceland_mgcg_cgcg_init,
  237. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  238. break;
  239. case CHIP_FIJI:
  240. amdgpu_program_register_sequence(adev,
  241. fiji_mgcg_cgcg_init,
  242. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  243. break;
  244. case CHIP_TONGA:
  245. amdgpu_program_register_sequence(adev,
  246. tonga_mgcg_cgcg_init,
  247. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  248. break;
  249. case CHIP_CARRIZO:
  250. amdgpu_program_register_sequence(adev,
  251. cz_mgcg_cgcg_init,
  252. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  253. break;
  254. case CHIP_STONEY:
  255. amdgpu_program_register_sequence(adev,
  256. stoney_mgcg_cgcg_init,
  257. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  258. break;
  259. case CHIP_POLARIS11:
  260. case CHIP_POLARIS10:
  261. case CHIP_POLARIS12:
  262. default:
  263. break;
  264. }
  265. mutex_unlock(&adev->grbm_idx_mutex);
  266. }
  267. /**
  268. * vi_get_xclk - get the xclk
  269. *
  270. * @adev: amdgpu_device pointer
  271. *
  272. * Returns the reference clock used by the gfx engine
  273. * (VI).
  274. */
  275. static u32 vi_get_xclk(struct amdgpu_device *adev)
  276. {
  277. u32 reference_clock = adev->clock.spll.reference_freq;
  278. u32 tmp;
  279. if (adev->flags & AMD_IS_APU)
  280. return reference_clock;
  281. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  282. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  283. return 1000;
  284. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  285. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  286. return reference_clock / 4;
  287. return reference_clock;
  288. }
  289. /**
  290. * vi_srbm_select - select specific register instances
  291. *
  292. * @adev: amdgpu_device pointer
  293. * @me: selected ME (micro engine)
  294. * @pipe: pipe
  295. * @queue: queue
  296. * @vmid: VMID
  297. *
  298. * Switches the currently active registers instances. Some
  299. * registers are instanced per VMID, others are instanced per
  300. * me/pipe/queue combination.
  301. */
  302. void vi_srbm_select(struct amdgpu_device *adev,
  303. u32 me, u32 pipe, u32 queue, u32 vmid)
  304. {
  305. u32 srbm_gfx_cntl = 0;
  306. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  307. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  308. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  309. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  310. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  311. }
  312. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  313. {
  314. /* todo */
  315. }
  316. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  317. {
  318. u32 bus_cntl;
  319. u32 d1vga_control = 0;
  320. u32 d2vga_control = 0;
  321. u32 vga_render_control = 0;
  322. u32 rom_cntl;
  323. bool r;
  324. bus_cntl = RREG32(mmBUS_CNTL);
  325. if (adev->mode_info.num_crtc) {
  326. d1vga_control = RREG32(mmD1VGA_CONTROL);
  327. d2vga_control = RREG32(mmD2VGA_CONTROL);
  328. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  329. }
  330. rom_cntl = RREG32_SMC(ixROM_CNTL);
  331. /* enable the rom */
  332. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  333. if (adev->mode_info.num_crtc) {
  334. /* Disable VGA mode */
  335. WREG32(mmD1VGA_CONTROL,
  336. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  337. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  338. WREG32(mmD2VGA_CONTROL,
  339. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  340. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  341. WREG32(mmVGA_RENDER_CONTROL,
  342. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  343. }
  344. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  345. r = amdgpu_read_bios(adev);
  346. /* restore regs */
  347. WREG32(mmBUS_CNTL, bus_cntl);
  348. if (adev->mode_info.num_crtc) {
  349. WREG32(mmD1VGA_CONTROL, d1vga_control);
  350. WREG32(mmD2VGA_CONTROL, d2vga_control);
  351. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  352. }
  353. WREG32_SMC(ixROM_CNTL, rom_cntl);
  354. return r;
  355. }
  356. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  357. u8 *bios, u32 length_bytes)
  358. {
  359. u32 *dw_ptr;
  360. unsigned long flags;
  361. u32 i, length_dw;
  362. if (bios == NULL)
  363. return false;
  364. if (length_bytes == 0)
  365. return false;
  366. /* APU vbios image is part of sbios image */
  367. if (adev->flags & AMD_IS_APU)
  368. return false;
  369. dw_ptr = (u32 *)bios;
  370. length_dw = ALIGN(length_bytes, 4) / 4;
  371. /* take the smc lock since we are using the smc index */
  372. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  373. /* set rom index to 0 */
  374. WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
  375. WREG32(mmSMC_IND_DATA_11, 0);
  376. /* set index to data for continous read */
  377. WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
  378. for (i = 0; i < length_dw; i++)
  379. dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
  380. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  381. return true;
  382. }
  383. static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
  384. {
  385. uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  386. /* bit0: 0 means pf and 1 means vf */
  387. /* bit31: 0 means disable IOV and 1 means enable */
  388. if (reg & 1)
  389. adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  390. if (reg & 0x80000000)
  391. adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  392. if (reg == 0) {
  393. if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
  394. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  395. }
  396. }
  397. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  398. {mmGB_MACROTILE_MODE7, true},
  399. };
  400. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  401. {mmGB_TILE_MODE7, true},
  402. {mmGB_TILE_MODE12, true},
  403. {mmGB_TILE_MODE17, true},
  404. {mmGB_TILE_MODE23, true},
  405. {mmGB_MACROTILE_MODE7, true},
  406. };
  407. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  408. {mmGRBM_STATUS, false},
  409. {mmGRBM_STATUS2, false},
  410. {mmGRBM_STATUS_SE0, false},
  411. {mmGRBM_STATUS_SE1, false},
  412. {mmGRBM_STATUS_SE2, false},
  413. {mmGRBM_STATUS_SE3, false},
  414. {mmSRBM_STATUS, false},
  415. {mmSRBM_STATUS2, false},
  416. {mmSRBM_STATUS3, false},
  417. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  418. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  419. {mmCP_STAT, false},
  420. {mmCP_STALLED_STAT1, false},
  421. {mmCP_STALLED_STAT2, false},
  422. {mmCP_STALLED_STAT3, false},
  423. {mmCP_CPF_BUSY_STAT, false},
  424. {mmCP_CPF_STALLED_STAT1, false},
  425. {mmCP_CPF_STATUS, false},
  426. {mmCP_CPC_BUSY_STAT, false},
  427. {mmCP_CPC_STALLED_STAT1, false},
  428. {mmCP_CPC_STATUS, false},
  429. {mmGB_ADDR_CONFIG, false},
  430. {mmMC_ARB_RAMCFG, false},
  431. {mmGB_TILE_MODE0, false},
  432. {mmGB_TILE_MODE1, false},
  433. {mmGB_TILE_MODE2, false},
  434. {mmGB_TILE_MODE3, false},
  435. {mmGB_TILE_MODE4, false},
  436. {mmGB_TILE_MODE5, false},
  437. {mmGB_TILE_MODE6, false},
  438. {mmGB_TILE_MODE7, false},
  439. {mmGB_TILE_MODE8, false},
  440. {mmGB_TILE_MODE9, false},
  441. {mmGB_TILE_MODE10, false},
  442. {mmGB_TILE_MODE11, false},
  443. {mmGB_TILE_MODE12, false},
  444. {mmGB_TILE_MODE13, false},
  445. {mmGB_TILE_MODE14, false},
  446. {mmGB_TILE_MODE15, false},
  447. {mmGB_TILE_MODE16, false},
  448. {mmGB_TILE_MODE17, false},
  449. {mmGB_TILE_MODE18, false},
  450. {mmGB_TILE_MODE19, false},
  451. {mmGB_TILE_MODE20, false},
  452. {mmGB_TILE_MODE21, false},
  453. {mmGB_TILE_MODE22, false},
  454. {mmGB_TILE_MODE23, false},
  455. {mmGB_TILE_MODE24, false},
  456. {mmGB_TILE_MODE25, false},
  457. {mmGB_TILE_MODE26, false},
  458. {mmGB_TILE_MODE27, false},
  459. {mmGB_TILE_MODE28, false},
  460. {mmGB_TILE_MODE29, false},
  461. {mmGB_TILE_MODE30, false},
  462. {mmGB_TILE_MODE31, false},
  463. {mmGB_MACROTILE_MODE0, false},
  464. {mmGB_MACROTILE_MODE1, false},
  465. {mmGB_MACROTILE_MODE2, false},
  466. {mmGB_MACROTILE_MODE3, false},
  467. {mmGB_MACROTILE_MODE4, false},
  468. {mmGB_MACROTILE_MODE5, false},
  469. {mmGB_MACROTILE_MODE6, false},
  470. {mmGB_MACROTILE_MODE7, false},
  471. {mmGB_MACROTILE_MODE8, false},
  472. {mmGB_MACROTILE_MODE9, false},
  473. {mmGB_MACROTILE_MODE10, false},
  474. {mmGB_MACROTILE_MODE11, false},
  475. {mmGB_MACROTILE_MODE12, false},
  476. {mmGB_MACROTILE_MODE13, false},
  477. {mmGB_MACROTILE_MODE14, false},
  478. {mmGB_MACROTILE_MODE15, false},
  479. {mmCC_RB_BACKEND_DISABLE, false, true},
  480. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  481. {mmGB_BACKEND_MAP, false, false},
  482. {mmPA_SC_RASTER_CONFIG, false, true},
  483. {mmPA_SC_RASTER_CONFIG_1, false, true},
  484. };
  485. static uint32_t vi_get_register_value(struct amdgpu_device *adev,
  486. bool indexed, u32 se_num,
  487. u32 sh_num, u32 reg_offset)
  488. {
  489. if (indexed) {
  490. uint32_t val;
  491. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  492. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  493. switch (reg_offset) {
  494. case mmCC_RB_BACKEND_DISABLE:
  495. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  496. case mmGC_USER_RB_BACKEND_DISABLE:
  497. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  498. case mmPA_SC_RASTER_CONFIG:
  499. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  500. case mmPA_SC_RASTER_CONFIG_1:
  501. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
  502. }
  503. mutex_lock(&adev->grbm_idx_mutex);
  504. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  505. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  506. val = RREG32(reg_offset);
  507. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  508. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  509. mutex_unlock(&adev->grbm_idx_mutex);
  510. return val;
  511. } else {
  512. unsigned idx;
  513. switch (reg_offset) {
  514. case mmGB_ADDR_CONFIG:
  515. return adev->gfx.config.gb_addr_config;
  516. case mmMC_ARB_RAMCFG:
  517. return adev->gfx.config.mc_arb_ramcfg;
  518. case mmGB_TILE_MODE0:
  519. case mmGB_TILE_MODE1:
  520. case mmGB_TILE_MODE2:
  521. case mmGB_TILE_MODE3:
  522. case mmGB_TILE_MODE4:
  523. case mmGB_TILE_MODE5:
  524. case mmGB_TILE_MODE6:
  525. case mmGB_TILE_MODE7:
  526. case mmGB_TILE_MODE8:
  527. case mmGB_TILE_MODE9:
  528. case mmGB_TILE_MODE10:
  529. case mmGB_TILE_MODE11:
  530. case mmGB_TILE_MODE12:
  531. case mmGB_TILE_MODE13:
  532. case mmGB_TILE_MODE14:
  533. case mmGB_TILE_MODE15:
  534. case mmGB_TILE_MODE16:
  535. case mmGB_TILE_MODE17:
  536. case mmGB_TILE_MODE18:
  537. case mmGB_TILE_MODE19:
  538. case mmGB_TILE_MODE20:
  539. case mmGB_TILE_MODE21:
  540. case mmGB_TILE_MODE22:
  541. case mmGB_TILE_MODE23:
  542. case mmGB_TILE_MODE24:
  543. case mmGB_TILE_MODE25:
  544. case mmGB_TILE_MODE26:
  545. case mmGB_TILE_MODE27:
  546. case mmGB_TILE_MODE28:
  547. case mmGB_TILE_MODE29:
  548. case mmGB_TILE_MODE30:
  549. case mmGB_TILE_MODE31:
  550. idx = (reg_offset - mmGB_TILE_MODE0);
  551. return adev->gfx.config.tile_mode_array[idx];
  552. case mmGB_MACROTILE_MODE0:
  553. case mmGB_MACROTILE_MODE1:
  554. case mmGB_MACROTILE_MODE2:
  555. case mmGB_MACROTILE_MODE3:
  556. case mmGB_MACROTILE_MODE4:
  557. case mmGB_MACROTILE_MODE5:
  558. case mmGB_MACROTILE_MODE6:
  559. case mmGB_MACROTILE_MODE7:
  560. case mmGB_MACROTILE_MODE8:
  561. case mmGB_MACROTILE_MODE9:
  562. case mmGB_MACROTILE_MODE10:
  563. case mmGB_MACROTILE_MODE11:
  564. case mmGB_MACROTILE_MODE12:
  565. case mmGB_MACROTILE_MODE13:
  566. case mmGB_MACROTILE_MODE14:
  567. case mmGB_MACROTILE_MODE15:
  568. idx = (reg_offset - mmGB_MACROTILE_MODE0);
  569. return adev->gfx.config.macrotile_mode_array[idx];
  570. default:
  571. return RREG32(reg_offset);
  572. }
  573. }
  574. }
  575. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  576. u32 sh_num, u32 reg_offset, u32 *value)
  577. {
  578. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  579. const struct amdgpu_allowed_register_entry *asic_register_entry;
  580. uint32_t size, i;
  581. *value = 0;
  582. switch (adev->asic_type) {
  583. case CHIP_TOPAZ:
  584. asic_register_table = tonga_allowed_read_registers;
  585. size = ARRAY_SIZE(tonga_allowed_read_registers);
  586. break;
  587. case CHIP_FIJI:
  588. case CHIP_TONGA:
  589. case CHIP_POLARIS11:
  590. case CHIP_POLARIS10:
  591. case CHIP_POLARIS12:
  592. case CHIP_CARRIZO:
  593. case CHIP_STONEY:
  594. asic_register_table = cz_allowed_read_registers;
  595. size = ARRAY_SIZE(cz_allowed_read_registers);
  596. break;
  597. default:
  598. return -EINVAL;
  599. }
  600. if (asic_register_table) {
  601. for (i = 0; i < size; i++) {
  602. asic_register_entry = asic_register_table + i;
  603. if (reg_offset != asic_register_entry->reg_offset)
  604. continue;
  605. if (!asic_register_entry->untouched)
  606. *value = vi_get_register_value(adev,
  607. asic_register_entry->grbm_indexed,
  608. se_num, sh_num, reg_offset);
  609. return 0;
  610. }
  611. }
  612. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  613. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  614. continue;
  615. if (!vi_allowed_read_registers[i].untouched)
  616. *value = vi_get_register_value(adev,
  617. vi_allowed_read_registers[i].grbm_indexed,
  618. se_num, sh_num, reg_offset);
  619. return 0;
  620. }
  621. return -EINVAL;
  622. }
  623. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  624. {
  625. u32 i;
  626. dev_info(adev->dev, "GPU pci config reset\n");
  627. /* disable BM */
  628. pci_clear_master(adev->pdev);
  629. /* reset */
  630. amdgpu_pci_config_reset(adev);
  631. udelay(100);
  632. /* wait for asic to come out of reset */
  633. for (i = 0; i < adev->usec_timeout; i++) {
  634. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  635. /* enable BM */
  636. pci_set_master(adev->pdev);
  637. return 0;
  638. }
  639. udelay(1);
  640. }
  641. return -EINVAL;
  642. }
  643. /**
  644. * vi_asic_reset - soft reset GPU
  645. *
  646. * @adev: amdgpu_device pointer
  647. *
  648. * Look up which blocks are hung and attempt
  649. * to reset them.
  650. * Returns 0 for success.
  651. */
  652. static int vi_asic_reset(struct amdgpu_device *adev)
  653. {
  654. int r;
  655. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  656. r = vi_gpu_pci_config_reset(adev);
  657. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  658. return r;
  659. }
  660. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  661. u32 cntl_reg, u32 status_reg)
  662. {
  663. int r, i;
  664. struct atom_clock_dividers dividers;
  665. uint32_t tmp;
  666. r = amdgpu_atombios_get_clock_dividers(adev,
  667. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  668. clock, false, &dividers);
  669. if (r)
  670. return r;
  671. tmp = RREG32_SMC(cntl_reg);
  672. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  673. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  674. tmp |= dividers.post_divider;
  675. WREG32_SMC(cntl_reg, tmp);
  676. for (i = 0; i < 100; i++) {
  677. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  678. break;
  679. mdelay(10);
  680. }
  681. if (i == 100)
  682. return -ETIMEDOUT;
  683. return 0;
  684. }
  685. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  686. {
  687. int r;
  688. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  689. if (r)
  690. return r;
  691. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  692. return 0;
  693. }
  694. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  695. {
  696. int r, i;
  697. struct atom_clock_dividers dividers;
  698. u32 tmp;
  699. r = amdgpu_atombios_get_clock_dividers(adev,
  700. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  701. ecclk, false, &dividers);
  702. if (r)
  703. return r;
  704. for (i = 0; i < 100; i++) {
  705. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  706. break;
  707. mdelay(10);
  708. }
  709. if (i == 100)
  710. return -ETIMEDOUT;
  711. tmp = RREG32_SMC(ixCG_ECLK_CNTL);
  712. tmp &= ~(CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK |
  713. CG_ECLK_CNTL__ECLK_DIVIDER_MASK);
  714. tmp |= dividers.post_divider;
  715. WREG32_SMC(ixCG_ECLK_CNTL, tmp);
  716. for (i = 0; i < 100; i++) {
  717. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  718. break;
  719. mdelay(10);
  720. }
  721. if (i == 100)
  722. return -ETIMEDOUT;
  723. return 0;
  724. }
  725. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  726. {
  727. if (pci_is_root_bus(adev->pdev->bus))
  728. return;
  729. if (amdgpu_pcie_gen2 == 0)
  730. return;
  731. if (adev->flags & AMD_IS_APU)
  732. return;
  733. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  734. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  735. return;
  736. /* todo */
  737. }
  738. static void vi_program_aspm(struct amdgpu_device *adev)
  739. {
  740. if (amdgpu_aspm == 0)
  741. return;
  742. /* todo */
  743. }
  744. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  745. bool enable)
  746. {
  747. u32 tmp;
  748. /* not necessary on CZ */
  749. if (adev->flags & AMD_IS_APU)
  750. return;
  751. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  752. if (enable)
  753. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  754. else
  755. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  756. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  757. }
  758. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  759. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  760. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  761. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  762. {
  763. if (adev->flags & AMD_IS_APU)
  764. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  765. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  766. else
  767. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  768. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  769. }
  770. static const struct amdgpu_asic_funcs vi_asic_funcs =
  771. {
  772. .read_disabled_bios = &vi_read_disabled_bios,
  773. .read_bios_from_rom = &vi_read_bios_from_rom,
  774. .read_register = &vi_read_register,
  775. .reset = &vi_asic_reset,
  776. .set_vga_state = &vi_vga_set_state,
  777. .get_xclk = &vi_get_xclk,
  778. .set_uvd_clocks = &vi_set_uvd_clocks,
  779. .set_vce_clocks = &vi_set_vce_clocks,
  780. };
  781. static int vi_common_early_init(void *handle)
  782. {
  783. bool smc_enabled = false;
  784. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  785. if (adev->flags & AMD_IS_APU) {
  786. adev->smc_rreg = &cz_smc_rreg;
  787. adev->smc_wreg = &cz_smc_wreg;
  788. } else {
  789. adev->smc_rreg = &vi_smc_rreg;
  790. adev->smc_wreg = &vi_smc_wreg;
  791. }
  792. adev->pcie_rreg = &vi_pcie_rreg;
  793. adev->pcie_wreg = &vi_pcie_wreg;
  794. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  795. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  796. adev->didt_rreg = &vi_didt_rreg;
  797. adev->didt_wreg = &vi_didt_wreg;
  798. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  799. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  800. adev->asic_funcs = &vi_asic_funcs;
  801. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  802. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  803. smc_enabled = true;
  804. adev->rev_id = vi_get_rev_id(adev);
  805. adev->external_rev_id = 0xFF;
  806. switch (adev->asic_type) {
  807. case CHIP_TOPAZ:
  808. adev->cg_flags = 0;
  809. adev->pg_flags = 0;
  810. adev->external_rev_id = 0x1;
  811. break;
  812. case CHIP_FIJI:
  813. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  814. AMD_CG_SUPPORT_GFX_MGLS |
  815. AMD_CG_SUPPORT_GFX_RLC_LS |
  816. AMD_CG_SUPPORT_GFX_CP_LS |
  817. AMD_CG_SUPPORT_GFX_CGTS |
  818. AMD_CG_SUPPORT_GFX_CGTS_LS |
  819. AMD_CG_SUPPORT_GFX_CGCG |
  820. AMD_CG_SUPPORT_GFX_CGLS |
  821. AMD_CG_SUPPORT_SDMA_MGCG |
  822. AMD_CG_SUPPORT_SDMA_LS |
  823. AMD_CG_SUPPORT_BIF_LS |
  824. AMD_CG_SUPPORT_HDP_MGCG |
  825. AMD_CG_SUPPORT_HDP_LS |
  826. AMD_CG_SUPPORT_ROM_MGCG |
  827. AMD_CG_SUPPORT_MC_MGCG |
  828. AMD_CG_SUPPORT_MC_LS |
  829. AMD_CG_SUPPORT_UVD_MGCG;
  830. adev->pg_flags = 0;
  831. adev->external_rev_id = adev->rev_id + 0x3c;
  832. break;
  833. case CHIP_TONGA:
  834. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  835. AMD_CG_SUPPORT_GFX_CGCG |
  836. AMD_CG_SUPPORT_GFX_CGLS |
  837. AMD_CG_SUPPORT_SDMA_MGCG |
  838. AMD_CG_SUPPORT_SDMA_LS |
  839. AMD_CG_SUPPORT_BIF_LS |
  840. AMD_CG_SUPPORT_HDP_MGCG |
  841. AMD_CG_SUPPORT_HDP_LS |
  842. AMD_CG_SUPPORT_ROM_MGCG |
  843. AMD_CG_SUPPORT_MC_MGCG |
  844. AMD_CG_SUPPORT_MC_LS |
  845. AMD_CG_SUPPORT_DRM_LS |
  846. AMD_CG_SUPPORT_UVD_MGCG;
  847. adev->pg_flags = 0;
  848. adev->external_rev_id = adev->rev_id + 0x14;
  849. break;
  850. case CHIP_POLARIS11:
  851. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  852. AMD_CG_SUPPORT_GFX_RLC_LS |
  853. AMD_CG_SUPPORT_GFX_CP_LS |
  854. AMD_CG_SUPPORT_GFX_CGCG |
  855. AMD_CG_SUPPORT_GFX_CGLS |
  856. AMD_CG_SUPPORT_GFX_3D_CGCG |
  857. AMD_CG_SUPPORT_GFX_3D_CGLS |
  858. AMD_CG_SUPPORT_SDMA_MGCG |
  859. AMD_CG_SUPPORT_SDMA_LS |
  860. AMD_CG_SUPPORT_BIF_MGCG |
  861. AMD_CG_SUPPORT_BIF_LS |
  862. AMD_CG_SUPPORT_HDP_MGCG |
  863. AMD_CG_SUPPORT_HDP_LS |
  864. AMD_CG_SUPPORT_ROM_MGCG |
  865. AMD_CG_SUPPORT_MC_MGCG |
  866. AMD_CG_SUPPORT_MC_LS |
  867. AMD_CG_SUPPORT_DRM_LS |
  868. AMD_CG_SUPPORT_UVD_MGCG |
  869. AMD_CG_SUPPORT_VCE_MGCG;
  870. adev->pg_flags = 0;
  871. adev->external_rev_id = adev->rev_id + 0x5A;
  872. break;
  873. case CHIP_POLARIS10:
  874. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  875. AMD_CG_SUPPORT_GFX_RLC_LS |
  876. AMD_CG_SUPPORT_GFX_CP_LS |
  877. AMD_CG_SUPPORT_GFX_CGCG |
  878. AMD_CG_SUPPORT_GFX_CGLS |
  879. AMD_CG_SUPPORT_GFX_3D_CGCG |
  880. AMD_CG_SUPPORT_GFX_3D_CGLS |
  881. AMD_CG_SUPPORT_SDMA_MGCG |
  882. AMD_CG_SUPPORT_SDMA_LS |
  883. AMD_CG_SUPPORT_BIF_MGCG |
  884. AMD_CG_SUPPORT_BIF_LS |
  885. AMD_CG_SUPPORT_HDP_MGCG |
  886. AMD_CG_SUPPORT_HDP_LS |
  887. AMD_CG_SUPPORT_ROM_MGCG |
  888. AMD_CG_SUPPORT_MC_MGCG |
  889. AMD_CG_SUPPORT_MC_LS |
  890. AMD_CG_SUPPORT_DRM_LS |
  891. AMD_CG_SUPPORT_UVD_MGCG |
  892. AMD_CG_SUPPORT_VCE_MGCG;
  893. adev->pg_flags = 0;
  894. adev->external_rev_id = adev->rev_id + 0x50;
  895. break;
  896. case CHIP_POLARIS12:
  897. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  898. adev->pg_flags = 0;
  899. adev->external_rev_id = adev->rev_id + 0x64;
  900. break;
  901. case CHIP_CARRIZO:
  902. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  903. AMD_CG_SUPPORT_GFX_MGCG |
  904. AMD_CG_SUPPORT_GFX_MGLS |
  905. AMD_CG_SUPPORT_GFX_RLC_LS |
  906. AMD_CG_SUPPORT_GFX_CP_LS |
  907. AMD_CG_SUPPORT_GFX_CGTS |
  908. AMD_CG_SUPPORT_GFX_MGLS |
  909. AMD_CG_SUPPORT_GFX_CGTS_LS |
  910. AMD_CG_SUPPORT_GFX_CGCG |
  911. AMD_CG_SUPPORT_GFX_CGLS |
  912. AMD_CG_SUPPORT_BIF_LS |
  913. AMD_CG_SUPPORT_HDP_MGCG |
  914. AMD_CG_SUPPORT_HDP_LS |
  915. AMD_CG_SUPPORT_SDMA_MGCG |
  916. AMD_CG_SUPPORT_SDMA_LS |
  917. AMD_CG_SUPPORT_VCE_MGCG;
  918. /* rev0 hardware requires workarounds to support PG */
  919. adev->pg_flags = 0;
  920. if (adev->rev_id != 0x00) {
  921. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  922. AMD_PG_SUPPORT_GFX_SMG |
  923. AMD_PG_SUPPORT_GFX_PIPELINE |
  924. AMD_PG_SUPPORT_CP |
  925. AMD_PG_SUPPORT_UVD |
  926. AMD_PG_SUPPORT_VCE;
  927. }
  928. adev->external_rev_id = adev->rev_id + 0x1;
  929. break;
  930. case CHIP_STONEY:
  931. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  932. AMD_CG_SUPPORT_GFX_MGCG |
  933. AMD_CG_SUPPORT_GFX_MGLS |
  934. AMD_CG_SUPPORT_GFX_RLC_LS |
  935. AMD_CG_SUPPORT_GFX_CP_LS |
  936. AMD_CG_SUPPORT_GFX_CGTS |
  937. AMD_CG_SUPPORT_GFX_MGLS |
  938. AMD_CG_SUPPORT_GFX_CGTS_LS |
  939. AMD_CG_SUPPORT_GFX_CGCG |
  940. AMD_CG_SUPPORT_GFX_CGLS |
  941. AMD_CG_SUPPORT_BIF_LS |
  942. AMD_CG_SUPPORT_HDP_MGCG |
  943. AMD_CG_SUPPORT_HDP_LS |
  944. AMD_CG_SUPPORT_SDMA_MGCG |
  945. AMD_CG_SUPPORT_SDMA_LS |
  946. AMD_CG_SUPPORT_VCE_MGCG;
  947. adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
  948. AMD_PG_SUPPORT_GFX_SMG |
  949. AMD_PG_SUPPORT_GFX_PIPELINE |
  950. AMD_PG_SUPPORT_CP |
  951. AMD_PG_SUPPORT_UVD |
  952. AMD_PG_SUPPORT_VCE;
  953. adev->external_rev_id = adev->rev_id + 0x61;
  954. break;
  955. default:
  956. /* FIXME: not supported yet */
  957. return -EINVAL;
  958. }
  959. if (amdgpu_smc_load_fw && smc_enabled)
  960. adev->firmware.smu_load = true;
  961. amdgpu_get_pcie_info(adev);
  962. return 0;
  963. }
  964. static int vi_common_sw_init(void *handle)
  965. {
  966. return 0;
  967. }
  968. static int vi_common_sw_fini(void *handle)
  969. {
  970. return 0;
  971. }
  972. static int vi_common_hw_init(void *handle)
  973. {
  974. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  975. /* move the golden regs per IP block */
  976. vi_init_golden_registers(adev);
  977. /* enable pcie gen2/3 link */
  978. vi_pcie_gen3_enable(adev);
  979. /* enable aspm */
  980. vi_program_aspm(adev);
  981. /* enable the doorbell aperture */
  982. vi_enable_doorbell_aperture(adev, true);
  983. return 0;
  984. }
  985. static int vi_common_hw_fini(void *handle)
  986. {
  987. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  988. /* enable the doorbell aperture */
  989. vi_enable_doorbell_aperture(adev, false);
  990. return 0;
  991. }
  992. static int vi_common_suspend(void *handle)
  993. {
  994. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  995. return vi_common_hw_fini(adev);
  996. }
  997. static int vi_common_resume(void *handle)
  998. {
  999. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1000. return vi_common_hw_init(adev);
  1001. }
  1002. static bool vi_common_is_idle(void *handle)
  1003. {
  1004. return true;
  1005. }
  1006. static int vi_common_wait_for_idle(void *handle)
  1007. {
  1008. return 0;
  1009. }
  1010. static int vi_common_soft_reset(void *handle)
  1011. {
  1012. return 0;
  1013. }
  1014. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1015. bool enable)
  1016. {
  1017. uint32_t temp, data;
  1018. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1019. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1020. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1021. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1022. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1023. else
  1024. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1025. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1026. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1027. if (temp != data)
  1028. WREG32_PCIE(ixPCIE_CNTL2, data);
  1029. }
  1030. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1031. bool enable)
  1032. {
  1033. uint32_t temp, data;
  1034. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1035. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1036. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1037. else
  1038. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1039. if (temp != data)
  1040. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1041. }
  1042. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1043. bool enable)
  1044. {
  1045. uint32_t temp, data;
  1046. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1047. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1048. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1049. else
  1050. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1051. if (temp != data)
  1052. WREG32(mmHDP_MEM_POWER_LS, data);
  1053. }
  1054. static void vi_update_drm_light_sleep(struct amdgpu_device *adev,
  1055. bool enable)
  1056. {
  1057. uint32_t temp, data;
  1058. temp = data = RREG32(0x157a);
  1059. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  1060. data |= 1;
  1061. else
  1062. data &= ~1;
  1063. if (temp != data)
  1064. WREG32(0x157a, data);
  1065. }
  1066. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1067. bool enable)
  1068. {
  1069. uint32_t temp, data;
  1070. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1071. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1072. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1073. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1074. else
  1075. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1076. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1077. if (temp != data)
  1078. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1079. }
  1080. static int vi_common_set_clockgating_state_by_smu(void *handle,
  1081. enum amd_clockgating_state state)
  1082. {
  1083. uint32_t msg_id, pp_state = 0;
  1084. uint32_t pp_support_state = 0;
  1085. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1086. void *pp_handle = adev->powerplay.pp_handle;
  1087. if (adev->cg_flags & (AMD_CG_SUPPORT_MC_LS | AMD_CG_SUPPORT_MC_MGCG)) {
  1088. if (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) {
  1089. pp_support_state = AMD_CG_SUPPORT_MC_LS;
  1090. pp_state = PP_STATE_LS;
  1091. }
  1092. if (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG) {
  1093. pp_support_state |= AMD_CG_SUPPORT_MC_MGCG;
  1094. pp_state |= PP_STATE_CG;
  1095. }
  1096. if (state == AMD_CG_STATE_UNGATE)
  1097. pp_state = 0;
  1098. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1099. PP_BLOCK_SYS_MC,
  1100. pp_support_state,
  1101. pp_state);
  1102. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1103. }
  1104. if (adev->cg_flags & (AMD_CG_SUPPORT_SDMA_LS | AMD_CG_SUPPORT_SDMA_MGCG)) {
  1105. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS) {
  1106. pp_support_state = AMD_CG_SUPPORT_SDMA_LS;
  1107. pp_state = PP_STATE_LS;
  1108. }
  1109. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG) {
  1110. pp_support_state |= AMD_CG_SUPPORT_SDMA_MGCG;
  1111. pp_state |= PP_STATE_CG;
  1112. }
  1113. if (state == AMD_CG_STATE_UNGATE)
  1114. pp_state = 0;
  1115. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1116. PP_BLOCK_SYS_SDMA,
  1117. pp_support_state,
  1118. pp_state);
  1119. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1120. }
  1121. if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_MGCG)) {
  1122. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
  1123. pp_support_state = AMD_CG_SUPPORT_HDP_LS;
  1124. pp_state = PP_STATE_LS;
  1125. }
  1126. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG) {
  1127. pp_support_state |= AMD_CG_SUPPORT_HDP_MGCG;
  1128. pp_state |= PP_STATE_CG;
  1129. }
  1130. if (state == AMD_CG_STATE_UNGATE)
  1131. pp_state = 0;
  1132. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1133. PP_BLOCK_SYS_HDP,
  1134. pp_support_state,
  1135. pp_state);
  1136. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1137. }
  1138. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS) {
  1139. if (state == AMD_CG_STATE_UNGATE)
  1140. pp_state = 0;
  1141. else
  1142. pp_state = PP_STATE_LS;
  1143. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1144. PP_BLOCK_SYS_BIF,
  1145. PP_STATE_SUPPORT_LS,
  1146. pp_state);
  1147. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1148. }
  1149. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG) {
  1150. if (state == AMD_CG_STATE_UNGATE)
  1151. pp_state = 0;
  1152. else
  1153. pp_state = PP_STATE_CG;
  1154. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1155. PP_BLOCK_SYS_BIF,
  1156. PP_STATE_SUPPORT_CG,
  1157. pp_state);
  1158. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1159. }
  1160. if (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS) {
  1161. if (state == AMD_CG_STATE_UNGATE)
  1162. pp_state = 0;
  1163. else
  1164. pp_state = PP_STATE_LS;
  1165. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1166. PP_BLOCK_SYS_DRM,
  1167. PP_STATE_SUPPORT_LS,
  1168. pp_state);
  1169. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1170. }
  1171. if (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG) {
  1172. if (state == AMD_CG_STATE_UNGATE)
  1173. pp_state = 0;
  1174. else
  1175. pp_state = PP_STATE_CG;
  1176. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1177. PP_BLOCK_SYS_ROM,
  1178. PP_STATE_SUPPORT_CG,
  1179. pp_state);
  1180. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1181. }
  1182. return 0;
  1183. }
  1184. static int vi_common_set_clockgating_state(void *handle,
  1185. enum amd_clockgating_state state)
  1186. {
  1187. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1188. switch (adev->asic_type) {
  1189. case CHIP_FIJI:
  1190. vi_update_bif_medium_grain_light_sleep(adev,
  1191. state == AMD_CG_STATE_GATE ? true : false);
  1192. vi_update_hdp_medium_grain_clock_gating(adev,
  1193. state == AMD_CG_STATE_GATE ? true : false);
  1194. vi_update_hdp_light_sleep(adev,
  1195. state == AMD_CG_STATE_GATE ? true : false);
  1196. vi_update_rom_medium_grain_clock_gating(adev,
  1197. state == AMD_CG_STATE_GATE ? true : false);
  1198. break;
  1199. case CHIP_CARRIZO:
  1200. case CHIP_STONEY:
  1201. vi_update_bif_medium_grain_light_sleep(adev,
  1202. state == AMD_CG_STATE_GATE ? true : false);
  1203. vi_update_hdp_medium_grain_clock_gating(adev,
  1204. state == AMD_CG_STATE_GATE ? true : false);
  1205. vi_update_hdp_light_sleep(adev,
  1206. state == AMD_CG_STATE_GATE ? true : false);
  1207. vi_update_drm_light_sleep(adev,
  1208. state == AMD_CG_STATE_GATE ? true : false);
  1209. break;
  1210. case CHIP_TONGA:
  1211. case CHIP_POLARIS10:
  1212. case CHIP_POLARIS11:
  1213. case CHIP_POLARIS12:
  1214. vi_common_set_clockgating_state_by_smu(adev, state);
  1215. default:
  1216. break;
  1217. }
  1218. return 0;
  1219. }
  1220. static int vi_common_set_powergating_state(void *handle,
  1221. enum amd_powergating_state state)
  1222. {
  1223. return 0;
  1224. }
  1225. static void vi_common_get_clockgating_state(void *handle, u32 *flags)
  1226. {
  1227. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1228. int data;
  1229. /* AMD_CG_SUPPORT_BIF_LS */
  1230. data = RREG32_PCIE(ixPCIE_CNTL2);
  1231. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  1232. *flags |= AMD_CG_SUPPORT_BIF_LS;
  1233. /* AMD_CG_SUPPORT_HDP_LS */
  1234. data = RREG32(mmHDP_MEM_POWER_LS);
  1235. if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
  1236. *flags |= AMD_CG_SUPPORT_HDP_LS;
  1237. /* AMD_CG_SUPPORT_HDP_MGCG */
  1238. data = RREG32(mmHDP_HOST_PATH_CNTL);
  1239. if (!(data & HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK))
  1240. *flags |= AMD_CG_SUPPORT_HDP_MGCG;
  1241. /* AMD_CG_SUPPORT_ROM_MGCG */
  1242. data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1243. if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
  1244. *flags |= AMD_CG_SUPPORT_ROM_MGCG;
  1245. }
  1246. static const struct amd_ip_funcs vi_common_ip_funcs = {
  1247. .name = "vi_common",
  1248. .early_init = vi_common_early_init,
  1249. .late_init = NULL,
  1250. .sw_init = vi_common_sw_init,
  1251. .sw_fini = vi_common_sw_fini,
  1252. .hw_init = vi_common_hw_init,
  1253. .hw_fini = vi_common_hw_fini,
  1254. .suspend = vi_common_suspend,
  1255. .resume = vi_common_resume,
  1256. .is_idle = vi_common_is_idle,
  1257. .wait_for_idle = vi_common_wait_for_idle,
  1258. .soft_reset = vi_common_soft_reset,
  1259. .set_clockgating_state = vi_common_set_clockgating_state,
  1260. .set_powergating_state = vi_common_set_powergating_state,
  1261. .get_clockgating_state = vi_common_get_clockgating_state,
  1262. };
  1263. static const struct amdgpu_ip_block_version vi_common_ip_block =
  1264. {
  1265. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1266. .major = 1,
  1267. .minor = 0,
  1268. .rev = 0,
  1269. .funcs = &vi_common_ip_funcs,
  1270. };
  1271. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1272. {
  1273. /* in early init stage, vbios code won't work */
  1274. vi_detect_hw_virtualization(adev);
  1275. switch (adev->asic_type) {
  1276. case CHIP_TOPAZ:
  1277. /* topaz has no DCE, UVD, VCE */
  1278. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1279. amdgpu_ip_block_add(adev, &gmc_v7_4_ip_block);
  1280. amdgpu_ip_block_add(adev, &iceland_ih_ip_block);
  1281. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1282. if (adev->enable_virtual_display)
  1283. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1284. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1285. amdgpu_ip_block_add(adev, &sdma_v2_4_ip_block);
  1286. break;
  1287. case CHIP_FIJI:
  1288. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1289. amdgpu_ip_block_add(adev, &gmc_v8_5_ip_block);
  1290. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1291. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1292. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1293. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1294. else
  1295. amdgpu_ip_block_add(adev, &dce_v10_1_ip_block);
  1296. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1297. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1298. if (!amdgpu_sriov_vf(adev)) {
  1299. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1300. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1301. }
  1302. break;
  1303. case CHIP_TONGA:
  1304. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1305. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1306. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1307. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1308. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1309. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1310. else
  1311. amdgpu_ip_block_add(adev, &dce_v10_0_ip_block);
  1312. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1313. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1314. if (!amdgpu_sriov_vf(adev)) {
  1315. amdgpu_ip_block_add(adev, &uvd_v5_0_ip_block);
  1316. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1317. }
  1318. break;
  1319. case CHIP_POLARIS11:
  1320. case CHIP_POLARIS10:
  1321. case CHIP_POLARIS12:
  1322. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1323. amdgpu_ip_block_add(adev, &gmc_v8_1_ip_block);
  1324. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1325. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1326. if (adev->enable_virtual_display)
  1327. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1328. else
  1329. amdgpu_ip_block_add(adev, &dce_v11_2_ip_block);
  1330. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1331. amdgpu_ip_block_add(adev, &sdma_v3_1_ip_block);
  1332. amdgpu_ip_block_add(adev, &uvd_v6_3_ip_block);
  1333. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1334. break;
  1335. case CHIP_CARRIZO:
  1336. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1337. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1338. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1339. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1340. if (adev->enable_virtual_display)
  1341. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1342. else
  1343. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1344. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1345. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1346. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1347. amdgpu_ip_block_add(adev, &vce_v3_1_ip_block);
  1348. #if defined(CONFIG_DRM_AMD_ACP)
  1349. amdgpu_ip_block_add(adev, &acp_ip_block);
  1350. #endif
  1351. break;
  1352. case CHIP_STONEY:
  1353. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1354. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1355. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1356. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1357. if (adev->enable_virtual_display)
  1358. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1359. else
  1360. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1361. amdgpu_ip_block_add(adev, &gfx_v8_1_ip_block);
  1362. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1363. amdgpu_ip_block_add(adev, &uvd_v6_2_ip_block);
  1364. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1365. #if defined(CONFIG_DRM_AMD_ACP)
  1366. amdgpu_ip_block_add(adev, &acp_ip_block);
  1367. #endif
  1368. break;
  1369. default:
  1370. /* FIXME: not supported yet */
  1371. return -EINVAL;
  1372. }
  1373. return 0;
  1374. }