gmc_v8_0.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "vid.h"
  35. #include "vi.h"
  36. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static int gmc_v8_0_wait_for_idle(void *handle);
  39. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  40. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  41. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  42. MODULE_FIRMWARE("amdgpu/polaris12_mc.bin");
  43. static const u32 golden_settings_tonga_a11[] =
  44. {
  45. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  46. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  47. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  48. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  51. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  52. };
  53. static const u32 tonga_mgcg_cgcg_init[] =
  54. {
  55. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  56. };
  57. static const u32 golden_settings_fiji_a10[] =
  58. {
  59. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  60. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  61. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  62. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  63. };
  64. static const u32 fiji_mgcg_cgcg_init[] =
  65. {
  66. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  67. };
  68. static const u32 golden_settings_polaris11_a11[] =
  69. {
  70. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  71. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  72. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  73. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  74. };
  75. static const u32 golden_settings_polaris10_a11[] =
  76. {
  77. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  78. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  79. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  80. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  81. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  82. };
  83. static const u32 cz_mgcg_cgcg_init[] =
  84. {
  85. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  86. };
  87. static const u32 stoney_mgcg_cgcg_init[] =
  88. {
  89. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  90. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  91. };
  92. static const u32 golden_settings_stoney_common[] =
  93. {
  94. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  95. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  96. };
  97. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  98. {
  99. switch (adev->asic_type) {
  100. case CHIP_FIJI:
  101. amdgpu_program_register_sequence(adev,
  102. fiji_mgcg_cgcg_init,
  103. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  104. amdgpu_program_register_sequence(adev,
  105. golden_settings_fiji_a10,
  106. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  107. break;
  108. case CHIP_TONGA:
  109. amdgpu_program_register_sequence(adev,
  110. tonga_mgcg_cgcg_init,
  111. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  112. amdgpu_program_register_sequence(adev,
  113. golden_settings_tonga_a11,
  114. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  115. break;
  116. case CHIP_POLARIS11:
  117. case CHIP_POLARIS12:
  118. amdgpu_program_register_sequence(adev,
  119. golden_settings_polaris11_a11,
  120. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  121. break;
  122. case CHIP_POLARIS10:
  123. amdgpu_program_register_sequence(adev,
  124. golden_settings_polaris10_a11,
  125. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  126. break;
  127. case CHIP_CARRIZO:
  128. amdgpu_program_register_sequence(adev,
  129. cz_mgcg_cgcg_init,
  130. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  131. break;
  132. case CHIP_STONEY:
  133. amdgpu_program_register_sequence(adev,
  134. stoney_mgcg_cgcg_init,
  135. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  136. amdgpu_program_register_sequence(adev,
  137. golden_settings_stoney_common,
  138. (const u32)ARRAY_SIZE(golden_settings_stoney_common));
  139. break;
  140. default:
  141. break;
  142. }
  143. }
  144. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev,
  145. struct amdgpu_mode_mc_save *save)
  146. {
  147. u32 blackout;
  148. if (adev->mode_info.num_crtc)
  149. amdgpu_display_stop_mc_access(adev, save);
  150. gmc_v8_0_wait_for_idle(adev);
  151. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  152. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  153. /* Block CPU access */
  154. WREG32(mmBIF_FB_EN, 0);
  155. /* blackout the MC */
  156. blackout = REG_SET_FIELD(blackout,
  157. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  158. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  159. }
  160. /* wait for the MC to settle */
  161. udelay(100);
  162. }
  163. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev,
  164. struct amdgpu_mode_mc_save *save)
  165. {
  166. u32 tmp;
  167. /* unblackout the MC */
  168. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  169. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  170. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  171. /* allow CPU access */
  172. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  173. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  174. WREG32(mmBIF_FB_EN, tmp);
  175. if (adev->mode_info.num_crtc)
  176. amdgpu_display_resume_mc_access(adev, save);
  177. }
  178. /**
  179. * gmc_v8_0_init_microcode - load ucode images from disk
  180. *
  181. * @adev: amdgpu_device pointer
  182. *
  183. * Use the firmware interface to load the ucode images into
  184. * the driver (not loaded into hw).
  185. * Returns 0 on success, error on failure.
  186. */
  187. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  188. {
  189. const char *chip_name;
  190. char fw_name[30];
  191. int err;
  192. DRM_DEBUG("\n");
  193. switch (adev->asic_type) {
  194. case CHIP_TONGA:
  195. chip_name = "tonga";
  196. break;
  197. case CHIP_POLARIS11:
  198. chip_name = "polaris11";
  199. break;
  200. case CHIP_POLARIS10:
  201. chip_name = "polaris10";
  202. break;
  203. case CHIP_POLARIS12:
  204. chip_name = "polaris12";
  205. break;
  206. case CHIP_FIJI:
  207. case CHIP_CARRIZO:
  208. case CHIP_STONEY:
  209. return 0;
  210. default: BUG();
  211. }
  212. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  213. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  214. if (err)
  215. goto out;
  216. err = amdgpu_ucode_validate(adev->mc.fw);
  217. out:
  218. if (err) {
  219. printk(KERN_ERR
  220. "mc: Failed to load firmware \"%s\"\n",
  221. fw_name);
  222. release_firmware(adev->mc.fw);
  223. adev->mc.fw = NULL;
  224. }
  225. return err;
  226. }
  227. /**
  228. * gmc_v8_0_mc_load_microcode - load MC ucode into the hw
  229. *
  230. * @adev: amdgpu_device pointer
  231. *
  232. * Load the GDDR MC ucode into the hw (CIK).
  233. * Returns 0 on success, error on failure.
  234. */
  235. static int gmc_v8_0_mc_load_microcode(struct amdgpu_device *adev)
  236. {
  237. const struct mc_firmware_header_v1_0 *hdr;
  238. const __le32 *fw_data = NULL;
  239. const __le32 *io_mc_regs = NULL;
  240. u32 running;
  241. int i, ucode_size, regs_size;
  242. if (!adev->mc.fw)
  243. return -EINVAL;
  244. /* Skip MC ucode loading on SR-IOV capable boards.
  245. * vbios does this for us in asic_init in that case.
  246. * Skip MC ucode loading on VF, because hypervisor will do that
  247. * for this adaptor.
  248. */
  249. if (amdgpu_sriov_bios(adev))
  250. return 0;
  251. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  252. amdgpu_ucode_print_mc_hdr(&hdr->header);
  253. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  254. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  255. io_mc_regs = (const __le32 *)
  256. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  257. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  258. fw_data = (const __le32 *)
  259. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  260. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  261. if (running == 0) {
  262. /* reset the engine and set to writable */
  263. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  264. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  265. /* load mc io regs */
  266. for (i = 0; i < regs_size; i++) {
  267. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  268. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  269. }
  270. /* load the MC ucode */
  271. for (i = 0; i < ucode_size; i++)
  272. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  273. /* put the engine back into the active state */
  274. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  275. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  276. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  277. /* wait for training to complete */
  278. for (i = 0; i < adev->usec_timeout; i++) {
  279. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  280. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  281. break;
  282. udelay(1);
  283. }
  284. for (i = 0; i < adev->usec_timeout; i++) {
  285. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  286. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  287. break;
  288. udelay(1);
  289. }
  290. }
  291. return 0;
  292. }
  293. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  294. struct amdgpu_mc *mc)
  295. {
  296. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  297. /* leave room for at least 1024M GTT */
  298. dev_warn(adev->dev, "limiting VRAM\n");
  299. mc->real_vram_size = 0xFFC0000000ULL;
  300. mc->mc_vram_size = 0xFFC0000000ULL;
  301. }
  302. amdgpu_vram_location(adev, &adev->mc, 0);
  303. adev->mc.gtt_base_align = 0;
  304. amdgpu_gtt_location(adev, mc);
  305. }
  306. /**
  307. * gmc_v8_0_mc_program - program the GPU memory controller
  308. *
  309. * @adev: amdgpu_device pointer
  310. *
  311. * Set the location of vram, gart, and AGP in the GPU's
  312. * physical address space (CIK).
  313. */
  314. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  315. {
  316. struct amdgpu_mode_mc_save save;
  317. u32 tmp;
  318. int i, j;
  319. /* Initialize HDP */
  320. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  321. WREG32((0xb05 + j), 0x00000000);
  322. WREG32((0xb06 + j), 0x00000000);
  323. WREG32((0xb07 + j), 0x00000000);
  324. WREG32((0xb08 + j), 0x00000000);
  325. WREG32((0xb09 + j), 0x00000000);
  326. }
  327. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  328. if (adev->mode_info.num_crtc)
  329. amdgpu_display_set_vga_render_state(adev, false);
  330. gmc_v8_0_mc_stop(adev, &save);
  331. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  332. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  333. }
  334. /* Update configuration */
  335. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  336. adev->mc.vram_start >> 12);
  337. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  338. adev->mc.vram_end >> 12);
  339. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  340. adev->vram_scratch.gpu_addr >> 12);
  341. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  342. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  343. WREG32(mmMC_VM_FB_LOCATION, tmp);
  344. /* XXX double check these! */
  345. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  346. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  347. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  348. WREG32(mmMC_VM_AGP_BASE, 0);
  349. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  350. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  351. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  352. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  353. }
  354. gmc_v8_0_mc_resume(adev, &save);
  355. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  356. tmp = RREG32(mmHDP_MISC_CNTL);
  357. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  358. WREG32(mmHDP_MISC_CNTL, tmp);
  359. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  360. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  361. }
  362. /**
  363. * gmc_v8_0_mc_init - initialize the memory controller driver params
  364. *
  365. * @adev: amdgpu_device pointer
  366. *
  367. * Look up the amount of vram, vram width, and decide how to place
  368. * vram and gart within the GPU's physical address space (CIK).
  369. * Returns 0 for success.
  370. */
  371. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  372. {
  373. u32 tmp;
  374. int chansize, numchan;
  375. /* Get VRAM informations */
  376. tmp = RREG32(mmMC_ARB_RAMCFG);
  377. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  378. chansize = 64;
  379. } else {
  380. chansize = 32;
  381. }
  382. tmp = RREG32(mmMC_SHARED_CHMAP);
  383. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  384. case 0:
  385. default:
  386. numchan = 1;
  387. break;
  388. case 1:
  389. numchan = 2;
  390. break;
  391. case 2:
  392. numchan = 4;
  393. break;
  394. case 3:
  395. numchan = 8;
  396. break;
  397. case 4:
  398. numchan = 3;
  399. break;
  400. case 5:
  401. numchan = 6;
  402. break;
  403. case 6:
  404. numchan = 10;
  405. break;
  406. case 7:
  407. numchan = 12;
  408. break;
  409. case 8:
  410. numchan = 16;
  411. break;
  412. }
  413. adev->mc.vram_width = numchan * chansize;
  414. /* Could aper size report 0 ? */
  415. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  416. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  417. /* size in MB on si */
  418. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  419. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  420. adev->mc.visible_vram_size = adev->mc.aper_size;
  421. /* In case the PCI BAR is larger than the actual amount of vram */
  422. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  423. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  424. /* unless the user had overridden it, set the gart
  425. * size equal to the 1024 or vram, whichever is larger.
  426. */
  427. if (amdgpu_gart_size == -1)
  428. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  429. else
  430. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  431. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  432. return 0;
  433. }
  434. /*
  435. * GART
  436. * VMID 0 is the physical GPU addresses as used by the kernel.
  437. * VMIDs 1-15 are used for userspace clients and are handled
  438. * by the amdgpu vm/hsa code.
  439. */
  440. /**
  441. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  442. *
  443. * @adev: amdgpu_device pointer
  444. * @vmid: vm instance to flush
  445. *
  446. * Flush the TLB for the requested page table (CIK).
  447. */
  448. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  449. uint32_t vmid)
  450. {
  451. /* flush hdp cache */
  452. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  453. /* bits 0-15 are the VM contexts0-15 */
  454. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  455. }
  456. /**
  457. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  458. *
  459. * @adev: amdgpu_device pointer
  460. * @cpu_pt_addr: cpu address of the page table
  461. * @gpu_page_idx: entry in the page table to update
  462. * @addr: dst addr to write into pte/pde
  463. * @flags: access flags
  464. *
  465. * Update the page tables using the CPU.
  466. */
  467. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  468. void *cpu_pt_addr,
  469. uint32_t gpu_page_idx,
  470. uint64_t addr,
  471. uint32_t flags)
  472. {
  473. void __iomem *ptr = (void *)cpu_pt_addr;
  474. uint64_t value;
  475. /*
  476. * PTE format on VI:
  477. * 63:40 reserved
  478. * 39:12 4k physical page base address
  479. * 11:7 fragment
  480. * 6 write
  481. * 5 read
  482. * 4 exe
  483. * 3 reserved
  484. * 2 snooped
  485. * 1 system
  486. * 0 valid
  487. *
  488. * PDE format on VI:
  489. * 63:59 block fragment size
  490. * 58:40 reserved
  491. * 39:1 physical base address of PTE
  492. * bits 5:1 must be 0.
  493. * 0 valid
  494. */
  495. value = addr & 0x000000FFFFFFF000ULL;
  496. value |= flags;
  497. writeq(value, ptr + (gpu_page_idx * 8));
  498. return 0;
  499. }
  500. /**
  501. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  502. *
  503. * @adev: amdgpu_device pointer
  504. * @value: true redirects VM faults to the default page
  505. */
  506. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  507. bool value)
  508. {
  509. u32 tmp;
  510. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  511. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  512. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  513. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  514. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  515. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  516. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  517. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  518. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  519. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  520. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  521. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  522. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  523. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  524. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  525. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  526. }
  527. /**
  528. * gmc_v8_0_gart_enable - gart enable
  529. *
  530. * @adev: amdgpu_device pointer
  531. *
  532. * This sets up the TLBs, programs the page tables for VMID0,
  533. * sets up the hw for VMIDs 1-15 which are allocated on
  534. * demand, and sets up the global locations for the LDS, GDS,
  535. * and GPUVM for FSA64 clients (CIK).
  536. * Returns 0 for success, errors for failure.
  537. */
  538. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  539. {
  540. int r, i;
  541. u32 tmp;
  542. if (adev->gart.robj == NULL) {
  543. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  544. return -EINVAL;
  545. }
  546. r = amdgpu_gart_table_vram_pin(adev);
  547. if (r)
  548. return r;
  549. /* Setup TLB control */
  550. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  551. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  552. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  553. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  554. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  555. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  556. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  557. /* Setup L2 cache */
  558. tmp = RREG32(mmVM_L2_CNTL);
  559. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  560. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  561. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  562. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  563. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  564. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  565. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  566. WREG32(mmVM_L2_CNTL, tmp);
  567. tmp = RREG32(mmVM_L2_CNTL2);
  568. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  569. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  570. WREG32(mmVM_L2_CNTL2, tmp);
  571. tmp = RREG32(mmVM_L2_CNTL3);
  572. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  573. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  574. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  575. WREG32(mmVM_L2_CNTL3, tmp);
  576. /* XXX: set to enable PTE/PDE in system memory */
  577. tmp = RREG32(mmVM_L2_CNTL4);
  578. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  579. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  580. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  581. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  582. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  583. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  584. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  585. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  586. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  587. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  588. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  589. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  590. WREG32(mmVM_L2_CNTL4, tmp);
  591. /* setup context0 */
  592. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  593. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  594. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  595. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  596. (u32)(adev->dummy_page.addr >> 12));
  597. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  598. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  599. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  600. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  601. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  602. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  603. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  604. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  605. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  606. /* empty context1-15 */
  607. /* FIXME start with 4G, once using 2 level pt switch to full
  608. * vm size space
  609. */
  610. /* set vm size, must be a multiple of 4 */
  611. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  612. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  613. for (i = 1; i < 16; i++) {
  614. if (i < 8)
  615. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  616. adev->gart.table_addr >> 12);
  617. else
  618. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  619. adev->gart.table_addr >> 12);
  620. }
  621. /* enable context1-15 */
  622. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  623. (u32)(adev->dummy_page.addr >> 12));
  624. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  625. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  626. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  627. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  628. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  629. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  630. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  631. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  632. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  633. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  634. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  635. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  636. amdgpu_vm_block_size - 9);
  637. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  638. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  639. gmc_v8_0_set_fault_enable_default(adev, false);
  640. else
  641. gmc_v8_0_set_fault_enable_default(adev, true);
  642. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  643. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  644. (unsigned)(adev->mc.gtt_size >> 20),
  645. (unsigned long long)adev->gart.table_addr);
  646. adev->gart.ready = true;
  647. return 0;
  648. }
  649. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  650. {
  651. int r;
  652. if (adev->gart.robj) {
  653. WARN(1, "R600 PCIE GART already initialized\n");
  654. return 0;
  655. }
  656. /* Initialize common gart structure */
  657. r = amdgpu_gart_init(adev);
  658. if (r)
  659. return r;
  660. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  661. return amdgpu_gart_table_vram_alloc(adev);
  662. }
  663. /**
  664. * gmc_v8_0_gart_disable - gart disable
  665. *
  666. * @adev: amdgpu_device pointer
  667. *
  668. * This disables all VM page table (CIK).
  669. */
  670. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  671. {
  672. u32 tmp;
  673. /* Disable all tables */
  674. WREG32(mmVM_CONTEXT0_CNTL, 0);
  675. WREG32(mmVM_CONTEXT1_CNTL, 0);
  676. /* Setup TLB control */
  677. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  678. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  679. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  680. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  681. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  682. /* Setup L2 cache */
  683. tmp = RREG32(mmVM_L2_CNTL);
  684. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  685. WREG32(mmVM_L2_CNTL, tmp);
  686. WREG32(mmVM_L2_CNTL2, 0);
  687. amdgpu_gart_table_vram_unpin(adev);
  688. }
  689. /**
  690. * gmc_v8_0_gart_fini - vm fini callback
  691. *
  692. * @adev: amdgpu_device pointer
  693. *
  694. * Tears down the driver GART/VM setup (CIK).
  695. */
  696. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  697. {
  698. amdgpu_gart_table_vram_free(adev);
  699. amdgpu_gart_fini(adev);
  700. }
  701. /*
  702. * vm
  703. * VMID 0 is the physical GPU addresses as used by the kernel.
  704. * VMIDs 1-15 are used for userspace clients and are handled
  705. * by the amdgpu vm/hsa code.
  706. */
  707. /**
  708. * gmc_v8_0_vm_init - cik vm init callback
  709. *
  710. * @adev: amdgpu_device pointer
  711. *
  712. * Inits cik specific vm parameters (number of VMs, base of vram for
  713. * VMIDs 1-15) (CIK).
  714. * Returns 0 for success.
  715. */
  716. static int gmc_v8_0_vm_init(struct amdgpu_device *adev)
  717. {
  718. /*
  719. * number of VMs
  720. * VMID 0 is reserved for System
  721. * amdgpu graphics/compute will use VMIDs 1-7
  722. * amdkfd will use VMIDs 8-15
  723. */
  724. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  725. amdgpu_vm_manager_init(adev);
  726. /* base offset of vram pages */
  727. if (adev->flags & AMD_IS_APU) {
  728. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  729. tmp <<= 22;
  730. adev->vm_manager.vram_base_offset = tmp;
  731. } else
  732. adev->vm_manager.vram_base_offset = 0;
  733. return 0;
  734. }
  735. /**
  736. * gmc_v8_0_vm_fini - cik vm fini callback
  737. *
  738. * @adev: amdgpu_device pointer
  739. *
  740. * Tear down any asic specific VM setup (CIK).
  741. */
  742. static void gmc_v8_0_vm_fini(struct amdgpu_device *adev)
  743. {
  744. }
  745. /**
  746. * gmc_v8_0_vm_decode_fault - print human readable fault info
  747. *
  748. * @adev: amdgpu_device pointer
  749. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  750. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  751. *
  752. * Print human readable fault information (CIK).
  753. */
  754. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  755. u32 status, u32 addr, u32 mc_client)
  756. {
  757. u32 mc_id;
  758. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  759. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  760. PROTECTIONS);
  761. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  762. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  763. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  764. MEMORY_CLIENT_ID);
  765. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  766. protections, vmid, addr,
  767. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  768. MEMORY_CLIENT_RW) ?
  769. "write" : "read", block, mc_client, mc_id);
  770. }
  771. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  772. {
  773. switch (mc_seq_vram_type) {
  774. case MC_SEQ_MISC0__MT__GDDR1:
  775. return AMDGPU_VRAM_TYPE_GDDR1;
  776. case MC_SEQ_MISC0__MT__DDR2:
  777. return AMDGPU_VRAM_TYPE_DDR2;
  778. case MC_SEQ_MISC0__MT__GDDR3:
  779. return AMDGPU_VRAM_TYPE_GDDR3;
  780. case MC_SEQ_MISC0__MT__GDDR4:
  781. return AMDGPU_VRAM_TYPE_GDDR4;
  782. case MC_SEQ_MISC0__MT__GDDR5:
  783. return AMDGPU_VRAM_TYPE_GDDR5;
  784. case MC_SEQ_MISC0__MT__HBM:
  785. return AMDGPU_VRAM_TYPE_HBM;
  786. case MC_SEQ_MISC0__MT__DDR3:
  787. return AMDGPU_VRAM_TYPE_DDR3;
  788. default:
  789. return AMDGPU_VRAM_TYPE_UNKNOWN;
  790. }
  791. }
  792. static int gmc_v8_0_early_init(void *handle)
  793. {
  794. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  795. gmc_v8_0_set_gart_funcs(adev);
  796. gmc_v8_0_set_irq_funcs(adev);
  797. return 0;
  798. }
  799. static int gmc_v8_0_late_init(void *handle)
  800. {
  801. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  802. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  803. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  804. else
  805. return 0;
  806. }
  807. #define mmMC_SEQ_MISC0_FIJI 0xA71
  808. static int gmc_v8_0_sw_init(void *handle)
  809. {
  810. int r;
  811. int dma_bits;
  812. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  813. if (adev->flags & AMD_IS_APU) {
  814. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  815. } else {
  816. u32 tmp;
  817. if (adev->asic_type == CHIP_FIJI)
  818. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  819. else
  820. tmp = RREG32(mmMC_SEQ_MISC0);
  821. tmp &= MC_SEQ_MISC0__MT__MASK;
  822. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  823. }
  824. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  825. if (r)
  826. return r;
  827. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  828. if (r)
  829. return r;
  830. /* Adjust VM size here.
  831. * Currently set to 4GB ((1 << 20) 4k pages).
  832. * Max GPUVM size for cayman and SI is 40 bits.
  833. */
  834. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  835. /* Set the internal MC address mask
  836. * This is the max address of the GPU's
  837. * internal address space.
  838. */
  839. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  840. /* set DMA mask + need_dma32 flags.
  841. * PCIE - can handle 40-bits.
  842. * IGP - can handle 40-bits
  843. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  844. */
  845. adev->need_dma32 = false;
  846. dma_bits = adev->need_dma32 ? 32 : 40;
  847. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  848. if (r) {
  849. adev->need_dma32 = true;
  850. dma_bits = 32;
  851. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  852. }
  853. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  854. if (r) {
  855. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  856. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  857. }
  858. r = gmc_v8_0_init_microcode(adev);
  859. if (r) {
  860. DRM_ERROR("Failed to load mc firmware!\n");
  861. return r;
  862. }
  863. r = gmc_v8_0_mc_init(adev);
  864. if (r)
  865. return r;
  866. /* Memory manager */
  867. r = amdgpu_bo_init(adev);
  868. if (r)
  869. return r;
  870. r = gmc_v8_0_gart_init(adev);
  871. if (r)
  872. return r;
  873. if (!adev->vm_manager.enabled) {
  874. r = gmc_v8_0_vm_init(adev);
  875. if (r) {
  876. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  877. return r;
  878. }
  879. adev->vm_manager.enabled = true;
  880. }
  881. return r;
  882. }
  883. static int gmc_v8_0_sw_fini(void *handle)
  884. {
  885. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  886. if (adev->vm_manager.enabled) {
  887. amdgpu_vm_manager_fini(adev);
  888. gmc_v8_0_vm_fini(adev);
  889. adev->vm_manager.enabled = false;
  890. }
  891. gmc_v8_0_gart_fini(adev);
  892. amdgpu_gem_force_release(adev);
  893. amdgpu_bo_fini(adev);
  894. return 0;
  895. }
  896. static int gmc_v8_0_hw_init(void *handle)
  897. {
  898. int r;
  899. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  900. gmc_v8_0_init_golden_registers(adev);
  901. gmc_v8_0_mc_program(adev);
  902. if (adev->asic_type == CHIP_TONGA) {
  903. r = gmc_v8_0_mc_load_microcode(adev);
  904. if (r) {
  905. DRM_ERROR("Failed to load MC firmware!\n");
  906. return r;
  907. }
  908. }
  909. r = gmc_v8_0_gart_enable(adev);
  910. if (r)
  911. return r;
  912. return r;
  913. }
  914. static int gmc_v8_0_hw_fini(void *handle)
  915. {
  916. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  917. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  918. gmc_v8_0_gart_disable(adev);
  919. return 0;
  920. }
  921. static int gmc_v8_0_suspend(void *handle)
  922. {
  923. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  924. if (adev->vm_manager.enabled) {
  925. gmc_v8_0_vm_fini(adev);
  926. adev->vm_manager.enabled = false;
  927. }
  928. gmc_v8_0_hw_fini(adev);
  929. return 0;
  930. }
  931. static int gmc_v8_0_resume(void *handle)
  932. {
  933. int r;
  934. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  935. r = gmc_v8_0_hw_init(adev);
  936. if (r)
  937. return r;
  938. if (!adev->vm_manager.enabled) {
  939. r = gmc_v8_0_vm_init(adev);
  940. if (r) {
  941. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  942. return r;
  943. }
  944. adev->vm_manager.enabled = true;
  945. }
  946. return r;
  947. }
  948. static bool gmc_v8_0_is_idle(void *handle)
  949. {
  950. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  951. u32 tmp = RREG32(mmSRBM_STATUS);
  952. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  953. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  954. return false;
  955. return true;
  956. }
  957. static int gmc_v8_0_wait_for_idle(void *handle)
  958. {
  959. unsigned i;
  960. u32 tmp;
  961. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  962. for (i = 0; i < adev->usec_timeout; i++) {
  963. /* read MC_STATUS */
  964. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  965. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  966. SRBM_STATUS__MCC_BUSY_MASK |
  967. SRBM_STATUS__MCD_BUSY_MASK |
  968. SRBM_STATUS__VMC_BUSY_MASK |
  969. SRBM_STATUS__VMC1_BUSY_MASK);
  970. if (!tmp)
  971. return 0;
  972. udelay(1);
  973. }
  974. return -ETIMEDOUT;
  975. }
  976. static bool gmc_v8_0_check_soft_reset(void *handle)
  977. {
  978. u32 srbm_soft_reset = 0;
  979. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  980. u32 tmp = RREG32(mmSRBM_STATUS);
  981. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  982. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  983. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  984. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  985. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  986. if (!(adev->flags & AMD_IS_APU))
  987. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  988. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  989. }
  990. if (srbm_soft_reset) {
  991. adev->mc.srbm_soft_reset = srbm_soft_reset;
  992. return true;
  993. } else {
  994. adev->mc.srbm_soft_reset = 0;
  995. return false;
  996. }
  997. }
  998. static int gmc_v8_0_pre_soft_reset(void *handle)
  999. {
  1000. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1001. if (!adev->mc.srbm_soft_reset)
  1002. return 0;
  1003. gmc_v8_0_mc_stop(adev, &adev->mc.save);
  1004. if (gmc_v8_0_wait_for_idle(adev)) {
  1005. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1006. }
  1007. return 0;
  1008. }
  1009. static int gmc_v8_0_soft_reset(void *handle)
  1010. {
  1011. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1012. u32 srbm_soft_reset;
  1013. if (!adev->mc.srbm_soft_reset)
  1014. return 0;
  1015. srbm_soft_reset = adev->mc.srbm_soft_reset;
  1016. if (srbm_soft_reset) {
  1017. u32 tmp;
  1018. tmp = RREG32(mmSRBM_SOFT_RESET);
  1019. tmp |= srbm_soft_reset;
  1020. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1021. WREG32(mmSRBM_SOFT_RESET, tmp);
  1022. tmp = RREG32(mmSRBM_SOFT_RESET);
  1023. udelay(50);
  1024. tmp &= ~srbm_soft_reset;
  1025. WREG32(mmSRBM_SOFT_RESET, tmp);
  1026. tmp = RREG32(mmSRBM_SOFT_RESET);
  1027. /* Wait a little for things to settle down */
  1028. udelay(50);
  1029. }
  1030. return 0;
  1031. }
  1032. static int gmc_v8_0_post_soft_reset(void *handle)
  1033. {
  1034. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1035. if (!adev->mc.srbm_soft_reset)
  1036. return 0;
  1037. gmc_v8_0_mc_resume(adev, &adev->mc.save);
  1038. return 0;
  1039. }
  1040. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1041. struct amdgpu_irq_src *src,
  1042. unsigned type,
  1043. enum amdgpu_interrupt_state state)
  1044. {
  1045. u32 tmp;
  1046. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1047. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1048. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1049. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1050. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1051. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1052. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1053. switch (state) {
  1054. case AMDGPU_IRQ_STATE_DISABLE:
  1055. /* system context */
  1056. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1057. tmp &= ~bits;
  1058. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1059. /* VMs */
  1060. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1061. tmp &= ~bits;
  1062. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1063. break;
  1064. case AMDGPU_IRQ_STATE_ENABLE:
  1065. /* system context */
  1066. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1067. tmp |= bits;
  1068. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1069. /* VMs */
  1070. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1071. tmp |= bits;
  1072. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1073. break;
  1074. default:
  1075. break;
  1076. }
  1077. return 0;
  1078. }
  1079. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1080. struct amdgpu_irq_src *source,
  1081. struct amdgpu_iv_entry *entry)
  1082. {
  1083. u32 addr, status, mc_client;
  1084. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1085. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1086. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1087. /* reset addr and status */
  1088. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1089. if (!addr && !status)
  1090. return 0;
  1091. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1092. gmc_v8_0_set_fault_enable_default(adev, false);
  1093. if (printk_ratelimit()) {
  1094. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1095. entry->src_id, entry->src_data);
  1096. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1097. addr);
  1098. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1099. status);
  1100. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1101. }
  1102. return 0;
  1103. }
  1104. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1105. bool enable)
  1106. {
  1107. uint32_t data;
  1108. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1109. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1110. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1111. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1112. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1113. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1114. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1115. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1116. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1117. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1118. data = RREG32(mmMC_XPB_CLK_GAT);
  1119. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1120. WREG32(mmMC_XPB_CLK_GAT, data);
  1121. data = RREG32(mmATC_MISC_CG);
  1122. data |= ATC_MISC_CG__ENABLE_MASK;
  1123. WREG32(mmATC_MISC_CG, data);
  1124. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1125. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1126. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1127. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1128. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1129. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1130. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1131. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1132. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1133. data = RREG32(mmVM_L2_CG);
  1134. data |= VM_L2_CG__ENABLE_MASK;
  1135. WREG32(mmVM_L2_CG, data);
  1136. } else {
  1137. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1138. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1139. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1140. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1141. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1142. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1143. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1144. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1145. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1146. data = RREG32(mmMC_XPB_CLK_GAT);
  1147. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1148. WREG32(mmMC_XPB_CLK_GAT, data);
  1149. data = RREG32(mmATC_MISC_CG);
  1150. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1151. WREG32(mmATC_MISC_CG, data);
  1152. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1153. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1154. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1155. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1156. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1157. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1158. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1159. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1160. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1161. data = RREG32(mmVM_L2_CG);
  1162. data &= ~VM_L2_CG__ENABLE_MASK;
  1163. WREG32(mmVM_L2_CG, data);
  1164. }
  1165. }
  1166. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1167. bool enable)
  1168. {
  1169. uint32_t data;
  1170. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1171. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1172. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1173. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1174. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1175. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1176. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1177. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1178. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1179. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1180. data = RREG32(mmMC_XPB_CLK_GAT);
  1181. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1182. WREG32(mmMC_XPB_CLK_GAT, data);
  1183. data = RREG32(mmATC_MISC_CG);
  1184. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1185. WREG32(mmATC_MISC_CG, data);
  1186. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1187. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1188. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1189. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1190. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1191. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1192. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1193. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1194. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1195. data = RREG32(mmVM_L2_CG);
  1196. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1197. WREG32(mmVM_L2_CG, data);
  1198. } else {
  1199. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1200. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1201. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1202. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1203. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1204. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1205. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1206. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1207. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1208. data = RREG32(mmMC_XPB_CLK_GAT);
  1209. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1210. WREG32(mmMC_XPB_CLK_GAT, data);
  1211. data = RREG32(mmATC_MISC_CG);
  1212. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1213. WREG32(mmATC_MISC_CG, data);
  1214. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1215. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1216. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1217. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1218. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1219. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1220. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1221. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1222. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1223. data = RREG32(mmVM_L2_CG);
  1224. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1225. WREG32(mmVM_L2_CG, data);
  1226. }
  1227. }
  1228. static int gmc_v8_0_set_clockgating_state(void *handle,
  1229. enum amd_clockgating_state state)
  1230. {
  1231. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1232. switch (adev->asic_type) {
  1233. case CHIP_FIJI:
  1234. fiji_update_mc_medium_grain_clock_gating(adev,
  1235. state == AMD_CG_STATE_GATE ? true : false);
  1236. fiji_update_mc_light_sleep(adev,
  1237. state == AMD_CG_STATE_GATE ? true : false);
  1238. break;
  1239. default:
  1240. break;
  1241. }
  1242. return 0;
  1243. }
  1244. static int gmc_v8_0_set_powergating_state(void *handle,
  1245. enum amd_powergating_state state)
  1246. {
  1247. return 0;
  1248. }
  1249. static void gmc_v8_0_get_clockgating_state(void *handle, u32 *flags)
  1250. {
  1251. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1252. int data;
  1253. /* AMD_CG_SUPPORT_MC_MGCG */
  1254. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1255. if (data & MC_HUB_MISC_HUB_CG__ENABLE_MASK)
  1256. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  1257. /* AMD_CG_SUPPORT_MC_LS */
  1258. if (data & MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK)
  1259. *flags |= AMD_CG_SUPPORT_MC_LS;
  1260. }
  1261. static const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1262. .name = "gmc_v8_0",
  1263. .early_init = gmc_v8_0_early_init,
  1264. .late_init = gmc_v8_0_late_init,
  1265. .sw_init = gmc_v8_0_sw_init,
  1266. .sw_fini = gmc_v8_0_sw_fini,
  1267. .hw_init = gmc_v8_0_hw_init,
  1268. .hw_fini = gmc_v8_0_hw_fini,
  1269. .suspend = gmc_v8_0_suspend,
  1270. .resume = gmc_v8_0_resume,
  1271. .is_idle = gmc_v8_0_is_idle,
  1272. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1273. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1274. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1275. .soft_reset = gmc_v8_0_soft_reset,
  1276. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1277. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1278. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1279. .get_clockgating_state = gmc_v8_0_get_clockgating_state,
  1280. };
  1281. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1282. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1283. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1284. };
  1285. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1286. .set = gmc_v8_0_vm_fault_interrupt_state,
  1287. .process = gmc_v8_0_process_interrupt,
  1288. };
  1289. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1290. {
  1291. if (adev->gart.gart_funcs == NULL)
  1292. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1293. }
  1294. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1295. {
  1296. adev->mc.vm_fault.num_types = 1;
  1297. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1298. }
  1299. const struct amdgpu_ip_block_version gmc_v8_0_ip_block =
  1300. {
  1301. .type = AMD_IP_BLOCK_TYPE_GMC,
  1302. .major = 8,
  1303. .minor = 0,
  1304. .rev = 0,
  1305. .funcs = &gmc_v8_0_ip_funcs,
  1306. };
  1307. const struct amdgpu_ip_block_version gmc_v8_1_ip_block =
  1308. {
  1309. .type = AMD_IP_BLOCK_TYPE_GMC,
  1310. .major = 8,
  1311. .minor = 1,
  1312. .rev = 0,
  1313. .funcs = &gmc_v8_0_ip_funcs,
  1314. };
  1315. const struct amdgpu_ip_block_version gmc_v8_5_ip_block =
  1316. {
  1317. .type = AMD_IP_BLOCK_TYPE_GMC,
  1318. .major = 8,
  1319. .minor = 5,
  1320. .rev = 0,
  1321. .funcs = &gmc_v8_0_ip_funcs,
  1322. };