gfx_v8_0.c 238 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_NUM_COMPUTE_RINGS 8
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  619. {
  620. switch (adev->asic_type) {
  621. case CHIP_TOPAZ:
  622. amdgpu_program_register_sequence(adev,
  623. iceland_mgcg_cgcg_init,
  624. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  625. amdgpu_program_register_sequence(adev,
  626. golden_settings_iceland_a11,
  627. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  628. amdgpu_program_register_sequence(adev,
  629. iceland_golden_common_all,
  630. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  631. break;
  632. case CHIP_FIJI:
  633. amdgpu_program_register_sequence(adev,
  634. fiji_mgcg_cgcg_init,
  635. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  636. amdgpu_program_register_sequence(adev,
  637. golden_settings_fiji_a10,
  638. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  639. amdgpu_program_register_sequence(adev,
  640. fiji_golden_common_all,
  641. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  642. break;
  643. case CHIP_TONGA:
  644. amdgpu_program_register_sequence(adev,
  645. tonga_mgcg_cgcg_init,
  646. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  647. amdgpu_program_register_sequence(adev,
  648. golden_settings_tonga_a11,
  649. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  650. amdgpu_program_register_sequence(adev,
  651. tonga_golden_common_all,
  652. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  653. break;
  654. case CHIP_POLARIS11:
  655. case CHIP_POLARIS12:
  656. amdgpu_program_register_sequence(adev,
  657. golden_settings_polaris11_a11,
  658. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  659. amdgpu_program_register_sequence(adev,
  660. polaris11_golden_common_all,
  661. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  662. break;
  663. case CHIP_POLARIS10:
  664. amdgpu_program_register_sequence(adev,
  665. golden_settings_polaris10_a11,
  666. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  667. amdgpu_program_register_sequence(adev,
  668. polaris10_golden_common_all,
  669. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  670. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  671. if (adev->pdev->revision == 0xc7 &&
  672. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  673. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  674. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  675. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  676. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  677. }
  678. break;
  679. case CHIP_CARRIZO:
  680. amdgpu_program_register_sequence(adev,
  681. cz_mgcg_cgcg_init,
  682. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  683. amdgpu_program_register_sequence(adev,
  684. cz_golden_settings_a11,
  685. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  686. amdgpu_program_register_sequence(adev,
  687. cz_golden_common_all,
  688. (const u32)ARRAY_SIZE(cz_golden_common_all));
  689. break;
  690. case CHIP_STONEY:
  691. amdgpu_program_register_sequence(adev,
  692. stoney_mgcg_cgcg_init,
  693. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  694. amdgpu_program_register_sequence(adev,
  695. stoney_golden_settings_a11,
  696. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  697. amdgpu_program_register_sequence(adev,
  698. stoney_golden_common_all,
  699. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  700. break;
  701. default:
  702. break;
  703. }
  704. }
  705. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  706. {
  707. int i;
  708. adev->gfx.scratch.num_reg = 7;
  709. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  710. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  711. adev->gfx.scratch.free[i] = true;
  712. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  713. }
  714. }
  715. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  716. {
  717. struct amdgpu_device *adev = ring->adev;
  718. uint32_t scratch;
  719. uint32_t tmp = 0;
  720. unsigned i;
  721. int r;
  722. r = amdgpu_gfx_scratch_get(adev, &scratch);
  723. if (r) {
  724. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  725. return r;
  726. }
  727. WREG32(scratch, 0xCAFEDEAD);
  728. r = amdgpu_ring_alloc(ring, 3);
  729. if (r) {
  730. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  731. ring->idx, r);
  732. amdgpu_gfx_scratch_free(adev, scratch);
  733. return r;
  734. }
  735. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  736. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  737. amdgpu_ring_write(ring, 0xDEADBEEF);
  738. amdgpu_ring_commit(ring);
  739. for (i = 0; i < adev->usec_timeout; i++) {
  740. tmp = RREG32(scratch);
  741. if (tmp == 0xDEADBEEF)
  742. break;
  743. DRM_UDELAY(1);
  744. }
  745. if (i < adev->usec_timeout) {
  746. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  747. ring->idx, i);
  748. } else {
  749. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  750. ring->idx, scratch, tmp);
  751. r = -EINVAL;
  752. }
  753. amdgpu_gfx_scratch_free(adev, scratch);
  754. return r;
  755. }
  756. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  757. {
  758. struct amdgpu_device *adev = ring->adev;
  759. struct amdgpu_ib ib;
  760. struct dma_fence *f = NULL;
  761. uint32_t scratch;
  762. uint32_t tmp = 0;
  763. long r;
  764. r = amdgpu_gfx_scratch_get(adev, &scratch);
  765. if (r) {
  766. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  767. return r;
  768. }
  769. WREG32(scratch, 0xCAFEDEAD);
  770. memset(&ib, 0, sizeof(ib));
  771. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  772. if (r) {
  773. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  774. goto err1;
  775. }
  776. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  777. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  778. ib.ptr[2] = 0xDEADBEEF;
  779. ib.length_dw = 3;
  780. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  781. if (r)
  782. goto err2;
  783. r = dma_fence_wait_timeout(f, false, timeout);
  784. if (r == 0) {
  785. DRM_ERROR("amdgpu: IB test timed out.\n");
  786. r = -ETIMEDOUT;
  787. goto err2;
  788. } else if (r < 0) {
  789. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  790. goto err2;
  791. }
  792. tmp = RREG32(scratch);
  793. if (tmp == 0xDEADBEEF) {
  794. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  795. r = 0;
  796. } else {
  797. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  798. scratch, tmp);
  799. r = -EINVAL;
  800. }
  801. err2:
  802. amdgpu_ib_free(adev, &ib, NULL);
  803. dma_fence_put(f);
  804. err1:
  805. amdgpu_gfx_scratch_free(adev, scratch);
  806. return r;
  807. }
  808. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  809. release_firmware(adev->gfx.pfp_fw);
  810. adev->gfx.pfp_fw = NULL;
  811. release_firmware(adev->gfx.me_fw);
  812. adev->gfx.me_fw = NULL;
  813. release_firmware(adev->gfx.ce_fw);
  814. adev->gfx.ce_fw = NULL;
  815. release_firmware(adev->gfx.rlc_fw);
  816. adev->gfx.rlc_fw = NULL;
  817. release_firmware(adev->gfx.mec_fw);
  818. adev->gfx.mec_fw = NULL;
  819. if ((adev->asic_type != CHIP_STONEY) &&
  820. (adev->asic_type != CHIP_TOPAZ))
  821. release_firmware(adev->gfx.mec2_fw);
  822. adev->gfx.mec2_fw = NULL;
  823. kfree(adev->gfx.rlc.register_list_format);
  824. }
  825. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  826. {
  827. const char *chip_name;
  828. char fw_name[30];
  829. int err;
  830. struct amdgpu_firmware_info *info = NULL;
  831. const struct common_firmware_header *header = NULL;
  832. const struct gfx_firmware_header_v1_0 *cp_hdr;
  833. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  834. unsigned int *tmp = NULL, i;
  835. DRM_DEBUG("\n");
  836. switch (adev->asic_type) {
  837. case CHIP_TOPAZ:
  838. chip_name = "topaz";
  839. break;
  840. case CHIP_TONGA:
  841. chip_name = "tonga";
  842. break;
  843. case CHIP_CARRIZO:
  844. chip_name = "carrizo";
  845. break;
  846. case CHIP_FIJI:
  847. chip_name = "fiji";
  848. break;
  849. case CHIP_POLARIS11:
  850. chip_name = "polaris11";
  851. break;
  852. case CHIP_POLARIS10:
  853. chip_name = "polaris10";
  854. break;
  855. case CHIP_POLARIS12:
  856. chip_name = "polaris12";
  857. break;
  858. case CHIP_STONEY:
  859. chip_name = "stoney";
  860. break;
  861. default:
  862. BUG();
  863. }
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  865. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  866. if (err)
  867. goto out;
  868. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  869. if (err)
  870. goto out;
  871. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  872. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  873. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  874. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  875. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  876. if (err)
  877. goto out;
  878. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  879. if (err)
  880. goto out;
  881. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  882. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  883. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  884. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  885. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  886. if (err)
  887. goto out;
  888. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  889. if (err)
  890. goto out;
  891. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  892. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  893. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  894. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  895. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  896. if (err)
  897. goto out;
  898. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  899. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  900. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  901. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  902. adev->gfx.rlc.save_and_restore_offset =
  903. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  904. adev->gfx.rlc.clear_state_descriptor_offset =
  905. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  906. adev->gfx.rlc.avail_scratch_ram_locations =
  907. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  908. adev->gfx.rlc.reg_restore_list_size =
  909. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  910. adev->gfx.rlc.reg_list_format_start =
  911. le32_to_cpu(rlc_hdr->reg_list_format_start);
  912. adev->gfx.rlc.reg_list_format_separate_start =
  913. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  914. adev->gfx.rlc.starting_offsets_start =
  915. le32_to_cpu(rlc_hdr->starting_offsets_start);
  916. adev->gfx.rlc.reg_list_format_size_bytes =
  917. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  918. adev->gfx.rlc.reg_list_size_bytes =
  919. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  920. adev->gfx.rlc.register_list_format =
  921. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  922. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  923. if (!adev->gfx.rlc.register_list_format) {
  924. err = -ENOMEM;
  925. goto out;
  926. }
  927. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  928. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  929. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  930. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  931. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  932. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  933. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  934. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  935. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  936. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  937. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  938. if (err)
  939. goto out;
  940. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  941. if (err)
  942. goto out;
  943. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  944. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  945. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  946. if ((adev->asic_type != CHIP_STONEY) &&
  947. (adev->asic_type != CHIP_TOPAZ)) {
  948. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  949. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  950. if (!err) {
  951. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  952. if (err)
  953. goto out;
  954. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  955. adev->gfx.mec2_fw->data;
  956. adev->gfx.mec2_fw_version =
  957. le32_to_cpu(cp_hdr->header.ucode_version);
  958. adev->gfx.mec2_feature_version =
  959. le32_to_cpu(cp_hdr->ucode_feature_version);
  960. } else {
  961. err = 0;
  962. adev->gfx.mec2_fw = NULL;
  963. }
  964. }
  965. if (adev->firmware.smu_load) {
  966. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  967. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  968. info->fw = adev->gfx.pfp_fw;
  969. header = (const struct common_firmware_header *)info->fw->data;
  970. adev->firmware.fw_size +=
  971. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  972. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  973. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  974. info->fw = adev->gfx.me_fw;
  975. header = (const struct common_firmware_header *)info->fw->data;
  976. adev->firmware.fw_size +=
  977. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  978. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  979. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  980. info->fw = adev->gfx.ce_fw;
  981. header = (const struct common_firmware_header *)info->fw->data;
  982. adev->firmware.fw_size +=
  983. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  984. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  985. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  986. info->fw = adev->gfx.rlc_fw;
  987. header = (const struct common_firmware_header *)info->fw->data;
  988. adev->firmware.fw_size +=
  989. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  990. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  991. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  992. info->fw = adev->gfx.mec_fw;
  993. header = (const struct common_firmware_header *)info->fw->data;
  994. adev->firmware.fw_size +=
  995. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  996. /* we need account JT in */
  997. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  998. adev->firmware.fw_size +=
  999. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1000. if (amdgpu_sriov_vf(adev)) {
  1001. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1002. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1003. info->fw = adev->gfx.mec_fw;
  1004. adev->firmware.fw_size +=
  1005. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1006. }
  1007. if (adev->gfx.mec2_fw) {
  1008. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1009. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1010. info->fw = adev->gfx.mec2_fw;
  1011. header = (const struct common_firmware_header *)info->fw->data;
  1012. adev->firmware.fw_size +=
  1013. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1014. }
  1015. }
  1016. out:
  1017. if (err) {
  1018. dev_err(adev->dev,
  1019. "gfx8: Failed to load firmware \"%s\"\n",
  1020. fw_name);
  1021. release_firmware(adev->gfx.pfp_fw);
  1022. adev->gfx.pfp_fw = NULL;
  1023. release_firmware(adev->gfx.me_fw);
  1024. adev->gfx.me_fw = NULL;
  1025. release_firmware(adev->gfx.ce_fw);
  1026. adev->gfx.ce_fw = NULL;
  1027. release_firmware(adev->gfx.rlc_fw);
  1028. adev->gfx.rlc_fw = NULL;
  1029. release_firmware(adev->gfx.mec_fw);
  1030. adev->gfx.mec_fw = NULL;
  1031. release_firmware(adev->gfx.mec2_fw);
  1032. adev->gfx.mec2_fw = NULL;
  1033. }
  1034. return err;
  1035. }
  1036. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1037. volatile u32 *buffer)
  1038. {
  1039. u32 count = 0, i;
  1040. const struct cs_section_def *sect = NULL;
  1041. const struct cs_extent_def *ext = NULL;
  1042. if (adev->gfx.rlc.cs_data == NULL)
  1043. return;
  1044. if (buffer == NULL)
  1045. return;
  1046. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1047. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1048. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1049. buffer[count++] = cpu_to_le32(0x80000000);
  1050. buffer[count++] = cpu_to_le32(0x80000000);
  1051. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1052. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1053. if (sect->id == SECT_CONTEXT) {
  1054. buffer[count++] =
  1055. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1056. buffer[count++] = cpu_to_le32(ext->reg_index -
  1057. PACKET3_SET_CONTEXT_REG_START);
  1058. for (i = 0; i < ext->reg_count; i++)
  1059. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1060. } else {
  1061. return;
  1062. }
  1063. }
  1064. }
  1065. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1066. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1067. PACKET3_SET_CONTEXT_REG_START);
  1068. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1069. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1070. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1071. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1072. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1073. buffer[count++] = cpu_to_le32(0);
  1074. }
  1075. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1076. {
  1077. const __le32 *fw_data;
  1078. volatile u32 *dst_ptr;
  1079. int me, i, max_me = 4;
  1080. u32 bo_offset = 0;
  1081. u32 table_offset, table_size;
  1082. if (adev->asic_type == CHIP_CARRIZO)
  1083. max_me = 5;
  1084. /* write the cp table buffer */
  1085. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1086. for (me = 0; me < max_me; me++) {
  1087. if (me == 0) {
  1088. const struct gfx_firmware_header_v1_0 *hdr =
  1089. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1090. fw_data = (const __le32 *)
  1091. (adev->gfx.ce_fw->data +
  1092. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1093. table_offset = le32_to_cpu(hdr->jt_offset);
  1094. table_size = le32_to_cpu(hdr->jt_size);
  1095. } else if (me == 1) {
  1096. const struct gfx_firmware_header_v1_0 *hdr =
  1097. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1098. fw_data = (const __le32 *)
  1099. (adev->gfx.pfp_fw->data +
  1100. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1101. table_offset = le32_to_cpu(hdr->jt_offset);
  1102. table_size = le32_to_cpu(hdr->jt_size);
  1103. } else if (me == 2) {
  1104. const struct gfx_firmware_header_v1_0 *hdr =
  1105. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1106. fw_data = (const __le32 *)
  1107. (adev->gfx.me_fw->data +
  1108. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1109. table_offset = le32_to_cpu(hdr->jt_offset);
  1110. table_size = le32_to_cpu(hdr->jt_size);
  1111. } else if (me == 3) {
  1112. const struct gfx_firmware_header_v1_0 *hdr =
  1113. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1114. fw_data = (const __le32 *)
  1115. (adev->gfx.mec_fw->data +
  1116. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1117. table_offset = le32_to_cpu(hdr->jt_offset);
  1118. table_size = le32_to_cpu(hdr->jt_size);
  1119. } else if (me == 4) {
  1120. const struct gfx_firmware_header_v1_0 *hdr =
  1121. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1122. fw_data = (const __le32 *)
  1123. (adev->gfx.mec2_fw->data +
  1124. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1125. table_offset = le32_to_cpu(hdr->jt_offset);
  1126. table_size = le32_to_cpu(hdr->jt_size);
  1127. }
  1128. for (i = 0; i < table_size; i ++) {
  1129. dst_ptr[bo_offset + i] =
  1130. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1131. }
  1132. bo_offset += table_size;
  1133. }
  1134. }
  1135. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1136. {
  1137. int r;
  1138. /* clear state block */
  1139. if (adev->gfx.rlc.clear_state_obj) {
  1140. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1141. if (unlikely(r != 0))
  1142. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1143. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1144. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1145. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1146. adev->gfx.rlc.clear_state_obj = NULL;
  1147. }
  1148. /* jump table block */
  1149. if (adev->gfx.rlc.cp_table_obj) {
  1150. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1151. if (unlikely(r != 0))
  1152. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1153. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1154. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1155. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1156. adev->gfx.rlc.cp_table_obj = NULL;
  1157. }
  1158. }
  1159. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1160. {
  1161. volatile u32 *dst_ptr;
  1162. u32 dws;
  1163. const struct cs_section_def *cs_data;
  1164. int r;
  1165. adev->gfx.rlc.cs_data = vi_cs_data;
  1166. cs_data = adev->gfx.rlc.cs_data;
  1167. if (cs_data) {
  1168. /* clear state block */
  1169. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1170. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1171. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1172. AMDGPU_GEM_DOMAIN_VRAM,
  1173. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1174. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1175. NULL, NULL,
  1176. &adev->gfx.rlc.clear_state_obj);
  1177. if (r) {
  1178. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1179. gfx_v8_0_rlc_fini(adev);
  1180. return r;
  1181. }
  1182. }
  1183. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1184. if (unlikely(r != 0)) {
  1185. gfx_v8_0_rlc_fini(adev);
  1186. return r;
  1187. }
  1188. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1189. &adev->gfx.rlc.clear_state_gpu_addr);
  1190. if (r) {
  1191. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1192. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1193. gfx_v8_0_rlc_fini(adev);
  1194. return r;
  1195. }
  1196. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1197. if (r) {
  1198. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1199. gfx_v8_0_rlc_fini(adev);
  1200. return r;
  1201. }
  1202. /* set up the cs buffer */
  1203. dst_ptr = adev->gfx.rlc.cs_ptr;
  1204. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1205. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1206. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1207. }
  1208. if ((adev->asic_type == CHIP_CARRIZO) ||
  1209. (adev->asic_type == CHIP_STONEY)) {
  1210. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1211. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1212. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1213. AMDGPU_GEM_DOMAIN_VRAM,
  1214. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1215. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1216. NULL, NULL,
  1217. &adev->gfx.rlc.cp_table_obj);
  1218. if (r) {
  1219. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1220. return r;
  1221. }
  1222. }
  1223. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1224. if (unlikely(r != 0)) {
  1225. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1226. return r;
  1227. }
  1228. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1229. &adev->gfx.rlc.cp_table_gpu_addr);
  1230. if (r) {
  1231. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1232. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1233. return r;
  1234. }
  1235. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1236. if (r) {
  1237. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1238. return r;
  1239. }
  1240. cz_init_cp_jump_table(adev);
  1241. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1242. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1243. }
  1244. return 0;
  1245. }
  1246. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1247. {
  1248. int r;
  1249. if (adev->gfx.mec.hpd_eop_obj) {
  1250. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1251. if (unlikely(r != 0))
  1252. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1253. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1254. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1255. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1256. adev->gfx.mec.hpd_eop_obj = NULL;
  1257. }
  1258. }
  1259. static int gfx_v8_0_kiq_init_ring(struct amdgpu_device *adev,
  1260. struct amdgpu_ring *ring,
  1261. struct amdgpu_irq_src *irq)
  1262. {
  1263. int r = 0;
  1264. ring->adev = NULL;
  1265. ring->ring_obj = NULL;
  1266. ring->use_doorbell = true;
  1267. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  1268. if (adev->gfx.mec2_fw) {
  1269. ring->me = 2;
  1270. ring->pipe = 0;
  1271. } else {
  1272. ring->me = 1;
  1273. ring->pipe = 1;
  1274. }
  1275. irq->data = ring;
  1276. ring->queue = 0;
  1277. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1278. r = amdgpu_ring_init(adev, ring, 1024,
  1279. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  1280. if (r)
  1281. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  1282. return r;
  1283. }
  1284. static void gfx_v8_0_kiq_free_ring(struct amdgpu_ring *ring,
  1285. struct amdgpu_irq_src *irq)
  1286. {
  1287. amdgpu_ring_fini(ring);
  1288. irq->data = NULL;
  1289. }
  1290. #define MEC_HPD_SIZE 2048
  1291. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1292. {
  1293. int r;
  1294. u32 *hpd;
  1295. /*
  1296. * we assign only 1 pipe because all other pipes will
  1297. * be handled by KFD
  1298. */
  1299. adev->gfx.mec.num_mec = 1;
  1300. adev->gfx.mec.num_pipe = 1;
  1301. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1302. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1303. r = amdgpu_bo_create(adev,
  1304. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  1305. PAGE_SIZE, true,
  1306. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1307. &adev->gfx.mec.hpd_eop_obj);
  1308. if (r) {
  1309. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1310. return r;
  1311. }
  1312. }
  1313. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1314. if (unlikely(r != 0)) {
  1315. gfx_v8_0_mec_fini(adev);
  1316. return r;
  1317. }
  1318. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1319. &adev->gfx.mec.hpd_eop_gpu_addr);
  1320. if (r) {
  1321. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1322. gfx_v8_0_mec_fini(adev);
  1323. return r;
  1324. }
  1325. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1326. if (r) {
  1327. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1328. gfx_v8_0_mec_fini(adev);
  1329. return r;
  1330. }
  1331. memset(hpd, 0, adev->gfx.mec.num_queue * MEC_HPD_SIZE);
  1332. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1333. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1334. return 0;
  1335. }
  1336. static void gfx_v8_0_kiq_fini(struct amdgpu_device *adev)
  1337. {
  1338. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1339. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  1340. kiq->eop_obj = NULL;
  1341. }
  1342. static int gfx_v8_0_kiq_init(struct amdgpu_device *adev)
  1343. {
  1344. int r;
  1345. u32 *hpd;
  1346. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1347. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  1348. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  1349. &kiq->eop_gpu_addr, (void **)&hpd);
  1350. if (r) {
  1351. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  1352. return r;
  1353. }
  1354. memset(hpd, 0, MEC_HPD_SIZE);
  1355. amdgpu_bo_kunmap(kiq->eop_obj);
  1356. return 0;
  1357. }
  1358. static const u32 vgpr_init_compute_shader[] =
  1359. {
  1360. 0x7e000209, 0x7e020208,
  1361. 0x7e040207, 0x7e060206,
  1362. 0x7e080205, 0x7e0a0204,
  1363. 0x7e0c0203, 0x7e0e0202,
  1364. 0x7e100201, 0x7e120200,
  1365. 0x7e140209, 0x7e160208,
  1366. 0x7e180207, 0x7e1a0206,
  1367. 0x7e1c0205, 0x7e1e0204,
  1368. 0x7e200203, 0x7e220202,
  1369. 0x7e240201, 0x7e260200,
  1370. 0x7e280209, 0x7e2a0208,
  1371. 0x7e2c0207, 0x7e2e0206,
  1372. 0x7e300205, 0x7e320204,
  1373. 0x7e340203, 0x7e360202,
  1374. 0x7e380201, 0x7e3a0200,
  1375. 0x7e3c0209, 0x7e3e0208,
  1376. 0x7e400207, 0x7e420206,
  1377. 0x7e440205, 0x7e460204,
  1378. 0x7e480203, 0x7e4a0202,
  1379. 0x7e4c0201, 0x7e4e0200,
  1380. 0x7e500209, 0x7e520208,
  1381. 0x7e540207, 0x7e560206,
  1382. 0x7e580205, 0x7e5a0204,
  1383. 0x7e5c0203, 0x7e5e0202,
  1384. 0x7e600201, 0x7e620200,
  1385. 0x7e640209, 0x7e660208,
  1386. 0x7e680207, 0x7e6a0206,
  1387. 0x7e6c0205, 0x7e6e0204,
  1388. 0x7e700203, 0x7e720202,
  1389. 0x7e740201, 0x7e760200,
  1390. 0x7e780209, 0x7e7a0208,
  1391. 0x7e7c0207, 0x7e7e0206,
  1392. 0xbf8a0000, 0xbf810000,
  1393. };
  1394. static const u32 sgpr_init_compute_shader[] =
  1395. {
  1396. 0xbe8a0100, 0xbe8c0102,
  1397. 0xbe8e0104, 0xbe900106,
  1398. 0xbe920108, 0xbe940100,
  1399. 0xbe960102, 0xbe980104,
  1400. 0xbe9a0106, 0xbe9c0108,
  1401. 0xbe9e0100, 0xbea00102,
  1402. 0xbea20104, 0xbea40106,
  1403. 0xbea60108, 0xbea80100,
  1404. 0xbeaa0102, 0xbeac0104,
  1405. 0xbeae0106, 0xbeb00108,
  1406. 0xbeb20100, 0xbeb40102,
  1407. 0xbeb60104, 0xbeb80106,
  1408. 0xbeba0108, 0xbebc0100,
  1409. 0xbebe0102, 0xbec00104,
  1410. 0xbec20106, 0xbec40108,
  1411. 0xbec60100, 0xbec80102,
  1412. 0xbee60004, 0xbee70005,
  1413. 0xbeea0006, 0xbeeb0007,
  1414. 0xbee80008, 0xbee90009,
  1415. 0xbefc0000, 0xbf8a0000,
  1416. 0xbf810000, 0x00000000,
  1417. };
  1418. static const u32 vgpr_init_regs[] =
  1419. {
  1420. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1421. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1422. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1423. mmCOMPUTE_NUM_THREAD_Y, 1,
  1424. mmCOMPUTE_NUM_THREAD_Z, 1,
  1425. mmCOMPUTE_PGM_RSRC2, 20,
  1426. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1427. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1428. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1429. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1430. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1431. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1432. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1433. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1434. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1435. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1436. };
  1437. static const u32 sgpr1_init_regs[] =
  1438. {
  1439. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1440. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1441. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1442. mmCOMPUTE_NUM_THREAD_Y, 1,
  1443. mmCOMPUTE_NUM_THREAD_Z, 1,
  1444. mmCOMPUTE_PGM_RSRC2, 20,
  1445. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1446. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1447. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1448. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1449. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1450. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1451. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1452. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1453. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1454. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1455. };
  1456. static const u32 sgpr2_init_regs[] =
  1457. {
  1458. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1459. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1460. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1461. mmCOMPUTE_NUM_THREAD_Y, 1,
  1462. mmCOMPUTE_NUM_THREAD_Z, 1,
  1463. mmCOMPUTE_PGM_RSRC2, 20,
  1464. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1465. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1466. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1467. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1468. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1469. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1470. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1471. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1472. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1473. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1474. };
  1475. static const u32 sec_ded_counter_registers[] =
  1476. {
  1477. mmCPC_EDC_ATC_CNT,
  1478. mmCPC_EDC_SCRATCH_CNT,
  1479. mmCPC_EDC_UCODE_CNT,
  1480. mmCPF_EDC_ATC_CNT,
  1481. mmCPF_EDC_ROQ_CNT,
  1482. mmCPF_EDC_TAG_CNT,
  1483. mmCPG_EDC_ATC_CNT,
  1484. mmCPG_EDC_DMA_CNT,
  1485. mmCPG_EDC_TAG_CNT,
  1486. mmDC_EDC_CSINVOC_CNT,
  1487. mmDC_EDC_RESTORE_CNT,
  1488. mmDC_EDC_STATE_CNT,
  1489. mmGDS_EDC_CNT,
  1490. mmGDS_EDC_GRBM_CNT,
  1491. mmGDS_EDC_OA_DED,
  1492. mmSPI_EDC_CNT,
  1493. mmSQC_ATC_EDC_GATCL1_CNT,
  1494. mmSQC_EDC_CNT,
  1495. mmSQ_EDC_DED_CNT,
  1496. mmSQ_EDC_INFO,
  1497. mmSQ_EDC_SEC_CNT,
  1498. mmTCC_EDC_CNT,
  1499. mmTCP_ATC_EDC_GATCL1_CNT,
  1500. mmTCP_EDC_CNT,
  1501. mmTD_EDC_CNT
  1502. };
  1503. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1504. {
  1505. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1506. struct amdgpu_ib ib;
  1507. struct dma_fence *f = NULL;
  1508. int r, i;
  1509. u32 tmp;
  1510. unsigned total_size, vgpr_offset, sgpr_offset;
  1511. u64 gpu_addr;
  1512. /* only supported on CZ */
  1513. if (adev->asic_type != CHIP_CARRIZO)
  1514. return 0;
  1515. /* bail if the compute ring is not ready */
  1516. if (!ring->ready)
  1517. return 0;
  1518. tmp = RREG32(mmGB_EDC_MODE);
  1519. WREG32(mmGB_EDC_MODE, 0);
  1520. total_size =
  1521. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1522. total_size +=
  1523. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1524. total_size +=
  1525. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1526. total_size = ALIGN(total_size, 256);
  1527. vgpr_offset = total_size;
  1528. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1529. sgpr_offset = total_size;
  1530. total_size += sizeof(sgpr_init_compute_shader);
  1531. /* allocate an indirect buffer to put the commands in */
  1532. memset(&ib, 0, sizeof(ib));
  1533. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1534. if (r) {
  1535. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1536. return r;
  1537. }
  1538. /* load the compute shaders */
  1539. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1540. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1541. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1542. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1543. /* init the ib length to 0 */
  1544. ib.length_dw = 0;
  1545. /* VGPR */
  1546. /* write the register state for the compute dispatch */
  1547. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1548. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1549. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1550. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1551. }
  1552. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1553. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1554. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1555. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1556. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1557. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1558. /* write dispatch packet */
  1559. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1560. ib.ptr[ib.length_dw++] = 8; /* x */
  1561. ib.ptr[ib.length_dw++] = 1; /* y */
  1562. ib.ptr[ib.length_dw++] = 1; /* z */
  1563. ib.ptr[ib.length_dw++] =
  1564. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1565. /* write CS partial flush packet */
  1566. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1567. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1568. /* SGPR1 */
  1569. /* write the register state for the compute dispatch */
  1570. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1571. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1572. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1573. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1574. }
  1575. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1576. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1577. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1578. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1579. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1580. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1581. /* write dispatch packet */
  1582. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1583. ib.ptr[ib.length_dw++] = 8; /* x */
  1584. ib.ptr[ib.length_dw++] = 1; /* y */
  1585. ib.ptr[ib.length_dw++] = 1; /* z */
  1586. ib.ptr[ib.length_dw++] =
  1587. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1588. /* write CS partial flush packet */
  1589. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1590. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1591. /* SGPR2 */
  1592. /* write the register state for the compute dispatch */
  1593. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1594. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1595. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1596. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1597. }
  1598. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1599. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1600. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1601. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1602. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1603. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1604. /* write dispatch packet */
  1605. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1606. ib.ptr[ib.length_dw++] = 8; /* x */
  1607. ib.ptr[ib.length_dw++] = 1; /* y */
  1608. ib.ptr[ib.length_dw++] = 1; /* z */
  1609. ib.ptr[ib.length_dw++] =
  1610. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1611. /* write CS partial flush packet */
  1612. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1613. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1614. /* shedule the ib on the ring */
  1615. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1616. if (r) {
  1617. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1618. goto fail;
  1619. }
  1620. /* wait for the GPU to finish processing the IB */
  1621. r = dma_fence_wait(f, false);
  1622. if (r) {
  1623. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1624. goto fail;
  1625. }
  1626. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1627. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1628. WREG32(mmGB_EDC_MODE, tmp);
  1629. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1630. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1631. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1632. /* read back registers to clear the counters */
  1633. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1634. RREG32(sec_ded_counter_registers[i]);
  1635. fail:
  1636. amdgpu_ib_free(adev, &ib, NULL);
  1637. dma_fence_put(f);
  1638. return r;
  1639. }
  1640. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1641. {
  1642. u32 gb_addr_config;
  1643. u32 mc_shared_chmap, mc_arb_ramcfg;
  1644. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1645. u32 tmp;
  1646. int ret;
  1647. switch (adev->asic_type) {
  1648. case CHIP_TOPAZ:
  1649. adev->gfx.config.max_shader_engines = 1;
  1650. adev->gfx.config.max_tile_pipes = 2;
  1651. adev->gfx.config.max_cu_per_sh = 6;
  1652. adev->gfx.config.max_sh_per_se = 1;
  1653. adev->gfx.config.max_backends_per_se = 2;
  1654. adev->gfx.config.max_texture_channel_caches = 2;
  1655. adev->gfx.config.max_gprs = 256;
  1656. adev->gfx.config.max_gs_threads = 32;
  1657. adev->gfx.config.max_hw_contexts = 8;
  1658. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1659. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1660. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1661. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1662. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1663. break;
  1664. case CHIP_FIJI:
  1665. adev->gfx.config.max_shader_engines = 4;
  1666. adev->gfx.config.max_tile_pipes = 16;
  1667. adev->gfx.config.max_cu_per_sh = 16;
  1668. adev->gfx.config.max_sh_per_se = 1;
  1669. adev->gfx.config.max_backends_per_se = 4;
  1670. adev->gfx.config.max_texture_channel_caches = 16;
  1671. adev->gfx.config.max_gprs = 256;
  1672. adev->gfx.config.max_gs_threads = 32;
  1673. adev->gfx.config.max_hw_contexts = 8;
  1674. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1675. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1676. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1677. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1678. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1679. break;
  1680. case CHIP_POLARIS11:
  1681. case CHIP_POLARIS12:
  1682. ret = amdgpu_atombios_get_gfx_info(adev);
  1683. if (ret)
  1684. return ret;
  1685. adev->gfx.config.max_gprs = 256;
  1686. adev->gfx.config.max_gs_threads = 32;
  1687. adev->gfx.config.max_hw_contexts = 8;
  1688. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1689. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1690. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1691. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1692. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1693. break;
  1694. case CHIP_POLARIS10:
  1695. ret = amdgpu_atombios_get_gfx_info(adev);
  1696. if (ret)
  1697. return ret;
  1698. adev->gfx.config.max_gprs = 256;
  1699. adev->gfx.config.max_gs_threads = 32;
  1700. adev->gfx.config.max_hw_contexts = 8;
  1701. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1702. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1703. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1704. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1705. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1706. break;
  1707. case CHIP_TONGA:
  1708. adev->gfx.config.max_shader_engines = 4;
  1709. adev->gfx.config.max_tile_pipes = 8;
  1710. adev->gfx.config.max_cu_per_sh = 8;
  1711. adev->gfx.config.max_sh_per_se = 1;
  1712. adev->gfx.config.max_backends_per_se = 2;
  1713. adev->gfx.config.max_texture_channel_caches = 8;
  1714. adev->gfx.config.max_gprs = 256;
  1715. adev->gfx.config.max_gs_threads = 32;
  1716. adev->gfx.config.max_hw_contexts = 8;
  1717. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1718. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1719. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1720. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1721. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1722. break;
  1723. case CHIP_CARRIZO:
  1724. adev->gfx.config.max_shader_engines = 1;
  1725. adev->gfx.config.max_tile_pipes = 2;
  1726. adev->gfx.config.max_sh_per_se = 1;
  1727. adev->gfx.config.max_backends_per_se = 2;
  1728. switch (adev->pdev->revision) {
  1729. case 0xc4:
  1730. case 0x84:
  1731. case 0xc8:
  1732. case 0xcc:
  1733. case 0xe1:
  1734. case 0xe3:
  1735. /* B10 */
  1736. adev->gfx.config.max_cu_per_sh = 8;
  1737. break;
  1738. case 0xc5:
  1739. case 0x81:
  1740. case 0x85:
  1741. case 0xc9:
  1742. case 0xcd:
  1743. case 0xe2:
  1744. case 0xe4:
  1745. /* B8 */
  1746. adev->gfx.config.max_cu_per_sh = 6;
  1747. break;
  1748. case 0xc6:
  1749. case 0xca:
  1750. case 0xce:
  1751. case 0x88:
  1752. /* B6 */
  1753. adev->gfx.config.max_cu_per_sh = 6;
  1754. break;
  1755. case 0xc7:
  1756. case 0x87:
  1757. case 0xcb:
  1758. case 0xe5:
  1759. case 0x89:
  1760. default:
  1761. /* B4 */
  1762. adev->gfx.config.max_cu_per_sh = 4;
  1763. break;
  1764. }
  1765. adev->gfx.config.max_texture_channel_caches = 2;
  1766. adev->gfx.config.max_gprs = 256;
  1767. adev->gfx.config.max_gs_threads = 32;
  1768. adev->gfx.config.max_hw_contexts = 8;
  1769. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1770. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1771. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1772. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1773. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1774. break;
  1775. case CHIP_STONEY:
  1776. adev->gfx.config.max_shader_engines = 1;
  1777. adev->gfx.config.max_tile_pipes = 2;
  1778. adev->gfx.config.max_sh_per_se = 1;
  1779. adev->gfx.config.max_backends_per_se = 1;
  1780. switch (adev->pdev->revision) {
  1781. case 0xc0:
  1782. case 0xc1:
  1783. case 0xc2:
  1784. case 0xc4:
  1785. case 0xc8:
  1786. case 0xc9:
  1787. adev->gfx.config.max_cu_per_sh = 3;
  1788. break;
  1789. case 0xd0:
  1790. case 0xd1:
  1791. case 0xd2:
  1792. default:
  1793. adev->gfx.config.max_cu_per_sh = 2;
  1794. break;
  1795. }
  1796. adev->gfx.config.max_texture_channel_caches = 2;
  1797. adev->gfx.config.max_gprs = 256;
  1798. adev->gfx.config.max_gs_threads = 16;
  1799. adev->gfx.config.max_hw_contexts = 8;
  1800. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1801. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1802. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1803. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1804. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1805. break;
  1806. default:
  1807. adev->gfx.config.max_shader_engines = 2;
  1808. adev->gfx.config.max_tile_pipes = 4;
  1809. adev->gfx.config.max_cu_per_sh = 2;
  1810. adev->gfx.config.max_sh_per_se = 1;
  1811. adev->gfx.config.max_backends_per_se = 2;
  1812. adev->gfx.config.max_texture_channel_caches = 4;
  1813. adev->gfx.config.max_gprs = 256;
  1814. adev->gfx.config.max_gs_threads = 32;
  1815. adev->gfx.config.max_hw_contexts = 8;
  1816. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1817. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1818. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1819. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1820. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1821. break;
  1822. }
  1823. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1824. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1825. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1826. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1827. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1828. if (adev->flags & AMD_IS_APU) {
  1829. /* Get memory bank mapping mode. */
  1830. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1831. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1832. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1833. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1834. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1835. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1836. /* Validate settings in case only one DIMM installed. */
  1837. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1838. dimm00_addr_map = 0;
  1839. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1840. dimm01_addr_map = 0;
  1841. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1842. dimm10_addr_map = 0;
  1843. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1844. dimm11_addr_map = 0;
  1845. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1846. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1847. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1848. adev->gfx.config.mem_row_size_in_kb = 2;
  1849. else
  1850. adev->gfx.config.mem_row_size_in_kb = 1;
  1851. } else {
  1852. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1853. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1854. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1855. adev->gfx.config.mem_row_size_in_kb = 4;
  1856. }
  1857. adev->gfx.config.shader_engine_tile_size = 32;
  1858. adev->gfx.config.num_gpus = 1;
  1859. adev->gfx.config.multi_gpu_tile_size = 64;
  1860. /* fix up row size */
  1861. switch (adev->gfx.config.mem_row_size_in_kb) {
  1862. case 1:
  1863. default:
  1864. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1865. break;
  1866. case 2:
  1867. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1868. break;
  1869. case 4:
  1870. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1871. break;
  1872. }
  1873. adev->gfx.config.gb_addr_config = gb_addr_config;
  1874. return 0;
  1875. }
  1876. static int gfx_v8_0_sw_init(void *handle)
  1877. {
  1878. int i, r;
  1879. struct amdgpu_ring *ring;
  1880. struct amdgpu_kiq *kiq;
  1881. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1882. /* KIQ event */
  1883. r = amdgpu_irq_add_id(adev, 178, &adev->gfx.kiq.irq);
  1884. if (r)
  1885. return r;
  1886. /* EOP Event */
  1887. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1888. if (r)
  1889. return r;
  1890. /* Privileged reg */
  1891. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1892. if (r)
  1893. return r;
  1894. /* Privileged inst */
  1895. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1896. if (r)
  1897. return r;
  1898. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1899. gfx_v8_0_scratch_init(adev);
  1900. r = gfx_v8_0_init_microcode(adev);
  1901. if (r) {
  1902. DRM_ERROR("Failed to load gfx firmware!\n");
  1903. return r;
  1904. }
  1905. r = gfx_v8_0_rlc_init(adev);
  1906. if (r) {
  1907. DRM_ERROR("Failed to init rlc BOs!\n");
  1908. return r;
  1909. }
  1910. r = gfx_v8_0_mec_init(adev);
  1911. if (r) {
  1912. DRM_ERROR("Failed to init MEC BOs!\n");
  1913. return r;
  1914. }
  1915. r = gfx_v8_0_kiq_init(adev);
  1916. if (r) {
  1917. DRM_ERROR("Failed to init KIQ BOs!\n");
  1918. return r;
  1919. }
  1920. kiq = &adev->gfx.kiq;
  1921. r = gfx_v8_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1922. if (r)
  1923. return r;
  1924. /* set up the gfx ring */
  1925. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1926. ring = &adev->gfx.gfx_ring[i];
  1927. ring->ring_obj = NULL;
  1928. sprintf(ring->name, "gfx");
  1929. /* no gfx doorbells on iceland */
  1930. if (adev->asic_type != CHIP_TOPAZ) {
  1931. ring->use_doorbell = true;
  1932. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1933. }
  1934. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1935. AMDGPU_CP_IRQ_GFX_EOP);
  1936. if (r)
  1937. return r;
  1938. }
  1939. /* set up the compute queues */
  1940. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1941. unsigned irq_type;
  1942. /* max 32 queues per MEC */
  1943. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1944. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1945. break;
  1946. }
  1947. ring = &adev->gfx.compute_ring[i];
  1948. ring->ring_obj = NULL;
  1949. ring->use_doorbell = true;
  1950. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1951. ring->me = 1; /* first MEC */
  1952. ring->pipe = i / 8;
  1953. ring->queue = i % 8;
  1954. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1955. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1956. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1957. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1958. irq_type);
  1959. if (r)
  1960. return r;
  1961. }
  1962. /* reserve GDS, GWS and OA resource for gfx */
  1963. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1964. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1965. &adev->gds.gds_gfx_bo, NULL, NULL);
  1966. if (r)
  1967. return r;
  1968. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1969. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1970. &adev->gds.gws_gfx_bo, NULL, NULL);
  1971. if (r)
  1972. return r;
  1973. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1974. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1975. &adev->gds.oa_gfx_bo, NULL, NULL);
  1976. if (r)
  1977. return r;
  1978. adev->gfx.ce_ram_size = 0x8000;
  1979. r = gfx_v8_0_gpu_early_init(adev);
  1980. if (r)
  1981. return r;
  1982. return 0;
  1983. }
  1984. static int gfx_v8_0_sw_fini(void *handle)
  1985. {
  1986. int i;
  1987. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1988. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1989. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1990. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1991. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1992. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1993. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1994. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1995. gfx_v8_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1996. gfx_v8_0_kiq_fini(adev);
  1997. gfx_v8_0_mec_fini(adev);
  1998. gfx_v8_0_rlc_fini(adev);
  1999. gfx_v8_0_free_microcode(adev);
  2000. return 0;
  2001. }
  2002. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  2003. {
  2004. uint32_t *modearray, *mod2array;
  2005. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  2006. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  2007. u32 reg_offset;
  2008. modearray = adev->gfx.config.tile_mode_array;
  2009. mod2array = adev->gfx.config.macrotile_mode_array;
  2010. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2011. modearray[reg_offset] = 0;
  2012. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2013. mod2array[reg_offset] = 0;
  2014. switch (adev->asic_type) {
  2015. case CHIP_TOPAZ:
  2016. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2017. PIPE_CONFIG(ADDR_SURF_P2) |
  2018. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2019. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2020. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2021. PIPE_CONFIG(ADDR_SURF_P2) |
  2022. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2023. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2024. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2025. PIPE_CONFIG(ADDR_SURF_P2) |
  2026. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2027. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2028. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2029. PIPE_CONFIG(ADDR_SURF_P2) |
  2030. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2031. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2032. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2033. PIPE_CONFIG(ADDR_SURF_P2) |
  2034. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2035. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2036. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2037. PIPE_CONFIG(ADDR_SURF_P2) |
  2038. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2040. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2041. PIPE_CONFIG(ADDR_SURF_P2) |
  2042. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2043. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2044. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2045. PIPE_CONFIG(ADDR_SURF_P2));
  2046. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2047. PIPE_CONFIG(ADDR_SURF_P2) |
  2048. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2050. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2051. PIPE_CONFIG(ADDR_SURF_P2) |
  2052. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2053. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2054. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2055. PIPE_CONFIG(ADDR_SURF_P2) |
  2056. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2058. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2059. PIPE_CONFIG(ADDR_SURF_P2) |
  2060. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2062. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2063. PIPE_CONFIG(ADDR_SURF_P2) |
  2064. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2065. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2066. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2067. PIPE_CONFIG(ADDR_SURF_P2) |
  2068. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2070. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2071. PIPE_CONFIG(ADDR_SURF_P2) |
  2072. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2074. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2075. PIPE_CONFIG(ADDR_SURF_P2) |
  2076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2078. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2079. PIPE_CONFIG(ADDR_SURF_P2) |
  2080. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2081. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2082. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2083. PIPE_CONFIG(ADDR_SURF_P2) |
  2084. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2086. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2087. PIPE_CONFIG(ADDR_SURF_P2) |
  2088. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2090. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2091. PIPE_CONFIG(ADDR_SURF_P2) |
  2092. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2094. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2095. PIPE_CONFIG(ADDR_SURF_P2) |
  2096. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2098. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2099. PIPE_CONFIG(ADDR_SURF_P2) |
  2100. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2102. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2103. PIPE_CONFIG(ADDR_SURF_P2) |
  2104. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2106. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2107. PIPE_CONFIG(ADDR_SURF_P2) |
  2108. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2110. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2111. PIPE_CONFIG(ADDR_SURF_P2) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2114. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2115. PIPE_CONFIG(ADDR_SURF_P2) |
  2116. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2118. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2119. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2120. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2121. NUM_BANKS(ADDR_SURF_8_BANK));
  2122. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2123. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2124. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2125. NUM_BANKS(ADDR_SURF_8_BANK));
  2126. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2127. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2128. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2129. NUM_BANKS(ADDR_SURF_8_BANK));
  2130. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2133. NUM_BANKS(ADDR_SURF_8_BANK));
  2134. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2135. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2136. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2137. NUM_BANKS(ADDR_SURF_8_BANK));
  2138. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2141. NUM_BANKS(ADDR_SURF_8_BANK));
  2142. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2145. NUM_BANKS(ADDR_SURF_8_BANK));
  2146. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2147. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2148. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2149. NUM_BANKS(ADDR_SURF_16_BANK));
  2150. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2153. NUM_BANKS(ADDR_SURF_16_BANK));
  2154. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2155. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2156. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2157. NUM_BANKS(ADDR_SURF_16_BANK));
  2158. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2159. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2160. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2161. NUM_BANKS(ADDR_SURF_16_BANK));
  2162. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2165. NUM_BANKS(ADDR_SURF_16_BANK));
  2166. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2169. NUM_BANKS(ADDR_SURF_16_BANK));
  2170. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2173. NUM_BANKS(ADDR_SURF_8_BANK));
  2174. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2175. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2176. reg_offset != 23)
  2177. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2178. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2179. if (reg_offset != 7)
  2180. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2181. break;
  2182. case CHIP_FIJI:
  2183. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2184. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2185. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2186. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2187. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2188. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2189. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2190. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2191. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2192. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2193. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2194. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2195. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2196. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2197. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2198. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2199. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2200. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2201. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2202. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2203. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2204. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2205. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2206. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2207. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2208. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2209. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2210. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2211. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2212. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2213. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2215. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2216. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2217. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2218. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2220. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2221. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2222. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2223. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2225. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2226. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2228. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2229. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2230. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2232. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2233. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2236. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2237. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2238. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2239. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2240. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2241. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2242. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2243. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2244. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2245. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2246. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2247. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2248. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2249. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2250. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2251. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2252. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2253. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2254. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2255. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2256. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2257. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2258. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2259. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2260. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2261. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2262. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2263. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2265. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2266. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2267. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2269. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2270. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2273. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2274. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2275. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2277. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2278. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2279. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2281. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2282. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2285. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2286. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2287. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2289. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2290. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2291. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2292. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2293. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2294. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2295. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2296. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2297. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2298. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2299. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2300. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2301. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2302. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2304. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2305. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2306. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2307. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2308. NUM_BANKS(ADDR_SURF_8_BANK));
  2309. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2310. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2311. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2312. NUM_BANKS(ADDR_SURF_8_BANK));
  2313. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2314. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2315. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2316. NUM_BANKS(ADDR_SURF_8_BANK));
  2317. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2318. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2319. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2320. NUM_BANKS(ADDR_SURF_8_BANK));
  2321. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2322. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2323. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2324. NUM_BANKS(ADDR_SURF_8_BANK));
  2325. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2326. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2327. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2328. NUM_BANKS(ADDR_SURF_8_BANK));
  2329. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2330. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2331. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2332. NUM_BANKS(ADDR_SURF_8_BANK));
  2333. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2334. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2335. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2336. NUM_BANKS(ADDR_SURF_8_BANK));
  2337. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2340. NUM_BANKS(ADDR_SURF_8_BANK));
  2341. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2342. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2343. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2344. NUM_BANKS(ADDR_SURF_8_BANK));
  2345. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2346. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2347. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2348. NUM_BANKS(ADDR_SURF_8_BANK));
  2349. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2350. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2351. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2352. NUM_BANKS(ADDR_SURF_8_BANK));
  2353. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2354. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2355. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2356. NUM_BANKS(ADDR_SURF_8_BANK));
  2357. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2358. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2359. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2360. NUM_BANKS(ADDR_SURF_4_BANK));
  2361. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2362. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2363. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2364. if (reg_offset != 7)
  2365. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2366. break;
  2367. case CHIP_TONGA:
  2368. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2369. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2370. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2371. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2372. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2373. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2374. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2375. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2376. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2377. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2378. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2379. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2380. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2381. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2382. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2383. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2384. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2385. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2386. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2387. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2388. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2389. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2390. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2391. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2392. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2393. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2394. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2395. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2396. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2397. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2398. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2399. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2400. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2401. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2402. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2403. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2404. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2405. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2406. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2407. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2409. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2410. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2411. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2412. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2413. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2414. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2415. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2417. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2418. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2419. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2420. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2421. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2422. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2423. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2424. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2425. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2426. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2427. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2428. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2429. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2430. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2431. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2432. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2433. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2434. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2435. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2436. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2437. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2438. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2439. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2440. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2441. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2442. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2443. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2444. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2445. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2446. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2447. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2448. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2449. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2450. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2451. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2452. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2453. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2454. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2455. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2456. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2457. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2458. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2459. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2460. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2461. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2462. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2463. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2464. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2465. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2466. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2467. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2468. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2469. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2470. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2471. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2472. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2473. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2474. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2475. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2476. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2477. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2478. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2479. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2480. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2481. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2482. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2483. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2484. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2485. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2486. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2487. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2488. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2489. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2490. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2491. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2492. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2493. NUM_BANKS(ADDR_SURF_16_BANK));
  2494. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2495. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2496. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2497. NUM_BANKS(ADDR_SURF_16_BANK));
  2498. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2499. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2500. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2501. NUM_BANKS(ADDR_SURF_16_BANK));
  2502. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2503. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2504. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2505. NUM_BANKS(ADDR_SURF_16_BANK));
  2506. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2507. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2508. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2509. NUM_BANKS(ADDR_SURF_16_BANK));
  2510. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2511. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2512. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2513. NUM_BANKS(ADDR_SURF_16_BANK));
  2514. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2515. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2516. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2517. NUM_BANKS(ADDR_SURF_16_BANK));
  2518. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2519. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2520. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2521. NUM_BANKS(ADDR_SURF_16_BANK));
  2522. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2523. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2524. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2525. NUM_BANKS(ADDR_SURF_16_BANK));
  2526. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2527. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2528. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2529. NUM_BANKS(ADDR_SURF_16_BANK));
  2530. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2531. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2532. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2533. NUM_BANKS(ADDR_SURF_16_BANK));
  2534. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2535. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2536. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2537. NUM_BANKS(ADDR_SURF_8_BANK));
  2538. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2539. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2540. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2541. NUM_BANKS(ADDR_SURF_4_BANK));
  2542. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2543. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2544. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2545. NUM_BANKS(ADDR_SURF_4_BANK));
  2546. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2547. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2548. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2549. if (reg_offset != 7)
  2550. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2551. break;
  2552. case CHIP_POLARIS11:
  2553. case CHIP_POLARIS12:
  2554. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2555. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2556. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2557. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2558. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2559. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2560. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2561. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2562. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2563. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2564. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2565. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2566. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2567. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2568. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2569. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2570. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2571. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2572. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2574. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2575. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2576. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2578. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2579. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2580. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2582. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2583. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2584. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2586. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2587. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2588. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2589. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2590. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2591. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2592. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2593. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2594. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2595. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2596. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2597. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2598. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2599. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2600. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2601. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2602. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2603. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2604. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2605. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2606. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2607. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2608. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2609. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2610. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2611. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2612. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2613. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2614. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2615. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2616. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2617. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2618. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2619. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2620. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2621. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2622. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2623. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2624. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2625. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2626. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2627. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2628. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2629. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2630. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2631. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2632. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2633. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2634. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2635. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2636. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2637. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2638. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2639. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2640. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2641. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2642. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2643. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2644. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2645. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2646. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2647. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2648. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2649. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2650. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2651. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2652. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2653. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2654. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2655. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2656. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2657. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2658. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2659. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2660. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2661. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2662. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2663. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2664. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2665. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2666. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2667. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2668. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2669. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2670. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2671. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2672. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2673. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2674. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2675. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2676. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2677. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2678. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2679. NUM_BANKS(ADDR_SURF_16_BANK));
  2680. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2681. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2682. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2683. NUM_BANKS(ADDR_SURF_16_BANK));
  2684. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2685. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2686. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2687. NUM_BANKS(ADDR_SURF_16_BANK));
  2688. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2689. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2690. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2691. NUM_BANKS(ADDR_SURF_16_BANK));
  2692. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2693. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2694. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2695. NUM_BANKS(ADDR_SURF_16_BANK));
  2696. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2697. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2698. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2699. NUM_BANKS(ADDR_SURF_16_BANK));
  2700. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2701. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2702. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2703. NUM_BANKS(ADDR_SURF_16_BANK));
  2704. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2705. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2706. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2707. NUM_BANKS(ADDR_SURF_16_BANK));
  2708. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2709. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2710. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2711. NUM_BANKS(ADDR_SURF_16_BANK));
  2712. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2713. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2714. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2715. NUM_BANKS(ADDR_SURF_16_BANK));
  2716. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2717. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2718. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2719. NUM_BANKS(ADDR_SURF_16_BANK));
  2720. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2721. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2722. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2723. NUM_BANKS(ADDR_SURF_16_BANK));
  2724. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2725. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2726. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2727. NUM_BANKS(ADDR_SURF_8_BANK));
  2728. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2729. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2730. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2731. NUM_BANKS(ADDR_SURF_4_BANK));
  2732. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2733. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2734. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2735. if (reg_offset != 7)
  2736. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2737. break;
  2738. case CHIP_POLARIS10:
  2739. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2740. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2741. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2742. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2743. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2744. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2745. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2746. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2747. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2748. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2749. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2751. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2752. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2753. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2754. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2755. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2756. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2757. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2759. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2760. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2761. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2763. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2764. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2765. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2767. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2768. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2769. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2771. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2772. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2773. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2774. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2775. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2776. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2777. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2778. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2779. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2780. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2781. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2782. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2783. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2784. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2785. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2786. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2787. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2788. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2789. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2790. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2791. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2792. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2793. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2794. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2795. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2796. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2797. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2798. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2799. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2800. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2801. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2802. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2803. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2804. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2805. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2806. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2807. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2808. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2809. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2810. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2811. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2812. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2813. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2814. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2815. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2816. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2817. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2818. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2819. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2820. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2821. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2822. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2823. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2824. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2825. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2826. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2827. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2828. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2829. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2830. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2831. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2832. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2833. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2834. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2835. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2836. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2837. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2838. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2839. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2840. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2841. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2842. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2843. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2844. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2845. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2846. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2847. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2848. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2849. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2850. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2851. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2852. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2853. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2854. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2855. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2856. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2857. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2858. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2859. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2860. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2861. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2862. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2863. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2864. NUM_BANKS(ADDR_SURF_16_BANK));
  2865. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2866. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2867. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2868. NUM_BANKS(ADDR_SURF_16_BANK));
  2869. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2870. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2871. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2872. NUM_BANKS(ADDR_SURF_16_BANK));
  2873. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2874. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2875. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2876. NUM_BANKS(ADDR_SURF_16_BANK));
  2877. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2878. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2879. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2880. NUM_BANKS(ADDR_SURF_16_BANK));
  2881. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2882. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2883. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2884. NUM_BANKS(ADDR_SURF_16_BANK));
  2885. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2886. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2887. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2888. NUM_BANKS(ADDR_SURF_16_BANK));
  2889. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2890. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2891. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2892. NUM_BANKS(ADDR_SURF_16_BANK));
  2893. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2894. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2895. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2896. NUM_BANKS(ADDR_SURF_16_BANK));
  2897. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2898. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2899. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2900. NUM_BANKS(ADDR_SURF_16_BANK));
  2901. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2902. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2903. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2904. NUM_BANKS(ADDR_SURF_16_BANK));
  2905. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2906. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2907. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2908. NUM_BANKS(ADDR_SURF_8_BANK));
  2909. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2910. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2911. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2912. NUM_BANKS(ADDR_SURF_4_BANK));
  2913. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2914. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2915. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2916. NUM_BANKS(ADDR_SURF_4_BANK));
  2917. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2918. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2919. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2920. if (reg_offset != 7)
  2921. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2922. break;
  2923. case CHIP_STONEY:
  2924. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2925. PIPE_CONFIG(ADDR_SURF_P2) |
  2926. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2927. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2928. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2929. PIPE_CONFIG(ADDR_SURF_P2) |
  2930. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2931. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2932. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2933. PIPE_CONFIG(ADDR_SURF_P2) |
  2934. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2935. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2936. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2937. PIPE_CONFIG(ADDR_SURF_P2) |
  2938. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2939. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2940. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2941. PIPE_CONFIG(ADDR_SURF_P2) |
  2942. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2943. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2944. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2945. PIPE_CONFIG(ADDR_SURF_P2) |
  2946. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2947. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2948. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2949. PIPE_CONFIG(ADDR_SURF_P2) |
  2950. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2952. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2953. PIPE_CONFIG(ADDR_SURF_P2));
  2954. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2955. PIPE_CONFIG(ADDR_SURF_P2) |
  2956. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2957. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2958. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2959. PIPE_CONFIG(ADDR_SURF_P2) |
  2960. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2961. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2962. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2963. PIPE_CONFIG(ADDR_SURF_P2) |
  2964. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2965. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2966. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2967. PIPE_CONFIG(ADDR_SURF_P2) |
  2968. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2969. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2970. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2971. PIPE_CONFIG(ADDR_SURF_P2) |
  2972. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2973. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2974. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2975. PIPE_CONFIG(ADDR_SURF_P2) |
  2976. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2977. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2978. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2979. PIPE_CONFIG(ADDR_SURF_P2) |
  2980. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2981. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2982. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2983. PIPE_CONFIG(ADDR_SURF_P2) |
  2984. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2986. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2987. PIPE_CONFIG(ADDR_SURF_P2) |
  2988. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2990. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2991. PIPE_CONFIG(ADDR_SURF_P2) |
  2992. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2994. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2995. PIPE_CONFIG(ADDR_SURF_P2) |
  2996. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2998. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2999. PIPE_CONFIG(ADDR_SURF_P2) |
  3000. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3002. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3003. PIPE_CONFIG(ADDR_SURF_P2) |
  3004. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3006. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3007. PIPE_CONFIG(ADDR_SURF_P2) |
  3008. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3009. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3010. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3011. PIPE_CONFIG(ADDR_SURF_P2) |
  3012. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3014. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3015. PIPE_CONFIG(ADDR_SURF_P2) |
  3016. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3017. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3018. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3019. PIPE_CONFIG(ADDR_SURF_P2) |
  3020. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3022. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3023. PIPE_CONFIG(ADDR_SURF_P2) |
  3024. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3025. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3026. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3027. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3028. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3029. NUM_BANKS(ADDR_SURF_8_BANK));
  3030. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3031. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3032. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3033. NUM_BANKS(ADDR_SURF_8_BANK));
  3034. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3035. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3036. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3037. NUM_BANKS(ADDR_SURF_8_BANK));
  3038. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3039. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3040. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3041. NUM_BANKS(ADDR_SURF_8_BANK));
  3042. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3043. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3044. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3045. NUM_BANKS(ADDR_SURF_8_BANK));
  3046. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3047. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3048. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3049. NUM_BANKS(ADDR_SURF_8_BANK));
  3050. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3053. NUM_BANKS(ADDR_SURF_8_BANK));
  3054. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3055. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3056. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3057. NUM_BANKS(ADDR_SURF_16_BANK));
  3058. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3061. NUM_BANKS(ADDR_SURF_16_BANK));
  3062. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3065. NUM_BANKS(ADDR_SURF_16_BANK));
  3066. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3069. NUM_BANKS(ADDR_SURF_16_BANK));
  3070. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3073. NUM_BANKS(ADDR_SURF_16_BANK));
  3074. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3075. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3076. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3077. NUM_BANKS(ADDR_SURF_16_BANK));
  3078. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3081. NUM_BANKS(ADDR_SURF_8_BANK));
  3082. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3083. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3084. reg_offset != 23)
  3085. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3086. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3087. if (reg_offset != 7)
  3088. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3089. break;
  3090. default:
  3091. dev_warn(adev->dev,
  3092. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3093. adev->asic_type);
  3094. case CHIP_CARRIZO:
  3095. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3096. PIPE_CONFIG(ADDR_SURF_P2) |
  3097. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3098. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3099. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3100. PIPE_CONFIG(ADDR_SURF_P2) |
  3101. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3102. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3103. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3104. PIPE_CONFIG(ADDR_SURF_P2) |
  3105. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3107. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3108. PIPE_CONFIG(ADDR_SURF_P2) |
  3109. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3111. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3112. PIPE_CONFIG(ADDR_SURF_P2) |
  3113. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3115. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3116. PIPE_CONFIG(ADDR_SURF_P2) |
  3117. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3118. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3119. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3120. PIPE_CONFIG(ADDR_SURF_P2) |
  3121. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3123. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3124. PIPE_CONFIG(ADDR_SURF_P2));
  3125. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3126. PIPE_CONFIG(ADDR_SURF_P2) |
  3127. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3128. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3129. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3130. PIPE_CONFIG(ADDR_SURF_P2) |
  3131. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3132. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3133. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3134. PIPE_CONFIG(ADDR_SURF_P2) |
  3135. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3136. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3137. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3138. PIPE_CONFIG(ADDR_SURF_P2) |
  3139. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3140. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3141. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3142. PIPE_CONFIG(ADDR_SURF_P2) |
  3143. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3144. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3145. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3146. PIPE_CONFIG(ADDR_SURF_P2) |
  3147. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3148. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3149. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3150. PIPE_CONFIG(ADDR_SURF_P2) |
  3151. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3153. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3154. PIPE_CONFIG(ADDR_SURF_P2) |
  3155. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3157. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3158. PIPE_CONFIG(ADDR_SURF_P2) |
  3159. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3161. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3162. PIPE_CONFIG(ADDR_SURF_P2) |
  3163. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3165. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3166. PIPE_CONFIG(ADDR_SURF_P2) |
  3167. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3169. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3170. PIPE_CONFIG(ADDR_SURF_P2) |
  3171. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3172. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3173. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3174. PIPE_CONFIG(ADDR_SURF_P2) |
  3175. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3177. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3178. PIPE_CONFIG(ADDR_SURF_P2) |
  3179. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3181. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3182. PIPE_CONFIG(ADDR_SURF_P2) |
  3183. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3184. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3185. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3186. PIPE_CONFIG(ADDR_SURF_P2) |
  3187. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3188. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3189. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3190. PIPE_CONFIG(ADDR_SURF_P2) |
  3191. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3193. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3194. PIPE_CONFIG(ADDR_SURF_P2) |
  3195. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3196. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3197. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3198. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3199. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3200. NUM_BANKS(ADDR_SURF_8_BANK));
  3201. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3202. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3203. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3204. NUM_BANKS(ADDR_SURF_8_BANK));
  3205. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3206. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3207. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3208. NUM_BANKS(ADDR_SURF_8_BANK));
  3209. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3210. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3211. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3212. NUM_BANKS(ADDR_SURF_8_BANK));
  3213. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3214. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3215. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3216. NUM_BANKS(ADDR_SURF_8_BANK));
  3217. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3218. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3219. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3220. NUM_BANKS(ADDR_SURF_8_BANK));
  3221. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3222. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3223. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3224. NUM_BANKS(ADDR_SURF_8_BANK));
  3225. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3226. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3227. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3228. NUM_BANKS(ADDR_SURF_16_BANK));
  3229. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3230. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3231. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3232. NUM_BANKS(ADDR_SURF_16_BANK));
  3233. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3234. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3235. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3236. NUM_BANKS(ADDR_SURF_16_BANK));
  3237. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3240. NUM_BANKS(ADDR_SURF_16_BANK));
  3241. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3242. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3243. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3244. NUM_BANKS(ADDR_SURF_16_BANK));
  3245. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3246. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3247. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3248. NUM_BANKS(ADDR_SURF_16_BANK));
  3249. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3252. NUM_BANKS(ADDR_SURF_8_BANK));
  3253. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3254. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3255. reg_offset != 23)
  3256. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3257. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3258. if (reg_offset != 7)
  3259. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3260. break;
  3261. }
  3262. }
  3263. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3264. u32 se_num, u32 sh_num, u32 instance)
  3265. {
  3266. u32 data;
  3267. if (instance == 0xffffffff)
  3268. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3269. else
  3270. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3271. if (se_num == 0xffffffff)
  3272. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3273. else
  3274. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3275. if (sh_num == 0xffffffff)
  3276. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3277. else
  3278. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3279. WREG32(mmGRBM_GFX_INDEX, data);
  3280. }
  3281. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3282. {
  3283. return (u32)((1ULL << bit_width) - 1);
  3284. }
  3285. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3286. {
  3287. u32 data, mask;
  3288. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3289. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3290. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3291. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3292. adev->gfx.config.max_sh_per_se);
  3293. return (~data) & mask;
  3294. }
  3295. static void
  3296. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3297. {
  3298. switch (adev->asic_type) {
  3299. case CHIP_FIJI:
  3300. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3301. RB_XSEL2(1) | PKR_MAP(2) |
  3302. PKR_XSEL(1) | PKR_YSEL(1) |
  3303. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3304. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3305. SE_PAIR_YSEL(2);
  3306. break;
  3307. case CHIP_TONGA:
  3308. case CHIP_POLARIS10:
  3309. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3310. SE_XSEL(1) | SE_YSEL(1);
  3311. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3312. SE_PAIR_YSEL(2);
  3313. break;
  3314. case CHIP_TOPAZ:
  3315. case CHIP_CARRIZO:
  3316. *rconf |= RB_MAP_PKR0(2);
  3317. *rconf1 |= 0x0;
  3318. break;
  3319. case CHIP_POLARIS11:
  3320. case CHIP_POLARIS12:
  3321. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3322. SE_XSEL(1) | SE_YSEL(1);
  3323. *rconf1 |= 0x0;
  3324. break;
  3325. case CHIP_STONEY:
  3326. *rconf |= 0x0;
  3327. *rconf1 |= 0x0;
  3328. break;
  3329. default:
  3330. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3331. break;
  3332. }
  3333. }
  3334. static void
  3335. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3336. u32 raster_config, u32 raster_config_1,
  3337. unsigned rb_mask, unsigned num_rb)
  3338. {
  3339. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3340. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3341. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3342. unsigned rb_per_se = num_rb / num_se;
  3343. unsigned se_mask[4];
  3344. unsigned se;
  3345. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3346. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3347. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3348. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3349. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3350. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3351. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3352. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3353. (!se_mask[2] && !se_mask[3]))) {
  3354. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3355. if (!se_mask[0] && !se_mask[1]) {
  3356. raster_config_1 |=
  3357. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3358. } else {
  3359. raster_config_1 |=
  3360. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3361. }
  3362. }
  3363. for (se = 0; se < num_se; se++) {
  3364. unsigned raster_config_se = raster_config;
  3365. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3366. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3367. int idx = (se / 2) * 2;
  3368. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3369. raster_config_se &= ~SE_MAP_MASK;
  3370. if (!se_mask[idx]) {
  3371. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3372. } else {
  3373. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3374. }
  3375. }
  3376. pkr0_mask &= rb_mask;
  3377. pkr1_mask &= rb_mask;
  3378. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3379. raster_config_se &= ~PKR_MAP_MASK;
  3380. if (!pkr0_mask) {
  3381. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3382. } else {
  3383. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3384. }
  3385. }
  3386. if (rb_per_se >= 2) {
  3387. unsigned rb0_mask = 1 << (se * rb_per_se);
  3388. unsigned rb1_mask = rb0_mask << 1;
  3389. rb0_mask &= rb_mask;
  3390. rb1_mask &= rb_mask;
  3391. if (!rb0_mask || !rb1_mask) {
  3392. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3393. if (!rb0_mask) {
  3394. raster_config_se |=
  3395. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3396. } else {
  3397. raster_config_se |=
  3398. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3399. }
  3400. }
  3401. if (rb_per_se > 2) {
  3402. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3403. rb1_mask = rb0_mask << 1;
  3404. rb0_mask &= rb_mask;
  3405. rb1_mask &= rb_mask;
  3406. if (!rb0_mask || !rb1_mask) {
  3407. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3408. if (!rb0_mask) {
  3409. raster_config_se |=
  3410. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3411. } else {
  3412. raster_config_se |=
  3413. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3414. }
  3415. }
  3416. }
  3417. }
  3418. /* GRBM_GFX_INDEX has a different offset on VI */
  3419. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3420. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3421. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3422. }
  3423. /* GRBM_GFX_INDEX has a different offset on VI */
  3424. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3425. }
  3426. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3427. {
  3428. int i, j;
  3429. u32 data;
  3430. u32 raster_config = 0, raster_config_1 = 0;
  3431. u32 active_rbs = 0;
  3432. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3433. adev->gfx.config.max_sh_per_se;
  3434. unsigned num_rb_pipes;
  3435. mutex_lock(&adev->grbm_idx_mutex);
  3436. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3437. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3438. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3439. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3440. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3441. rb_bitmap_width_per_sh);
  3442. }
  3443. }
  3444. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3445. adev->gfx.config.backend_enable_mask = active_rbs;
  3446. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3447. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3448. adev->gfx.config.max_shader_engines, 16);
  3449. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3450. if (!adev->gfx.config.backend_enable_mask ||
  3451. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3452. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3453. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3454. } else {
  3455. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3456. adev->gfx.config.backend_enable_mask,
  3457. num_rb_pipes);
  3458. }
  3459. /* cache the values for userspace */
  3460. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3461. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3462. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3463. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3464. RREG32(mmCC_RB_BACKEND_DISABLE);
  3465. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3466. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3467. adev->gfx.config.rb_config[i][j].raster_config =
  3468. RREG32(mmPA_SC_RASTER_CONFIG);
  3469. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3470. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3471. }
  3472. }
  3473. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3474. mutex_unlock(&adev->grbm_idx_mutex);
  3475. }
  3476. /**
  3477. * gfx_v8_0_init_compute_vmid - gart enable
  3478. *
  3479. * @rdev: amdgpu_device pointer
  3480. *
  3481. * Initialize compute vmid sh_mem registers
  3482. *
  3483. */
  3484. #define DEFAULT_SH_MEM_BASES (0x6000)
  3485. #define FIRST_COMPUTE_VMID (8)
  3486. #define LAST_COMPUTE_VMID (16)
  3487. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3488. {
  3489. int i;
  3490. uint32_t sh_mem_config;
  3491. uint32_t sh_mem_bases;
  3492. /*
  3493. * Configure apertures:
  3494. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3495. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3496. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3497. */
  3498. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3499. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3500. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3501. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3502. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3503. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3504. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3505. mutex_lock(&adev->srbm_mutex);
  3506. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3507. vi_srbm_select(adev, 0, 0, 0, i);
  3508. /* CP and shaders */
  3509. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3510. WREG32(mmSH_MEM_APE1_BASE, 1);
  3511. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3512. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3513. }
  3514. vi_srbm_select(adev, 0, 0, 0, 0);
  3515. mutex_unlock(&adev->srbm_mutex);
  3516. }
  3517. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3518. {
  3519. u32 tmp;
  3520. int i;
  3521. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3522. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3523. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3524. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3525. gfx_v8_0_tiling_mode_table_init(adev);
  3526. gfx_v8_0_setup_rb(adev);
  3527. gfx_v8_0_get_cu_info(adev);
  3528. /* XXX SH_MEM regs */
  3529. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3530. mutex_lock(&adev->srbm_mutex);
  3531. for (i = 0; i < 16; i++) {
  3532. vi_srbm_select(adev, 0, 0, 0, i);
  3533. /* CP and shaders */
  3534. if (i == 0) {
  3535. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3536. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3537. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3538. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3539. WREG32(mmSH_MEM_CONFIG, tmp);
  3540. } else {
  3541. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3542. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3543. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3544. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3545. WREG32(mmSH_MEM_CONFIG, tmp);
  3546. }
  3547. WREG32(mmSH_MEM_APE1_BASE, 1);
  3548. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3549. WREG32(mmSH_MEM_BASES, 0);
  3550. }
  3551. vi_srbm_select(adev, 0, 0, 0, 0);
  3552. mutex_unlock(&adev->srbm_mutex);
  3553. gfx_v8_0_init_compute_vmid(adev);
  3554. mutex_lock(&adev->grbm_idx_mutex);
  3555. /*
  3556. * making sure that the following register writes will be broadcasted
  3557. * to all the shaders
  3558. */
  3559. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3560. WREG32(mmPA_SC_FIFO_SIZE,
  3561. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3562. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3563. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3564. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3565. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3566. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3567. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3568. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3569. mutex_unlock(&adev->grbm_idx_mutex);
  3570. }
  3571. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3572. {
  3573. u32 i, j, k;
  3574. u32 mask;
  3575. mutex_lock(&adev->grbm_idx_mutex);
  3576. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3577. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3578. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3579. for (k = 0; k < adev->usec_timeout; k++) {
  3580. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3581. break;
  3582. udelay(1);
  3583. }
  3584. }
  3585. }
  3586. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3587. mutex_unlock(&adev->grbm_idx_mutex);
  3588. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3589. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3590. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3591. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3592. for (k = 0; k < adev->usec_timeout; k++) {
  3593. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3594. break;
  3595. udelay(1);
  3596. }
  3597. }
  3598. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3599. bool enable)
  3600. {
  3601. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3602. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3603. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3604. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3605. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3606. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3607. }
  3608. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3609. {
  3610. /* csib */
  3611. WREG32(mmRLC_CSIB_ADDR_HI,
  3612. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3613. WREG32(mmRLC_CSIB_ADDR_LO,
  3614. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3615. WREG32(mmRLC_CSIB_LENGTH,
  3616. adev->gfx.rlc.clear_state_size);
  3617. }
  3618. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3619. int ind_offset,
  3620. int list_size,
  3621. int *unique_indices,
  3622. int *indices_count,
  3623. int max_indices,
  3624. int *ind_start_offsets,
  3625. int *offset_count,
  3626. int max_offset)
  3627. {
  3628. int indices;
  3629. bool new_entry = true;
  3630. for (; ind_offset < list_size; ind_offset++) {
  3631. if (new_entry) {
  3632. new_entry = false;
  3633. ind_start_offsets[*offset_count] = ind_offset;
  3634. *offset_count = *offset_count + 1;
  3635. BUG_ON(*offset_count >= max_offset);
  3636. }
  3637. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3638. new_entry = true;
  3639. continue;
  3640. }
  3641. ind_offset += 2;
  3642. /* look for the matching indice */
  3643. for (indices = 0;
  3644. indices < *indices_count;
  3645. indices++) {
  3646. if (unique_indices[indices] ==
  3647. register_list_format[ind_offset])
  3648. break;
  3649. }
  3650. if (indices >= *indices_count) {
  3651. unique_indices[*indices_count] =
  3652. register_list_format[ind_offset];
  3653. indices = *indices_count;
  3654. *indices_count = *indices_count + 1;
  3655. BUG_ON(*indices_count >= max_indices);
  3656. }
  3657. register_list_format[ind_offset] = indices;
  3658. }
  3659. }
  3660. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3661. {
  3662. int i, temp, data;
  3663. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3664. int indices_count = 0;
  3665. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3666. int offset_count = 0;
  3667. int list_size;
  3668. unsigned int *register_list_format =
  3669. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3670. if (!register_list_format)
  3671. return -ENOMEM;
  3672. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3673. adev->gfx.rlc.reg_list_format_size_bytes);
  3674. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3675. RLC_FormatDirectRegListLength,
  3676. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3677. unique_indices,
  3678. &indices_count,
  3679. sizeof(unique_indices) / sizeof(int),
  3680. indirect_start_offsets,
  3681. &offset_count,
  3682. sizeof(indirect_start_offsets)/sizeof(int));
  3683. /* save and restore list */
  3684. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3685. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3686. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3687. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3688. /* indirect list */
  3689. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3690. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3691. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3692. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3693. list_size = list_size >> 1;
  3694. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3695. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3696. /* starting offsets starts */
  3697. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3698. adev->gfx.rlc.starting_offsets_start);
  3699. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3700. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3701. indirect_start_offsets[i]);
  3702. /* unique indices */
  3703. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3704. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3705. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3706. if (unique_indices[i] != 0) {
  3707. amdgpu_mm_wreg(adev, temp + i,
  3708. unique_indices[i] & 0x3FFFF, false);
  3709. amdgpu_mm_wreg(adev, data + i,
  3710. unique_indices[i] >> 20, false);
  3711. }
  3712. }
  3713. kfree(register_list_format);
  3714. return 0;
  3715. }
  3716. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3717. {
  3718. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3719. }
  3720. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3721. {
  3722. uint32_t data;
  3723. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3724. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3725. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3726. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3727. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3728. WREG32(mmRLC_PG_DELAY, data);
  3729. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3730. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3731. }
  3732. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3733. bool enable)
  3734. {
  3735. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3736. }
  3737. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3738. bool enable)
  3739. {
  3740. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3741. }
  3742. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3743. {
  3744. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3745. }
  3746. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3747. {
  3748. if ((adev->asic_type == CHIP_CARRIZO) ||
  3749. (adev->asic_type == CHIP_STONEY)) {
  3750. gfx_v8_0_init_csb(adev);
  3751. gfx_v8_0_init_save_restore_list(adev);
  3752. gfx_v8_0_enable_save_restore_machine(adev);
  3753. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3754. gfx_v8_0_init_power_gating(adev);
  3755. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3756. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3757. (adev->asic_type == CHIP_POLARIS12)) {
  3758. gfx_v8_0_init_csb(adev);
  3759. gfx_v8_0_init_save_restore_list(adev);
  3760. gfx_v8_0_enable_save_restore_machine(adev);
  3761. gfx_v8_0_init_power_gating(adev);
  3762. }
  3763. }
  3764. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3765. {
  3766. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3767. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3768. gfx_v8_0_wait_for_rlc_serdes(adev);
  3769. }
  3770. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3771. {
  3772. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3773. udelay(50);
  3774. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3775. udelay(50);
  3776. }
  3777. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3778. {
  3779. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3780. /* carrizo do enable cp interrupt after cp inited */
  3781. if (!(adev->flags & AMD_IS_APU))
  3782. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3783. udelay(50);
  3784. }
  3785. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3786. {
  3787. const struct rlc_firmware_header_v2_0 *hdr;
  3788. const __le32 *fw_data;
  3789. unsigned i, fw_size;
  3790. if (!adev->gfx.rlc_fw)
  3791. return -EINVAL;
  3792. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3793. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3794. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3795. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3796. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3797. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3798. for (i = 0; i < fw_size; i++)
  3799. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3800. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3801. return 0;
  3802. }
  3803. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3804. {
  3805. int r;
  3806. u32 tmp;
  3807. gfx_v8_0_rlc_stop(adev);
  3808. /* disable CG */
  3809. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3810. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3811. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3812. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3813. if (adev->asic_type == CHIP_POLARIS11 ||
  3814. adev->asic_type == CHIP_POLARIS10 ||
  3815. adev->asic_type == CHIP_POLARIS12) {
  3816. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3817. tmp &= ~0x3;
  3818. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3819. }
  3820. /* disable PG */
  3821. WREG32(mmRLC_PG_CNTL, 0);
  3822. gfx_v8_0_rlc_reset(adev);
  3823. gfx_v8_0_init_pg(adev);
  3824. if (!adev->pp_enabled) {
  3825. if (!adev->firmware.smu_load) {
  3826. /* legacy rlc firmware loading */
  3827. r = gfx_v8_0_rlc_load_microcode(adev);
  3828. if (r)
  3829. return r;
  3830. } else {
  3831. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3832. AMDGPU_UCODE_ID_RLC_G);
  3833. if (r)
  3834. return -EINVAL;
  3835. }
  3836. }
  3837. gfx_v8_0_rlc_start(adev);
  3838. return 0;
  3839. }
  3840. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3841. {
  3842. int i;
  3843. u32 tmp = RREG32(mmCP_ME_CNTL);
  3844. if (enable) {
  3845. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3846. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3847. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3848. } else {
  3849. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3850. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3851. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3852. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3853. adev->gfx.gfx_ring[i].ready = false;
  3854. }
  3855. WREG32(mmCP_ME_CNTL, tmp);
  3856. udelay(50);
  3857. }
  3858. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3859. {
  3860. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3861. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3862. const struct gfx_firmware_header_v1_0 *me_hdr;
  3863. const __le32 *fw_data;
  3864. unsigned i, fw_size;
  3865. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3866. return -EINVAL;
  3867. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3868. adev->gfx.pfp_fw->data;
  3869. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3870. adev->gfx.ce_fw->data;
  3871. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3872. adev->gfx.me_fw->data;
  3873. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3874. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3875. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3876. gfx_v8_0_cp_gfx_enable(adev, false);
  3877. /* PFP */
  3878. fw_data = (const __le32 *)
  3879. (adev->gfx.pfp_fw->data +
  3880. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3881. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3882. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3883. for (i = 0; i < fw_size; i++)
  3884. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3885. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3886. /* CE */
  3887. fw_data = (const __le32 *)
  3888. (adev->gfx.ce_fw->data +
  3889. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3890. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3891. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3892. for (i = 0; i < fw_size; i++)
  3893. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3894. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3895. /* ME */
  3896. fw_data = (const __le32 *)
  3897. (adev->gfx.me_fw->data +
  3898. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3899. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3900. WREG32(mmCP_ME_RAM_WADDR, 0);
  3901. for (i = 0; i < fw_size; i++)
  3902. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3903. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3904. return 0;
  3905. }
  3906. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3907. {
  3908. u32 count = 0;
  3909. const struct cs_section_def *sect = NULL;
  3910. const struct cs_extent_def *ext = NULL;
  3911. /* begin clear state */
  3912. count += 2;
  3913. /* context control state */
  3914. count += 3;
  3915. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3916. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3917. if (sect->id == SECT_CONTEXT)
  3918. count += 2 + ext->reg_count;
  3919. else
  3920. return 0;
  3921. }
  3922. }
  3923. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3924. count += 4;
  3925. /* end clear state */
  3926. count += 2;
  3927. /* clear state */
  3928. count += 2;
  3929. return count;
  3930. }
  3931. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3932. {
  3933. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3934. const struct cs_section_def *sect = NULL;
  3935. const struct cs_extent_def *ext = NULL;
  3936. int r, i;
  3937. /* init the CP */
  3938. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3939. WREG32(mmCP_ENDIAN_SWAP, 0);
  3940. WREG32(mmCP_DEVICE_ID, 1);
  3941. gfx_v8_0_cp_gfx_enable(adev, true);
  3942. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3943. if (r) {
  3944. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3945. return r;
  3946. }
  3947. /* clear state buffer */
  3948. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3949. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3950. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3951. amdgpu_ring_write(ring, 0x80000000);
  3952. amdgpu_ring_write(ring, 0x80000000);
  3953. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3954. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3955. if (sect->id == SECT_CONTEXT) {
  3956. amdgpu_ring_write(ring,
  3957. PACKET3(PACKET3_SET_CONTEXT_REG,
  3958. ext->reg_count));
  3959. amdgpu_ring_write(ring,
  3960. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3961. for (i = 0; i < ext->reg_count; i++)
  3962. amdgpu_ring_write(ring, ext->extent[i]);
  3963. }
  3964. }
  3965. }
  3966. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3967. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3968. switch (adev->asic_type) {
  3969. case CHIP_TONGA:
  3970. case CHIP_POLARIS10:
  3971. amdgpu_ring_write(ring, 0x16000012);
  3972. amdgpu_ring_write(ring, 0x0000002A);
  3973. break;
  3974. case CHIP_POLARIS11:
  3975. case CHIP_POLARIS12:
  3976. amdgpu_ring_write(ring, 0x16000012);
  3977. amdgpu_ring_write(ring, 0x00000000);
  3978. break;
  3979. case CHIP_FIJI:
  3980. amdgpu_ring_write(ring, 0x3a00161a);
  3981. amdgpu_ring_write(ring, 0x0000002e);
  3982. break;
  3983. case CHIP_CARRIZO:
  3984. amdgpu_ring_write(ring, 0x00000002);
  3985. amdgpu_ring_write(ring, 0x00000000);
  3986. break;
  3987. case CHIP_TOPAZ:
  3988. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3989. 0x00000000 : 0x00000002);
  3990. amdgpu_ring_write(ring, 0x00000000);
  3991. break;
  3992. case CHIP_STONEY:
  3993. amdgpu_ring_write(ring, 0x00000000);
  3994. amdgpu_ring_write(ring, 0x00000000);
  3995. break;
  3996. default:
  3997. BUG();
  3998. }
  3999. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4000. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4001. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4002. amdgpu_ring_write(ring, 0);
  4003. /* init the CE partitions */
  4004. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4005. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4006. amdgpu_ring_write(ring, 0x8000);
  4007. amdgpu_ring_write(ring, 0x8000);
  4008. amdgpu_ring_commit(ring);
  4009. return 0;
  4010. }
  4011. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4012. {
  4013. struct amdgpu_ring *ring;
  4014. u32 tmp;
  4015. u32 rb_bufsz;
  4016. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4017. int r;
  4018. /* Set the write pointer delay */
  4019. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4020. /* set the RB to use vmid 0 */
  4021. WREG32(mmCP_RB_VMID, 0);
  4022. /* Set ring buffer size */
  4023. ring = &adev->gfx.gfx_ring[0];
  4024. rb_bufsz = order_base_2(ring->ring_size / 8);
  4025. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4026. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4027. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4028. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4029. #ifdef __BIG_ENDIAN
  4030. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4031. #endif
  4032. WREG32(mmCP_RB0_CNTL, tmp);
  4033. /* Initialize the ring buffer's read and write pointers */
  4034. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4035. ring->wptr = 0;
  4036. WREG32(mmCP_RB0_WPTR, ring->wptr);
  4037. /* set the wb address wether it's enabled or not */
  4038. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4039. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4040. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4041. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4042. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4043. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4044. mdelay(1);
  4045. WREG32(mmCP_RB0_CNTL, tmp);
  4046. rb_addr = ring->gpu_addr >> 8;
  4047. WREG32(mmCP_RB0_BASE, rb_addr);
  4048. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4049. /* no gfx doorbells on iceland */
  4050. if (adev->asic_type != CHIP_TOPAZ) {
  4051. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  4052. if (ring->use_doorbell) {
  4053. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4054. DOORBELL_OFFSET, ring->doorbell_index);
  4055. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4056. DOORBELL_HIT, 0);
  4057. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4058. DOORBELL_EN, 1);
  4059. } else {
  4060. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4061. DOORBELL_EN, 0);
  4062. }
  4063. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4064. if (adev->asic_type == CHIP_TONGA) {
  4065. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4066. DOORBELL_RANGE_LOWER,
  4067. AMDGPU_DOORBELL_GFX_RING0);
  4068. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4069. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4070. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4071. }
  4072. }
  4073. /* start the ring */
  4074. gfx_v8_0_cp_gfx_start(adev);
  4075. ring->ready = true;
  4076. r = amdgpu_ring_test_ring(ring);
  4077. if (r)
  4078. ring->ready = false;
  4079. return r;
  4080. }
  4081. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4082. {
  4083. int i;
  4084. if (enable) {
  4085. WREG32(mmCP_MEC_CNTL, 0);
  4086. } else {
  4087. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4088. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4089. adev->gfx.compute_ring[i].ready = false;
  4090. }
  4091. udelay(50);
  4092. }
  4093. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4094. {
  4095. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4096. const __le32 *fw_data;
  4097. unsigned i, fw_size;
  4098. if (!adev->gfx.mec_fw)
  4099. return -EINVAL;
  4100. gfx_v8_0_cp_compute_enable(adev, false);
  4101. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4102. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4103. fw_data = (const __le32 *)
  4104. (adev->gfx.mec_fw->data +
  4105. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4106. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4107. /* MEC1 */
  4108. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4109. for (i = 0; i < fw_size; i++)
  4110. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4111. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4112. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4113. if (adev->gfx.mec2_fw) {
  4114. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4115. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4116. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4117. fw_data = (const __le32 *)
  4118. (adev->gfx.mec2_fw->data +
  4119. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4120. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4121. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4122. for (i = 0; i < fw_size; i++)
  4123. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4124. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4125. }
  4126. return 0;
  4127. }
  4128. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4129. {
  4130. int i, r;
  4131. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4132. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4133. if (ring->mqd_obj) {
  4134. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4135. if (unlikely(r != 0))
  4136. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4137. amdgpu_bo_unpin(ring->mqd_obj);
  4138. amdgpu_bo_unreserve(ring->mqd_obj);
  4139. amdgpu_bo_unref(&ring->mqd_obj);
  4140. ring->mqd_obj = NULL;
  4141. }
  4142. }
  4143. }
  4144. /* KIQ functions */
  4145. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4146. {
  4147. uint32_t tmp;
  4148. struct amdgpu_device *adev = ring->adev;
  4149. /* tell RLC which is KIQ queue */
  4150. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4151. tmp &= 0xffffff00;
  4152. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4153. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4154. tmp |= 0x80;
  4155. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4156. }
  4157. static void gfx_v8_0_kiq_enable(struct amdgpu_ring *ring)
  4158. {
  4159. amdgpu_ring_alloc(ring, 8);
  4160. /* set resources */
  4161. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4162. amdgpu_ring_write(ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4163. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  4164. amdgpu_ring_write(ring, 0); /* queue mask hi */
  4165. amdgpu_ring_write(ring, 0); /* gws mask lo */
  4166. amdgpu_ring_write(ring, 0); /* gws mask hi */
  4167. amdgpu_ring_write(ring, 0); /* oac mask */
  4168. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  4169. amdgpu_ring_commit(ring);
  4170. udelay(50);
  4171. }
  4172. static void gfx_v8_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  4173. struct amdgpu_ring *ring)
  4174. {
  4175. struct amdgpu_device *adev = kiq_ring->adev;
  4176. uint64_t mqd_addr, wptr_addr;
  4177. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4178. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4179. amdgpu_ring_alloc(kiq_ring, 8);
  4180. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4181. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4182. amdgpu_ring_write(kiq_ring, 0x21010000);
  4183. amdgpu_ring_write(kiq_ring, (ring->doorbell_index << 2) |
  4184. (ring->queue << 26) |
  4185. (ring->pipe << 29) |
  4186. ((ring->me == 1 ? 0 : 1) << 31)); /* doorbell */
  4187. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4188. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4189. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4190. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4191. amdgpu_ring_commit(kiq_ring);
  4192. udelay(50);
  4193. }
  4194. static int gfx_v8_0_mqd_init(struct amdgpu_device *adev,
  4195. struct vi_mqd *mqd,
  4196. uint64_t mqd_gpu_addr,
  4197. uint64_t eop_gpu_addr,
  4198. struct amdgpu_ring *ring)
  4199. {
  4200. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4201. uint32_t tmp;
  4202. mqd->header = 0xC0310800;
  4203. mqd->compute_pipelinestat_enable = 0x00000001;
  4204. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4205. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4206. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4207. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4208. mqd->compute_misc_reserved = 0x00000003;
  4209. eop_base_addr = eop_gpu_addr >> 8;
  4210. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4211. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4212. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4213. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4214. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4215. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4216. mqd->cp_hqd_eop_control = tmp;
  4217. /* enable doorbell? */
  4218. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4219. if (ring->use_doorbell)
  4220. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4221. DOORBELL_EN, 1);
  4222. else
  4223. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4224. DOORBELL_EN, 0);
  4225. mqd->cp_hqd_pq_doorbell_control = tmp;
  4226. /* disable the queue if it's active */
  4227. mqd->cp_hqd_dequeue_request = 0;
  4228. mqd->cp_hqd_pq_rptr = 0;
  4229. mqd->cp_hqd_pq_wptr = 0;
  4230. /* set the pointer to the MQD */
  4231. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4232. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4233. /* set MQD vmid to 0 */
  4234. tmp = RREG32(mmCP_MQD_CONTROL);
  4235. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4236. mqd->cp_mqd_control = tmp;
  4237. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4238. hqd_gpu_addr = ring->gpu_addr >> 8;
  4239. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4240. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4241. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4242. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4243. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4244. (order_base_2(ring->ring_size / 4) - 1));
  4245. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4246. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4247. #ifdef __BIG_ENDIAN
  4248. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4249. #endif
  4250. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4251. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4252. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4253. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4254. mqd->cp_hqd_pq_control = tmp;
  4255. /* set the wb address whether it's enabled or not */
  4256. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4257. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4258. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4259. upper_32_bits(wb_gpu_addr) & 0xffff;
  4260. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4261. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4262. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4263. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4264. tmp = 0;
  4265. /* enable the doorbell if requested */
  4266. if (ring->use_doorbell) {
  4267. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4268. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4269. DOORBELL_OFFSET, ring->doorbell_index);
  4270. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4271. DOORBELL_EN, 1);
  4272. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4273. DOORBELL_SOURCE, 0);
  4274. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4275. DOORBELL_HIT, 0);
  4276. }
  4277. mqd->cp_hqd_pq_doorbell_control = tmp;
  4278. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4279. ring->wptr = 0;
  4280. mqd->cp_hqd_pq_wptr = ring->wptr;
  4281. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4282. /* set the vmid for the queue */
  4283. mqd->cp_hqd_vmid = 0;
  4284. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4285. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4286. mqd->cp_hqd_persistent_state = tmp;
  4287. /* activate the queue */
  4288. mqd->cp_hqd_active = 1;
  4289. return 0;
  4290. }
  4291. static int gfx_v8_0_kiq_init_register(struct amdgpu_device *adev,
  4292. struct vi_mqd *mqd,
  4293. struct amdgpu_ring *ring)
  4294. {
  4295. uint32_t tmp;
  4296. int j;
  4297. /* disable wptr polling */
  4298. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4299. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4300. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4301. WREG32(mmCP_HQD_EOP_BASE_ADDR, mqd->cp_hqd_eop_base_addr_lo);
  4302. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, mqd->cp_hqd_eop_base_addr_hi);
  4303. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4304. WREG32(mmCP_HQD_EOP_CONTROL, mqd->cp_hqd_eop_control);
  4305. /* enable doorbell? */
  4306. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4307. /* disable the queue if it's active */
  4308. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4309. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4310. for (j = 0; j < adev->usec_timeout; j++) {
  4311. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4312. break;
  4313. udelay(1);
  4314. }
  4315. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4316. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4317. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4318. }
  4319. /* set the pointer to the MQD */
  4320. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4321. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4322. /* set MQD vmid to 0 */
  4323. WREG32(mmCP_MQD_CONTROL, mqd->cp_mqd_control);
  4324. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4325. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4326. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4327. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4328. WREG32(mmCP_HQD_PQ_CONTROL, mqd->cp_hqd_pq_control);
  4329. /* set the wb address whether it's enabled or not */
  4330. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4331. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4332. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4333. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4334. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4335. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4336. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI, mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4337. /* enable the doorbell if requested */
  4338. if (ring->use_doorbell) {
  4339. if ((adev->asic_type == CHIP_CARRIZO) ||
  4340. (adev->asic_type == CHIP_FIJI) ||
  4341. (adev->asic_type == CHIP_STONEY)) {
  4342. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4343. AMDGPU_DOORBELL_KIQ << 2);
  4344. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4345. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4346. }
  4347. }
  4348. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4349. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4350. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4351. /* set the vmid for the queue */
  4352. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4353. WREG32(mmCP_HQD_PERSISTENT_STATE, mqd->cp_hqd_persistent_state);
  4354. /* activate the queue */
  4355. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4356. if (ring->use_doorbell) {
  4357. tmp = RREG32(mmCP_PQ_STATUS);
  4358. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4359. WREG32(mmCP_PQ_STATUS, tmp);
  4360. }
  4361. return 0;
  4362. }
  4363. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring,
  4364. struct vi_mqd *mqd,
  4365. u64 mqd_gpu_addr)
  4366. {
  4367. struct amdgpu_device *adev = ring->adev;
  4368. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  4369. uint64_t eop_gpu_addr;
  4370. bool is_kiq = false;
  4371. if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
  4372. is_kiq = true;
  4373. if (is_kiq) {
  4374. eop_gpu_addr = kiq->eop_gpu_addr;
  4375. gfx_v8_0_kiq_setting(&kiq->ring);
  4376. } else
  4377. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr +
  4378. ring->queue * MEC_HPD_SIZE;
  4379. mutex_lock(&adev->srbm_mutex);
  4380. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4381. gfx_v8_0_mqd_init(adev, mqd, mqd_gpu_addr, eop_gpu_addr, ring);
  4382. if (is_kiq)
  4383. gfx_v8_0_kiq_init_register(adev, mqd, ring);
  4384. vi_srbm_select(adev, 0, 0, 0, 0);
  4385. mutex_unlock(&adev->srbm_mutex);
  4386. if (is_kiq)
  4387. gfx_v8_0_kiq_enable(ring);
  4388. else
  4389. gfx_v8_0_map_queue_enable(&kiq->ring, ring);
  4390. return 0;
  4391. }
  4392. static void gfx_v8_0_kiq_free_queue(struct amdgpu_device *adev)
  4393. {
  4394. struct amdgpu_ring *ring = NULL;
  4395. int i;
  4396. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4397. ring = &adev->gfx.compute_ring[i];
  4398. amdgpu_bo_free_kernel(&ring->mqd_obj, NULL, NULL);
  4399. ring->mqd_obj = NULL;
  4400. }
  4401. ring = &adev->gfx.kiq.ring;
  4402. amdgpu_bo_free_kernel(&ring->mqd_obj, NULL, NULL);
  4403. ring->mqd_obj = NULL;
  4404. }
  4405. static int gfx_v8_0_kiq_setup_queue(struct amdgpu_device *adev,
  4406. struct amdgpu_ring *ring)
  4407. {
  4408. struct vi_mqd *mqd;
  4409. u64 mqd_gpu_addr;
  4410. u32 *buf;
  4411. int r = 0;
  4412. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  4413. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  4414. &mqd_gpu_addr, (void **)&buf);
  4415. if (r) {
  4416. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  4417. return r;
  4418. }
  4419. /* init the mqd struct */
  4420. memset(buf, 0, sizeof(struct vi_mqd));
  4421. mqd = (struct vi_mqd *)buf;
  4422. r = gfx_v8_0_kiq_init_queue(ring, mqd, mqd_gpu_addr);
  4423. if (r)
  4424. return r;
  4425. amdgpu_bo_kunmap(ring->mqd_obj);
  4426. return 0;
  4427. }
  4428. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4429. {
  4430. struct amdgpu_ring *ring = NULL;
  4431. int r, i;
  4432. ring = &adev->gfx.kiq.ring;
  4433. r = gfx_v8_0_kiq_setup_queue(adev, ring);
  4434. if (r)
  4435. return r;
  4436. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4437. ring = &adev->gfx.compute_ring[i];
  4438. r = gfx_v8_0_kiq_setup_queue(adev, ring);
  4439. if (r)
  4440. return r;
  4441. }
  4442. gfx_v8_0_cp_compute_enable(adev, true);
  4443. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4444. ring = &adev->gfx.compute_ring[i];
  4445. ring->ready = true;
  4446. r = amdgpu_ring_test_ring(ring);
  4447. if (r)
  4448. ring->ready = false;
  4449. }
  4450. ring = &adev->gfx.kiq.ring;
  4451. ring->ready = true;
  4452. r = amdgpu_ring_test_ring(ring);
  4453. if (r)
  4454. ring->ready = false;
  4455. return 0;
  4456. }
  4457. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4458. {
  4459. int r, i, j;
  4460. u32 tmp;
  4461. bool use_doorbell = true;
  4462. u64 hqd_gpu_addr;
  4463. u64 mqd_gpu_addr;
  4464. u64 eop_gpu_addr;
  4465. u64 wb_gpu_addr;
  4466. u32 *buf;
  4467. struct vi_mqd *mqd;
  4468. /* init the queues. */
  4469. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4470. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4471. if (ring->mqd_obj == NULL) {
  4472. r = amdgpu_bo_create(adev,
  4473. sizeof(struct vi_mqd),
  4474. PAGE_SIZE, true,
  4475. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4476. NULL, &ring->mqd_obj);
  4477. if (r) {
  4478. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4479. return r;
  4480. }
  4481. }
  4482. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4483. if (unlikely(r != 0)) {
  4484. gfx_v8_0_cp_compute_fini(adev);
  4485. return r;
  4486. }
  4487. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4488. &mqd_gpu_addr);
  4489. if (r) {
  4490. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4491. gfx_v8_0_cp_compute_fini(adev);
  4492. return r;
  4493. }
  4494. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4495. if (r) {
  4496. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4497. gfx_v8_0_cp_compute_fini(adev);
  4498. return r;
  4499. }
  4500. /* init the mqd struct */
  4501. memset(buf, 0, sizeof(struct vi_mqd));
  4502. mqd = (struct vi_mqd *)buf;
  4503. mqd->header = 0xC0310800;
  4504. mqd->compute_pipelinestat_enable = 0x00000001;
  4505. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4506. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4507. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4508. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4509. mqd->compute_misc_reserved = 0x00000003;
  4510. mutex_lock(&adev->srbm_mutex);
  4511. vi_srbm_select(adev, ring->me,
  4512. ring->pipe,
  4513. ring->queue, 0);
  4514. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4515. eop_gpu_addr >>= 8;
  4516. /* write the EOP addr */
  4517. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4518. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4519. /* set the VMID assigned */
  4520. WREG32(mmCP_HQD_VMID, 0);
  4521. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4522. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4523. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4524. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4525. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4526. /* disable wptr polling */
  4527. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4528. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4529. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4530. mqd->cp_hqd_eop_base_addr_lo =
  4531. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4532. mqd->cp_hqd_eop_base_addr_hi =
  4533. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4534. /* enable doorbell? */
  4535. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4536. if (use_doorbell) {
  4537. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4538. } else {
  4539. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4540. }
  4541. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4542. mqd->cp_hqd_pq_doorbell_control = tmp;
  4543. /* disable the queue if it's active */
  4544. mqd->cp_hqd_dequeue_request = 0;
  4545. mqd->cp_hqd_pq_rptr = 0;
  4546. mqd->cp_hqd_pq_wptr= 0;
  4547. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4548. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4549. for (j = 0; j < adev->usec_timeout; j++) {
  4550. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4551. break;
  4552. udelay(1);
  4553. }
  4554. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4555. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4556. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4557. }
  4558. /* set the pointer to the MQD */
  4559. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4560. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4561. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4562. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4563. /* set MQD vmid to 0 */
  4564. tmp = RREG32(mmCP_MQD_CONTROL);
  4565. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4566. WREG32(mmCP_MQD_CONTROL, tmp);
  4567. mqd->cp_mqd_control = tmp;
  4568. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4569. hqd_gpu_addr = ring->gpu_addr >> 8;
  4570. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4571. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4572. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4573. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4574. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4575. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4576. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4577. (order_base_2(ring->ring_size / 4) - 1));
  4578. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4579. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4580. #ifdef __BIG_ENDIAN
  4581. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4582. #endif
  4583. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4584. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4585. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4586. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4587. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4588. mqd->cp_hqd_pq_control = tmp;
  4589. /* set the wb address wether it's enabled or not */
  4590. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4591. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4592. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4593. upper_32_bits(wb_gpu_addr) & 0xffff;
  4594. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4595. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4596. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4597. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4598. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4599. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4600. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4601. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4602. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4603. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4604. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4605. /* enable the doorbell if requested */
  4606. if (use_doorbell) {
  4607. if ((adev->asic_type == CHIP_CARRIZO) ||
  4608. (adev->asic_type == CHIP_FIJI) ||
  4609. (adev->asic_type == CHIP_STONEY) ||
  4610. (adev->asic_type == CHIP_POLARIS11) ||
  4611. (adev->asic_type == CHIP_POLARIS10) ||
  4612. (adev->asic_type == CHIP_POLARIS12)) {
  4613. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4614. AMDGPU_DOORBELL_KIQ << 2);
  4615. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4616. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4617. }
  4618. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4619. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4620. DOORBELL_OFFSET, ring->doorbell_index);
  4621. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4622. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4623. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4624. mqd->cp_hqd_pq_doorbell_control = tmp;
  4625. } else {
  4626. mqd->cp_hqd_pq_doorbell_control = 0;
  4627. }
  4628. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4629. mqd->cp_hqd_pq_doorbell_control);
  4630. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4631. ring->wptr = 0;
  4632. mqd->cp_hqd_pq_wptr = ring->wptr;
  4633. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4634. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4635. /* set the vmid for the queue */
  4636. mqd->cp_hqd_vmid = 0;
  4637. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4638. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4639. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4640. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4641. mqd->cp_hqd_persistent_state = tmp;
  4642. if (adev->asic_type == CHIP_STONEY ||
  4643. adev->asic_type == CHIP_POLARIS11 ||
  4644. adev->asic_type == CHIP_POLARIS10 ||
  4645. adev->asic_type == CHIP_POLARIS12) {
  4646. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4647. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4648. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4649. }
  4650. /* activate the queue */
  4651. mqd->cp_hqd_active = 1;
  4652. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4653. vi_srbm_select(adev, 0, 0, 0, 0);
  4654. mutex_unlock(&adev->srbm_mutex);
  4655. amdgpu_bo_kunmap(ring->mqd_obj);
  4656. amdgpu_bo_unreserve(ring->mqd_obj);
  4657. }
  4658. if (use_doorbell) {
  4659. tmp = RREG32(mmCP_PQ_STATUS);
  4660. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4661. WREG32(mmCP_PQ_STATUS, tmp);
  4662. }
  4663. gfx_v8_0_cp_compute_enable(adev, true);
  4664. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4665. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4666. ring->ready = true;
  4667. r = amdgpu_ring_test_ring(ring);
  4668. if (r)
  4669. ring->ready = false;
  4670. }
  4671. return 0;
  4672. }
  4673. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4674. {
  4675. int r;
  4676. if (!(adev->flags & AMD_IS_APU))
  4677. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4678. if (!adev->pp_enabled) {
  4679. if (!adev->firmware.smu_load) {
  4680. /* legacy firmware loading */
  4681. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4682. if (r)
  4683. return r;
  4684. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4685. if (r)
  4686. return r;
  4687. } else {
  4688. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4689. AMDGPU_UCODE_ID_CP_CE);
  4690. if (r)
  4691. return -EINVAL;
  4692. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4693. AMDGPU_UCODE_ID_CP_PFP);
  4694. if (r)
  4695. return -EINVAL;
  4696. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4697. AMDGPU_UCODE_ID_CP_ME);
  4698. if (r)
  4699. return -EINVAL;
  4700. if (adev->asic_type == CHIP_TOPAZ) {
  4701. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4702. if (r)
  4703. return r;
  4704. } else {
  4705. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4706. AMDGPU_UCODE_ID_CP_MEC1);
  4707. if (r)
  4708. return -EINVAL;
  4709. }
  4710. }
  4711. }
  4712. r = gfx_v8_0_cp_gfx_resume(adev);
  4713. if (r)
  4714. return r;
  4715. if (amdgpu_sriov_vf(adev))
  4716. r = gfx_v8_0_kiq_resume(adev);
  4717. else
  4718. r = gfx_v8_0_cp_compute_resume(adev);
  4719. if (r)
  4720. return r;
  4721. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4722. return 0;
  4723. }
  4724. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4725. {
  4726. gfx_v8_0_cp_gfx_enable(adev, enable);
  4727. gfx_v8_0_cp_compute_enable(adev, enable);
  4728. }
  4729. static int gfx_v8_0_hw_init(void *handle)
  4730. {
  4731. int r;
  4732. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4733. gfx_v8_0_init_golden_registers(adev);
  4734. gfx_v8_0_gpu_init(adev);
  4735. r = gfx_v8_0_rlc_resume(adev);
  4736. if (r)
  4737. return r;
  4738. r = gfx_v8_0_cp_resume(adev);
  4739. return r;
  4740. }
  4741. static int gfx_v8_0_hw_fini(void *handle)
  4742. {
  4743. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4744. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4745. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4746. if (amdgpu_sriov_vf(adev)) {
  4747. gfx_v8_0_kiq_free_queue(adev);
  4748. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4749. return 0;
  4750. }
  4751. gfx_v8_0_cp_enable(adev, false);
  4752. gfx_v8_0_rlc_stop(adev);
  4753. gfx_v8_0_cp_compute_fini(adev);
  4754. amdgpu_set_powergating_state(adev,
  4755. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4756. return 0;
  4757. }
  4758. static int gfx_v8_0_suspend(void *handle)
  4759. {
  4760. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4761. return gfx_v8_0_hw_fini(adev);
  4762. }
  4763. static int gfx_v8_0_resume(void *handle)
  4764. {
  4765. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4766. return gfx_v8_0_hw_init(adev);
  4767. }
  4768. static bool gfx_v8_0_is_idle(void *handle)
  4769. {
  4770. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4771. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4772. return false;
  4773. else
  4774. return true;
  4775. }
  4776. static int gfx_v8_0_wait_for_idle(void *handle)
  4777. {
  4778. unsigned i;
  4779. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4780. for (i = 0; i < adev->usec_timeout; i++) {
  4781. if (gfx_v8_0_is_idle(handle))
  4782. return 0;
  4783. udelay(1);
  4784. }
  4785. return -ETIMEDOUT;
  4786. }
  4787. static bool gfx_v8_0_check_soft_reset(void *handle)
  4788. {
  4789. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4790. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4791. u32 tmp;
  4792. /* GRBM_STATUS */
  4793. tmp = RREG32(mmGRBM_STATUS);
  4794. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4795. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4796. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4797. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4798. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4799. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4800. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4801. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4802. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4803. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4804. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4805. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4806. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4807. }
  4808. /* GRBM_STATUS2 */
  4809. tmp = RREG32(mmGRBM_STATUS2);
  4810. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4811. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4812. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4813. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4814. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4815. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4816. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4817. SOFT_RESET_CPF, 1);
  4818. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4819. SOFT_RESET_CPC, 1);
  4820. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4821. SOFT_RESET_CPG, 1);
  4822. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4823. SOFT_RESET_GRBM, 1);
  4824. }
  4825. /* SRBM_STATUS */
  4826. tmp = RREG32(mmSRBM_STATUS);
  4827. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4828. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4829. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4830. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4831. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4832. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4833. if (grbm_soft_reset || srbm_soft_reset) {
  4834. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4835. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4836. return true;
  4837. } else {
  4838. adev->gfx.grbm_soft_reset = 0;
  4839. adev->gfx.srbm_soft_reset = 0;
  4840. return false;
  4841. }
  4842. }
  4843. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4844. struct amdgpu_ring *ring)
  4845. {
  4846. int i;
  4847. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4848. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4849. u32 tmp;
  4850. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4851. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4852. DEQUEUE_REQ, 2);
  4853. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4854. for (i = 0; i < adev->usec_timeout; i++) {
  4855. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4856. break;
  4857. udelay(1);
  4858. }
  4859. }
  4860. }
  4861. static int gfx_v8_0_pre_soft_reset(void *handle)
  4862. {
  4863. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4864. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4865. if ((!adev->gfx.grbm_soft_reset) &&
  4866. (!adev->gfx.srbm_soft_reset))
  4867. return 0;
  4868. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4869. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4870. /* stop the rlc */
  4871. gfx_v8_0_rlc_stop(adev);
  4872. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4873. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4874. /* Disable GFX parsing/prefetching */
  4875. gfx_v8_0_cp_gfx_enable(adev, false);
  4876. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4877. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4878. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4879. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4880. int i;
  4881. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4882. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4883. gfx_v8_0_inactive_hqd(adev, ring);
  4884. }
  4885. /* Disable MEC parsing/prefetching */
  4886. gfx_v8_0_cp_compute_enable(adev, false);
  4887. }
  4888. return 0;
  4889. }
  4890. static int gfx_v8_0_soft_reset(void *handle)
  4891. {
  4892. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4893. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4894. u32 tmp;
  4895. if ((!adev->gfx.grbm_soft_reset) &&
  4896. (!adev->gfx.srbm_soft_reset))
  4897. return 0;
  4898. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4899. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4900. if (grbm_soft_reset || srbm_soft_reset) {
  4901. tmp = RREG32(mmGMCON_DEBUG);
  4902. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4903. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4904. WREG32(mmGMCON_DEBUG, tmp);
  4905. udelay(50);
  4906. }
  4907. if (grbm_soft_reset) {
  4908. tmp = RREG32(mmGRBM_SOFT_RESET);
  4909. tmp |= grbm_soft_reset;
  4910. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4911. WREG32(mmGRBM_SOFT_RESET, tmp);
  4912. tmp = RREG32(mmGRBM_SOFT_RESET);
  4913. udelay(50);
  4914. tmp &= ~grbm_soft_reset;
  4915. WREG32(mmGRBM_SOFT_RESET, tmp);
  4916. tmp = RREG32(mmGRBM_SOFT_RESET);
  4917. }
  4918. if (srbm_soft_reset) {
  4919. tmp = RREG32(mmSRBM_SOFT_RESET);
  4920. tmp |= srbm_soft_reset;
  4921. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4922. WREG32(mmSRBM_SOFT_RESET, tmp);
  4923. tmp = RREG32(mmSRBM_SOFT_RESET);
  4924. udelay(50);
  4925. tmp &= ~srbm_soft_reset;
  4926. WREG32(mmSRBM_SOFT_RESET, tmp);
  4927. tmp = RREG32(mmSRBM_SOFT_RESET);
  4928. }
  4929. if (grbm_soft_reset || srbm_soft_reset) {
  4930. tmp = RREG32(mmGMCON_DEBUG);
  4931. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4932. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4933. WREG32(mmGMCON_DEBUG, tmp);
  4934. }
  4935. /* Wait a little for things to settle down */
  4936. udelay(50);
  4937. return 0;
  4938. }
  4939. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4940. struct amdgpu_ring *ring)
  4941. {
  4942. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4943. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4944. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4945. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4946. vi_srbm_select(adev, 0, 0, 0, 0);
  4947. }
  4948. static int gfx_v8_0_post_soft_reset(void *handle)
  4949. {
  4950. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4951. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4952. if ((!adev->gfx.grbm_soft_reset) &&
  4953. (!adev->gfx.srbm_soft_reset))
  4954. return 0;
  4955. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4956. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4957. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4958. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4959. gfx_v8_0_cp_gfx_resume(adev);
  4960. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4961. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4962. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4963. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4964. int i;
  4965. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4966. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4967. gfx_v8_0_init_hqd(adev, ring);
  4968. }
  4969. gfx_v8_0_cp_compute_resume(adev);
  4970. }
  4971. gfx_v8_0_rlc_start(adev);
  4972. return 0;
  4973. }
  4974. /**
  4975. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4976. *
  4977. * @adev: amdgpu_device pointer
  4978. *
  4979. * Fetches a GPU clock counter snapshot.
  4980. * Returns the 64 bit clock counter snapshot.
  4981. */
  4982. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4983. {
  4984. uint64_t clock;
  4985. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4986. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4987. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4988. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4989. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4990. return clock;
  4991. }
  4992. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4993. uint32_t vmid,
  4994. uint32_t gds_base, uint32_t gds_size,
  4995. uint32_t gws_base, uint32_t gws_size,
  4996. uint32_t oa_base, uint32_t oa_size)
  4997. {
  4998. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4999. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  5000. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  5001. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  5002. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  5003. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  5004. /* GDS Base */
  5005. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5006. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5007. WRITE_DATA_DST_SEL(0)));
  5008. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  5009. amdgpu_ring_write(ring, 0);
  5010. amdgpu_ring_write(ring, gds_base);
  5011. /* GDS Size */
  5012. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5013. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5014. WRITE_DATA_DST_SEL(0)));
  5015. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  5016. amdgpu_ring_write(ring, 0);
  5017. amdgpu_ring_write(ring, gds_size);
  5018. /* GWS */
  5019. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5020. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5021. WRITE_DATA_DST_SEL(0)));
  5022. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  5023. amdgpu_ring_write(ring, 0);
  5024. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  5025. /* OA */
  5026. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5027. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5028. WRITE_DATA_DST_SEL(0)));
  5029. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  5030. amdgpu_ring_write(ring, 0);
  5031. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  5032. }
  5033. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  5034. {
  5035. WREG32(mmSQ_IND_INDEX,
  5036. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5037. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5038. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  5039. (SQ_IND_INDEX__FORCE_READ_MASK));
  5040. return RREG32(mmSQ_IND_DATA);
  5041. }
  5042. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  5043. uint32_t wave, uint32_t thread,
  5044. uint32_t regno, uint32_t num, uint32_t *out)
  5045. {
  5046. WREG32(mmSQ_IND_INDEX,
  5047. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5048. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5049. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  5050. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  5051. (SQ_IND_INDEX__FORCE_READ_MASK) |
  5052. (SQ_IND_INDEX__AUTO_INCR_MASK));
  5053. while (num--)
  5054. *(out++) = RREG32(mmSQ_IND_DATA);
  5055. }
  5056. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  5057. {
  5058. /* type 0 wave data */
  5059. dst[(*no_fields)++] = 0;
  5060. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  5061. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  5062. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  5063. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  5064. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  5065. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  5066. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  5067. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  5068. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  5069. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  5070. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  5071. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  5072. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  5073. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  5074. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  5075. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  5076. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  5077. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  5078. }
  5079. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  5080. uint32_t wave, uint32_t start,
  5081. uint32_t size, uint32_t *dst)
  5082. {
  5083. wave_read_regs(
  5084. adev, simd, wave, 0,
  5085. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  5086. }
  5087. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  5088. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  5089. .select_se_sh = &gfx_v8_0_select_se_sh,
  5090. .read_wave_data = &gfx_v8_0_read_wave_data,
  5091. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  5092. };
  5093. static int gfx_v8_0_early_init(void *handle)
  5094. {
  5095. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5096. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  5097. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  5098. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  5099. gfx_v8_0_set_ring_funcs(adev);
  5100. gfx_v8_0_set_irq_funcs(adev);
  5101. gfx_v8_0_set_gds_init(adev);
  5102. gfx_v8_0_set_rlc_funcs(adev);
  5103. return 0;
  5104. }
  5105. static int gfx_v8_0_late_init(void *handle)
  5106. {
  5107. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5108. int r;
  5109. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  5110. if (r)
  5111. return r;
  5112. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  5113. if (r)
  5114. return r;
  5115. /* requires IBs so do in late init after IB pool is initialized */
  5116. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  5117. if (r)
  5118. return r;
  5119. amdgpu_set_powergating_state(adev,
  5120. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  5121. return 0;
  5122. }
  5123. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  5124. bool enable)
  5125. {
  5126. if ((adev->asic_type == CHIP_POLARIS11) ||
  5127. (adev->asic_type == CHIP_POLARIS12))
  5128. /* Send msg to SMU via Powerplay */
  5129. amdgpu_set_powergating_state(adev,
  5130. AMD_IP_BLOCK_TYPE_SMC,
  5131. enable ?
  5132. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  5133. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5134. }
  5135. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  5136. bool enable)
  5137. {
  5138. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5139. }
  5140. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  5141. bool enable)
  5142. {
  5143. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  5144. }
  5145. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5146. bool enable)
  5147. {
  5148. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5149. }
  5150. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5151. bool enable)
  5152. {
  5153. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5154. /* Read any GFX register to wake up GFX. */
  5155. if (!enable)
  5156. RREG32(mmDB_RENDER_CONTROL);
  5157. }
  5158. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5159. bool enable)
  5160. {
  5161. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5162. cz_enable_gfx_cg_power_gating(adev, true);
  5163. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5164. cz_enable_gfx_pipeline_power_gating(adev, true);
  5165. } else {
  5166. cz_enable_gfx_cg_power_gating(adev, false);
  5167. cz_enable_gfx_pipeline_power_gating(adev, false);
  5168. }
  5169. }
  5170. static int gfx_v8_0_set_powergating_state(void *handle,
  5171. enum amd_powergating_state state)
  5172. {
  5173. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5174. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  5175. switch (adev->asic_type) {
  5176. case CHIP_CARRIZO:
  5177. case CHIP_STONEY:
  5178. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5179. cz_enable_sck_slow_down_on_power_up(adev, true);
  5180. cz_enable_sck_slow_down_on_power_down(adev, true);
  5181. } else {
  5182. cz_enable_sck_slow_down_on_power_up(adev, false);
  5183. cz_enable_sck_slow_down_on_power_down(adev, false);
  5184. }
  5185. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5186. cz_enable_cp_power_gating(adev, true);
  5187. else
  5188. cz_enable_cp_power_gating(adev, false);
  5189. cz_update_gfx_cg_power_gating(adev, enable);
  5190. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5191. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5192. else
  5193. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5194. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5195. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5196. else
  5197. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5198. break;
  5199. case CHIP_POLARIS11:
  5200. case CHIP_POLARIS12:
  5201. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5202. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5203. else
  5204. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5205. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5206. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5207. else
  5208. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5209. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5210. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5211. else
  5212. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5213. break;
  5214. default:
  5215. break;
  5216. }
  5217. return 0;
  5218. }
  5219. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5220. {
  5221. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5222. int data;
  5223. /* AMD_CG_SUPPORT_GFX_MGCG */
  5224. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5225. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5226. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5227. /* AMD_CG_SUPPORT_GFX_CGLG */
  5228. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5229. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5230. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5231. /* AMD_CG_SUPPORT_GFX_CGLS */
  5232. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5233. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5234. /* AMD_CG_SUPPORT_GFX_CGTS */
  5235. data = RREG32(mmCGTS_SM_CTRL_REG);
  5236. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5237. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5238. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5239. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5240. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5241. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5242. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5243. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5244. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5245. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5246. data = RREG32(mmCP_MEM_SLP_CNTL);
  5247. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5248. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5249. }
  5250. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5251. uint32_t reg_addr, uint32_t cmd)
  5252. {
  5253. uint32_t data;
  5254. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5255. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5256. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5257. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5258. if (adev->asic_type == CHIP_STONEY)
  5259. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5260. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5261. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5262. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5263. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5264. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5265. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5266. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5267. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5268. else
  5269. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5270. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5271. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5272. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5273. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5274. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5275. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5276. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5277. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5278. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5279. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5280. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5281. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5282. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5283. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5284. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5285. }
  5286. #define MSG_ENTER_RLC_SAFE_MODE 1
  5287. #define MSG_EXIT_RLC_SAFE_MODE 0
  5288. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5289. #define RLC_GPR_REG2__REQ__SHIFT 0
  5290. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5291. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5292. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5293. {
  5294. u32 data;
  5295. unsigned i;
  5296. data = RREG32(mmRLC_CNTL);
  5297. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5298. return;
  5299. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5300. data |= RLC_SAFE_MODE__CMD_MASK;
  5301. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5302. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5303. WREG32(mmRLC_SAFE_MODE, data);
  5304. for (i = 0; i < adev->usec_timeout; i++) {
  5305. if ((RREG32(mmRLC_GPM_STAT) &
  5306. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5307. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5308. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5309. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5310. break;
  5311. udelay(1);
  5312. }
  5313. for (i = 0; i < adev->usec_timeout; i++) {
  5314. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5315. break;
  5316. udelay(1);
  5317. }
  5318. adev->gfx.rlc.in_safe_mode = true;
  5319. }
  5320. }
  5321. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5322. {
  5323. u32 data = 0;
  5324. unsigned i;
  5325. data = RREG32(mmRLC_CNTL);
  5326. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5327. return;
  5328. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5329. if (adev->gfx.rlc.in_safe_mode) {
  5330. data |= RLC_SAFE_MODE__CMD_MASK;
  5331. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5332. WREG32(mmRLC_SAFE_MODE, data);
  5333. adev->gfx.rlc.in_safe_mode = false;
  5334. }
  5335. }
  5336. for (i = 0; i < adev->usec_timeout; i++) {
  5337. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5338. break;
  5339. udelay(1);
  5340. }
  5341. }
  5342. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5343. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5344. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5345. };
  5346. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5347. bool enable)
  5348. {
  5349. uint32_t temp, data;
  5350. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5351. /* It is disabled by HW by default */
  5352. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5353. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5354. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5355. /* 1 - RLC memory Light sleep */
  5356. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5357. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5358. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5359. }
  5360. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5361. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5362. if (adev->flags & AMD_IS_APU)
  5363. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5364. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5365. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5366. else
  5367. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5368. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5369. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5370. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5371. if (temp != data)
  5372. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5373. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5374. gfx_v8_0_wait_for_rlc_serdes(adev);
  5375. /* 5 - clear mgcg override */
  5376. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5377. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5378. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5379. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5380. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5381. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5382. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5383. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5384. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5385. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5386. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5387. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5388. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5389. if (temp != data)
  5390. WREG32(mmCGTS_SM_CTRL_REG, data);
  5391. }
  5392. udelay(50);
  5393. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5394. gfx_v8_0_wait_for_rlc_serdes(adev);
  5395. } else {
  5396. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5397. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5398. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5399. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5400. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5401. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5402. if (temp != data)
  5403. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5404. /* 2 - disable MGLS in RLC */
  5405. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5406. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5407. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5408. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5409. }
  5410. /* 3 - disable MGLS in CP */
  5411. data = RREG32(mmCP_MEM_SLP_CNTL);
  5412. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5413. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5414. WREG32(mmCP_MEM_SLP_CNTL, data);
  5415. }
  5416. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5417. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5418. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5419. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5420. if (temp != data)
  5421. WREG32(mmCGTS_SM_CTRL_REG, data);
  5422. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5423. gfx_v8_0_wait_for_rlc_serdes(adev);
  5424. /* 6 - set mgcg override */
  5425. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5426. udelay(50);
  5427. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5428. gfx_v8_0_wait_for_rlc_serdes(adev);
  5429. }
  5430. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5431. }
  5432. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5433. bool enable)
  5434. {
  5435. uint32_t temp, temp1, data, data1;
  5436. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5437. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5438. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5439. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5440. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5441. if (temp1 != data1)
  5442. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5443. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5444. gfx_v8_0_wait_for_rlc_serdes(adev);
  5445. /* 2 - clear cgcg override */
  5446. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5447. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5448. gfx_v8_0_wait_for_rlc_serdes(adev);
  5449. /* 3 - write cmd to set CGLS */
  5450. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5451. /* 4 - enable cgcg */
  5452. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5453. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5454. /* enable cgls*/
  5455. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5456. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5457. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5458. if (temp1 != data1)
  5459. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5460. } else {
  5461. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5462. }
  5463. if (temp != data)
  5464. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5465. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5466. * Cmp_busy/GFX_Idle interrupts
  5467. */
  5468. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5469. } else {
  5470. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5471. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5472. /* TEST CGCG */
  5473. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5474. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5475. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5476. if (temp1 != data1)
  5477. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5478. /* read gfx register to wake up cgcg */
  5479. RREG32(mmCB_CGTT_SCLK_CTRL);
  5480. RREG32(mmCB_CGTT_SCLK_CTRL);
  5481. RREG32(mmCB_CGTT_SCLK_CTRL);
  5482. RREG32(mmCB_CGTT_SCLK_CTRL);
  5483. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5484. gfx_v8_0_wait_for_rlc_serdes(adev);
  5485. /* write cmd to Set CGCG Overrride */
  5486. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5487. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5488. gfx_v8_0_wait_for_rlc_serdes(adev);
  5489. /* write cmd to Clear CGLS */
  5490. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5491. /* disable cgcg, cgls should be disabled too. */
  5492. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5493. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5494. if (temp != data)
  5495. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5496. }
  5497. gfx_v8_0_wait_for_rlc_serdes(adev);
  5498. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5499. }
  5500. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5501. bool enable)
  5502. {
  5503. if (enable) {
  5504. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5505. * === MGCG + MGLS + TS(CG/LS) ===
  5506. */
  5507. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5508. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5509. } else {
  5510. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5511. * === CGCG + CGLS ===
  5512. */
  5513. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5514. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5515. }
  5516. return 0;
  5517. }
  5518. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5519. enum amd_clockgating_state state)
  5520. {
  5521. uint32_t msg_id, pp_state = 0;
  5522. uint32_t pp_support_state = 0;
  5523. void *pp_handle = adev->powerplay.pp_handle;
  5524. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5525. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5526. pp_support_state = PP_STATE_SUPPORT_LS;
  5527. pp_state = PP_STATE_LS;
  5528. }
  5529. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5530. pp_support_state |= PP_STATE_SUPPORT_CG;
  5531. pp_state |= PP_STATE_CG;
  5532. }
  5533. if (state == AMD_CG_STATE_UNGATE)
  5534. pp_state = 0;
  5535. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5536. PP_BLOCK_GFX_CG,
  5537. pp_support_state,
  5538. pp_state);
  5539. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5540. }
  5541. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5542. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5543. pp_support_state = PP_STATE_SUPPORT_LS;
  5544. pp_state = PP_STATE_LS;
  5545. }
  5546. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5547. pp_support_state |= PP_STATE_SUPPORT_CG;
  5548. pp_state |= PP_STATE_CG;
  5549. }
  5550. if (state == AMD_CG_STATE_UNGATE)
  5551. pp_state = 0;
  5552. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5553. PP_BLOCK_GFX_MG,
  5554. pp_support_state,
  5555. pp_state);
  5556. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5557. }
  5558. return 0;
  5559. }
  5560. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5561. enum amd_clockgating_state state)
  5562. {
  5563. uint32_t msg_id, pp_state = 0;
  5564. uint32_t pp_support_state = 0;
  5565. void *pp_handle = adev->powerplay.pp_handle;
  5566. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5567. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5568. pp_support_state = PP_STATE_SUPPORT_LS;
  5569. pp_state = PP_STATE_LS;
  5570. }
  5571. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5572. pp_support_state |= PP_STATE_SUPPORT_CG;
  5573. pp_state |= PP_STATE_CG;
  5574. }
  5575. if (state == AMD_CG_STATE_UNGATE)
  5576. pp_state = 0;
  5577. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5578. PP_BLOCK_GFX_CG,
  5579. pp_support_state,
  5580. pp_state);
  5581. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5582. }
  5583. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5584. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5585. pp_support_state = PP_STATE_SUPPORT_LS;
  5586. pp_state = PP_STATE_LS;
  5587. }
  5588. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5589. pp_support_state |= PP_STATE_SUPPORT_CG;
  5590. pp_state |= PP_STATE_CG;
  5591. }
  5592. if (state == AMD_CG_STATE_UNGATE)
  5593. pp_state = 0;
  5594. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5595. PP_BLOCK_GFX_3D,
  5596. pp_support_state,
  5597. pp_state);
  5598. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5599. }
  5600. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5601. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5602. pp_support_state = PP_STATE_SUPPORT_LS;
  5603. pp_state = PP_STATE_LS;
  5604. }
  5605. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5606. pp_support_state |= PP_STATE_SUPPORT_CG;
  5607. pp_state |= PP_STATE_CG;
  5608. }
  5609. if (state == AMD_CG_STATE_UNGATE)
  5610. pp_state = 0;
  5611. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5612. PP_BLOCK_GFX_MG,
  5613. pp_support_state,
  5614. pp_state);
  5615. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5616. }
  5617. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5618. pp_support_state = PP_STATE_SUPPORT_LS;
  5619. if (state == AMD_CG_STATE_UNGATE)
  5620. pp_state = 0;
  5621. else
  5622. pp_state = PP_STATE_LS;
  5623. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5624. PP_BLOCK_GFX_RLC,
  5625. pp_support_state,
  5626. pp_state);
  5627. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5628. }
  5629. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5630. pp_support_state = PP_STATE_SUPPORT_LS;
  5631. if (state == AMD_CG_STATE_UNGATE)
  5632. pp_state = 0;
  5633. else
  5634. pp_state = PP_STATE_LS;
  5635. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5636. PP_BLOCK_GFX_CP,
  5637. pp_support_state,
  5638. pp_state);
  5639. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5640. }
  5641. return 0;
  5642. }
  5643. static int gfx_v8_0_set_clockgating_state(void *handle,
  5644. enum amd_clockgating_state state)
  5645. {
  5646. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5647. switch (adev->asic_type) {
  5648. case CHIP_FIJI:
  5649. case CHIP_CARRIZO:
  5650. case CHIP_STONEY:
  5651. gfx_v8_0_update_gfx_clock_gating(adev,
  5652. state == AMD_CG_STATE_GATE ? true : false);
  5653. break;
  5654. case CHIP_TONGA:
  5655. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5656. break;
  5657. case CHIP_POLARIS10:
  5658. case CHIP_POLARIS11:
  5659. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5660. break;
  5661. default:
  5662. break;
  5663. }
  5664. return 0;
  5665. }
  5666. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5667. {
  5668. return ring->adev->wb.wb[ring->rptr_offs];
  5669. }
  5670. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5671. {
  5672. struct amdgpu_device *adev = ring->adev;
  5673. if (ring->use_doorbell)
  5674. /* XXX check if swapping is necessary on BE */
  5675. return ring->adev->wb.wb[ring->wptr_offs];
  5676. else
  5677. return RREG32(mmCP_RB0_WPTR);
  5678. }
  5679. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5680. {
  5681. struct amdgpu_device *adev = ring->adev;
  5682. if (ring->use_doorbell) {
  5683. /* XXX check if swapping is necessary on BE */
  5684. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5685. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5686. } else {
  5687. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5688. (void)RREG32(mmCP_RB0_WPTR);
  5689. }
  5690. }
  5691. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5692. {
  5693. u32 ref_and_mask, reg_mem_engine;
  5694. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5695. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5696. switch (ring->me) {
  5697. case 1:
  5698. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5699. break;
  5700. case 2:
  5701. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5702. break;
  5703. default:
  5704. return;
  5705. }
  5706. reg_mem_engine = 0;
  5707. } else {
  5708. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5709. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5710. }
  5711. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5712. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5713. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5714. reg_mem_engine));
  5715. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5716. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5717. amdgpu_ring_write(ring, ref_and_mask);
  5718. amdgpu_ring_write(ring, ref_and_mask);
  5719. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5720. }
  5721. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5722. {
  5723. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5724. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5725. EVENT_INDEX(4));
  5726. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5727. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5728. EVENT_INDEX(0));
  5729. }
  5730. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5731. {
  5732. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5733. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5734. WRITE_DATA_DST_SEL(0) |
  5735. WR_CONFIRM));
  5736. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5737. amdgpu_ring_write(ring, 0);
  5738. amdgpu_ring_write(ring, 1);
  5739. }
  5740. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5741. struct amdgpu_ib *ib,
  5742. unsigned vm_id, bool ctx_switch)
  5743. {
  5744. u32 header, control = 0;
  5745. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5746. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5747. else
  5748. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5749. control |= ib->length_dw | (vm_id << 24);
  5750. amdgpu_ring_write(ring, header);
  5751. amdgpu_ring_write(ring,
  5752. #ifdef __BIG_ENDIAN
  5753. (2 << 0) |
  5754. #endif
  5755. (ib->gpu_addr & 0xFFFFFFFC));
  5756. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5757. amdgpu_ring_write(ring, control);
  5758. }
  5759. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5760. struct amdgpu_ib *ib,
  5761. unsigned vm_id, bool ctx_switch)
  5762. {
  5763. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5764. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5765. amdgpu_ring_write(ring,
  5766. #ifdef __BIG_ENDIAN
  5767. (2 << 0) |
  5768. #endif
  5769. (ib->gpu_addr & 0xFFFFFFFC));
  5770. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5771. amdgpu_ring_write(ring, control);
  5772. }
  5773. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5774. u64 seq, unsigned flags)
  5775. {
  5776. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5777. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5778. /* EVENT_WRITE_EOP - flush caches, send int */
  5779. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5780. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5781. EOP_TC_ACTION_EN |
  5782. EOP_TC_WB_ACTION_EN |
  5783. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5784. EVENT_INDEX(5)));
  5785. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5786. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5787. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5788. amdgpu_ring_write(ring, lower_32_bits(seq));
  5789. amdgpu_ring_write(ring, upper_32_bits(seq));
  5790. }
  5791. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5792. {
  5793. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5794. uint32_t seq = ring->fence_drv.sync_seq;
  5795. uint64_t addr = ring->fence_drv.gpu_addr;
  5796. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5797. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5798. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5799. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5800. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5801. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5802. amdgpu_ring_write(ring, seq);
  5803. amdgpu_ring_write(ring, 0xffffffff);
  5804. amdgpu_ring_write(ring, 4); /* poll interval */
  5805. }
  5806. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5807. unsigned vm_id, uint64_t pd_addr)
  5808. {
  5809. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5810. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5811. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5812. WRITE_DATA_DST_SEL(0)) |
  5813. WR_CONFIRM);
  5814. if (vm_id < 8) {
  5815. amdgpu_ring_write(ring,
  5816. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5817. } else {
  5818. amdgpu_ring_write(ring,
  5819. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5820. }
  5821. amdgpu_ring_write(ring, 0);
  5822. amdgpu_ring_write(ring, pd_addr >> 12);
  5823. /* bits 0-15 are the VM contexts0-15 */
  5824. /* invalidate the cache */
  5825. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5826. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5827. WRITE_DATA_DST_SEL(0)));
  5828. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5829. amdgpu_ring_write(ring, 0);
  5830. amdgpu_ring_write(ring, 1 << vm_id);
  5831. /* wait for the invalidate to complete */
  5832. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5833. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5834. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5835. WAIT_REG_MEM_ENGINE(0))); /* me */
  5836. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5837. amdgpu_ring_write(ring, 0);
  5838. amdgpu_ring_write(ring, 0); /* ref */
  5839. amdgpu_ring_write(ring, 0); /* mask */
  5840. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5841. /* compute doesn't have PFP */
  5842. if (usepfp) {
  5843. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5844. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5845. amdgpu_ring_write(ring, 0x0);
  5846. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5847. amdgpu_ring_insert_nop(ring, 128);
  5848. }
  5849. }
  5850. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5851. {
  5852. return ring->adev->wb.wb[ring->wptr_offs];
  5853. }
  5854. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5855. {
  5856. struct amdgpu_device *adev = ring->adev;
  5857. /* XXX check if swapping is necessary on BE */
  5858. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5859. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5860. }
  5861. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5862. u64 addr, u64 seq,
  5863. unsigned flags)
  5864. {
  5865. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5866. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5867. /* RELEASE_MEM - flush caches, send int */
  5868. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5869. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5870. EOP_TC_ACTION_EN |
  5871. EOP_TC_WB_ACTION_EN |
  5872. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5873. EVENT_INDEX(5)));
  5874. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5875. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5876. amdgpu_ring_write(ring, upper_32_bits(addr));
  5877. amdgpu_ring_write(ring, lower_32_bits(seq));
  5878. amdgpu_ring_write(ring, upper_32_bits(seq));
  5879. }
  5880. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5881. u64 seq, unsigned int flags)
  5882. {
  5883. /* we only allocate 32bit for each seq wb address */
  5884. if (flags & AMDGPU_FENCE_FLAG_64BIT)
  5885. BUG();
  5886. /* write fence seq to the "addr" */
  5887. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5888. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5889. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5890. amdgpu_ring_write(ring, lower_32_bits(addr));
  5891. amdgpu_ring_write(ring, upper_32_bits(addr));
  5892. amdgpu_ring_write(ring, lower_32_bits(seq));
  5893. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5894. /* set register to trigger INT */
  5895. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5896. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5897. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5898. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5899. amdgpu_ring_write(ring, 0);
  5900. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5901. }
  5902. }
  5903. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5904. {
  5905. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5906. amdgpu_ring_write(ring, 0);
  5907. }
  5908. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5909. {
  5910. uint32_t dw2 = 0;
  5911. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5912. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5913. gfx_v8_0_ring_emit_vgt_flush(ring);
  5914. /* set load_global_config & load_global_uconfig */
  5915. dw2 |= 0x8001;
  5916. /* set load_cs_sh_regs */
  5917. dw2 |= 0x01000000;
  5918. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5919. dw2 |= 0x10002;
  5920. /* set load_ce_ram if preamble presented */
  5921. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5922. dw2 |= 0x10000000;
  5923. } else {
  5924. /* still load_ce_ram if this is the first time preamble presented
  5925. * although there is no context switch happens.
  5926. */
  5927. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5928. dw2 |= 0x10000000;
  5929. }
  5930. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5931. amdgpu_ring_write(ring, dw2);
  5932. amdgpu_ring_write(ring, 0);
  5933. }
  5934. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5935. enum amdgpu_interrupt_state state)
  5936. {
  5937. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5938. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5939. }
  5940. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5941. int me, int pipe,
  5942. enum amdgpu_interrupt_state state)
  5943. {
  5944. /*
  5945. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5946. * handles the setting of interrupts for this specific pipe. All other
  5947. * pipes' interrupts are set by amdkfd.
  5948. */
  5949. if (me == 1) {
  5950. switch (pipe) {
  5951. case 0:
  5952. break;
  5953. default:
  5954. DRM_DEBUG("invalid pipe %d\n", pipe);
  5955. return;
  5956. }
  5957. } else {
  5958. DRM_DEBUG("invalid me %d\n", me);
  5959. return;
  5960. }
  5961. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5962. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5963. }
  5964. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5965. struct amdgpu_irq_src *source,
  5966. unsigned type,
  5967. enum amdgpu_interrupt_state state)
  5968. {
  5969. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5970. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5971. return 0;
  5972. }
  5973. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5974. struct amdgpu_irq_src *source,
  5975. unsigned type,
  5976. enum amdgpu_interrupt_state state)
  5977. {
  5978. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5979. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5980. return 0;
  5981. }
  5982. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5983. struct amdgpu_irq_src *src,
  5984. unsigned type,
  5985. enum amdgpu_interrupt_state state)
  5986. {
  5987. switch (type) {
  5988. case AMDGPU_CP_IRQ_GFX_EOP:
  5989. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5990. break;
  5991. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5992. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5993. break;
  5994. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5995. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5996. break;
  5997. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5998. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5999. break;
  6000. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  6001. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  6002. break;
  6003. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  6004. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  6005. break;
  6006. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  6007. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  6008. break;
  6009. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  6010. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  6011. break;
  6012. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  6013. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  6014. break;
  6015. default:
  6016. break;
  6017. }
  6018. return 0;
  6019. }
  6020. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  6021. struct amdgpu_irq_src *source,
  6022. struct amdgpu_iv_entry *entry)
  6023. {
  6024. int i;
  6025. u8 me_id, pipe_id, queue_id;
  6026. struct amdgpu_ring *ring;
  6027. DRM_DEBUG("IH: CP EOP\n");
  6028. me_id = (entry->ring_id & 0x0c) >> 2;
  6029. pipe_id = (entry->ring_id & 0x03) >> 0;
  6030. queue_id = (entry->ring_id & 0x70) >> 4;
  6031. switch (me_id) {
  6032. case 0:
  6033. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6034. break;
  6035. case 1:
  6036. case 2:
  6037. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6038. ring = &adev->gfx.compute_ring[i];
  6039. /* Per-queue interrupt is supported for MEC starting from VI.
  6040. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6041. */
  6042. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6043. amdgpu_fence_process(ring);
  6044. }
  6045. break;
  6046. }
  6047. return 0;
  6048. }
  6049. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6050. struct amdgpu_irq_src *source,
  6051. struct amdgpu_iv_entry *entry)
  6052. {
  6053. DRM_ERROR("Illegal register access in command stream\n");
  6054. schedule_work(&adev->reset_work);
  6055. return 0;
  6056. }
  6057. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6058. struct amdgpu_irq_src *source,
  6059. struct amdgpu_iv_entry *entry)
  6060. {
  6061. DRM_ERROR("Illegal instruction in command stream\n");
  6062. schedule_work(&adev->reset_work);
  6063. return 0;
  6064. }
  6065. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6066. struct amdgpu_irq_src *src,
  6067. unsigned int type,
  6068. enum amdgpu_interrupt_state state)
  6069. {
  6070. uint32_t tmp, target;
  6071. struct amdgpu_ring *ring = (struct amdgpu_ring *)src->data;
  6072. BUG_ON(!ring || (ring->funcs->type != AMDGPU_RING_TYPE_KIQ));
  6073. if (ring->me == 1)
  6074. target = mmCP_ME1_PIPE0_INT_CNTL;
  6075. else
  6076. target = mmCP_ME2_PIPE0_INT_CNTL;
  6077. target += ring->pipe;
  6078. switch (type) {
  6079. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6080. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  6081. tmp = RREG32(mmCPC_INT_CNTL);
  6082. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  6083. GENERIC2_INT_ENABLE, 0);
  6084. WREG32(mmCPC_INT_CNTL, tmp);
  6085. tmp = RREG32(target);
  6086. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  6087. GENERIC2_INT_ENABLE, 0);
  6088. WREG32(target, tmp);
  6089. } else {
  6090. tmp = RREG32(mmCPC_INT_CNTL);
  6091. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  6092. GENERIC2_INT_ENABLE, 1);
  6093. WREG32(mmCPC_INT_CNTL, tmp);
  6094. tmp = RREG32(target);
  6095. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  6096. GENERIC2_INT_ENABLE, 1);
  6097. WREG32(target, tmp);
  6098. }
  6099. break;
  6100. default:
  6101. BUG(); /* kiq only support GENERIC2_INT now */
  6102. break;
  6103. }
  6104. return 0;
  6105. }
  6106. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6107. struct amdgpu_irq_src *source,
  6108. struct amdgpu_iv_entry *entry)
  6109. {
  6110. u8 me_id, pipe_id, queue_id;
  6111. struct amdgpu_ring *ring = (struct amdgpu_ring *)source->data;
  6112. BUG_ON(!ring || (ring->funcs->type != AMDGPU_RING_TYPE_KIQ));
  6113. me_id = (entry->ring_id & 0x0c) >> 2;
  6114. pipe_id = (entry->ring_id & 0x03) >> 0;
  6115. queue_id = (entry->ring_id & 0x70) >> 4;
  6116. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6117. me_id, pipe_id, queue_id);
  6118. amdgpu_fence_process(ring);
  6119. return 0;
  6120. }
  6121. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6122. .name = "gfx_v8_0",
  6123. .early_init = gfx_v8_0_early_init,
  6124. .late_init = gfx_v8_0_late_init,
  6125. .sw_init = gfx_v8_0_sw_init,
  6126. .sw_fini = gfx_v8_0_sw_fini,
  6127. .hw_init = gfx_v8_0_hw_init,
  6128. .hw_fini = gfx_v8_0_hw_fini,
  6129. .suspend = gfx_v8_0_suspend,
  6130. .resume = gfx_v8_0_resume,
  6131. .is_idle = gfx_v8_0_is_idle,
  6132. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6133. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6134. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6135. .soft_reset = gfx_v8_0_soft_reset,
  6136. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6137. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6138. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6139. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6140. };
  6141. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6142. .type = AMDGPU_RING_TYPE_GFX,
  6143. .align_mask = 0xff,
  6144. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6145. .get_rptr = gfx_v8_0_ring_get_rptr,
  6146. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6147. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6148. .emit_frame_size =
  6149. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6150. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6151. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6152. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  6153. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6154. 128 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  6155. 2 + /* gfx_v8_ring_emit_sb */
  6156. 3 + 4, /* gfx_v8_ring_emit_cntxcntl including vgt flush */
  6157. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6158. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6159. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6160. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6161. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6162. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6163. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6164. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6165. .test_ring = gfx_v8_0_ring_test_ring,
  6166. .test_ib = gfx_v8_0_ring_test_ib,
  6167. .insert_nop = amdgpu_ring_insert_nop,
  6168. .pad_ib = amdgpu_ring_generic_pad_ib,
  6169. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6170. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6171. };
  6172. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6173. .type = AMDGPU_RING_TYPE_COMPUTE,
  6174. .align_mask = 0xff,
  6175. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6176. .get_rptr = gfx_v8_0_ring_get_rptr,
  6177. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6178. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6179. .emit_frame_size =
  6180. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6181. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6182. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6183. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6184. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6185. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6186. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6187. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6188. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6189. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6190. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6191. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6192. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6193. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6194. .test_ring = gfx_v8_0_ring_test_ring,
  6195. .test_ib = gfx_v8_0_ring_test_ib,
  6196. .insert_nop = amdgpu_ring_insert_nop,
  6197. .pad_ib = amdgpu_ring_generic_pad_ib,
  6198. };
  6199. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6200. .type = AMDGPU_RING_TYPE_KIQ,
  6201. .align_mask = 0xff,
  6202. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6203. .get_rptr = gfx_v8_0_ring_get_rptr,
  6204. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6205. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6206. .emit_frame_size =
  6207. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6208. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6209. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6210. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6211. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6212. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6213. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6214. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6215. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6216. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6217. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6218. .test_ring = gfx_v8_0_ring_test_ring,
  6219. .test_ib = gfx_v8_0_ring_test_ib,
  6220. .insert_nop = amdgpu_ring_insert_nop,
  6221. .pad_ib = amdgpu_ring_generic_pad_ib,
  6222. };
  6223. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6224. {
  6225. int i;
  6226. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6227. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6228. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6229. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6230. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6231. }
  6232. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6233. .set = gfx_v8_0_set_eop_interrupt_state,
  6234. .process = gfx_v8_0_eop_irq,
  6235. };
  6236. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6237. .set = gfx_v8_0_set_priv_reg_fault_state,
  6238. .process = gfx_v8_0_priv_reg_irq,
  6239. };
  6240. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6241. .set = gfx_v8_0_set_priv_inst_fault_state,
  6242. .process = gfx_v8_0_priv_inst_irq,
  6243. };
  6244. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6245. .set = gfx_v8_0_kiq_set_interrupt_state,
  6246. .process = gfx_v8_0_kiq_irq,
  6247. };
  6248. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6249. {
  6250. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6251. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6252. adev->gfx.priv_reg_irq.num_types = 1;
  6253. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6254. adev->gfx.priv_inst_irq.num_types = 1;
  6255. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6256. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6257. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6258. }
  6259. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6260. {
  6261. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6262. }
  6263. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6264. {
  6265. /* init asci gds info */
  6266. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6267. adev->gds.gws.total_size = 64;
  6268. adev->gds.oa.total_size = 16;
  6269. if (adev->gds.mem.total_size == 64 * 1024) {
  6270. adev->gds.mem.gfx_partition_size = 4096;
  6271. adev->gds.mem.cs_partition_size = 4096;
  6272. adev->gds.gws.gfx_partition_size = 4;
  6273. adev->gds.gws.cs_partition_size = 4;
  6274. adev->gds.oa.gfx_partition_size = 4;
  6275. adev->gds.oa.cs_partition_size = 1;
  6276. } else {
  6277. adev->gds.mem.gfx_partition_size = 1024;
  6278. adev->gds.mem.cs_partition_size = 1024;
  6279. adev->gds.gws.gfx_partition_size = 16;
  6280. adev->gds.gws.cs_partition_size = 16;
  6281. adev->gds.oa.gfx_partition_size = 4;
  6282. adev->gds.oa.cs_partition_size = 4;
  6283. }
  6284. }
  6285. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6286. u32 bitmap)
  6287. {
  6288. u32 data;
  6289. if (!bitmap)
  6290. return;
  6291. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6292. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6293. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6294. }
  6295. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6296. {
  6297. u32 data, mask;
  6298. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6299. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6300. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6301. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6302. }
  6303. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6304. {
  6305. int i, j, k, counter, active_cu_number = 0;
  6306. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6307. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6308. unsigned disable_masks[4 * 2];
  6309. memset(cu_info, 0, sizeof(*cu_info));
  6310. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6311. mutex_lock(&adev->grbm_idx_mutex);
  6312. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6313. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6314. mask = 1;
  6315. ao_bitmap = 0;
  6316. counter = 0;
  6317. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6318. if (i < 4 && j < 2)
  6319. gfx_v8_0_set_user_cu_inactive_bitmap(
  6320. adev, disable_masks[i * 2 + j]);
  6321. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6322. cu_info->bitmap[i][j] = bitmap;
  6323. for (k = 0; k < 16; k ++) {
  6324. if (bitmap & mask) {
  6325. if (counter < 2)
  6326. ao_bitmap |= mask;
  6327. counter ++;
  6328. }
  6329. mask <<= 1;
  6330. }
  6331. active_cu_number += counter;
  6332. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6333. }
  6334. }
  6335. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6336. mutex_unlock(&adev->grbm_idx_mutex);
  6337. cu_info->number = active_cu_number;
  6338. cu_info->ao_cu_mask = ao_cu_mask;
  6339. }
  6340. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6341. {
  6342. .type = AMD_IP_BLOCK_TYPE_GFX,
  6343. .major = 8,
  6344. .minor = 0,
  6345. .rev = 0,
  6346. .funcs = &gfx_v8_0_ip_funcs,
  6347. };
  6348. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6349. {
  6350. .type = AMD_IP_BLOCK_TYPE_GFX,
  6351. .major = 8,
  6352. .minor = 1,
  6353. .rev = 0,
  6354. .funcs = &gfx_v8_0_ip_funcs,
  6355. };