qp.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include "iw_cxgb4.h"
  34. static int db_delay_usecs = 1;
  35. module_param(db_delay_usecs, int, 0644);
  36. MODULE_PARM_DESC(db_delay_usecs, "Usecs to delay awaiting db fifo to drain");
  37. static int ocqp_support = 1;
  38. module_param(ocqp_support, int, 0644);
  39. MODULE_PARM_DESC(ocqp_support, "Support on-chip SQs (default=1)");
  40. int db_fc_threshold = 1000;
  41. module_param(db_fc_threshold, int, 0644);
  42. MODULE_PARM_DESC(db_fc_threshold,
  43. "QP count/threshold that triggers"
  44. " automatic db flow control mode (default = 1000)");
  45. int db_coalescing_threshold;
  46. module_param(db_coalescing_threshold, int, 0644);
  47. MODULE_PARM_DESC(db_coalescing_threshold,
  48. "QP count/threshold that triggers"
  49. " disabling db coalescing (default = 0)");
  50. static int max_fr_immd = T4_MAX_FR_IMMD;
  51. module_param(max_fr_immd, int, 0644);
  52. MODULE_PARM_DESC(max_fr_immd, "fastreg threshold for using DSGL instead of immedate");
  53. static int alloc_ird(struct c4iw_dev *dev, u32 ird)
  54. {
  55. int ret = 0;
  56. spin_lock_irq(&dev->lock);
  57. if (ird <= dev->avail_ird)
  58. dev->avail_ird -= ird;
  59. else
  60. ret = -ENOMEM;
  61. spin_unlock_irq(&dev->lock);
  62. if (ret)
  63. dev_warn(&dev->rdev.lldi.pdev->dev,
  64. "device IRD resources exhausted\n");
  65. return ret;
  66. }
  67. static void free_ird(struct c4iw_dev *dev, int ird)
  68. {
  69. spin_lock_irq(&dev->lock);
  70. dev->avail_ird += ird;
  71. spin_unlock_irq(&dev->lock);
  72. }
  73. static void set_state(struct c4iw_qp *qhp, enum c4iw_qp_state state)
  74. {
  75. unsigned long flag;
  76. spin_lock_irqsave(&qhp->lock, flag);
  77. qhp->attr.state = state;
  78. spin_unlock_irqrestore(&qhp->lock, flag);
  79. }
  80. static void dealloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  81. {
  82. c4iw_ocqp_pool_free(rdev, sq->dma_addr, sq->memsize);
  83. }
  84. static void dealloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  85. {
  86. dma_free_coherent(&(rdev->lldi.pdev->dev), sq->memsize, sq->queue,
  87. pci_unmap_addr(sq, mapping));
  88. }
  89. static void dealloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  90. {
  91. if (t4_sq_onchip(sq))
  92. dealloc_oc_sq(rdev, sq);
  93. else
  94. dealloc_host_sq(rdev, sq);
  95. }
  96. static int alloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  97. {
  98. if (!ocqp_support || !ocqp_supported(&rdev->lldi))
  99. return -ENOSYS;
  100. sq->dma_addr = c4iw_ocqp_pool_alloc(rdev, sq->memsize);
  101. if (!sq->dma_addr)
  102. return -ENOMEM;
  103. sq->phys_addr = rdev->oc_mw_pa + sq->dma_addr -
  104. rdev->lldi.vr->ocq.start;
  105. sq->queue = (__force union t4_wr *)(rdev->oc_mw_kva + sq->dma_addr -
  106. rdev->lldi.vr->ocq.start);
  107. sq->flags |= T4_SQ_ONCHIP;
  108. return 0;
  109. }
  110. static int alloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  111. {
  112. sq->queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev), sq->memsize,
  113. &(sq->dma_addr), GFP_KERNEL);
  114. if (!sq->queue)
  115. return -ENOMEM;
  116. sq->phys_addr = virt_to_phys(sq->queue);
  117. pci_unmap_addr_set(sq, mapping, sq->dma_addr);
  118. return 0;
  119. }
  120. static int alloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq, int user)
  121. {
  122. int ret = -ENOSYS;
  123. if (user)
  124. ret = alloc_oc_sq(rdev, sq);
  125. if (ret)
  126. ret = alloc_host_sq(rdev, sq);
  127. return ret;
  128. }
  129. static int destroy_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  130. struct c4iw_dev_ucontext *uctx, int has_rq)
  131. {
  132. /*
  133. * uP clears EQ contexts when the connection exits rdma mode,
  134. * so no need to post a RESET WR for these EQs.
  135. */
  136. dealloc_sq(rdev, &wq->sq);
  137. kfree(wq->sq.sw_sq);
  138. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  139. if (has_rq) {
  140. dma_free_coherent(&rdev->lldi.pdev->dev,
  141. wq->rq.memsize, wq->rq.queue,
  142. dma_unmap_addr(&wq->rq, mapping));
  143. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  144. kfree(wq->rq.sw_rq);
  145. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  146. }
  147. return 0;
  148. }
  149. /*
  150. * Determine the BAR2 virtual address and qid. If pbar2_pa is not NULL,
  151. * then this is a user mapping so compute the page-aligned physical address
  152. * for mapping.
  153. */
  154. void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
  155. enum cxgb4_bar2_qtype qtype,
  156. unsigned int *pbar2_qid, u64 *pbar2_pa)
  157. {
  158. u64 bar2_qoffset;
  159. int ret;
  160. ret = cxgb4_bar2_sge_qregs(rdev->lldi.ports[0], qid, qtype,
  161. pbar2_pa ? 1 : 0,
  162. &bar2_qoffset, pbar2_qid);
  163. if (ret)
  164. return NULL;
  165. if (pbar2_pa)
  166. *pbar2_pa = (rdev->bar2_pa + bar2_qoffset) & PAGE_MASK;
  167. if (is_t4(rdev->lldi.adapter_type))
  168. return NULL;
  169. return rdev->bar2_kva + bar2_qoffset;
  170. }
  171. static int create_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  172. struct t4_cq *rcq, struct t4_cq *scq,
  173. struct c4iw_dev_ucontext *uctx,
  174. struct c4iw_wr_wait *wr_waitp,
  175. int need_rq)
  176. {
  177. int user = (uctx != &rdev->uctx);
  178. struct fw_ri_res_wr *res_wr;
  179. struct fw_ri_res *res;
  180. int wr_len;
  181. struct sk_buff *skb;
  182. int ret = 0;
  183. int eqsize;
  184. wq->sq.qid = c4iw_get_qpid(rdev, uctx);
  185. if (!wq->sq.qid)
  186. return -ENOMEM;
  187. if (need_rq) {
  188. wq->rq.qid = c4iw_get_qpid(rdev, uctx);
  189. if (!wq->rq.qid) {
  190. ret = -ENOMEM;
  191. goto free_sq_qid;
  192. }
  193. }
  194. if (!user) {
  195. wq->sq.sw_sq = kcalloc(wq->sq.size, sizeof(*wq->sq.sw_sq),
  196. GFP_KERNEL);
  197. if (!wq->sq.sw_sq) {
  198. ret = -ENOMEM;
  199. goto free_rq_qid;//FIXME
  200. }
  201. if (need_rq) {
  202. wq->rq.sw_rq = kcalloc(wq->rq.size,
  203. sizeof(*wq->rq.sw_rq),
  204. GFP_KERNEL);
  205. if (!wq->rq.sw_rq) {
  206. ret = -ENOMEM;
  207. goto free_sw_sq;
  208. }
  209. }
  210. }
  211. if (need_rq) {
  212. /*
  213. * RQT must be a power of 2 and at least 16 deep.
  214. */
  215. wq->rq.rqt_size =
  216. roundup_pow_of_two(max_t(u16, wq->rq.size, 16));
  217. wq->rq.rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rq.rqt_size);
  218. if (!wq->rq.rqt_hwaddr) {
  219. ret = -ENOMEM;
  220. goto free_sw_rq;
  221. }
  222. }
  223. ret = alloc_sq(rdev, &wq->sq, user);
  224. if (ret)
  225. goto free_hwaddr;
  226. memset(wq->sq.queue, 0, wq->sq.memsize);
  227. dma_unmap_addr_set(&wq->sq, mapping, wq->sq.dma_addr);
  228. if (need_rq) {
  229. wq->rq.queue = dma_alloc_coherent(&rdev->lldi.pdev->dev,
  230. wq->rq.memsize,
  231. &wq->rq.dma_addr,
  232. GFP_KERNEL);
  233. if (!wq->rq.queue) {
  234. ret = -ENOMEM;
  235. goto free_sq;
  236. }
  237. pr_debug("sq base va 0x%p pa 0x%llx rq base va 0x%p pa 0x%llx\n",
  238. wq->sq.queue,
  239. (unsigned long long)virt_to_phys(wq->sq.queue),
  240. wq->rq.queue,
  241. (unsigned long long)virt_to_phys(wq->rq.queue));
  242. memset(wq->rq.queue, 0, wq->rq.memsize);
  243. dma_unmap_addr_set(&wq->rq, mapping, wq->rq.dma_addr);
  244. }
  245. wq->db = rdev->lldi.db_reg;
  246. wq->sq.bar2_va = c4iw_bar2_addrs(rdev, wq->sq.qid, T4_BAR2_QTYPE_EGRESS,
  247. &wq->sq.bar2_qid,
  248. user ? &wq->sq.bar2_pa : NULL);
  249. if (need_rq)
  250. wq->rq.bar2_va = c4iw_bar2_addrs(rdev, wq->rq.qid,
  251. T4_BAR2_QTYPE_EGRESS,
  252. &wq->rq.bar2_qid,
  253. user ? &wq->rq.bar2_pa : NULL);
  254. /*
  255. * User mode must have bar2 access.
  256. */
  257. if (user && (!wq->sq.bar2_pa || (need_rq && !wq->rq.bar2_pa))) {
  258. pr_warn("%s: sqid %u or rqid %u not in BAR2 range\n",
  259. pci_name(rdev->lldi.pdev), wq->sq.qid, wq->rq.qid);
  260. goto free_dma;
  261. }
  262. wq->rdev = rdev;
  263. wq->rq.msn = 1;
  264. /* build fw_ri_res_wr */
  265. wr_len = sizeof *res_wr + 2 * sizeof *res;
  266. if (need_rq)
  267. wr_len += sizeof(*res);
  268. skb = alloc_skb(wr_len, GFP_KERNEL);
  269. if (!skb) {
  270. ret = -ENOMEM;
  271. goto free_dma;
  272. }
  273. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  274. res_wr = __skb_put_zero(skb, wr_len);
  275. res_wr->op_nres = cpu_to_be32(
  276. FW_WR_OP_V(FW_RI_RES_WR) |
  277. FW_RI_RES_WR_NRES_V(need_rq ? 2 : 1) |
  278. FW_WR_COMPL_F);
  279. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  280. res_wr->cookie = (uintptr_t)wr_waitp;
  281. res = res_wr->res;
  282. res->u.sqrq.restype = FW_RI_RES_TYPE_SQ;
  283. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  284. /*
  285. * eqsize is the number of 64B entries plus the status page size.
  286. */
  287. eqsize = wq->sq.size * T4_SQ_NUM_SLOTS +
  288. rdev->hw_queue.t4_eq_status_entries;
  289. res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
  290. FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
  291. FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
  292. FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
  293. (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_ONCHIP_F : 0) |
  294. FW_RI_RES_WR_IQID_V(scq->cqid));
  295. res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
  296. FW_RI_RES_WR_DCAEN_V(0) |
  297. FW_RI_RES_WR_DCACPU_V(0) |
  298. FW_RI_RES_WR_FBMIN_V(2) |
  299. (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_FBMAX_V(2) :
  300. FW_RI_RES_WR_FBMAX_V(3)) |
  301. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  302. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  303. FW_RI_RES_WR_EQSIZE_V(eqsize));
  304. res->u.sqrq.eqid = cpu_to_be32(wq->sq.qid);
  305. res->u.sqrq.eqaddr = cpu_to_be64(wq->sq.dma_addr);
  306. if (need_rq) {
  307. res++;
  308. res->u.sqrq.restype = FW_RI_RES_TYPE_RQ;
  309. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  310. /*
  311. * eqsize is the number of 64B entries plus the status page size
  312. */
  313. eqsize = wq->rq.size * T4_RQ_NUM_SLOTS +
  314. rdev->hw_queue.t4_eq_status_entries;
  315. res->u.sqrq.fetchszm_to_iqid =
  316. /* no host cidx updates */
  317. cpu_to_be32(FW_RI_RES_WR_HOSTFCMODE_V(0) |
  318. /* don't keep in chip cache */
  319. FW_RI_RES_WR_CPRIO_V(0) |
  320. /* set by uP at ri_init time */
  321. FW_RI_RES_WR_PCIECHN_V(0) |
  322. FW_RI_RES_WR_IQID_V(rcq->cqid));
  323. res->u.sqrq.dcaen_to_eqsize =
  324. cpu_to_be32(FW_RI_RES_WR_DCAEN_V(0) |
  325. FW_RI_RES_WR_DCACPU_V(0) |
  326. FW_RI_RES_WR_FBMIN_V(2) |
  327. FW_RI_RES_WR_FBMAX_V(3) |
  328. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  329. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  330. FW_RI_RES_WR_EQSIZE_V(eqsize));
  331. res->u.sqrq.eqid = cpu_to_be32(wq->rq.qid);
  332. res->u.sqrq.eqaddr = cpu_to_be64(wq->rq.dma_addr);
  333. }
  334. c4iw_init_wr_wait(wr_waitp);
  335. ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, wq->sq.qid, __func__);
  336. if (ret)
  337. goto free_dma;
  338. pr_debug("sqid 0x%x rqid 0x%x kdb 0x%p sq_bar2_addr %p rq_bar2_addr %p\n",
  339. wq->sq.qid, wq->rq.qid, wq->db,
  340. wq->sq.bar2_va, wq->rq.bar2_va);
  341. return 0;
  342. free_dma:
  343. if (need_rq)
  344. dma_free_coherent(&rdev->lldi.pdev->dev,
  345. wq->rq.memsize, wq->rq.queue,
  346. dma_unmap_addr(&wq->rq, mapping));
  347. free_sq:
  348. dealloc_sq(rdev, &wq->sq);
  349. free_hwaddr:
  350. if (need_rq)
  351. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  352. free_sw_rq:
  353. if (need_rq)
  354. kfree(wq->rq.sw_rq);
  355. free_sw_sq:
  356. kfree(wq->sq.sw_sq);
  357. free_rq_qid:
  358. if (need_rq)
  359. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  360. free_sq_qid:
  361. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  362. return ret;
  363. }
  364. static int build_immd(struct t4_sq *sq, struct fw_ri_immd *immdp,
  365. const struct ib_send_wr *wr, int max, u32 *plenp)
  366. {
  367. u8 *dstp, *srcp;
  368. u32 plen = 0;
  369. int i;
  370. int rem, len;
  371. dstp = (u8 *)immdp->data;
  372. for (i = 0; i < wr->num_sge; i++) {
  373. if ((plen + wr->sg_list[i].length) > max)
  374. return -EMSGSIZE;
  375. srcp = (u8 *)(unsigned long)wr->sg_list[i].addr;
  376. plen += wr->sg_list[i].length;
  377. rem = wr->sg_list[i].length;
  378. while (rem) {
  379. if (dstp == (u8 *)&sq->queue[sq->size])
  380. dstp = (u8 *)sq->queue;
  381. if (rem <= (u8 *)&sq->queue[sq->size] - dstp)
  382. len = rem;
  383. else
  384. len = (u8 *)&sq->queue[sq->size] - dstp;
  385. memcpy(dstp, srcp, len);
  386. dstp += len;
  387. srcp += len;
  388. rem -= len;
  389. }
  390. }
  391. len = roundup(plen + sizeof *immdp, 16) - (plen + sizeof *immdp);
  392. if (len)
  393. memset(dstp, 0, len);
  394. immdp->op = FW_RI_DATA_IMMD;
  395. immdp->r1 = 0;
  396. immdp->r2 = 0;
  397. immdp->immdlen = cpu_to_be32(plen);
  398. *plenp = plen;
  399. return 0;
  400. }
  401. static int build_isgl(__be64 *queue_start, __be64 *queue_end,
  402. struct fw_ri_isgl *isglp, struct ib_sge *sg_list,
  403. int num_sge, u32 *plenp)
  404. {
  405. int i;
  406. u32 plen = 0;
  407. __be64 *flitp = (__be64 *)isglp->sge;
  408. for (i = 0; i < num_sge; i++) {
  409. if ((plen + sg_list[i].length) < plen)
  410. return -EMSGSIZE;
  411. plen += sg_list[i].length;
  412. *flitp = cpu_to_be64(((u64)sg_list[i].lkey << 32) |
  413. sg_list[i].length);
  414. if (++flitp == queue_end)
  415. flitp = queue_start;
  416. *flitp = cpu_to_be64(sg_list[i].addr);
  417. if (++flitp == queue_end)
  418. flitp = queue_start;
  419. }
  420. *flitp = (__force __be64)0;
  421. isglp->op = FW_RI_DATA_ISGL;
  422. isglp->r1 = 0;
  423. isglp->nsge = cpu_to_be16(num_sge);
  424. isglp->r2 = 0;
  425. if (plenp)
  426. *plenp = plen;
  427. return 0;
  428. }
  429. static int build_rdma_send(struct t4_sq *sq, union t4_wr *wqe,
  430. const struct ib_send_wr *wr, u8 *len16)
  431. {
  432. u32 plen;
  433. int size;
  434. int ret;
  435. if (wr->num_sge > T4_MAX_SEND_SGE)
  436. return -EINVAL;
  437. switch (wr->opcode) {
  438. case IB_WR_SEND:
  439. if (wr->send_flags & IB_SEND_SOLICITED)
  440. wqe->send.sendop_pkd = cpu_to_be32(
  441. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE));
  442. else
  443. wqe->send.sendop_pkd = cpu_to_be32(
  444. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND));
  445. wqe->send.stag_inv = 0;
  446. break;
  447. case IB_WR_SEND_WITH_INV:
  448. if (wr->send_flags & IB_SEND_SOLICITED)
  449. wqe->send.sendop_pkd = cpu_to_be32(
  450. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE_INV));
  451. else
  452. wqe->send.sendop_pkd = cpu_to_be32(
  453. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_INV));
  454. wqe->send.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  455. break;
  456. default:
  457. return -EINVAL;
  458. }
  459. wqe->send.r3 = 0;
  460. wqe->send.r4 = 0;
  461. plen = 0;
  462. if (wr->num_sge) {
  463. if (wr->send_flags & IB_SEND_INLINE) {
  464. ret = build_immd(sq, wqe->send.u.immd_src, wr,
  465. T4_MAX_SEND_INLINE, &plen);
  466. if (ret)
  467. return ret;
  468. size = sizeof wqe->send + sizeof(struct fw_ri_immd) +
  469. plen;
  470. } else {
  471. ret = build_isgl((__be64 *)sq->queue,
  472. (__be64 *)&sq->queue[sq->size],
  473. wqe->send.u.isgl_src,
  474. wr->sg_list, wr->num_sge, &plen);
  475. if (ret)
  476. return ret;
  477. size = sizeof wqe->send + sizeof(struct fw_ri_isgl) +
  478. wr->num_sge * sizeof(struct fw_ri_sge);
  479. }
  480. } else {
  481. wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD;
  482. wqe->send.u.immd_src[0].r1 = 0;
  483. wqe->send.u.immd_src[0].r2 = 0;
  484. wqe->send.u.immd_src[0].immdlen = 0;
  485. size = sizeof wqe->send + sizeof(struct fw_ri_immd);
  486. plen = 0;
  487. }
  488. *len16 = DIV_ROUND_UP(size, 16);
  489. wqe->send.plen = cpu_to_be32(plen);
  490. return 0;
  491. }
  492. static int build_rdma_write(struct t4_sq *sq, union t4_wr *wqe,
  493. const struct ib_send_wr *wr, u8 *len16)
  494. {
  495. u32 plen;
  496. int size;
  497. int ret;
  498. if (wr->num_sge > T4_MAX_SEND_SGE)
  499. return -EINVAL;
  500. /*
  501. * iWARP protocol supports 64 bit immediate data but rdma api
  502. * limits it to 32bit.
  503. */
  504. if (wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  505. wqe->write.iw_imm_data.ib_imm_data.imm_data32 = wr->ex.imm_data;
  506. else
  507. wqe->write.iw_imm_data.ib_imm_data.imm_data32 = 0;
  508. wqe->write.stag_sink = cpu_to_be32(rdma_wr(wr)->rkey);
  509. wqe->write.to_sink = cpu_to_be64(rdma_wr(wr)->remote_addr);
  510. if (wr->num_sge) {
  511. if (wr->send_flags & IB_SEND_INLINE) {
  512. ret = build_immd(sq, wqe->write.u.immd_src, wr,
  513. T4_MAX_WRITE_INLINE, &plen);
  514. if (ret)
  515. return ret;
  516. size = sizeof wqe->write + sizeof(struct fw_ri_immd) +
  517. plen;
  518. } else {
  519. ret = build_isgl((__be64 *)sq->queue,
  520. (__be64 *)&sq->queue[sq->size],
  521. wqe->write.u.isgl_src,
  522. wr->sg_list, wr->num_sge, &plen);
  523. if (ret)
  524. return ret;
  525. size = sizeof wqe->write + sizeof(struct fw_ri_isgl) +
  526. wr->num_sge * sizeof(struct fw_ri_sge);
  527. }
  528. } else {
  529. wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  530. wqe->write.u.immd_src[0].r1 = 0;
  531. wqe->write.u.immd_src[0].r2 = 0;
  532. wqe->write.u.immd_src[0].immdlen = 0;
  533. size = sizeof wqe->write + sizeof(struct fw_ri_immd);
  534. plen = 0;
  535. }
  536. *len16 = DIV_ROUND_UP(size, 16);
  537. wqe->write.plen = cpu_to_be32(plen);
  538. return 0;
  539. }
  540. static int build_rdma_read(union t4_wr *wqe, const struct ib_send_wr *wr,
  541. u8 *len16)
  542. {
  543. if (wr->num_sge > 1)
  544. return -EINVAL;
  545. if (wr->num_sge && wr->sg_list[0].length) {
  546. wqe->read.stag_src = cpu_to_be32(rdma_wr(wr)->rkey);
  547. wqe->read.to_src_hi = cpu_to_be32((u32)(rdma_wr(wr)->remote_addr
  548. >> 32));
  549. wqe->read.to_src_lo = cpu_to_be32((u32)rdma_wr(wr)->remote_addr);
  550. wqe->read.stag_sink = cpu_to_be32(wr->sg_list[0].lkey);
  551. wqe->read.plen = cpu_to_be32(wr->sg_list[0].length);
  552. wqe->read.to_sink_hi = cpu_to_be32((u32)(wr->sg_list[0].addr
  553. >> 32));
  554. wqe->read.to_sink_lo = cpu_to_be32((u32)(wr->sg_list[0].addr));
  555. } else {
  556. wqe->read.stag_src = cpu_to_be32(2);
  557. wqe->read.to_src_hi = 0;
  558. wqe->read.to_src_lo = 0;
  559. wqe->read.stag_sink = cpu_to_be32(2);
  560. wqe->read.plen = 0;
  561. wqe->read.to_sink_hi = 0;
  562. wqe->read.to_sink_lo = 0;
  563. }
  564. wqe->read.r2 = 0;
  565. wqe->read.r5 = 0;
  566. *len16 = DIV_ROUND_UP(sizeof wqe->read, 16);
  567. return 0;
  568. }
  569. static int build_rdma_recv(struct c4iw_qp *qhp, union t4_recv_wr *wqe,
  570. const struct ib_recv_wr *wr, u8 *len16)
  571. {
  572. int ret;
  573. ret = build_isgl((__be64 *)qhp->wq.rq.queue,
  574. (__be64 *)&qhp->wq.rq.queue[qhp->wq.rq.size],
  575. &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
  576. if (ret)
  577. return ret;
  578. *len16 = DIV_ROUND_UP(sizeof wqe->recv +
  579. wr->num_sge * sizeof(struct fw_ri_sge), 16);
  580. return 0;
  581. }
  582. static int build_srq_recv(union t4_recv_wr *wqe, const struct ib_recv_wr *wr,
  583. u8 *len16)
  584. {
  585. int ret;
  586. ret = build_isgl((__be64 *)wqe, (__be64 *)(wqe + 1),
  587. &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
  588. if (ret)
  589. return ret;
  590. *len16 = DIV_ROUND_UP(sizeof(wqe->recv) +
  591. wr->num_sge * sizeof(struct fw_ri_sge), 16);
  592. return 0;
  593. }
  594. static void build_tpte_memreg(struct fw_ri_fr_nsmr_tpte_wr *fr,
  595. const struct ib_reg_wr *wr, struct c4iw_mr *mhp,
  596. u8 *len16)
  597. {
  598. __be64 *p = (__be64 *)fr->pbl;
  599. fr->r2 = cpu_to_be32(0);
  600. fr->stag = cpu_to_be32(mhp->ibmr.rkey);
  601. fr->tpte.valid_to_pdid = cpu_to_be32(FW_RI_TPTE_VALID_F |
  602. FW_RI_TPTE_STAGKEY_V((mhp->ibmr.rkey & FW_RI_TPTE_STAGKEY_M)) |
  603. FW_RI_TPTE_STAGSTATE_V(1) |
  604. FW_RI_TPTE_STAGTYPE_V(FW_RI_STAG_NSMR) |
  605. FW_RI_TPTE_PDID_V(mhp->attr.pdid));
  606. fr->tpte.locread_to_qpid = cpu_to_be32(
  607. FW_RI_TPTE_PERM_V(c4iw_ib_to_tpt_access(wr->access)) |
  608. FW_RI_TPTE_ADDRTYPE_V(FW_RI_VA_BASED_TO) |
  609. FW_RI_TPTE_PS_V(ilog2(wr->mr->page_size) - 12));
  610. fr->tpte.nosnoop_pbladdr = cpu_to_be32(FW_RI_TPTE_PBLADDR_V(
  611. PBL_OFF(&mhp->rhp->rdev, mhp->attr.pbl_addr)>>3));
  612. fr->tpte.dca_mwbcnt_pstag = cpu_to_be32(0);
  613. fr->tpte.len_hi = cpu_to_be32(0);
  614. fr->tpte.len_lo = cpu_to_be32(mhp->ibmr.length);
  615. fr->tpte.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
  616. fr->tpte.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova & 0xffffffff);
  617. p[0] = cpu_to_be64((u64)mhp->mpl[0]);
  618. p[1] = cpu_to_be64((u64)mhp->mpl[1]);
  619. *len16 = DIV_ROUND_UP(sizeof(*fr), 16);
  620. }
  621. static int build_memreg(struct t4_sq *sq, union t4_wr *wqe,
  622. const struct ib_reg_wr *wr, struct c4iw_mr *mhp,
  623. u8 *len16, bool dsgl_supported)
  624. {
  625. struct fw_ri_immd *imdp;
  626. __be64 *p;
  627. int i;
  628. int pbllen = roundup(mhp->mpl_len * sizeof(u64), 32);
  629. int rem;
  630. if (mhp->mpl_len > t4_max_fr_depth(dsgl_supported && use_dsgl))
  631. return -EINVAL;
  632. wqe->fr.qpbinde_to_dcacpu = 0;
  633. wqe->fr.pgsz_shift = ilog2(wr->mr->page_size) - 12;
  634. wqe->fr.addr_type = FW_RI_VA_BASED_TO;
  635. wqe->fr.mem_perms = c4iw_ib_to_tpt_access(wr->access);
  636. wqe->fr.len_hi = 0;
  637. wqe->fr.len_lo = cpu_to_be32(mhp->ibmr.length);
  638. wqe->fr.stag = cpu_to_be32(wr->key);
  639. wqe->fr.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
  640. wqe->fr.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova &
  641. 0xffffffff);
  642. if (dsgl_supported && use_dsgl && (pbllen > max_fr_immd)) {
  643. struct fw_ri_dsgl *sglp;
  644. for (i = 0; i < mhp->mpl_len; i++)
  645. mhp->mpl[i] = (__force u64)cpu_to_be64((u64)mhp->mpl[i]);
  646. sglp = (struct fw_ri_dsgl *)(&wqe->fr + 1);
  647. sglp->op = FW_RI_DATA_DSGL;
  648. sglp->r1 = 0;
  649. sglp->nsge = cpu_to_be16(1);
  650. sglp->addr0 = cpu_to_be64(mhp->mpl_addr);
  651. sglp->len0 = cpu_to_be32(pbllen);
  652. *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*sglp), 16);
  653. } else {
  654. imdp = (struct fw_ri_immd *)(&wqe->fr + 1);
  655. imdp->op = FW_RI_DATA_IMMD;
  656. imdp->r1 = 0;
  657. imdp->r2 = 0;
  658. imdp->immdlen = cpu_to_be32(pbllen);
  659. p = (__be64 *)(imdp + 1);
  660. rem = pbllen;
  661. for (i = 0; i < mhp->mpl_len; i++) {
  662. *p = cpu_to_be64((u64)mhp->mpl[i]);
  663. rem -= sizeof(*p);
  664. if (++p == (__be64 *)&sq->queue[sq->size])
  665. p = (__be64 *)sq->queue;
  666. }
  667. while (rem) {
  668. *p = 0;
  669. rem -= sizeof(*p);
  670. if (++p == (__be64 *)&sq->queue[sq->size])
  671. p = (__be64 *)sq->queue;
  672. }
  673. *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*imdp)
  674. + pbllen, 16);
  675. }
  676. return 0;
  677. }
  678. static int build_inv_stag(union t4_wr *wqe, const struct ib_send_wr *wr,
  679. u8 *len16)
  680. {
  681. wqe->inv.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  682. wqe->inv.r2 = 0;
  683. *len16 = DIV_ROUND_UP(sizeof wqe->inv, 16);
  684. return 0;
  685. }
  686. static void free_qp_work(struct work_struct *work)
  687. {
  688. struct c4iw_ucontext *ucontext;
  689. struct c4iw_qp *qhp;
  690. struct c4iw_dev *rhp;
  691. qhp = container_of(work, struct c4iw_qp, free_work);
  692. ucontext = qhp->ucontext;
  693. rhp = qhp->rhp;
  694. pr_debug("qhp %p ucontext %p\n", qhp, ucontext);
  695. destroy_qp(&rhp->rdev, &qhp->wq,
  696. ucontext ? &ucontext->uctx : &rhp->rdev.uctx, !qhp->srq);
  697. if (ucontext)
  698. c4iw_put_ucontext(ucontext);
  699. c4iw_put_wr_wait(qhp->wr_waitp);
  700. kfree(qhp);
  701. }
  702. static void queue_qp_free(struct kref *kref)
  703. {
  704. struct c4iw_qp *qhp;
  705. qhp = container_of(kref, struct c4iw_qp, kref);
  706. pr_debug("qhp %p\n", qhp);
  707. queue_work(qhp->rhp->rdev.free_workq, &qhp->free_work);
  708. }
  709. void c4iw_qp_add_ref(struct ib_qp *qp)
  710. {
  711. pr_debug("ib_qp %p\n", qp);
  712. kref_get(&to_c4iw_qp(qp)->kref);
  713. }
  714. void c4iw_qp_rem_ref(struct ib_qp *qp)
  715. {
  716. pr_debug("ib_qp %p\n", qp);
  717. kref_put(&to_c4iw_qp(qp)->kref, queue_qp_free);
  718. }
  719. static void add_to_fc_list(struct list_head *head, struct list_head *entry)
  720. {
  721. if (list_empty(entry))
  722. list_add_tail(entry, head);
  723. }
  724. static int ring_kernel_sq_db(struct c4iw_qp *qhp, u16 inc)
  725. {
  726. unsigned long flags;
  727. spin_lock_irqsave(&qhp->rhp->lock, flags);
  728. spin_lock(&qhp->lock);
  729. if (qhp->rhp->db_state == NORMAL)
  730. t4_ring_sq_db(&qhp->wq, inc, NULL);
  731. else {
  732. add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
  733. qhp->wq.sq.wq_pidx_inc += inc;
  734. }
  735. spin_unlock(&qhp->lock);
  736. spin_unlock_irqrestore(&qhp->rhp->lock, flags);
  737. return 0;
  738. }
  739. static int ring_kernel_rq_db(struct c4iw_qp *qhp, u16 inc)
  740. {
  741. unsigned long flags;
  742. spin_lock_irqsave(&qhp->rhp->lock, flags);
  743. spin_lock(&qhp->lock);
  744. if (qhp->rhp->db_state == NORMAL)
  745. t4_ring_rq_db(&qhp->wq, inc, NULL);
  746. else {
  747. add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
  748. qhp->wq.rq.wq_pidx_inc += inc;
  749. }
  750. spin_unlock(&qhp->lock);
  751. spin_unlock_irqrestore(&qhp->rhp->lock, flags);
  752. return 0;
  753. }
  754. static int ib_to_fw_opcode(int ib_opcode)
  755. {
  756. int opcode;
  757. switch (ib_opcode) {
  758. case IB_WR_SEND_WITH_INV:
  759. opcode = FW_RI_SEND_WITH_INV;
  760. break;
  761. case IB_WR_SEND:
  762. opcode = FW_RI_SEND;
  763. break;
  764. case IB_WR_RDMA_WRITE:
  765. opcode = FW_RI_RDMA_WRITE;
  766. break;
  767. case IB_WR_RDMA_WRITE_WITH_IMM:
  768. opcode = FW_RI_WRITE_IMMEDIATE;
  769. break;
  770. case IB_WR_RDMA_READ:
  771. case IB_WR_RDMA_READ_WITH_INV:
  772. opcode = FW_RI_READ_REQ;
  773. break;
  774. case IB_WR_REG_MR:
  775. opcode = FW_RI_FAST_REGISTER;
  776. break;
  777. case IB_WR_LOCAL_INV:
  778. opcode = FW_RI_LOCAL_INV;
  779. break;
  780. default:
  781. opcode = -EINVAL;
  782. }
  783. return opcode;
  784. }
  785. static int complete_sq_drain_wr(struct c4iw_qp *qhp,
  786. const struct ib_send_wr *wr)
  787. {
  788. struct t4_cqe cqe = {};
  789. struct c4iw_cq *schp;
  790. unsigned long flag;
  791. struct t4_cq *cq;
  792. int opcode;
  793. schp = to_c4iw_cq(qhp->ibqp.send_cq);
  794. cq = &schp->cq;
  795. opcode = ib_to_fw_opcode(wr->opcode);
  796. if (opcode < 0)
  797. return opcode;
  798. cqe.u.drain_cookie = wr->wr_id;
  799. cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
  800. CQE_OPCODE_V(opcode) |
  801. CQE_TYPE_V(1) |
  802. CQE_SWCQE_V(1) |
  803. CQE_DRAIN_V(1) |
  804. CQE_QPID_V(qhp->wq.sq.qid));
  805. spin_lock_irqsave(&schp->lock, flag);
  806. cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
  807. cq->sw_queue[cq->sw_pidx] = cqe;
  808. t4_swcq_produce(cq);
  809. spin_unlock_irqrestore(&schp->lock, flag);
  810. if (t4_clear_cq_armed(&schp->cq)) {
  811. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  812. (*schp->ibcq.comp_handler)(&schp->ibcq,
  813. schp->ibcq.cq_context);
  814. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  815. }
  816. return 0;
  817. }
  818. static int complete_sq_drain_wrs(struct c4iw_qp *qhp,
  819. const struct ib_send_wr *wr,
  820. const struct ib_send_wr **bad_wr)
  821. {
  822. int ret = 0;
  823. while (wr) {
  824. ret = complete_sq_drain_wr(qhp, wr);
  825. if (ret) {
  826. *bad_wr = wr;
  827. break;
  828. }
  829. wr = wr->next;
  830. }
  831. return ret;
  832. }
  833. static void complete_rq_drain_wr(struct c4iw_qp *qhp,
  834. const struct ib_recv_wr *wr)
  835. {
  836. struct t4_cqe cqe = {};
  837. struct c4iw_cq *rchp;
  838. unsigned long flag;
  839. struct t4_cq *cq;
  840. rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
  841. cq = &rchp->cq;
  842. cqe.u.drain_cookie = wr->wr_id;
  843. cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
  844. CQE_OPCODE_V(FW_RI_SEND) |
  845. CQE_TYPE_V(0) |
  846. CQE_SWCQE_V(1) |
  847. CQE_DRAIN_V(1) |
  848. CQE_QPID_V(qhp->wq.sq.qid));
  849. spin_lock_irqsave(&rchp->lock, flag);
  850. cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
  851. cq->sw_queue[cq->sw_pidx] = cqe;
  852. t4_swcq_produce(cq);
  853. spin_unlock_irqrestore(&rchp->lock, flag);
  854. if (t4_clear_cq_armed(&rchp->cq)) {
  855. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  856. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  857. rchp->ibcq.cq_context);
  858. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  859. }
  860. }
  861. static void complete_rq_drain_wrs(struct c4iw_qp *qhp,
  862. const struct ib_recv_wr *wr)
  863. {
  864. while (wr) {
  865. complete_rq_drain_wr(qhp, wr);
  866. wr = wr->next;
  867. }
  868. }
  869. int c4iw_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  870. const struct ib_send_wr **bad_wr)
  871. {
  872. int err = 0;
  873. u8 len16 = 0;
  874. enum fw_wr_opcodes fw_opcode = 0;
  875. enum fw_ri_wr_flags fw_flags;
  876. struct c4iw_qp *qhp;
  877. struct c4iw_dev *rhp;
  878. union t4_wr *wqe = NULL;
  879. u32 num_wrs;
  880. struct t4_swsqe *swsqe;
  881. unsigned long flag;
  882. u16 idx = 0;
  883. qhp = to_c4iw_qp(ibqp);
  884. rhp = qhp->rhp;
  885. spin_lock_irqsave(&qhp->lock, flag);
  886. /*
  887. * If the qp has been flushed, then just insert a special
  888. * drain cqe.
  889. */
  890. if (qhp->wq.flushed) {
  891. spin_unlock_irqrestore(&qhp->lock, flag);
  892. err = complete_sq_drain_wrs(qhp, wr, bad_wr);
  893. return err;
  894. }
  895. num_wrs = t4_sq_avail(&qhp->wq);
  896. if (num_wrs == 0) {
  897. spin_unlock_irqrestore(&qhp->lock, flag);
  898. *bad_wr = wr;
  899. return -ENOMEM;
  900. }
  901. while (wr) {
  902. if (num_wrs == 0) {
  903. err = -ENOMEM;
  904. *bad_wr = wr;
  905. break;
  906. }
  907. wqe = (union t4_wr *)((u8 *)qhp->wq.sq.queue +
  908. qhp->wq.sq.wq_pidx * T4_EQ_ENTRY_SIZE);
  909. fw_flags = 0;
  910. if (wr->send_flags & IB_SEND_SOLICITED)
  911. fw_flags |= FW_RI_SOLICITED_EVENT_FLAG;
  912. if (wr->send_flags & IB_SEND_SIGNALED || qhp->sq_sig_all)
  913. fw_flags |= FW_RI_COMPLETION_FLAG;
  914. swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
  915. switch (wr->opcode) {
  916. case IB_WR_SEND_WITH_INV:
  917. case IB_WR_SEND:
  918. if (wr->send_flags & IB_SEND_FENCE)
  919. fw_flags |= FW_RI_READ_FENCE_FLAG;
  920. fw_opcode = FW_RI_SEND_WR;
  921. if (wr->opcode == IB_WR_SEND)
  922. swsqe->opcode = FW_RI_SEND;
  923. else
  924. swsqe->opcode = FW_RI_SEND_WITH_INV;
  925. err = build_rdma_send(&qhp->wq.sq, wqe, wr, &len16);
  926. break;
  927. case IB_WR_RDMA_WRITE_WITH_IMM:
  928. if (unlikely(!rhp->rdev.lldi.write_w_imm_support)) {
  929. err = -EINVAL;
  930. break;
  931. }
  932. fw_flags |= FW_RI_RDMA_WRITE_WITH_IMMEDIATE;
  933. /*FALLTHROUGH*/
  934. case IB_WR_RDMA_WRITE:
  935. fw_opcode = FW_RI_RDMA_WRITE_WR;
  936. swsqe->opcode = FW_RI_RDMA_WRITE;
  937. err = build_rdma_write(&qhp->wq.sq, wqe, wr, &len16);
  938. break;
  939. case IB_WR_RDMA_READ:
  940. case IB_WR_RDMA_READ_WITH_INV:
  941. fw_opcode = FW_RI_RDMA_READ_WR;
  942. swsqe->opcode = FW_RI_READ_REQ;
  943. if (wr->opcode == IB_WR_RDMA_READ_WITH_INV) {
  944. c4iw_invalidate_mr(rhp, wr->sg_list[0].lkey);
  945. fw_flags = FW_RI_RDMA_READ_INVALIDATE;
  946. } else {
  947. fw_flags = 0;
  948. }
  949. err = build_rdma_read(wqe, wr, &len16);
  950. if (err)
  951. break;
  952. swsqe->read_len = wr->sg_list[0].length;
  953. if (!qhp->wq.sq.oldest_read)
  954. qhp->wq.sq.oldest_read = swsqe;
  955. break;
  956. case IB_WR_REG_MR: {
  957. struct c4iw_mr *mhp = to_c4iw_mr(reg_wr(wr)->mr);
  958. swsqe->opcode = FW_RI_FAST_REGISTER;
  959. if (rhp->rdev.lldi.fr_nsmr_tpte_wr_support &&
  960. !mhp->attr.state && mhp->mpl_len <= 2) {
  961. fw_opcode = FW_RI_FR_NSMR_TPTE_WR;
  962. build_tpte_memreg(&wqe->fr_tpte, reg_wr(wr),
  963. mhp, &len16);
  964. } else {
  965. fw_opcode = FW_RI_FR_NSMR_WR;
  966. err = build_memreg(&qhp->wq.sq, wqe, reg_wr(wr),
  967. mhp, &len16,
  968. rhp->rdev.lldi.ulptx_memwrite_dsgl);
  969. if (err)
  970. break;
  971. }
  972. mhp->attr.state = 1;
  973. break;
  974. }
  975. case IB_WR_LOCAL_INV:
  976. if (wr->send_flags & IB_SEND_FENCE)
  977. fw_flags |= FW_RI_LOCAL_FENCE_FLAG;
  978. fw_opcode = FW_RI_INV_LSTAG_WR;
  979. swsqe->opcode = FW_RI_LOCAL_INV;
  980. err = build_inv_stag(wqe, wr, &len16);
  981. c4iw_invalidate_mr(rhp, wr->ex.invalidate_rkey);
  982. break;
  983. default:
  984. pr_warn("%s post of type=%d TBD!\n", __func__,
  985. wr->opcode);
  986. err = -EINVAL;
  987. }
  988. if (err) {
  989. *bad_wr = wr;
  990. break;
  991. }
  992. swsqe->idx = qhp->wq.sq.pidx;
  993. swsqe->complete = 0;
  994. swsqe->signaled = (wr->send_flags & IB_SEND_SIGNALED) ||
  995. qhp->sq_sig_all;
  996. swsqe->flushed = 0;
  997. swsqe->wr_id = wr->wr_id;
  998. if (c4iw_wr_log) {
  999. swsqe->sge_ts = cxgb4_read_sge_timestamp(
  1000. rhp->rdev.lldi.ports[0]);
  1001. swsqe->host_time = ktime_get();
  1002. }
  1003. init_wr_hdr(wqe, qhp->wq.sq.pidx, fw_opcode, fw_flags, len16);
  1004. pr_debug("cookie 0x%llx pidx 0x%x opcode 0x%x read_len %u\n",
  1005. (unsigned long long)wr->wr_id, qhp->wq.sq.pidx,
  1006. swsqe->opcode, swsqe->read_len);
  1007. wr = wr->next;
  1008. num_wrs--;
  1009. t4_sq_produce(&qhp->wq, len16);
  1010. idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
  1011. }
  1012. if (!rhp->rdev.status_page->db_off) {
  1013. t4_ring_sq_db(&qhp->wq, idx, wqe);
  1014. spin_unlock_irqrestore(&qhp->lock, flag);
  1015. } else {
  1016. spin_unlock_irqrestore(&qhp->lock, flag);
  1017. ring_kernel_sq_db(qhp, idx);
  1018. }
  1019. return err;
  1020. }
  1021. int c4iw_post_receive(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
  1022. const struct ib_recv_wr **bad_wr)
  1023. {
  1024. int err = 0;
  1025. struct c4iw_qp *qhp;
  1026. union t4_recv_wr *wqe = NULL;
  1027. u32 num_wrs;
  1028. u8 len16 = 0;
  1029. unsigned long flag;
  1030. u16 idx = 0;
  1031. qhp = to_c4iw_qp(ibqp);
  1032. spin_lock_irqsave(&qhp->lock, flag);
  1033. /*
  1034. * If the qp has been flushed, then just insert a special
  1035. * drain cqe.
  1036. */
  1037. if (qhp->wq.flushed) {
  1038. spin_unlock_irqrestore(&qhp->lock, flag);
  1039. complete_rq_drain_wrs(qhp, wr);
  1040. return err;
  1041. }
  1042. num_wrs = t4_rq_avail(&qhp->wq);
  1043. if (num_wrs == 0) {
  1044. spin_unlock_irqrestore(&qhp->lock, flag);
  1045. *bad_wr = wr;
  1046. return -ENOMEM;
  1047. }
  1048. while (wr) {
  1049. if (wr->num_sge > T4_MAX_RECV_SGE) {
  1050. err = -EINVAL;
  1051. *bad_wr = wr;
  1052. break;
  1053. }
  1054. wqe = (union t4_recv_wr *)((u8 *)qhp->wq.rq.queue +
  1055. qhp->wq.rq.wq_pidx *
  1056. T4_EQ_ENTRY_SIZE);
  1057. if (num_wrs)
  1058. err = build_rdma_recv(qhp, wqe, wr, &len16);
  1059. else
  1060. err = -ENOMEM;
  1061. if (err) {
  1062. *bad_wr = wr;
  1063. break;
  1064. }
  1065. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].wr_id = wr->wr_id;
  1066. if (c4iw_wr_log) {
  1067. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].sge_ts =
  1068. cxgb4_read_sge_timestamp(
  1069. qhp->rhp->rdev.lldi.ports[0]);
  1070. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].host_time =
  1071. ktime_get();
  1072. }
  1073. wqe->recv.opcode = FW_RI_RECV_WR;
  1074. wqe->recv.r1 = 0;
  1075. wqe->recv.wrid = qhp->wq.rq.pidx;
  1076. wqe->recv.r2[0] = 0;
  1077. wqe->recv.r2[1] = 0;
  1078. wqe->recv.r2[2] = 0;
  1079. wqe->recv.len16 = len16;
  1080. pr_debug("cookie 0x%llx pidx %u\n",
  1081. (unsigned long long)wr->wr_id, qhp->wq.rq.pidx);
  1082. t4_rq_produce(&qhp->wq, len16);
  1083. idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
  1084. wr = wr->next;
  1085. num_wrs--;
  1086. }
  1087. if (!qhp->rhp->rdev.status_page->db_off) {
  1088. t4_ring_rq_db(&qhp->wq, idx, wqe);
  1089. spin_unlock_irqrestore(&qhp->lock, flag);
  1090. } else {
  1091. spin_unlock_irqrestore(&qhp->lock, flag);
  1092. ring_kernel_rq_db(qhp, idx);
  1093. }
  1094. return err;
  1095. }
  1096. static void defer_srq_wr(struct t4_srq *srq, union t4_recv_wr *wqe,
  1097. u64 wr_id, u8 len16)
  1098. {
  1099. struct t4_srq_pending_wr *pwr = &srq->pending_wrs[srq->pending_pidx];
  1100. pr_debug("%s cidx %u pidx %u wq_pidx %u in_use %u ooo_count %u wr_id 0x%llx pending_cidx %u pending_pidx %u pending_in_use %u\n",
  1101. __func__, srq->cidx, srq->pidx, srq->wq_pidx,
  1102. srq->in_use, srq->ooo_count,
  1103. (unsigned long long)wr_id, srq->pending_cidx,
  1104. srq->pending_pidx, srq->pending_in_use);
  1105. pwr->wr_id = wr_id;
  1106. pwr->len16 = len16;
  1107. memcpy(&pwr->wqe, wqe, len16 * 16);
  1108. t4_srq_produce_pending_wr(srq);
  1109. }
  1110. int c4iw_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
  1111. const struct ib_recv_wr **bad_wr)
  1112. {
  1113. union t4_recv_wr *wqe, lwqe;
  1114. struct c4iw_srq *srq;
  1115. unsigned long flag;
  1116. u8 len16 = 0;
  1117. u16 idx = 0;
  1118. int err = 0;
  1119. u32 num_wrs;
  1120. srq = to_c4iw_srq(ibsrq);
  1121. spin_lock_irqsave(&srq->lock, flag);
  1122. num_wrs = t4_srq_avail(&srq->wq);
  1123. if (num_wrs == 0) {
  1124. spin_unlock_irqrestore(&srq->lock, flag);
  1125. return -ENOMEM;
  1126. }
  1127. while (wr) {
  1128. if (wr->num_sge > T4_MAX_RECV_SGE) {
  1129. err = -EINVAL;
  1130. *bad_wr = wr;
  1131. break;
  1132. }
  1133. wqe = &lwqe;
  1134. if (num_wrs)
  1135. err = build_srq_recv(wqe, wr, &len16);
  1136. else
  1137. err = -ENOMEM;
  1138. if (err) {
  1139. *bad_wr = wr;
  1140. break;
  1141. }
  1142. wqe->recv.opcode = FW_RI_RECV_WR;
  1143. wqe->recv.r1 = 0;
  1144. wqe->recv.wrid = srq->wq.pidx;
  1145. wqe->recv.r2[0] = 0;
  1146. wqe->recv.r2[1] = 0;
  1147. wqe->recv.r2[2] = 0;
  1148. wqe->recv.len16 = len16;
  1149. if (srq->wq.ooo_count ||
  1150. srq->wq.pending_in_use ||
  1151. srq->wq.sw_rq[srq->wq.pidx].valid) {
  1152. defer_srq_wr(&srq->wq, wqe, wr->wr_id, len16);
  1153. } else {
  1154. srq->wq.sw_rq[srq->wq.pidx].wr_id = wr->wr_id;
  1155. srq->wq.sw_rq[srq->wq.pidx].valid = 1;
  1156. c4iw_copy_wr_to_srq(&srq->wq, wqe, len16);
  1157. pr_debug("%s cidx %u pidx %u wq_pidx %u in_use %u wr_id 0x%llx\n",
  1158. __func__, srq->wq.cidx,
  1159. srq->wq.pidx, srq->wq.wq_pidx,
  1160. srq->wq.in_use,
  1161. (unsigned long long)wr->wr_id);
  1162. t4_srq_produce(&srq->wq, len16);
  1163. idx += DIV_ROUND_UP(len16 * 16, T4_EQ_ENTRY_SIZE);
  1164. }
  1165. wr = wr->next;
  1166. num_wrs--;
  1167. }
  1168. if (idx)
  1169. t4_ring_srq_db(&srq->wq, idx, len16, wqe);
  1170. spin_unlock_irqrestore(&srq->lock, flag);
  1171. return err;
  1172. }
  1173. static inline void build_term_codes(struct t4_cqe *err_cqe, u8 *layer_type,
  1174. u8 *ecode)
  1175. {
  1176. int status;
  1177. int tagged;
  1178. int opcode;
  1179. int rqtype;
  1180. int send_inv;
  1181. if (!err_cqe) {
  1182. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  1183. *ecode = 0;
  1184. return;
  1185. }
  1186. status = CQE_STATUS(err_cqe);
  1187. opcode = CQE_OPCODE(err_cqe);
  1188. rqtype = RQ_TYPE(err_cqe);
  1189. send_inv = (opcode == FW_RI_SEND_WITH_INV) ||
  1190. (opcode == FW_RI_SEND_WITH_SE_INV);
  1191. tagged = (opcode == FW_RI_RDMA_WRITE) ||
  1192. (rqtype && (opcode == FW_RI_READ_RESP));
  1193. switch (status) {
  1194. case T4_ERR_STAG:
  1195. if (send_inv) {
  1196. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1197. *ecode = RDMAP_CANT_INV_STAG;
  1198. } else {
  1199. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1200. *ecode = RDMAP_INV_STAG;
  1201. }
  1202. break;
  1203. case T4_ERR_PDID:
  1204. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1205. if ((opcode == FW_RI_SEND_WITH_INV) ||
  1206. (opcode == FW_RI_SEND_WITH_SE_INV))
  1207. *ecode = RDMAP_CANT_INV_STAG;
  1208. else
  1209. *ecode = RDMAP_STAG_NOT_ASSOC;
  1210. break;
  1211. case T4_ERR_QPID:
  1212. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1213. *ecode = RDMAP_STAG_NOT_ASSOC;
  1214. break;
  1215. case T4_ERR_ACCESS:
  1216. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1217. *ecode = RDMAP_ACC_VIOL;
  1218. break;
  1219. case T4_ERR_WRAP:
  1220. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1221. *ecode = RDMAP_TO_WRAP;
  1222. break;
  1223. case T4_ERR_BOUND:
  1224. if (tagged) {
  1225. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1226. *ecode = DDPT_BASE_BOUNDS;
  1227. } else {
  1228. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1229. *ecode = RDMAP_BASE_BOUNDS;
  1230. }
  1231. break;
  1232. case T4_ERR_INVALIDATE_SHARED_MR:
  1233. case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND:
  1234. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1235. *ecode = RDMAP_CANT_INV_STAG;
  1236. break;
  1237. case T4_ERR_ECC:
  1238. case T4_ERR_ECC_PSTAG:
  1239. case T4_ERR_INTERNAL_ERR:
  1240. *layer_type = LAYER_RDMAP|RDMAP_LOCAL_CATA;
  1241. *ecode = 0;
  1242. break;
  1243. case T4_ERR_OUT_OF_RQE:
  1244. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1245. *ecode = DDPU_INV_MSN_NOBUF;
  1246. break;
  1247. case T4_ERR_PBL_ADDR_BOUND:
  1248. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1249. *ecode = DDPT_BASE_BOUNDS;
  1250. break;
  1251. case T4_ERR_CRC:
  1252. *layer_type = LAYER_MPA|DDP_LLP;
  1253. *ecode = MPA_CRC_ERR;
  1254. break;
  1255. case T4_ERR_MARKER:
  1256. *layer_type = LAYER_MPA|DDP_LLP;
  1257. *ecode = MPA_MARKER_ERR;
  1258. break;
  1259. case T4_ERR_PDU_LEN_ERR:
  1260. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1261. *ecode = DDPU_MSG_TOOBIG;
  1262. break;
  1263. case T4_ERR_DDP_VERSION:
  1264. if (tagged) {
  1265. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1266. *ecode = DDPT_INV_VERS;
  1267. } else {
  1268. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1269. *ecode = DDPU_INV_VERS;
  1270. }
  1271. break;
  1272. case T4_ERR_RDMA_VERSION:
  1273. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1274. *ecode = RDMAP_INV_VERS;
  1275. break;
  1276. case T4_ERR_OPCODE:
  1277. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1278. *ecode = RDMAP_INV_OPCODE;
  1279. break;
  1280. case T4_ERR_DDP_QUEUE_NUM:
  1281. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1282. *ecode = DDPU_INV_QN;
  1283. break;
  1284. case T4_ERR_MSN:
  1285. case T4_ERR_MSN_GAP:
  1286. case T4_ERR_MSN_RANGE:
  1287. case T4_ERR_IRD_OVERFLOW:
  1288. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1289. *ecode = DDPU_INV_MSN_RANGE;
  1290. break;
  1291. case T4_ERR_TBIT:
  1292. *layer_type = LAYER_DDP|DDP_LOCAL_CATA;
  1293. *ecode = 0;
  1294. break;
  1295. case T4_ERR_MO:
  1296. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1297. *ecode = DDPU_INV_MO;
  1298. break;
  1299. default:
  1300. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  1301. *ecode = 0;
  1302. break;
  1303. }
  1304. }
  1305. static void post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe,
  1306. gfp_t gfp)
  1307. {
  1308. struct fw_ri_wr *wqe;
  1309. struct sk_buff *skb;
  1310. struct terminate_message *term;
  1311. pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid,
  1312. qhp->ep->hwtid);
  1313. skb = skb_dequeue(&qhp->ep->com.ep_skb_list);
  1314. if (WARN_ON(!skb))
  1315. return;
  1316. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  1317. wqe = __skb_put_zero(skb, sizeof(*wqe));
  1318. wqe->op_compl = cpu_to_be32(FW_WR_OP_V(FW_RI_INIT_WR));
  1319. wqe->flowid_len16 = cpu_to_be32(
  1320. FW_WR_FLOWID_V(qhp->ep->hwtid) |
  1321. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1322. wqe->u.terminate.type = FW_RI_TYPE_TERMINATE;
  1323. wqe->u.terminate.immdlen = cpu_to_be32(sizeof *term);
  1324. term = (struct terminate_message *)wqe->u.terminate.termmsg;
  1325. if (qhp->attr.layer_etype == (LAYER_MPA|DDP_LLP)) {
  1326. term->layer_etype = qhp->attr.layer_etype;
  1327. term->ecode = qhp->attr.ecode;
  1328. } else
  1329. build_term_codes(err_cqe, &term->layer_etype, &term->ecode);
  1330. c4iw_ofld_send(&qhp->rhp->rdev, skb);
  1331. }
  1332. /*
  1333. * Assumes qhp lock is held.
  1334. */
  1335. static void __flush_qp(struct c4iw_qp *qhp, struct c4iw_cq *rchp,
  1336. struct c4iw_cq *schp)
  1337. {
  1338. int count;
  1339. int rq_flushed = 0, sq_flushed;
  1340. unsigned long flag;
  1341. pr_debug("qhp %p rchp %p schp %p\n", qhp, rchp, schp);
  1342. /* locking hierarchy: cqs lock first, then qp lock. */
  1343. spin_lock_irqsave(&rchp->lock, flag);
  1344. if (schp != rchp)
  1345. spin_lock(&schp->lock);
  1346. spin_lock(&qhp->lock);
  1347. if (qhp->wq.flushed) {
  1348. spin_unlock(&qhp->lock);
  1349. if (schp != rchp)
  1350. spin_unlock(&schp->lock);
  1351. spin_unlock_irqrestore(&rchp->lock, flag);
  1352. return;
  1353. }
  1354. qhp->wq.flushed = 1;
  1355. t4_set_wq_in_error(&qhp->wq, 0);
  1356. c4iw_flush_hw_cq(rchp, qhp);
  1357. if (!qhp->srq) {
  1358. c4iw_count_rcqes(&rchp->cq, &qhp->wq, &count);
  1359. rq_flushed = c4iw_flush_rq(&qhp->wq, &rchp->cq, count);
  1360. }
  1361. if (schp != rchp)
  1362. c4iw_flush_hw_cq(schp, qhp);
  1363. sq_flushed = c4iw_flush_sq(qhp);
  1364. spin_unlock(&qhp->lock);
  1365. if (schp != rchp)
  1366. spin_unlock(&schp->lock);
  1367. spin_unlock_irqrestore(&rchp->lock, flag);
  1368. if (schp == rchp) {
  1369. if ((rq_flushed || sq_flushed) &&
  1370. t4_clear_cq_armed(&rchp->cq)) {
  1371. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1372. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  1373. rchp->ibcq.cq_context);
  1374. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1375. }
  1376. } else {
  1377. if (rq_flushed && t4_clear_cq_armed(&rchp->cq)) {
  1378. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1379. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  1380. rchp->ibcq.cq_context);
  1381. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1382. }
  1383. if (sq_flushed && t4_clear_cq_armed(&schp->cq)) {
  1384. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  1385. (*schp->ibcq.comp_handler)(&schp->ibcq,
  1386. schp->ibcq.cq_context);
  1387. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  1388. }
  1389. }
  1390. }
  1391. static void flush_qp(struct c4iw_qp *qhp)
  1392. {
  1393. struct c4iw_cq *rchp, *schp;
  1394. unsigned long flag;
  1395. rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
  1396. schp = to_c4iw_cq(qhp->ibqp.send_cq);
  1397. if (qhp->ibqp.uobject) {
  1398. t4_set_wq_in_error(&qhp->wq, 0);
  1399. t4_set_cq_in_error(&rchp->cq);
  1400. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1401. (*rchp->ibcq.comp_handler)(&rchp->ibcq, rchp->ibcq.cq_context);
  1402. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1403. if (schp != rchp) {
  1404. t4_set_cq_in_error(&schp->cq);
  1405. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  1406. (*schp->ibcq.comp_handler)(&schp->ibcq,
  1407. schp->ibcq.cq_context);
  1408. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  1409. }
  1410. return;
  1411. }
  1412. __flush_qp(qhp, rchp, schp);
  1413. }
  1414. static int rdma_fini(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1415. struct c4iw_ep *ep)
  1416. {
  1417. struct fw_ri_wr *wqe;
  1418. int ret;
  1419. struct sk_buff *skb;
  1420. pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid, ep->hwtid);
  1421. skb = skb_dequeue(&ep->com.ep_skb_list);
  1422. if (WARN_ON(!skb))
  1423. return -ENOMEM;
  1424. set_wr_txq(skb, CPL_PRIORITY_DATA, ep->txq_idx);
  1425. wqe = __skb_put_zero(skb, sizeof(*wqe));
  1426. wqe->op_compl = cpu_to_be32(
  1427. FW_WR_OP_V(FW_RI_INIT_WR) |
  1428. FW_WR_COMPL_F);
  1429. wqe->flowid_len16 = cpu_to_be32(
  1430. FW_WR_FLOWID_V(ep->hwtid) |
  1431. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1432. wqe->cookie = (uintptr_t)ep->com.wr_waitp;
  1433. wqe->u.fini.type = FW_RI_TYPE_FINI;
  1434. ret = c4iw_ref_send_wait(&rhp->rdev, skb, ep->com.wr_waitp,
  1435. qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
  1436. pr_debug("ret %d\n", ret);
  1437. return ret;
  1438. }
  1439. static void build_rtr_msg(u8 p2p_type, struct fw_ri_init *init)
  1440. {
  1441. pr_debug("p2p_type = %d\n", p2p_type);
  1442. memset(&init->u, 0, sizeof init->u);
  1443. switch (p2p_type) {
  1444. case FW_RI_INIT_P2PTYPE_RDMA_WRITE:
  1445. init->u.write.opcode = FW_RI_RDMA_WRITE_WR;
  1446. init->u.write.stag_sink = cpu_to_be32(1);
  1447. init->u.write.to_sink = cpu_to_be64(1);
  1448. init->u.write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  1449. init->u.write.len16 = DIV_ROUND_UP(sizeof init->u.write +
  1450. sizeof(struct fw_ri_immd),
  1451. 16);
  1452. break;
  1453. case FW_RI_INIT_P2PTYPE_READ_REQ:
  1454. init->u.write.opcode = FW_RI_RDMA_READ_WR;
  1455. init->u.read.stag_src = cpu_to_be32(1);
  1456. init->u.read.to_src_lo = cpu_to_be32(1);
  1457. init->u.read.stag_sink = cpu_to_be32(1);
  1458. init->u.read.to_sink_lo = cpu_to_be32(1);
  1459. init->u.read.len16 = DIV_ROUND_UP(sizeof init->u.read, 16);
  1460. break;
  1461. }
  1462. }
  1463. static int rdma_init(struct c4iw_dev *rhp, struct c4iw_qp *qhp)
  1464. {
  1465. struct fw_ri_wr *wqe;
  1466. int ret;
  1467. struct sk_buff *skb;
  1468. pr_debug("qhp %p qid 0x%x tid %u ird %u ord %u\n", qhp,
  1469. qhp->wq.sq.qid, qhp->ep->hwtid, qhp->ep->ird, qhp->ep->ord);
  1470. skb = alloc_skb(sizeof *wqe, GFP_KERNEL);
  1471. if (!skb) {
  1472. ret = -ENOMEM;
  1473. goto out;
  1474. }
  1475. ret = alloc_ird(rhp, qhp->attr.max_ird);
  1476. if (ret) {
  1477. qhp->attr.max_ird = 0;
  1478. kfree_skb(skb);
  1479. goto out;
  1480. }
  1481. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  1482. wqe = __skb_put_zero(skb, sizeof(*wqe));
  1483. wqe->op_compl = cpu_to_be32(
  1484. FW_WR_OP_V(FW_RI_INIT_WR) |
  1485. FW_WR_COMPL_F);
  1486. wqe->flowid_len16 = cpu_to_be32(
  1487. FW_WR_FLOWID_V(qhp->ep->hwtid) |
  1488. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1489. wqe->cookie = (uintptr_t)qhp->ep->com.wr_waitp;
  1490. wqe->u.init.type = FW_RI_TYPE_INIT;
  1491. wqe->u.init.mpareqbit_p2ptype =
  1492. FW_RI_WR_MPAREQBIT_V(qhp->attr.mpa_attr.initiator) |
  1493. FW_RI_WR_P2PTYPE_V(qhp->attr.mpa_attr.p2p_type);
  1494. wqe->u.init.mpa_attrs = FW_RI_MPA_IETF_ENABLE;
  1495. if (qhp->attr.mpa_attr.recv_marker_enabled)
  1496. wqe->u.init.mpa_attrs |= FW_RI_MPA_RX_MARKER_ENABLE;
  1497. if (qhp->attr.mpa_attr.xmit_marker_enabled)
  1498. wqe->u.init.mpa_attrs |= FW_RI_MPA_TX_MARKER_ENABLE;
  1499. if (qhp->attr.mpa_attr.crc_enabled)
  1500. wqe->u.init.mpa_attrs |= FW_RI_MPA_CRC_ENABLE;
  1501. wqe->u.init.qp_caps = FW_RI_QP_RDMA_READ_ENABLE |
  1502. FW_RI_QP_RDMA_WRITE_ENABLE |
  1503. FW_RI_QP_BIND_ENABLE;
  1504. if (!qhp->ibqp.uobject)
  1505. wqe->u.init.qp_caps |= FW_RI_QP_FAST_REGISTER_ENABLE |
  1506. FW_RI_QP_STAG0_ENABLE;
  1507. wqe->u.init.nrqe = cpu_to_be16(t4_rqes_posted(&qhp->wq));
  1508. wqe->u.init.pdid = cpu_to_be32(qhp->attr.pd);
  1509. wqe->u.init.qpid = cpu_to_be32(qhp->wq.sq.qid);
  1510. wqe->u.init.sq_eqid = cpu_to_be32(qhp->wq.sq.qid);
  1511. if (qhp->srq) {
  1512. wqe->u.init.rq_eqid = cpu_to_be32(FW_RI_INIT_RQEQID_SRQ |
  1513. qhp->srq->idx);
  1514. } else {
  1515. wqe->u.init.rq_eqid = cpu_to_be32(qhp->wq.rq.qid);
  1516. wqe->u.init.hwrqsize = cpu_to_be32(qhp->wq.rq.rqt_size);
  1517. wqe->u.init.hwrqaddr = cpu_to_be32(qhp->wq.rq.rqt_hwaddr -
  1518. rhp->rdev.lldi.vr->rq.start);
  1519. }
  1520. wqe->u.init.scqid = cpu_to_be32(qhp->attr.scq);
  1521. wqe->u.init.rcqid = cpu_to_be32(qhp->attr.rcq);
  1522. wqe->u.init.ord_max = cpu_to_be32(qhp->attr.max_ord);
  1523. wqe->u.init.ird_max = cpu_to_be32(qhp->attr.max_ird);
  1524. wqe->u.init.iss = cpu_to_be32(qhp->ep->snd_seq);
  1525. wqe->u.init.irs = cpu_to_be32(qhp->ep->rcv_seq);
  1526. if (qhp->attr.mpa_attr.initiator)
  1527. build_rtr_msg(qhp->attr.mpa_attr.p2p_type, &wqe->u.init);
  1528. ret = c4iw_ref_send_wait(&rhp->rdev, skb, qhp->ep->com.wr_waitp,
  1529. qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
  1530. if (!ret)
  1531. goto out;
  1532. free_ird(rhp, qhp->attr.max_ird);
  1533. out:
  1534. pr_debug("ret %d\n", ret);
  1535. return ret;
  1536. }
  1537. int c4iw_modify_qp(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1538. enum c4iw_qp_attr_mask mask,
  1539. struct c4iw_qp_attributes *attrs,
  1540. int internal)
  1541. {
  1542. int ret = 0;
  1543. struct c4iw_qp_attributes newattr = qhp->attr;
  1544. int disconnect = 0;
  1545. int terminate = 0;
  1546. int abort = 0;
  1547. int free = 0;
  1548. struct c4iw_ep *ep = NULL;
  1549. pr_debug("qhp %p sqid 0x%x rqid 0x%x ep %p state %d -> %d\n",
  1550. qhp, qhp->wq.sq.qid, qhp->wq.rq.qid, qhp->ep, qhp->attr.state,
  1551. (mask & C4IW_QP_ATTR_NEXT_STATE) ? attrs->next_state : -1);
  1552. mutex_lock(&qhp->mutex);
  1553. /* Process attr changes if in IDLE */
  1554. if (mask & C4IW_QP_ATTR_VALID_MODIFY) {
  1555. if (qhp->attr.state != C4IW_QP_STATE_IDLE) {
  1556. ret = -EIO;
  1557. goto out;
  1558. }
  1559. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_READ)
  1560. newattr.enable_rdma_read = attrs->enable_rdma_read;
  1561. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_WRITE)
  1562. newattr.enable_rdma_write = attrs->enable_rdma_write;
  1563. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_BIND)
  1564. newattr.enable_bind = attrs->enable_bind;
  1565. if (mask & C4IW_QP_ATTR_MAX_ORD) {
  1566. if (attrs->max_ord > c4iw_max_read_depth) {
  1567. ret = -EINVAL;
  1568. goto out;
  1569. }
  1570. newattr.max_ord = attrs->max_ord;
  1571. }
  1572. if (mask & C4IW_QP_ATTR_MAX_IRD) {
  1573. if (attrs->max_ird > cur_max_read_depth(rhp)) {
  1574. ret = -EINVAL;
  1575. goto out;
  1576. }
  1577. newattr.max_ird = attrs->max_ird;
  1578. }
  1579. qhp->attr = newattr;
  1580. }
  1581. if (mask & C4IW_QP_ATTR_SQ_DB) {
  1582. ret = ring_kernel_sq_db(qhp, attrs->sq_db_inc);
  1583. goto out;
  1584. }
  1585. if (mask & C4IW_QP_ATTR_RQ_DB) {
  1586. ret = ring_kernel_rq_db(qhp, attrs->rq_db_inc);
  1587. goto out;
  1588. }
  1589. if (!(mask & C4IW_QP_ATTR_NEXT_STATE))
  1590. goto out;
  1591. if (qhp->attr.state == attrs->next_state)
  1592. goto out;
  1593. switch (qhp->attr.state) {
  1594. case C4IW_QP_STATE_IDLE:
  1595. switch (attrs->next_state) {
  1596. case C4IW_QP_STATE_RTS:
  1597. if (!(mask & C4IW_QP_ATTR_LLP_STREAM_HANDLE)) {
  1598. ret = -EINVAL;
  1599. goto out;
  1600. }
  1601. if (!(mask & C4IW_QP_ATTR_MPA_ATTR)) {
  1602. ret = -EINVAL;
  1603. goto out;
  1604. }
  1605. qhp->attr.mpa_attr = attrs->mpa_attr;
  1606. qhp->attr.llp_stream_handle = attrs->llp_stream_handle;
  1607. qhp->ep = qhp->attr.llp_stream_handle;
  1608. set_state(qhp, C4IW_QP_STATE_RTS);
  1609. /*
  1610. * Ref the endpoint here and deref when we
  1611. * disassociate the endpoint from the QP. This
  1612. * happens in CLOSING->IDLE transition or *->ERROR
  1613. * transition.
  1614. */
  1615. c4iw_get_ep(&qhp->ep->com);
  1616. ret = rdma_init(rhp, qhp);
  1617. if (ret)
  1618. goto err;
  1619. break;
  1620. case C4IW_QP_STATE_ERROR:
  1621. set_state(qhp, C4IW_QP_STATE_ERROR);
  1622. flush_qp(qhp);
  1623. break;
  1624. default:
  1625. ret = -EINVAL;
  1626. goto out;
  1627. }
  1628. break;
  1629. case C4IW_QP_STATE_RTS:
  1630. switch (attrs->next_state) {
  1631. case C4IW_QP_STATE_CLOSING:
  1632. t4_set_wq_in_error(&qhp->wq, 0);
  1633. set_state(qhp, C4IW_QP_STATE_CLOSING);
  1634. ep = qhp->ep;
  1635. if (!internal) {
  1636. abort = 0;
  1637. disconnect = 1;
  1638. c4iw_get_ep(&qhp->ep->com);
  1639. }
  1640. ret = rdma_fini(rhp, qhp, ep);
  1641. if (ret)
  1642. goto err;
  1643. break;
  1644. case C4IW_QP_STATE_TERMINATE:
  1645. t4_set_wq_in_error(&qhp->wq, 0);
  1646. set_state(qhp, C4IW_QP_STATE_TERMINATE);
  1647. qhp->attr.layer_etype = attrs->layer_etype;
  1648. qhp->attr.ecode = attrs->ecode;
  1649. ep = qhp->ep;
  1650. if (!internal) {
  1651. c4iw_get_ep(&qhp->ep->com);
  1652. terminate = 1;
  1653. disconnect = 1;
  1654. } else {
  1655. terminate = qhp->attr.send_term;
  1656. ret = rdma_fini(rhp, qhp, ep);
  1657. if (ret)
  1658. goto err;
  1659. }
  1660. break;
  1661. case C4IW_QP_STATE_ERROR:
  1662. t4_set_wq_in_error(&qhp->wq, 0);
  1663. set_state(qhp, C4IW_QP_STATE_ERROR);
  1664. if (!internal) {
  1665. abort = 1;
  1666. disconnect = 1;
  1667. ep = qhp->ep;
  1668. c4iw_get_ep(&qhp->ep->com);
  1669. }
  1670. goto err;
  1671. break;
  1672. default:
  1673. ret = -EINVAL;
  1674. goto out;
  1675. }
  1676. break;
  1677. case C4IW_QP_STATE_CLOSING:
  1678. /*
  1679. * Allow kernel users to move to ERROR for qp draining.
  1680. */
  1681. if (!internal && (qhp->ibqp.uobject || attrs->next_state !=
  1682. C4IW_QP_STATE_ERROR)) {
  1683. ret = -EINVAL;
  1684. goto out;
  1685. }
  1686. switch (attrs->next_state) {
  1687. case C4IW_QP_STATE_IDLE:
  1688. flush_qp(qhp);
  1689. set_state(qhp, C4IW_QP_STATE_IDLE);
  1690. qhp->attr.llp_stream_handle = NULL;
  1691. c4iw_put_ep(&qhp->ep->com);
  1692. qhp->ep = NULL;
  1693. wake_up(&qhp->wait);
  1694. break;
  1695. case C4IW_QP_STATE_ERROR:
  1696. goto err;
  1697. default:
  1698. ret = -EINVAL;
  1699. goto err;
  1700. }
  1701. break;
  1702. case C4IW_QP_STATE_ERROR:
  1703. if (attrs->next_state != C4IW_QP_STATE_IDLE) {
  1704. ret = -EINVAL;
  1705. goto out;
  1706. }
  1707. if (!t4_sq_empty(&qhp->wq) || !t4_rq_empty(&qhp->wq)) {
  1708. ret = -EINVAL;
  1709. goto out;
  1710. }
  1711. set_state(qhp, C4IW_QP_STATE_IDLE);
  1712. break;
  1713. case C4IW_QP_STATE_TERMINATE:
  1714. if (!internal) {
  1715. ret = -EINVAL;
  1716. goto out;
  1717. }
  1718. goto err;
  1719. break;
  1720. default:
  1721. pr_err("%s in a bad state %d\n", __func__, qhp->attr.state);
  1722. ret = -EINVAL;
  1723. goto err;
  1724. break;
  1725. }
  1726. goto out;
  1727. err:
  1728. pr_debug("disassociating ep %p qpid 0x%x\n", qhp->ep,
  1729. qhp->wq.sq.qid);
  1730. /* disassociate the LLP connection */
  1731. qhp->attr.llp_stream_handle = NULL;
  1732. if (!ep)
  1733. ep = qhp->ep;
  1734. qhp->ep = NULL;
  1735. set_state(qhp, C4IW_QP_STATE_ERROR);
  1736. free = 1;
  1737. abort = 1;
  1738. flush_qp(qhp);
  1739. wake_up(&qhp->wait);
  1740. out:
  1741. mutex_unlock(&qhp->mutex);
  1742. if (terminate)
  1743. post_terminate(qhp, NULL, internal ? GFP_ATOMIC : GFP_KERNEL);
  1744. /*
  1745. * If disconnect is 1, then we need to initiate a disconnect
  1746. * on the EP. This can be a normal close (RTS->CLOSING) or
  1747. * an abnormal close (RTS/CLOSING->ERROR).
  1748. */
  1749. if (disconnect) {
  1750. c4iw_ep_disconnect(ep, abort, internal ? GFP_ATOMIC :
  1751. GFP_KERNEL);
  1752. c4iw_put_ep(&ep->com);
  1753. }
  1754. /*
  1755. * If free is 1, then we've disassociated the EP from the QP
  1756. * and we need to dereference the EP.
  1757. */
  1758. if (free)
  1759. c4iw_put_ep(&ep->com);
  1760. pr_debug("exit state %d\n", qhp->attr.state);
  1761. return ret;
  1762. }
  1763. int c4iw_destroy_qp(struct ib_qp *ib_qp)
  1764. {
  1765. struct c4iw_dev *rhp;
  1766. struct c4iw_qp *qhp;
  1767. struct c4iw_qp_attributes attrs;
  1768. qhp = to_c4iw_qp(ib_qp);
  1769. rhp = qhp->rhp;
  1770. attrs.next_state = C4IW_QP_STATE_ERROR;
  1771. if (qhp->attr.state == C4IW_QP_STATE_TERMINATE)
  1772. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 1);
  1773. else
  1774. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 0);
  1775. wait_event(qhp->wait, !qhp->ep);
  1776. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  1777. spin_lock_irq(&rhp->lock);
  1778. if (!list_empty(&qhp->db_fc_entry))
  1779. list_del_init(&qhp->db_fc_entry);
  1780. spin_unlock_irq(&rhp->lock);
  1781. free_ird(rhp, qhp->attr.max_ird);
  1782. c4iw_qp_rem_ref(ib_qp);
  1783. pr_debug("ib_qp %p qpid 0x%0x\n", ib_qp, qhp->wq.sq.qid);
  1784. return 0;
  1785. }
  1786. struct ib_qp *c4iw_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attrs,
  1787. struct ib_udata *udata)
  1788. {
  1789. struct c4iw_dev *rhp;
  1790. struct c4iw_qp *qhp;
  1791. struct c4iw_pd *php;
  1792. struct c4iw_cq *schp;
  1793. struct c4iw_cq *rchp;
  1794. struct c4iw_create_qp_resp uresp;
  1795. unsigned int sqsize, rqsize = 0;
  1796. struct c4iw_ucontext *ucontext;
  1797. int ret;
  1798. struct c4iw_mm_entry *sq_key_mm, *rq_key_mm = NULL, *sq_db_key_mm;
  1799. struct c4iw_mm_entry *rq_db_key_mm = NULL, *ma_sync_key_mm = NULL;
  1800. pr_debug("ib_pd %p\n", pd);
  1801. if (attrs->qp_type != IB_QPT_RC)
  1802. return ERR_PTR(-EINVAL);
  1803. php = to_c4iw_pd(pd);
  1804. rhp = php->rhp;
  1805. schp = get_chp(rhp, ((struct c4iw_cq *)attrs->send_cq)->cq.cqid);
  1806. rchp = get_chp(rhp, ((struct c4iw_cq *)attrs->recv_cq)->cq.cqid);
  1807. if (!schp || !rchp)
  1808. return ERR_PTR(-EINVAL);
  1809. if (attrs->cap.max_inline_data > T4_MAX_SEND_INLINE)
  1810. return ERR_PTR(-EINVAL);
  1811. if (!attrs->srq) {
  1812. if (attrs->cap.max_recv_wr > rhp->rdev.hw_queue.t4_max_rq_size)
  1813. return ERR_PTR(-E2BIG);
  1814. rqsize = attrs->cap.max_recv_wr + 1;
  1815. if (rqsize < 8)
  1816. rqsize = 8;
  1817. }
  1818. if (attrs->cap.max_send_wr > rhp->rdev.hw_queue.t4_max_sq_size)
  1819. return ERR_PTR(-E2BIG);
  1820. sqsize = attrs->cap.max_send_wr + 1;
  1821. if (sqsize < 8)
  1822. sqsize = 8;
  1823. ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
  1824. qhp = kzalloc(sizeof(*qhp), GFP_KERNEL);
  1825. if (!qhp)
  1826. return ERR_PTR(-ENOMEM);
  1827. qhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
  1828. if (!qhp->wr_waitp) {
  1829. ret = -ENOMEM;
  1830. goto err_free_qhp;
  1831. }
  1832. qhp->wq.sq.size = sqsize;
  1833. qhp->wq.sq.memsize =
  1834. (sqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  1835. sizeof(*qhp->wq.sq.queue) + 16 * sizeof(__be64);
  1836. qhp->wq.sq.flush_cidx = -1;
  1837. if (!attrs->srq) {
  1838. qhp->wq.rq.size = rqsize;
  1839. qhp->wq.rq.memsize =
  1840. (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  1841. sizeof(*qhp->wq.rq.queue);
  1842. }
  1843. if (ucontext) {
  1844. qhp->wq.sq.memsize = roundup(qhp->wq.sq.memsize, PAGE_SIZE);
  1845. if (!attrs->srq)
  1846. qhp->wq.rq.memsize =
  1847. roundup(qhp->wq.rq.memsize, PAGE_SIZE);
  1848. }
  1849. ret = create_qp(&rhp->rdev, &qhp->wq, &schp->cq, &rchp->cq,
  1850. ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
  1851. qhp->wr_waitp, !attrs->srq);
  1852. if (ret)
  1853. goto err_free_wr_wait;
  1854. attrs->cap.max_recv_wr = rqsize - 1;
  1855. attrs->cap.max_send_wr = sqsize - 1;
  1856. attrs->cap.max_inline_data = T4_MAX_SEND_INLINE;
  1857. qhp->rhp = rhp;
  1858. qhp->attr.pd = php->pdid;
  1859. qhp->attr.scq = ((struct c4iw_cq *) attrs->send_cq)->cq.cqid;
  1860. qhp->attr.rcq = ((struct c4iw_cq *) attrs->recv_cq)->cq.cqid;
  1861. qhp->attr.sq_num_entries = attrs->cap.max_send_wr;
  1862. qhp->attr.sq_max_sges = attrs->cap.max_send_sge;
  1863. qhp->attr.sq_max_sges_rdma_write = attrs->cap.max_send_sge;
  1864. if (!attrs->srq) {
  1865. qhp->attr.rq_num_entries = attrs->cap.max_recv_wr;
  1866. qhp->attr.rq_max_sges = attrs->cap.max_recv_sge;
  1867. }
  1868. qhp->attr.state = C4IW_QP_STATE_IDLE;
  1869. qhp->attr.next_state = C4IW_QP_STATE_IDLE;
  1870. qhp->attr.enable_rdma_read = 1;
  1871. qhp->attr.enable_rdma_write = 1;
  1872. qhp->attr.enable_bind = 1;
  1873. qhp->attr.max_ord = 0;
  1874. qhp->attr.max_ird = 0;
  1875. qhp->sq_sig_all = attrs->sq_sig_type == IB_SIGNAL_ALL_WR;
  1876. spin_lock_init(&qhp->lock);
  1877. mutex_init(&qhp->mutex);
  1878. init_waitqueue_head(&qhp->wait);
  1879. kref_init(&qhp->kref);
  1880. INIT_WORK(&qhp->free_work, free_qp_work);
  1881. ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.sq.qid);
  1882. if (ret)
  1883. goto err_destroy_qp;
  1884. if (udata && ucontext) {
  1885. sq_key_mm = kmalloc(sizeof(*sq_key_mm), GFP_KERNEL);
  1886. if (!sq_key_mm) {
  1887. ret = -ENOMEM;
  1888. goto err_remove_handle;
  1889. }
  1890. if (!attrs->srq) {
  1891. rq_key_mm = kmalloc(sizeof(*rq_key_mm), GFP_KERNEL);
  1892. if (!rq_key_mm) {
  1893. ret = -ENOMEM;
  1894. goto err_free_sq_key;
  1895. }
  1896. }
  1897. sq_db_key_mm = kmalloc(sizeof(*sq_db_key_mm), GFP_KERNEL);
  1898. if (!sq_db_key_mm) {
  1899. ret = -ENOMEM;
  1900. goto err_free_rq_key;
  1901. }
  1902. if (!attrs->srq) {
  1903. rq_db_key_mm =
  1904. kmalloc(sizeof(*rq_db_key_mm), GFP_KERNEL);
  1905. if (!rq_db_key_mm) {
  1906. ret = -ENOMEM;
  1907. goto err_free_sq_db_key;
  1908. }
  1909. }
  1910. memset(&uresp, 0, sizeof(uresp));
  1911. if (t4_sq_onchip(&qhp->wq.sq)) {
  1912. ma_sync_key_mm = kmalloc(sizeof(*ma_sync_key_mm),
  1913. GFP_KERNEL);
  1914. if (!ma_sync_key_mm) {
  1915. ret = -ENOMEM;
  1916. goto err_free_rq_db_key;
  1917. }
  1918. uresp.flags = C4IW_QPF_ONCHIP;
  1919. }
  1920. if (rhp->rdev.lldi.write_w_imm_support)
  1921. uresp.flags |= C4IW_QPF_WRITE_W_IMM;
  1922. uresp.qid_mask = rhp->rdev.qpmask;
  1923. uresp.sqid = qhp->wq.sq.qid;
  1924. uresp.sq_size = qhp->wq.sq.size;
  1925. uresp.sq_memsize = qhp->wq.sq.memsize;
  1926. if (!attrs->srq) {
  1927. uresp.rqid = qhp->wq.rq.qid;
  1928. uresp.rq_size = qhp->wq.rq.size;
  1929. uresp.rq_memsize = qhp->wq.rq.memsize;
  1930. }
  1931. spin_lock(&ucontext->mmap_lock);
  1932. if (ma_sync_key_mm) {
  1933. uresp.ma_sync_key = ucontext->key;
  1934. ucontext->key += PAGE_SIZE;
  1935. }
  1936. uresp.sq_key = ucontext->key;
  1937. ucontext->key += PAGE_SIZE;
  1938. if (!attrs->srq) {
  1939. uresp.rq_key = ucontext->key;
  1940. ucontext->key += PAGE_SIZE;
  1941. }
  1942. uresp.sq_db_gts_key = ucontext->key;
  1943. ucontext->key += PAGE_SIZE;
  1944. if (!attrs->srq) {
  1945. uresp.rq_db_gts_key = ucontext->key;
  1946. ucontext->key += PAGE_SIZE;
  1947. }
  1948. spin_unlock(&ucontext->mmap_lock);
  1949. ret = ib_copy_to_udata(udata, &uresp, sizeof uresp);
  1950. if (ret)
  1951. goto err_free_ma_sync_key;
  1952. sq_key_mm->key = uresp.sq_key;
  1953. sq_key_mm->addr = qhp->wq.sq.phys_addr;
  1954. sq_key_mm->len = PAGE_ALIGN(qhp->wq.sq.memsize);
  1955. insert_mmap(ucontext, sq_key_mm);
  1956. if (!attrs->srq) {
  1957. rq_key_mm->key = uresp.rq_key;
  1958. rq_key_mm->addr = virt_to_phys(qhp->wq.rq.queue);
  1959. rq_key_mm->len = PAGE_ALIGN(qhp->wq.rq.memsize);
  1960. insert_mmap(ucontext, rq_key_mm);
  1961. }
  1962. sq_db_key_mm->key = uresp.sq_db_gts_key;
  1963. sq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.sq.bar2_pa;
  1964. sq_db_key_mm->len = PAGE_SIZE;
  1965. insert_mmap(ucontext, sq_db_key_mm);
  1966. if (!attrs->srq) {
  1967. rq_db_key_mm->key = uresp.rq_db_gts_key;
  1968. rq_db_key_mm->addr =
  1969. (u64)(unsigned long)qhp->wq.rq.bar2_pa;
  1970. rq_db_key_mm->len = PAGE_SIZE;
  1971. insert_mmap(ucontext, rq_db_key_mm);
  1972. }
  1973. if (ma_sync_key_mm) {
  1974. ma_sync_key_mm->key = uresp.ma_sync_key;
  1975. ma_sync_key_mm->addr =
  1976. (pci_resource_start(rhp->rdev.lldi.pdev, 0) +
  1977. PCIE_MA_SYNC_A) & PAGE_MASK;
  1978. ma_sync_key_mm->len = PAGE_SIZE;
  1979. insert_mmap(ucontext, ma_sync_key_mm);
  1980. }
  1981. c4iw_get_ucontext(ucontext);
  1982. qhp->ucontext = ucontext;
  1983. }
  1984. if (!attrs->srq) {
  1985. qhp->wq.qp_errp =
  1986. &qhp->wq.rq.queue[qhp->wq.rq.size].status.qp_err;
  1987. } else {
  1988. qhp->wq.qp_errp =
  1989. &qhp->wq.sq.queue[qhp->wq.sq.size].status.qp_err;
  1990. qhp->wq.srqidxp =
  1991. &qhp->wq.sq.queue[qhp->wq.sq.size].status.srqidx;
  1992. }
  1993. qhp->ibqp.qp_num = qhp->wq.sq.qid;
  1994. if (attrs->srq)
  1995. qhp->srq = to_c4iw_srq(attrs->srq);
  1996. INIT_LIST_HEAD(&qhp->db_fc_entry);
  1997. pr_debug("sq id %u size %u memsize %zu num_entries %u rq id %u size %u memsize %zu num_entries %u\n",
  1998. qhp->wq.sq.qid, qhp->wq.sq.size, qhp->wq.sq.memsize,
  1999. attrs->cap.max_send_wr, qhp->wq.rq.qid, qhp->wq.rq.size,
  2000. qhp->wq.rq.memsize, attrs->cap.max_recv_wr);
  2001. return &qhp->ibqp;
  2002. err_free_ma_sync_key:
  2003. kfree(ma_sync_key_mm);
  2004. err_free_rq_db_key:
  2005. if (!attrs->srq)
  2006. kfree(rq_db_key_mm);
  2007. err_free_sq_db_key:
  2008. kfree(sq_db_key_mm);
  2009. err_free_rq_key:
  2010. if (!attrs->srq)
  2011. kfree(rq_key_mm);
  2012. err_free_sq_key:
  2013. kfree(sq_key_mm);
  2014. err_remove_handle:
  2015. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  2016. err_destroy_qp:
  2017. destroy_qp(&rhp->rdev, &qhp->wq,
  2018. ucontext ? &ucontext->uctx : &rhp->rdev.uctx, !attrs->srq);
  2019. err_free_wr_wait:
  2020. c4iw_put_wr_wait(qhp->wr_waitp);
  2021. err_free_qhp:
  2022. kfree(qhp);
  2023. return ERR_PTR(ret);
  2024. }
  2025. int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2026. int attr_mask, struct ib_udata *udata)
  2027. {
  2028. struct c4iw_dev *rhp;
  2029. struct c4iw_qp *qhp;
  2030. enum c4iw_qp_attr_mask mask = 0;
  2031. struct c4iw_qp_attributes attrs;
  2032. pr_debug("ib_qp %p\n", ibqp);
  2033. /* iwarp does not support the RTR state */
  2034. if ((attr_mask & IB_QP_STATE) && (attr->qp_state == IB_QPS_RTR))
  2035. attr_mask &= ~IB_QP_STATE;
  2036. /* Make sure we still have something left to do */
  2037. if (!attr_mask)
  2038. return 0;
  2039. memset(&attrs, 0, sizeof attrs);
  2040. qhp = to_c4iw_qp(ibqp);
  2041. rhp = qhp->rhp;
  2042. attrs.next_state = c4iw_convert_state(attr->qp_state);
  2043. attrs.enable_rdma_read = (attr->qp_access_flags &
  2044. IB_ACCESS_REMOTE_READ) ? 1 : 0;
  2045. attrs.enable_rdma_write = (attr->qp_access_flags &
  2046. IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
  2047. attrs.enable_bind = (attr->qp_access_flags & IB_ACCESS_MW_BIND) ? 1 : 0;
  2048. mask |= (attr_mask & IB_QP_STATE) ? C4IW_QP_ATTR_NEXT_STATE : 0;
  2049. mask |= (attr_mask & IB_QP_ACCESS_FLAGS) ?
  2050. (C4IW_QP_ATTR_ENABLE_RDMA_READ |
  2051. C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
  2052. C4IW_QP_ATTR_ENABLE_RDMA_BIND) : 0;
  2053. /*
  2054. * Use SQ_PSN and RQ_PSN to pass in IDX_INC values for
  2055. * ringing the queue db when we're in DB_FULL mode.
  2056. * Only allow this on T4 devices.
  2057. */
  2058. attrs.sq_db_inc = attr->sq_psn;
  2059. attrs.rq_db_inc = attr->rq_psn;
  2060. mask |= (attr_mask & IB_QP_SQ_PSN) ? C4IW_QP_ATTR_SQ_DB : 0;
  2061. mask |= (attr_mask & IB_QP_RQ_PSN) ? C4IW_QP_ATTR_RQ_DB : 0;
  2062. if (!is_t4(to_c4iw_qp(ibqp)->rhp->rdev.lldi.adapter_type) &&
  2063. (mask & (C4IW_QP_ATTR_SQ_DB|C4IW_QP_ATTR_RQ_DB)))
  2064. return -EINVAL;
  2065. return c4iw_modify_qp(rhp, qhp, mask, &attrs, 0);
  2066. }
  2067. struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn)
  2068. {
  2069. pr_debug("ib_dev %p qpn 0x%x\n", dev, qpn);
  2070. return (struct ib_qp *)get_qhp(to_c4iw_dev(dev), qpn);
  2071. }
  2072. void c4iw_dispatch_srq_limit_reached_event(struct c4iw_srq *srq)
  2073. {
  2074. struct ib_event event = {};
  2075. event.device = &srq->rhp->ibdev;
  2076. event.element.srq = &srq->ibsrq;
  2077. event.event = IB_EVENT_SRQ_LIMIT_REACHED;
  2078. ib_dispatch_event(&event);
  2079. }
  2080. int c4iw_modify_srq(struct ib_srq *ib_srq, struct ib_srq_attr *attr,
  2081. enum ib_srq_attr_mask srq_attr_mask,
  2082. struct ib_udata *udata)
  2083. {
  2084. struct c4iw_srq *srq = to_c4iw_srq(ib_srq);
  2085. int ret = 0;
  2086. /*
  2087. * XXX 0 mask == a SW interrupt for srq_limit reached...
  2088. */
  2089. if (udata && !srq_attr_mask) {
  2090. c4iw_dispatch_srq_limit_reached_event(srq);
  2091. goto out;
  2092. }
  2093. /* no support for this yet */
  2094. if (srq_attr_mask & IB_SRQ_MAX_WR) {
  2095. ret = -EINVAL;
  2096. goto out;
  2097. }
  2098. if (!udata && (srq_attr_mask & IB_SRQ_LIMIT)) {
  2099. srq->armed = true;
  2100. srq->srq_limit = attr->srq_limit;
  2101. }
  2102. out:
  2103. return ret;
  2104. }
  2105. int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2106. int attr_mask, struct ib_qp_init_attr *init_attr)
  2107. {
  2108. struct c4iw_qp *qhp = to_c4iw_qp(ibqp);
  2109. memset(attr, 0, sizeof *attr);
  2110. memset(init_attr, 0, sizeof *init_attr);
  2111. attr->qp_state = to_ib_qp_state(qhp->attr.state);
  2112. init_attr->cap.max_send_wr = qhp->attr.sq_num_entries;
  2113. init_attr->cap.max_recv_wr = qhp->attr.rq_num_entries;
  2114. init_attr->cap.max_send_sge = qhp->attr.sq_max_sges;
  2115. init_attr->cap.max_recv_sge = qhp->attr.sq_max_sges;
  2116. init_attr->cap.max_inline_data = T4_MAX_SEND_INLINE;
  2117. init_attr->sq_sig_type = qhp->sq_sig_all ? IB_SIGNAL_ALL_WR : 0;
  2118. return 0;
  2119. }
  2120. static void free_srq_queue(struct c4iw_srq *srq, struct c4iw_dev_ucontext *uctx,
  2121. struct c4iw_wr_wait *wr_waitp)
  2122. {
  2123. struct c4iw_rdev *rdev = &srq->rhp->rdev;
  2124. struct sk_buff *skb = srq->destroy_skb;
  2125. struct t4_srq *wq = &srq->wq;
  2126. struct fw_ri_res_wr *res_wr;
  2127. struct fw_ri_res *res;
  2128. int wr_len;
  2129. wr_len = sizeof(*res_wr) + sizeof(*res);
  2130. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  2131. res_wr = (struct fw_ri_res_wr *)__skb_put(skb, wr_len);
  2132. memset(res_wr, 0, wr_len);
  2133. res_wr->op_nres = cpu_to_be32(FW_WR_OP_V(FW_RI_RES_WR) |
  2134. FW_RI_RES_WR_NRES_V(1) |
  2135. FW_WR_COMPL_F);
  2136. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  2137. res_wr->cookie = (uintptr_t)wr_waitp;
  2138. res = res_wr->res;
  2139. res->u.srq.restype = FW_RI_RES_TYPE_SRQ;
  2140. res->u.srq.op = FW_RI_RES_OP_RESET;
  2141. res->u.srq.srqid = cpu_to_be32(srq->idx);
  2142. res->u.srq.eqid = cpu_to_be32(wq->qid);
  2143. c4iw_init_wr_wait(wr_waitp);
  2144. c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, 0, __func__);
  2145. dma_free_coherent(&rdev->lldi.pdev->dev,
  2146. wq->memsize, wq->queue,
  2147. pci_unmap_addr(wq, mapping));
  2148. c4iw_rqtpool_free(rdev, wq->rqt_hwaddr, wq->rqt_size);
  2149. kfree(wq->sw_rq);
  2150. c4iw_put_qpid(rdev, wq->qid, uctx);
  2151. }
  2152. static int alloc_srq_queue(struct c4iw_srq *srq, struct c4iw_dev_ucontext *uctx,
  2153. struct c4iw_wr_wait *wr_waitp)
  2154. {
  2155. struct c4iw_rdev *rdev = &srq->rhp->rdev;
  2156. int user = (uctx != &rdev->uctx);
  2157. struct t4_srq *wq = &srq->wq;
  2158. struct fw_ri_res_wr *res_wr;
  2159. struct fw_ri_res *res;
  2160. struct sk_buff *skb;
  2161. int wr_len;
  2162. int eqsize;
  2163. int ret = -ENOMEM;
  2164. wq->qid = c4iw_get_qpid(rdev, uctx);
  2165. if (!wq->qid)
  2166. goto err;
  2167. if (!user) {
  2168. wq->sw_rq = kcalloc(wq->size, sizeof(*wq->sw_rq),
  2169. GFP_KERNEL);
  2170. if (!wq->sw_rq)
  2171. goto err_put_qpid;
  2172. wq->pending_wrs = kcalloc(srq->wq.size,
  2173. sizeof(*srq->wq.pending_wrs),
  2174. GFP_KERNEL);
  2175. if (!wq->pending_wrs)
  2176. goto err_free_sw_rq;
  2177. }
  2178. wq->rqt_size = wq->size;
  2179. wq->rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rqt_size);
  2180. if (!wq->rqt_hwaddr)
  2181. goto err_free_pending_wrs;
  2182. wq->rqt_abs_idx = (wq->rqt_hwaddr - rdev->lldi.vr->rq.start) >>
  2183. T4_RQT_ENTRY_SHIFT;
  2184. wq->queue = dma_alloc_coherent(&rdev->lldi.pdev->dev,
  2185. wq->memsize, &wq->dma_addr,
  2186. GFP_KERNEL);
  2187. if (!wq->queue)
  2188. goto err_free_rqtpool;
  2189. memset(wq->queue, 0, wq->memsize);
  2190. pci_unmap_addr_set(wq, mapping, wq->dma_addr);
  2191. wq->bar2_va = c4iw_bar2_addrs(rdev, wq->qid, T4_BAR2_QTYPE_EGRESS,
  2192. &wq->bar2_qid,
  2193. user ? &wq->bar2_pa : NULL);
  2194. /*
  2195. * User mode must have bar2 access.
  2196. */
  2197. if (user && !wq->bar2_va) {
  2198. pr_warn(MOD "%s: srqid %u not in BAR2 range.\n",
  2199. pci_name(rdev->lldi.pdev), wq->qid);
  2200. ret = -EINVAL;
  2201. goto err_free_queue;
  2202. }
  2203. /* build fw_ri_res_wr */
  2204. wr_len = sizeof(*res_wr) + sizeof(*res);
  2205. skb = alloc_skb(wr_len, GFP_KERNEL | __GFP_NOFAIL);
  2206. if (!skb)
  2207. goto err_free_queue;
  2208. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  2209. res_wr = (struct fw_ri_res_wr *)__skb_put(skb, wr_len);
  2210. memset(res_wr, 0, wr_len);
  2211. res_wr->op_nres = cpu_to_be32(FW_WR_OP_V(FW_RI_RES_WR) |
  2212. FW_RI_RES_WR_NRES_V(1) |
  2213. FW_WR_COMPL_F);
  2214. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  2215. res_wr->cookie = (uintptr_t)wr_waitp;
  2216. res = res_wr->res;
  2217. res->u.srq.restype = FW_RI_RES_TYPE_SRQ;
  2218. res->u.srq.op = FW_RI_RES_OP_WRITE;
  2219. /*
  2220. * eqsize is the number of 64B entries plus the status page size.
  2221. */
  2222. eqsize = wq->size * T4_RQ_NUM_SLOTS +
  2223. rdev->hw_queue.t4_eq_status_entries;
  2224. res->u.srq.eqid = cpu_to_be32(wq->qid);
  2225. res->u.srq.fetchszm_to_iqid =
  2226. /* no host cidx updates */
  2227. cpu_to_be32(FW_RI_RES_WR_HOSTFCMODE_V(0) |
  2228. FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
  2229. FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
  2230. FW_RI_RES_WR_FETCHRO_V(0)); /* relaxed_ordering */
  2231. res->u.srq.dcaen_to_eqsize =
  2232. cpu_to_be32(FW_RI_RES_WR_DCAEN_V(0) |
  2233. FW_RI_RES_WR_DCACPU_V(0) |
  2234. FW_RI_RES_WR_FBMIN_V(2) |
  2235. FW_RI_RES_WR_FBMAX_V(3) |
  2236. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  2237. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  2238. FW_RI_RES_WR_EQSIZE_V(eqsize));
  2239. res->u.srq.eqaddr = cpu_to_be64(wq->dma_addr);
  2240. res->u.srq.srqid = cpu_to_be32(srq->idx);
  2241. res->u.srq.pdid = cpu_to_be32(srq->pdid);
  2242. res->u.srq.hwsrqsize = cpu_to_be32(wq->rqt_size);
  2243. res->u.srq.hwsrqaddr = cpu_to_be32(wq->rqt_hwaddr -
  2244. rdev->lldi.vr->rq.start);
  2245. c4iw_init_wr_wait(wr_waitp);
  2246. ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, wq->qid, __func__);
  2247. if (ret)
  2248. goto err_free_queue;
  2249. pr_debug("%s srq %u eqid %u pdid %u queue va %p pa 0x%llx\n"
  2250. " bar2_addr %p rqt addr 0x%x size %d\n",
  2251. __func__, srq->idx, wq->qid, srq->pdid, wq->queue,
  2252. (u64)virt_to_phys(wq->queue), wq->bar2_va,
  2253. wq->rqt_hwaddr, wq->rqt_size);
  2254. return 0;
  2255. err_free_queue:
  2256. dma_free_coherent(&rdev->lldi.pdev->dev,
  2257. wq->memsize, wq->queue,
  2258. pci_unmap_addr(wq, mapping));
  2259. err_free_rqtpool:
  2260. c4iw_rqtpool_free(rdev, wq->rqt_hwaddr, wq->rqt_size);
  2261. err_free_pending_wrs:
  2262. if (!user)
  2263. kfree(wq->pending_wrs);
  2264. err_free_sw_rq:
  2265. if (!user)
  2266. kfree(wq->sw_rq);
  2267. err_put_qpid:
  2268. c4iw_put_qpid(rdev, wq->qid, uctx);
  2269. err:
  2270. return ret;
  2271. }
  2272. void c4iw_copy_wr_to_srq(struct t4_srq *srq, union t4_recv_wr *wqe, u8 len16)
  2273. {
  2274. u64 *src, *dst;
  2275. src = (u64 *)wqe;
  2276. dst = (u64 *)((u8 *)srq->queue + srq->wq_pidx * T4_EQ_ENTRY_SIZE);
  2277. while (len16) {
  2278. *dst++ = *src++;
  2279. if (dst >= (u64 *)&srq->queue[srq->size])
  2280. dst = (u64 *)srq->queue;
  2281. *dst++ = *src++;
  2282. if (dst >= (u64 *)&srq->queue[srq->size])
  2283. dst = (u64 *)srq->queue;
  2284. len16--;
  2285. }
  2286. }
  2287. struct ib_srq *c4iw_create_srq(struct ib_pd *pd, struct ib_srq_init_attr *attrs,
  2288. struct ib_udata *udata)
  2289. {
  2290. struct c4iw_dev *rhp;
  2291. struct c4iw_srq *srq;
  2292. struct c4iw_pd *php;
  2293. struct c4iw_create_srq_resp uresp;
  2294. struct c4iw_ucontext *ucontext;
  2295. struct c4iw_mm_entry *srq_key_mm, *srq_db_key_mm;
  2296. int rqsize;
  2297. int ret;
  2298. int wr_len;
  2299. pr_debug("%s ib_pd %p\n", __func__, pd);
  2300. php = to_c4iw_pd(pd);
  2301. rhp = php->rhp;
  2302. if (!rhp->rdev.lldi.vr->srq.size)
  2303. return ERR_PTR(-EINVAL);
  2304. if (attrs->attr.max_wr > rhp->rdev.hw_queue.t4_max_rq_size)
  2305. return ERR_PTR(-E2BIG);
  2306. if (attrs->attr.max_sge > T4_MAX_RECV_SGE)
  2307. return ERR_PTR(-E2BIG);
  2308. /*
  2309. * SRQ RQT and RQ must be a power of 2 and at least 16 deep.
  2310. */
  2311. rqsize = attrs->attr.max_wr + 1;
  2312. rqsize = roundup_pow_of_two(max_t(u16, rqsize, 16));
  2313. ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
  2314. srq = kzalloc(sizeof(*srq), GFP_KERNEL);
  2315. if (!srq)
  2316. return ERR_PTR(-ENOMEM);
  2317. srq->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
  2318. if (!srq->wr_waitp) {
  2319. ret = -ENOMEM;
  2320. goto err_free_srq;
  2321. }
  2322. srq->idx = c4iw_alloc_srq_idx(&rhp->rdev);
  2323. if (srq->idx < 0) {
  2324. ret = -ENOMEM;
  2325. goto err_free_wr_wait;
  2326. }
  2327. wr_len = sizeof(struct fw_ri_res_wr) + sizeof(struct fw_ri_res);
  2328. srq->destroy_skb = alloc_skb(wr_len, GFP_KERNEL);
  2329. if (!srq->destroy_skb) {
  2330. ret = -ENOMEM;
  2331. goto err_free_srq_idx;
  2332. }
  2333. srq->rhp = rhp;
  2334. srq->pdid = php->pdid;
  2335. srq->wq.size = rqsize;
  2336. srq->wq.memsize =
  2337. (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  2338. sizeof(*srq->wq.queue);
  2339. if (ucontext)
  2340. srq->wq.memsize = roundup(srq->wq.memsize, PAGE_SIZE);
  2341. ret = alloc_srq_queue(srq, ucontext ? &ucontext->uctx :
  2342. &rhp->rdev.uctx, srq->wr_waitp);
  2343. if (ret)
  2344. goto err_free_skb;
  2345. attrs->attr.max_wr = rqsize - 1;
  2346. if (CHELSIO_CHIP_VERSION(rhp->rdev.lldi.adapter_type) > CHELSIO_T6)
  2347. srq->flags = T4_SRQ_LIMIT_SUPPORT;
  2348. ret = insert_handle(rhp, &rhp->qpidr, srq, srq->wq.qid);
  2349. if (ret)
  2350. goto err_free_queue;
  2351. if (udata) {
  2352. srq_key_mm = kmalloc(sizeof(*srq_key_mm), GFP_KERNEL);
  2353. if (!srq_key_mm) {
  2354. ret = -ENOMEM;
  2355. goto err_remove_handle;
  2356. }
  2357. srq_db_key_mm = kmalloc(sizeof(*srq_db_key_mm), GFP_KERNEL);
  2358. if (!srq_db_key_mm) {
  2359. ret = -ENOMEM;
  2360. goto err_free_srq_key_mm;
  2361. }
  2362. memset(&uresp, 0, sizeof(uresp));
  2363. uresp.flags = srq->flags;
  2364. uresp.qid_mask = rhp->rdev.qpmask;
  2365. uresp.srqid = srq->wq.qid;
  2366. uresp.srq_size = srq->wq.size;
  2367. uresp.srq_memsize = srq->wq.memsize;
  2368. uresp.rqt_abs_idx = srq->wq.rqt_abs_idx;
  2369. spin_lock(&ucontext->mmap_lock);
  2370. uresp.srq_key = ucontext->key;
  2371. ucontext->key += PAGE_SIZE;
  2372. uresp.srq_db_gts_key = ucontext->key;
  2373. ucontext->key += PAGE_SIZE;
  2374. spin_unlock(&ucontext->mmap_lock);
  2375. ret = ib_copy_to_udata(udata, &uresp, sizeof(uresp));
  2376. if (ret)
  2377. goto err_free_srq_db_key_mm;
  2378. srq_key_mm->key = uresp.srq_key;
  2379. srq_key_mm->addr = virt_to_phys(srq->wq.queue);
  2380. srq_key_mm->len = PAGE_ALIGN(srq->wq.memsize);
  2381. insert_mmap(ucontext, srq_key_mm);
  2382. srq_db_key_mm->key = uresp.srq_db_gts_key;
  2383. srq_db_key_mm->addr = (u64)(unsigned long)srq->wq.bar2_pa;
  2384. srq_db_key_mm->len = PAGE_SIZE;
  2385. insert_mmap(ucontext, srq_db_key_mm);
  2386. }
  2387. pr_debug("%s srq qid %u idx %u size %u memsize %lu num_entries %u\n",
  2388. __func__, srq->wq.qid, srq->idx, srq->wq.size,
  2389. (unsigned long)srq->wq.memsize, attrs->attr.max_wr);
  2390. spin_lock_init(&srq->lock);
  2391. return &srq->ibsrq;
  2392. err_free_srq_db_key_mm:
  2393. kfree(srq_db_key_mm);
  2394. err_free_srq_key_mm:
  2395. kfree(srq_key_mm);
  2396. err_remove_handle:
  2397. remove_handle(rhp, &rhp->qpidr, srq->wq.qid);
  2398. err_free_queue:
  2399. free_srq_queue(srq, ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
  2400. srq->wr_waitp);
  2401. err_free_skb:
  2402. if (srq->destroy_skb)
  2403. kfree_skb(srq->destroy_skb);
  2404. err_free_srq_idx:
  2405. c4iw_free_srq_idx(&rhp->rdev, srq->idx);
  2406. err_free_wr_wait:
  2407. c4iw_put_wr_wait(srq->wr_waitp);
  2408. err_free_srq:
  2409. kfree(srq);
  2410. return ERR_PTR(ret);
  2411. }
  2412. int c4iw_destroy_srq(struct ib_srq *ibsrq)
  2413. {
  2414. struct c4iw_dev *rhp;
  2415. struct c4iw_srq *srq;
  2416. struct c4iw_ucontext *ucontext;
  2417. srq = to_c4iw_srq(ibsrq);
  2418. rhp = srq->rhp;
  2419. pr_debug("%s id %d\n", __func__, srq->wq.qid);
  2420. remove_handle(rhp, &rhp->qpidr, srq->wq.qid);
  2421. ucontext = ibsrq->uobject ?
  2422. to_c4iw_ucontext(ibsrq->uobject->context) : NULL;
  2423. free_srq_queue(srq, ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
  2424. srq->wr_waitp);
  2425. c4iw_free_srq_idx(&rhp->rdev, srq->idx);
  2426. c4iw_put_wr_wait(srq->wr_waitp);
  2427. kfree(srq);
  2428. return 0;
  2429. }