gfx_v9_0.c 144 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  61. {
  62. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  64. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  66. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  68. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  70. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  72. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  74. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  76. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  78. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  80. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  82. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  84. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  86. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  87. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  88. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  90. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  91. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  92. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  94. };
  95. static const u32 golden_settings_gc_9_0[] =
  96. {
  97. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  98. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  99. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  100. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  101. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  102. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  103. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  104. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  105. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  106. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  107. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  108. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  109. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  110. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  111. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
  112. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  113. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  114. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  115. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  116. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
  117. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  118. };
  119. static const u32 golden_settings_gc_9_0_vg10[] =
  120. {
  121. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  122. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  123. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  124. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  125. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  126. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  127. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
  128. };
  129. static const u32 golden_settings_gc_9_1[] =
  130. {
  131. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  132. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  133. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  134. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  135. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  136. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  137. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  138. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  139. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  140. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  141. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  142. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  143. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  144. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  145. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  146. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  147. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  148. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  149. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  150. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
  151. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  152. };
  153. static const u32 golden_settings_gc_9_1_rv1[] =
  154. {
  155. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  156. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
  157. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
  158. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
  159. SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
  160. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  161. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  162. };
  163. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  164. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  165. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  166. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  167. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  168. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  169. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  170. struct amdgpu_cu_info *cu_info);
  171. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  172. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  173. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  174. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  175. {
  176. switch (adev->asic_type) {
  177. case CHIP_VEGA10:
  178. amdgpu_program_register_sequence(adev,
  179. golden_settings_gc_9_0,
  180. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  181. amdgpu_program_register_sequence(adev,
  182. golden_settings_gc_9_0_vg10,
  183. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  184. break;
  185. case CHIP_RAVEN:
  186. amdgpu_program_register_sequence(adev,
  187. golden_settings_gc_9_1,
  188. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  189. amdgpu_program_register_sequence(adev,
  190. golden_settings_gc_9_1_rv1,
  191. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  192. break;
  193. default:
  194. break;
  195. }
  196. }
  197. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  198. {
  199. adev->gfx.scratch.num_reg = 7;
  200. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  201. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  202. }
  203. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  204. bool wc, uint32_t reg, uint32_t val)
  205. {
  206. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  207. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  208. WRITE_DATA_DST_SEL(0) |
  209. (wc ? WR_CONFIRM : 0));
  210. amdgpu_ring_write(ring, reg);
  211. amdgpu_ring_write(ring, 0);
  212. amdgpu_ring_write(ring, val);
  213. }
  214. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  215. int mem_space, int opt, uint32_t addr0,
  216. uint32_t addr1, uint32_t ref, uint32_t mask,
  217. uint32_t inv)
  218. {
  219. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  220. amdgpu_ring_write(ring,
  221. /* memory (1) or register (0) */
  222. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  223. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  224. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  225. WAIT_REG_MEM_ENGINE(eng_sel)));
  226. if (mem_space)
  227. BUG_ON(addr0 & 0x3); /* Dword align */
  228. amdgpu_ring_write(ring, addr0);
  229. amdgpu_ring_write(ring, addr1);
  230. amdgpu_ring_write(ring, ref);
  231. amdgpu_ring_write(ring, mask);
  232. amdgpu_ring_write(ring, inv); /* poll interval */
  233. }
  234. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  235. {
  236. struct amdgpu_device *adev = ring->adev;
  237. uint32_t scratch;
  238. uint32_t tmp = 0;
  239. unsigned i;
  240. int r;
  241. r = amdgpu_gfx_scratch_get(adev, &scratch);
  242. if (r) {
  243. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  244. return r;
  245. }
  246. WREG32(scratch, 0xCAFEDEAD);
  247. r = amdgpu_ring_alloc(ring, 3);
  248. if (r) {
  249. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  250. ring->idx, r);
  251. amdgpu_gfx_scratch_free(adev, scratch);
  252. return r;
  253. }
  254. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  255. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  256. amdgpu_ring_write(ring, 0xDEADBEEF);
  257. amdgpu_ring_commit(ring);
  258. for (i = 0; i < adev->usec_timeout; i++) {
  259. tmp = RREG32(scratch);
  260. if (tmp == 0xDEADBEEF)
  261. break;
  262. DRM_UDELAY(1);
  263. }
  264. if (i < adev->usec_timeout) {
  265. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  266. ring->idx, i);
  267. } else {
  268. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  269. ring->idx, scratch, tmp);
  270. r = -EINVAL;
  271. }
  272. amdgpu_gfx_scratch_free(adev, scratch);
  273. return r;
  274. }
  275. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  276. {
  277. struct amdgpu_device *adev = ring->adev;
  278. struct amdgpu_ib ib;
  279. struct dma_fence *f = NULL;
  280. uint32_t scratch;
  281. uint32_t tmp = 0;
  282. long r;
  283. r = amdgpu_gfx_scratch_get(adev, &scratch);
  284. if (r) {
  285. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  286. return r;
  287. }
  288. WREG32(scratch, 0xCAFEDEAD);
  289. memset(&ib, 0, sizeof(ib));
  290. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  291. if (r) {
  292. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  293. goto err1;
  294. }
  295. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  296. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  297. ib.ptr[2] = 0xDEADBEEF;
  298. ib.length_dw = 3;
  299. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  300. if (r)
  301. goto err2;
  302. r = dma_fence_wait_timeout(f, false, timeout);
  303. if (r == 0) {
  304. DRM_ERROR("amdgpu: IB test timed out.\n");
  305. r = -ETIMEDOUT;
  306. goto err2;
  307. } else if (r < 0) {
  308. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  309. goto err2;
  310. }
  311. tmp = RREG32(scratch);
  312. if (tmp == 0xDEADBEEF) {
  313. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  314. r = 0;
  315. } else {
  316. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  317. scratch, tmp);
  318. r = -EINVAL;
  319. }
  320. err2:
  321. amdgpu_ib_free(adev, &ib, NULL);
  322. dma_fence_put(f);
  323. err1:
  324. amdgpu_gfx_scratch_free(adev, scratch);
  325. return r;
  326. }
  327. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  328. {
  329. const char *chip_name;
  330. char fw_name[30];
  331. int err;
  332. struct amdgpu_firmware_info *info = NULL;
  333. const struct common_firmware_header *header = NULL;
  334. const struct gfx_firmware_header_v1_0 *cp_hdr;
  335. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  336. unsigned int *tmp = NULL;
  337. unsigned int i = 0;
  338. DRM_DEBUG("\n");
  339. switch (adev->asic_type) {
  340. case CHIP_VEGA10:
  341. chip_name = "vega10";
  342. break;
  343. case CHIP_RAVEN:
  344. chip_name = "raven";
  345. break;
  346. default:
  347. BUG();
  348. }
  349. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  350. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  351. if (err)
  352. goto out;
  353. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  354. if (err)
  355. goto out;
  356. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  357. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  358. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  359. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  360. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  361. if (err)
  362. goto out;
  363. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  364. if (err)
  365. goto out;
  366. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  367. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  368. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  369. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  370. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  371. if (err)
  372. goto out;
  373. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  374. if (err)
  375. goto out;
  376. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  377. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  378. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  379. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  380. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  381. if (err)
  382. goto out;
  383. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  384. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  385. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  386. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  387. adev->gfx.rlc.save_and_restore_offset =
  388. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  389. adev->gfx.rlc.clear_state_descriptor_offset =
  390. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  391. adev->gfx.rlc.avail_scratch_ram_locations =
  392. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  393. adev->gfx.rlc.reg_restore_list_size =
  394. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  395. adev->gfx.rlc.reg_list_format_start =
  396. le32_to_cpu(rlc_hdr->reg_list_format_start);
  397. adev->gfx.rlc.reg_list_format_separate_start =
  398. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  399. adev->gfx.rlc.starting_offsets_start =
  400. le32_to_cpu(rlc_hdr->starting_offsets_start);
  401. adev->gfx.rlc.reg_list_format_size_bytes =
  402. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  403. adev->gfx.rlc.reg_list_size_bytes =
  404. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  405. adev->gfx.rlc.register_list_format =
  406. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  407. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  408. if (!adev->gfx.rlc.register_list_format) {
  409. err = -ENOMEM;
  410. goto out;
  411. }
  412. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  413. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  414. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  415. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  416. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  417. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  418. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  419. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  420. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  421. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  422. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  423. if (err)
  424. goto out;
  425. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  426. if (err)
  427. goto out;
  428. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  429. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  430. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  431. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  432. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  433. if (!err) {
  434. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  435. if (err)
  436. goto out;
  437. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  438. adev->gfx.mec2_fw->data;
  439. adev->gfx.mec2_fw_version =
  440. le32_to_cpu(cp_hdr->header.ucode_version);
  441. adev->gfx.mec2_feature_version =
  442. le32_to_cpu(cp_hdr->ucode_feature_version);
  443. } else {
  444. err = 0;
  445. adev->gfx.mec2_fw = NULL;
  446. }
  447. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  448. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  449. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  450. info->fw = adev->gfx.pfp_fw;
  451. header = (const struct common_firmware_header *)info->fw->data;
  452. adev->firmware.fw_size +=
  453. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  454. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  455. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  456. info->fw = adev->gfx.me_fw;
  457. header = (const struct common_firmware_header *)info->fw->data;
  458. adev->firmware.fw_size +=
  459. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  460. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  461. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  462. info->fw = adev->gfx.ce_fw;
  463. header = (const struct common_firmware_header *)info->fw->data;
  464. adev->firmware.fw_size +=
  465. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  466. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  467. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  468. info->fw = adev->gfx.rlc_fw;
  469. header = (const struct common_firmware_header *)info->fw->data;
  470. adev->firmware.fw_size +=
  471. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  472. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  473. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  474. info->fw = adev->gfx.mec_fw;
  475. header = (const struct common_firmware_header *)info->fw->data;
  476. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  477. adev->firmware.fw_size +=
  478. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  479. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  480. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  481. info->fw = adev->gfx.mec_fw;
  482. adev->firmware.fw_size +=
  483. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  484. if (adev->gfx.mec2_fw) {
  485. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  486. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  487. info->fw = adev->gfx.mec2_fw;
  488. header = (const struct common_firmware_header *)info->fw->data;
  489. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  490. adev->firmware.fw_size +=
  491. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  492. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  493. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  494. info->fw = adev->gfx.mec2_fw;
  495. adev->firmware.fw_size +=
  496. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  497. }
  498. }
  499. out:
  500. if (err) {
  501. dev_err(adev->dev,
  502. "gfx9: Failed to load firmware \"%s\"\n",
  503. fw_name);
  504. release_firmware(adev->gfx.pfp_fw);
  505. adev->gfx.pfp_fw = NULL;
  506. release_firmware(adev->gfx.me_fw);
  507. adev->gfx.me_fw = NULL;
  508. release_firmware(adev->gfx.ce_fw);
  509. adev->gfx.ce_fw = NULL;
  510. release_firmware(adev->gfx.rlc_fw);
  511. adev->gfx.rlc_fw = NULL;
  512. release_firmware(adev->gfx.mec_fw);
  513. adev->gfx.mec_fw = NULL;
  514. release_firmware(adev->gfx.mec2_fw);
  515. adev->gfx.mec2_fw = NULL;
  516. }
  517. return err;
  518. }
  519. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  520. {
  521. u32 count = 0;
  522. const struct cs_section_def *sect = NULL;
  523. const struct cs_extent_def *ext = NULL;
  524. /* begin clear state */
  525. count += 2;
  526. /* context control state */
  527. count += 3;
  528. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  529. for (ext = sect->section; ext->extent != NULL; ++ext) {
  530. if (sect->id == SECT_CONTEXT)
  531. count += 2 + ext->reg_count;
  532. else
  533. return 0;
  534. }
  535. }
  536. /* end clear state */
  537. count += 2;
  538. /* clear state */
  539. count += 2;
  540. return count;
  541. }
  542. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  543. volatile u32 *buffer)
  544. {
  545. u32 count = 0, i;
  546. const struct cs_section_def *sect = NULL;
  547. const struct cs_extent_def *ext = NULL;
  548. if (adev->gfx.rlc.cs_data == NULL)
  549. return;
  550. if (buffer == NULL)
  551. return;
  552. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  553. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  554. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  555. buffer[count++] = cpu_to_le32(0x80000000);
  556. buffer[count++] = cpu_to_le32(0x80000000);
  557. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  558. for (ext = sect->section; ext->extent != NULL; ++ext) {
  559. if (sect->id == SECT_CONTEXT) {
  560. buffer[count++] =
  561. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  562. buffer[count++] = cpu_to_le32(ext->reg_index -
  563. PACKET3_SET_CONTEXT_REG_START);
  564. for (i = 0; i < ext->reg_count; i++)
  565. buffer[count++] = cpu_to_le32(ext->extent[i]);
  566. } else {
  567. return;
  568. }
  569. }
  570. }
  571. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  572. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  573. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  574. buffer[count++] = cpu_to_le32(0);
  575. }
  576. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  577. {
  578. uint32_t data = 0;
  579. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  580. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  581. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  582. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  583. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  584. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  585. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  586. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  587. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  588. mutex_lock(&adev->grbm_idx_mutex);
  589. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  590. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  591. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  592. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  593. data |= (0x0003 << RLC_LB_PARAMS__FIFO_SAMPLES__SHIFT) &
  594. RLC_LB_PARAMS__FIFO_SAMPLES_MASK;
  595. data |= (0x0010 << RLC_LB_PARAMS__PG_IDLE_SAMPLES__SHIFT) &
  596. RLC_LB_PARAMS__PG_IDLE_SAMPLES_MASK;
  597. data |= (0x033F << RLC_LB_PARAMS__PG_IDLE_SAMPLE_INTERVAL__SHIFT) &
  598. RLC_LB_PARAMS__PG_IDLE_SAMPLE_INTERVAL_MASK;
  599. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  600. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  601. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  602. data &= 0x0000FFFF;
  603. data |= 0x00C00000;
  604. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  605. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  606. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  607. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  608. * but used for RLC_LB_CNTL configuration */
  609. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  610. data |= (0x09 << RLC_LB_CNTL__CU_MASK_USED_OFF_HYST__SHIFT) &
  611. RLC_LB_CNTL__CU_MASK_USED_OFF_HYST_MASK;
  612. data |= (0x80000 << RLC_LB_CNTL__RESERVED__SHIFT) &
  613. RLC_LB_CNTL__RESERVED_MASK;
  614. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  615. mutex_unlock(&adev->grbm_idx_mutex);
  616. }
  617. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  618. {
  619. uint32_t data = 0;
  620. data = RREG32_SOC15(GC, 0, mmRLC_LB_CNTL);
  621. if (enable)
  622. data |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  623. else
  624. data &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  625. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  626. }
  627. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  628. {
  629. const __le32 *fw_data;
  630. volatile u32 *dst_ptr;
  631. int me, i, max_me = 5;
  632. u32 bo_offset = 0;
  633. u32 table_offset, table_size;
  634. /* write the cp table buffer */
  635. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  636. for (me = 0; me < max_me; me++) {
  637. if (me == 0) {
  638. const struct gfx_firmware_header_v1_0 *hdr =
  639. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  640. fw_data = (const __le32 *)
  641. (adev->gfx.ce_fw->data +
  642. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  643. table_offset = le32_to_cpu(hdr->jt_offset);
  644. table_size = le32_to_cpu(hdr->jt_size);
  645. } else if (me == 1) {
  646. const struct gfx_firmware_header_v1_0 *hdr =
  647. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  648. fw_data = (const __le32 *)
  649. (adev->gfx.pfp_fw->data +
  650. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  651. table_offset = le32_to_cpu(hdr->jt_offset);
  652. table_size = le32_to_cpu(hdr->jt_size);
  653. } else if (me == 2) {
  654. const struct gfx_firmware_header_v1_0 *hdr =
  655. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  656. fw_data = (const __le32 *)
  657. (adev->gfx.me_fw->data +
  658. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  659. table_offset = le32_to_cpu(hdr->jt_offset);
  660. table_size = le32_to_cpu(hdr->jt_size);
  661. } else if (me == 3) {
  662. const struct gfx_firmware_header_v1_0 *hdr =
  663. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  664. fw_data = (const __le32 *)
  665. (adev->gfx.mec_fw->data +
  666. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  667. table_offset = le32_to_cpu(hdr->jt_offset);
  668. table_size = le32_to_cpu(hdr->jt_size);
  669. } else if (me == 4) {
  670. const struct gfx_firmware_header_v1_0 *hdr =
  671. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  672. fw_data = (const __le32 *)
  673. (adev->gfx.mec2_fw->data +
  674. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  675. table_offset = le32_to_cpu(hdr->jt_offset);
  676. table_size = le32_to_cpu(hdr->jt_size);
  677. }
  678. for (i = 0; i < table_size; i ++) {
  679. dst_ptr[bo_offset + i] =
  680. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  681. }
  682. bo_offset += table_size;
  683. }
  684. }
  685. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  686. {
  687. /* clear state block */
  688. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  689. &adev->gfx.rlc.clear_state_gpu_addr,
  690. (void **)&adev->gfx.rlc.cs_ptr);
  691. /* jump table block */
  692. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  693. &adev->gfx.rlc.cp_table_gpu_addr,
  694. (void **)&adev->gfx.rlc.cp_table_ptr);
  695. }
  696. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  697. {
  698. volatile u32 *dst_ptr;
  699. u32 dws;
  700. const struct cs_section_def *cs_data;
  701. int r;
  702. adev->gfx.rlc.cs_data = gfx9_cs_data;
  703. cs_data = adev->gfx.rlc.cs_data;
  704. if (cs_data) {
  705. /* clear state block */
  706. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  707. if (adev->gfx.rlc.clear_state_obj == NULL) {
  708. r = amdgpu_bo_create_kernel(adev, dws * 4, PAGE_SIZE,
  709. AMDGPU_GEM_DOMAIN_VRAM,
  710. &adev->gfx.rlc.clear_state_obj,
  711. &adev->gfx.rlc.clear_state_gpu_addr,
  712. (void **)&adev->gfx.rlc.cs_ptr);
  713. if (r) {
  714. dev_err(adev->dev,
  715. "(%d) failed to create rlc csb bo\n", r);
  716. gfx_v9_0_rlc_fini(adev);
  717. return r;
  718. }
  719. }
  720. /* set up the cs buffer */
  721. dst_ptr = adev->gfx.rlc.cs_ptr;
  722. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  723. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  724. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  725. }
  726. if (adev->asic_type == CHIP_RAVEN) {
  727. /* TODO: double check the cp_table_size for RV */
  728. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  729. if (adev->gfx.rlc.cp_table_obj == NULL) {
  730. r = amdgpu_bo_create_kernel(adev, adev->gfx.rlc.cp_table_size,
  731. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  732. &adev->gfx.rlc.cp_table_obj,
  733. &adev->gfx.rlc.cp_table_gpu_addr,
  734. (void **)&adev->gfx.rlc.cp_table_ptr);
  735. if (r) {
  736. dev_err(adev->dev,
  737. "(%d) failed to create cp table bo\n", r);
  738. gfx_v9_0_rlc_fini(adev);
  739. return r;
  740. }
  741. }
  742. rv_init_cp_jump_table(adev);
  743. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  744. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  745. gfx_v9_0_init_lbpw(adev);
  746. }
  747. return 0;
  748. }
  749. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  750. {
  751. int r;
  752. if (adev->gfx.mec.hpd_eop_obj) {
  753. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  754. if (unlikely(r != 0))
  755. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  756. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  757. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  758. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  759. adev->gfx.mec.hpd_eop_obj = NULL;
  760. }
  761. if (adev->gfx.mec.mec_fw_obj) {
  762. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, true);
  763. if (unlikely(r != 0))
  764. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  765. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  766. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  767. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  768. adev->gfx.mec.mec_fw_obj = NULL;
  769. }
  770. }
  771. static void gfx_v9_0_compute_queue_acquire(struct amdgpu_device *adev)
  772. {
  773. int i, queue, pipe, mec;
  774. /* policy for amdgpu compute queue ownership */
  775. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  776. queue = i % adev->gfx.mec.num_queue_per_pipe;
  777. pipe = (i / adev->gfx.mec.num_queue_per_pipe)
  778. % adev->gfx.mec.num_pipe_per_mec;
  779. mec = (i / adev->gfx.mec.num_queue_per_pipe)
  780. / adev->gfx.mec.num_pipe_per_mec;
  781. /* we've run out of HW */
  782. if (mec >= adev->gfx.mec.num_mec)
  783. break;
  784. /* policy: amdgpu owns all queues in the first pipe */
  785. if (mec == 0 && pipe == 0)
  786. set_bit(i, adev->gfx.mec.queue_bitmap);
  787. }
  788. /* update the number of active compute rings */
  789. adev->gfx.num_compute_rings =
  790. bitmap_weight(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  791. /* If you hit this case and edited the policy, you probably just
  792. * need to increase AMDGPU_MAX_COMPUTE_RINGS */
  793. if (WARN_ON(adev->gfx.num_compute_rings > AMDGPU_MAX_COMPUTE_RINGS))
  794. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  795. }
  796. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  797. {
  798. int r;
  799. u32 *hpd;
  800. const __le32 *fw_data;
  801. unsigned fw_size;
  802. u32 *fw;
  803. size_t mec_hpd_size;
  804. const struct gfx_firmware_header_v1_0 *mec_hdr;
  805. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  806. switch (adev->asic_type) {
  807. case CHIP_VEGA10:
  808. adev->gfx.mec.num_mec = 2;
  809. break;
  810. default:
  811. adev->gfx.mec.num_mec = 1;
  812. break;
  813. }
  814. adev->gfx.mec.num_pipe_per_mec = 4;
  815. adev->gfx.mec.num_queue_per_pipe = 8;
  816. /* take ownership of the relevant compute queues */
  817. gfx_v9_0_compute_queue_acquire(adev);
  818. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  819. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  820. r = amdgpu_bo_create(adev,
  821. mec_hpd_size,
  822. PAGE_SIZE, true,
  823. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  824. &adev->gfx.mec.hpd_eop_obj);
  825. if (r) {
  826. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  827. return r;
  828. }
  829. }
  830. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  831. if (unlikely(r != 0)) {
  832. gfx_v9_0_mec_fini(adev);
  833. return r;
  834. }
  835. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  836. &adev->gfx.mec.hpd_eop_gpu_addr);
  837. if (r) {
  838. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  839. gfx_v9_0_mec_fini(adev);
  840. return r;
  841. }
  842. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  843. if (r) {
  844. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  845. gfx_v9_0_mec_fini(adev);
  846. return r;
  847. }
  848. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  849. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  850. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  851. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  852. fw_data = (const __le32 *)
  853. (adev->gfx.mec_fw->data +
  854. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  855. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  856. if (adev->gfx.mec.mec_fw_obj == NULL) {
  857. r = amdgpu_bo_create(adev,
  858. mec_hdr->header.ucode_size_bytes,
  859. PAGE_SIZE, true,
  860. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  861. &adev->gfx.mec.mec_fw_obj);
  862. if (r) {
  863. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  864. return r;
  865. }
  866. }
  867. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  868. if (unlikely(r != 0)) {
  869. gfx_v9_0_mec_fini(adev);
  870. return r;
  871. }
  872. r = amdgpu_bo_pin(adev->gfx.mec.mec_fw_obj, AMDGPU_GEM_DOMAIN_GTT,
  873. &adev->gfx.mec.mec_fw_gpu_addr);
  874. if (r) {
  875. dev_warn(adev->dev, "(%d) pin mec firmware bo failed\n", r);
  876. gfx_v9_0_mec_fini(adev);
  877. return r;
  878. }
  879. r = amdgpu_bo_kmap(adev->gfx.mec.mec_fw_obj, (void **)&fw);
  880. if (r) {
  881. dev_warn(adev->dev, "(%d) map firmware bo failed\n", r);
  882. gfx_v9_0_mec_fini(adev);
  883. return r;
  884. }
  885. memcpy(fw, fw_data, fw_size);
  886. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  887. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  888. return 0;
  889. }
  890. static void gfx_v9_0_kiq_fini(struct amdgpu_device *adev)
  891. {
  892. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  893. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  894. }
  895. static int gfx_v9_0_kiq_init(struct amdgpu_device *adev)
  896. {
  897. int r;
  898. u32 *hpd;
  899. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  900. r = amdgpu_bo_create_kernel(adev, GFX9_MEC_HPD_SIZE, PAGE_SIZE,
  901. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  902. &kiq->eop_gpu_addr, (void **)&hpd);
  903. if (r) {
  904. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  905. return r;
  906. }
  907. memset(hpd, 0, GFX9_MEC_HPD_SIZE);
  908. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  909. if (unlikely(r != 0))
  910. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  911. amdgpu_bo_kunmap(kiq->eop_obj);
  912. amdgpu_bo_unreserve(kiq->eop_obj);
  913. return 0;
  914. }
  915. static int gfx_v9_0_kiq_acquire(struct amdgpu_device *adev,
  916. struct amdgpu_ring *ring)
  917. {
  918. int queue_bit;
  919. int mec, pipe, queue;
  920. queue_bit = adev->gfx.mec.num_mec
  921. * adev->gfx.mec.num_pipe_per_mec
  922. * adev->gfx.mec.num_queue_per_pipe;
  923. while (queue_bit-- >= 0) {
  924. if (test_bit(queue_bit, adev->gfx.mec.queue_bitmap))
  925. continue;
  926. amdgpu_bit_to_queue(adev, queue_bit, &mec, &pipe, &queue);
  927. /* Using pipes 2/3 from MEC 2 seems cause problems */
  928. if (mec == 1 && pipe > 1)
  929. continue;
  930. ring->me = mec + 1;
  931. ring->pipe = pipe;
  932. ring->queue = queue;
  933. return 0;
  934. }
  935. dev_err(adev->dev, "Failed to find a queue for KIQ\n");
  936. return -EINVAL;
  937. }
  938. static int gfx_v9_0_kiq_init_ring(struct amdgpu_device *adev,
  939. struct amdgpu_ring *ring,
  940. struct amdgpu_irq_src *irq)
  941. {
  942. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  943. int r = 0;
  944. mutex_init(&kiq->ring_mutex);
  945. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  946. if (r)
  947. return r;
  948. ring->adev = NULL;
  949. ring->ring_obj = NULL;
  950. ring->use_doorbell = true;
  951. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  952. r = gfx_v9_0_kiq_acquire(adev, ring);
  953. if (r)
  954. return r;
  955. ring->queue = 0;
  956. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  957. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  958. r = amdgpu_ring_init(adev, ring, 1024,
  959. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  960. if (r)
  961. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  962. return r;
  963. }
  964. static void gfx_v9_0_kiq_free_ring(struct amdgpu_ring *ring,
  965. struct amdgpu_irq_src *irq)
  966. {
  967. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  968. amdgpu_ring_fini(ring);
  969. }
  970. /* create MQD for each compute queue */
  971. static int gfx_v9_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  972. {
  973. struct amdgpu_ring *ring = NULL;
  974. int r, i;
  975. /* create MQD for KIQ */
  976. ring = &adev->gfx.kiq.ring;
  977. if (!ring->mqd_obj) {
  978. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  979. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  980. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  981. if (r) {
  982. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  983. return r;
  984. }
  985. /* prepare MQD backup */
  986. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct v9_mqd), GFP_KERNEL);
  987. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  988. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  989. }
  990. /* create MQD for each KCQ */
  991. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  992. ring = &adev->gfx.compute_ring[i];
  993. if (!ring->mqd_obj) {
  994. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  995. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  996. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  997. if (r) {
  998. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  999. return r;
  1000. }
  1001. /* prepare MQD backup */
  1002. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct v9_mqd), GFP_KERNEL);
  1003. if (!adev->gfx.mec.mqd_backup[i])
  1004. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  1005. }
  1006. }
  1007. return 0;
  1008. }
  1009. static void gfx_v9_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  1010. {
  1011. struct amdgpu_ring *ring = NULL;
  1012. int i;
  1013. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1014. ring = &adev->gfx.compute_ring[i];
  1015. kfree(adev->gfx.mec.mqd_backup[i]);
  1016. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  1017. }
  1018. ring = &adev->gfx.kiq.ring;
  1019. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  1020. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  1021. }
  1022. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  1023. {
  1024. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  1025. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  1026. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  1027. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  1028. (SQ_IND_INDEX__FORCE_READ_MASK));
  1029. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  1030. }
  1031. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  1032. uint32_t wave, uint32_t thread,
  1033. uint32_t regno, uint32_t num, uint32_t *out)
  1034. {
  1035. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  1036. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  1037. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  1038. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  1039. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  1040. (SQ_IND_INDEX__FORCE_READ_MASK) |
  1041. (SQ_IND_INDEX__AUTO_INCR_MASK));
  1042. while (num--)
  1043. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  1044. }
  1045. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  1046. {
  1047. /* type 1 wave data */
  1048. dst[(*no_fields)++] = 1;
  1049. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  1050. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  1051. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  1052. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  1053. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  1054. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  1055. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  1056. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  1057. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  1058. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  1059. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  1060. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  1061. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  1062. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  1063. }
  1064. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  1065. uint32_t wave, uint32_t start,
  1066. uint32_t size, uint32_t *dst)
  1067. {
  1068. wave_read_regs(
  1069. adev, simd, wave, 0,
  1070. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  1071. }
  1072. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  1073. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  1074. .select_se_sh = &gfx_v9_0_select_se_sh,
  1075. .read_wave_data = &gfx_v9_0_read_wave_data,
  1076. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  1077. };
  1078. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  1079. {
  1080. u32 gb_addr_config;
  1081. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  1082. switch (adev->asic_type) {
  1083. case CHIP_VEGA10:
  1084. adev->gfx.config.max_hw_contexts = 8;
  1085. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1086. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1087. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1088. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1089. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  1090. break;
  1091. case CHIP_RAVEN:
  1092. adev->gfx.config.max_hw_contexts = 8;
  1093. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1094. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1095. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1096. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1097. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  1098. break;
  1099. default:
  1100. BUG();
  1101. break;
  1102. }
  1103. adev->gfx.config.gb_addr_config = gb_addr_config;
  1104. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  1105. REG_GET_FIELD(
  1106. adev->gfx.config.gb_addr_config,
  1107. GB_ADDR_CONFIG,
  1108. NUM_PIPES);
  1109. adev->gfx.config.max_tile_pipes =
  1110. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1111. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  1112. REG_GET_FIELD(
  1113. adev->gfx.config.gb_addr_config,
  1114. GB_ADDR_CONFIG,
  1115. NUM_BANKS);
  1116. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  1117. REG_GET_FIELD(
  1118. adev->gfx.config.gb_addr_config,
  1119. GB_ADDR_CONFIG,
  1120. MAX_COMPRESSED_FRAGS);
  1121. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  1122. REG_GET_FIELD(
  1123. adev->gfx.config.gb_addr_config,
  1124. GB_ADDR_CONFIG,
  1125. NUM_RB_PER_SE);
  1126. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  1127. REG_GET_FIELD(
  1128. adev->gfx.config.gb_addr_config,
  1129. GB_ADDR_CONFIG,
  1130. NUM_SHADER_ENGINES);
  1131. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  1132. REG_GET_FIELD(
  1133. adev->gfx.config.gb_addr_config,
  1134. GB_ADDR_CONFIG,
  1135. PIPE_INTERLEAVE_SIZE));
  1136. }
  1137. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  1138. struct amdgpu_ngg_buf *ngg_buf,
  1139. int size_se,
  1140. int default_size_se)
  1141. {
  1142. int r;
  1143. if (size_se < 0) {
  1144. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  1145. return -EINVAL;
  1146. }
  1147. size_se = size_se ? size_se : default_size_se;
  1148. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  1149. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  1150. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1151. &ngg_buf->bo,
  1152. &ngg_buf->gpu_addr,
  1153. NULL);
  1154. if (r) {
  1155. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  1156. return r;
  1157. }
  1158. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  1159. return r;
  1160. }
  1161. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  1162. {
  1163. int i;
  1164. for (i = 0; i < NGG_BUF_MAX; i++)
  1165. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  1166. &adev->gfx.ngg.buf[i].gpu_addr,
  1167. NULL);
  1168. memset(&adev->gfx.ngg.buf[0], 0,
  1169. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1170. adev->gfx.ngg.init = false;
  1171. return 0;
  1172. }
  1173. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1174. {
  1175. int r;
  1176. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1177. return 0;
  1178. /* GDS reserve memory: 64 bytes alignment */
  1179. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1180. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1181. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1182. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  1183. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  1184. /* Primitive Buffer */
  1185. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1186. amdgpu_prim_buf_per_se,
  1187. 64 * 1024);
  1188. if (r) {
  1189. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1190. goto err;
  1191. }
  1192. /* Position Buffer */
  1193. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1194. amdgpu_pos_buf_per_se,
  1195. 256 * 1024);
  1196. if (r) {
  1197. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1198. goto err;
  1199. }
  1200. /* Control Sideband */
  1201. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1202. amdgpu_cntl_sb_buf_per_se,
  1203. 256);
  1204. if (r) {
  1205. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1206. goto err;
  1207. }
  1208. /* Parameter Cache, not created by default */
  1209. if (amdgpu_param_buf_per_se <= 0)
  1210. goto out;
  1211. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1212. amdgpu_param_buf_per_se,
  1213. 512 * 1024);
  1214. if (r) {
  1215. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1216. goto err;
  1217. }
  1218. out:
  1219. adev->gfx.ngg.init = true;
  1220. return 0;
  1221. err:
  1222. gfx_v9_0_ngg_fini(adev);
  1223. return r;
  1224. }
  1225. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1226. {
  1227. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1228. int r;
  1229. u32 data;
  1230. u32 size;
  1231. u32 base;
  1232. if (!amdgpu_ngg)
  1233. return 0;
  1234. /* Program buffer size */
  1235. data = 0;
  1236. size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
  1237. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  1238. size = adev->gfx.ngg.buf[NGG_POS].size / 256;
  1239. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  1240. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1241. data = 0;
  1242. size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
  1243. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  1244. size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
  1245. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  1246. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1247. /* Program buffer base address */
  1248. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1249. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1250. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1251. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1252. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1253. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1254. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1255. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1256. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1257. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1258. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1259. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1260. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1261. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1262. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1263. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1264. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1265. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1266. /* Clear GDS reserved memory */
  1267. r = amdgpu_ring_alloc(ring, 17);
  1268. if (r) {
  1269. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1270. ring->idx, r);
  1271. return r;
  1272. }
  1273. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1274. amdgpu_gds_reg_offset[0].mem_size,
  1275. (adev->gds.mem.total_size +
  1276. adev->gfx.ngg.gds_reserve_size) >>
  1277. AMDGPU_GDS_SHIFT);
  1278. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1279. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1280. PACKET3_DMA_DATA_SRC_SEL(2)));
  1281. amdgpu_ring_write(ring, 0);
  1282. amdgpu_ring_write(ring, 0);
  1283. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1284. amdgpu_ring_write(ring, 0);
  1285. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1286. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1287. amdgpu_gds_reg_offset[0].mem_size, 0);
  1288. amdgpu_ring_commit(ring);
  1289. return 0;
  1290. }
  1291. static int gfx_v9_0_sw_init(void *handle)
  1292. {
  1293. int i, r, ring_id;
  1294. struct amdgpu_ring *ring;
  1295. struct amdgpu_kiq *kiq;
  1296. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1297. /* KIQ event */
  1298. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1299. if (r)
  1300. return r;
  1301. /* EOP Event */
  1302. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1303. if (r)
  1304. return r;
  1305. /* Privileged reg */
  1306. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1307. &adev->gfx.priv_reg_irq);
  1308. if (r)
  1309. return r;
  1310. /* Privileged inst */
  1311. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1312. &adev->gfx.priv_inst_irq);
  1313. if (r)
  1314. return r;
  1315. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1316. gfx_v9_0_scratch_init(adev);
  1317. r = gfx_v9_0_init_microcode(adev);
  1318. if (r) {
  1319. DRM_ERROR("Failed to load gfx firmware!\n");
  1320. return r;
  1321. }
  1322. r = gfx_v9_0_rlc_init(adev);
  1323. if (r) {
  1324. DRM_ERROR("Failed to init rlc BOs!\n");
  1325. return r;
  1326. }
  1327. r = gfx_v9_0_mec_init(adev);
  1328. if (r) {
  1329. DRM_ERROR("Failed to init MEC BOs!\n");
  1330. return r;
  1331. }
  1332. /* set up the gfx ring */
  1333. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1334. ring = &adev->gfx.gfx_ring[i];
  1335. ring->ring_obj = NULL;
  1336. sprintf(ring->name, "gfx");
  1337. ring->use_doorbell = true;
  1338. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1339. r = amdgpu_ring_init(adev, ring, 1024,
  1340. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1341. if (r)
  1342. return r;
  1343. }
  1344. /* set up the compute queues */
  1345. for (i = 0, ring_id = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; i++) {
  1346. unsigned irq_type;
  1347. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  1348. continue;
  1349. if (WARN_ON(ring_id >= AMDGPU_MAX_COMPUTE_RINGS))
  1350. break;
  1351. ring = &adev->gfx.compute_ring[ring_id];
  1352. /* mec0 is me1 */
  1353. ring->me = ((i / adev->gfx.mec.num_queue_per_pipe)
  1354. / adev->gfx.mec.num_pipe_per_mec)
  1355. + 1;
  1356. ring->pipe = (i / adev->gfx.mec.num_queue_per_pipe)
  1357. % adev->gfx.mec.num_pipe_per_mec;
  1358. ring->queue = i % adev->gfx.mec.num_queue_per_pipe;
  1359. ring->ring_obj = NULL;
  1360. ring->use_doorbell = true;
  1361. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (ring_id * GFX9_MEC_HPD_SIZE);
  1362. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1363. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1364. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1365. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1366. + ring->pipe;
  1367. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1368. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1369. irq_type);
  1370. if (r)
  1371. return r;
  1372. ring_id++;
  1373. }
  1374. /* set up the compute queues */
  1375. for (i = 0, ring_id = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; i++) {
  1376. unsigned irq_type;
  1377. /* max 32 queues per MEC */
  1378. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1379. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1380. break;
  1381. }
  1382. ring = &adev->gfx.compute_ring[i];
  1383. ring->ring_obj = NULL;
  1384. ring->use_doorbell = true;
  1385. ring->doorbell_index = (AMDGPU_DOORBELL64_MEC_RING0 + i) << 1;
  1386. ring->me = 1; /* first MEC */
  1387. ring->pipe = i / 8;
  1388. ring->queue = i % 8;
  1389. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * GFX9_MEC_HPD_SIZE);
  1390. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1391. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1392. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1393. r = amdgpu_ring_init(adev, ring, 1024,
  1394. &adev->gfx.eop_irq, irq_type);
  1395. if (r)
  1396. return r;
  1397. }
  1398. r = gfx_v9_0_kiq_init(adev);
  1399. if (r) {
  1400. DRM_ERROR("Failed to init KIQ BOs!\n");
  1401. return r;
  1402. }
  1403. kiq = &adev->gfx.kiq;
  1404. r = gfx_v9_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1405. if (r)
  1406. return r;
  1407. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1408. r = gfx_v9_0_compute_mqd_sw_init(adev);
  1409. if (r)
  1410. return r;
  1411. /* reserve GDS, GWS and OA resource for gfx */
  1412. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1413. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1414. &adev->gds.gds_gfx_bo, NULL, NULL);
  1415. if (r)
  1416. return r;
  1417. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1418. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1419. &adev->gds.gws_gfx_bo, NULL, NULL);
  1420. if (r)
  1421. return r;
  1422. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1423. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1424. &adev->gds.oa_gfx_bo, NULL, NULL);
  1425. if (r)
  1426. return r;
  1427. adev->gfx.ce_ram_size = 0x8000;
  1428. gfx_v9_0_gpu_early_init(adev);
  1429. r = gfx_v9_0_ngg_init(adev);
  1430. if (r)
  1431. return r;
  1432. return 0;
  1433. }
  1434. static int gfx_v9_0_sw_fini(void *handle)
  1435. {
  1436. int i;
  1437. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1438. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1439. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1440. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1441. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1442. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1443. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1444. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1445. gfx_v9_0_compute_mqd_sw_fini(adev);
  1446. gfx_v9_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1447. gfx_v9_0_kiq_fini(adev);
  1448. gfx_v9_0_mec_fini(adev);
  1449. gfx_v9_0_ngg_fini(adev);
  1450. return 0;
  1451. }
  1452. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1453. {
  1454. /* TODO */
  1455. }
  1456. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1457. {
  1458. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1459. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1460. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1461. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1462. } else if (se_num == 0xffffffff) {
  1463. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1464. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1465. } else if (sh_num == 0xffffffff) {
  1466. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1467. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1468. } else {
  1469. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1470. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1471. }
  1472. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1473. }
  1474. static u32 gfx_v9_0_create_bitmask(u32 bit_width)
  1475. {
  1476. return (u32)((1ULL << bit_width) - 1);
  1477. }
  1478. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1479. {
  1480. u32 data, mask;
  1481. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1482. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1483. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1484. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1485. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1486. adev->gfx.config.max_sh_per_se);
  1487. return (~data) & mask;
  1488. }
  1489. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1490. {
  1491. int i, j;
  1492. u32 data;
  1493. u32 active_rbs = 0;
  1494. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1495. adev->gfx.config.max_sh_per_se;
  1496. mutex_lock(&adev->grbm_idx_mutex);
  1497. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1498. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1499. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1500. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1501. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1502. rb_bitmap_width_per_sh);
  1503. }
  1504. }
  1505. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1506. mutex_unlock(&adev->grbm_idx_mutex);
  1507. adev->gfx.config.backend_enable_mask = active_rbs;
  1508. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1509. }
  1510. #define DEFAULT_SH_MEM_BASES (0x6000)
  1511. #define FIRST_COMPUTE_VMID (8)
  1512. #define LAST_COMPUTE_VMID (16)
  1513. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1514. {
  1515. int i;
  1516. uint32_t sh_mem_config;
  1517. uint32_t sh_mem_bases;
  1518. /*
  1519. * Configure apertures:
  1520. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1521. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1522. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1523. */
  1524. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1525. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1526. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1527. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1528. mutex_lock(&adev->srbm_mutex);
  1529. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1530. soc15_grbm_select(adev, 0, 0, 0, i);
  1531. /* CP and shaders */
  1532. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1533. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1534. }
  1535. soc15_grbm_select(adev, 0, 0, 0, 0);
  1536. mutex_unlock(&adev->srbm_mutex);
  1537. }
  1538. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1539. {
  1540. u32 tmp;
  1541. int i;
  1542. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1543. gfx_v9_0_tiling_mode_table_init(adev);
  1544. gfx_v9_0_setup_rb(adev);
  1545. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1546. /* XXX SH_MEM regs */
  1547. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1548. mutex_lock(&adev->srbm_mutex);
  1549. for (i = 0; i < 16; i++) {
  1550. soc15_grbm_select(adev, 0, 0, 0, i);
  1551. /* CP and shaders */
  1552. tmp = 0;
  1553. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1554. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1555. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1556. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1557. }
  1558. soc15_grbm_select(adev, 0, 0, 0, 0);
  1559. mutex_unlock(&adev->srbm_mutex);
  1560. gfx_v9_0_init_compute_vmid(adev);
  1561. mutex_lock(&adev->grbm_idx_mutex);
  1562. /*
  1563. * making sure that the following register writes will be broadcasted
  1564. * to all the shaders
  1565. */
  1566. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1567. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1568. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1569. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1570. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1571. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1572. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1573. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1574. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1575. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1576. mutex_unlock(&adev->grbm_idx_mutex);
  1577. }
  1578. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1579. {
  1580. u32 i, j, k;
  1581. u32 mask;
  1582. mutex_lock(&adev->grbm_idx_mutex);
  1583. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1584. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1585. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1586. for (k = 0; k < adev->usec_timeout; k++) {
  1587. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1588. break;
  1589. udelay(1);
  1590. }
  1591. }
  1592. }
  1593. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1594. mutex_unlock(&adev->grbm_idx_mutex);
  1595. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1596. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1597. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1598. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1599. for (k = 0; k < adev->usec_timeout; k++) {
  1600. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1601. break;
  1602. udelay(1);
  1603. }
  1604. }
  1605. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1606. bool enable)
  1607. {
  1608. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1609. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1610. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1611. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1612. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1613. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1614. }
  1615. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1616. {
  1617. /* csib */
  1618. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1619. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1620. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1621. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1622. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1623. adev->gfx.rlc.clear_state_size);
  1624. }
  1625. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1626. int indirect_offset,
  1627. int list_size,
  1628. int *unique_indirect_regs,
  1629. int *unique_indirect_reg_count,
  1630. int max_indirect_reg_count,
  1631. int *indirect_start_offsets,
  1632. int *indirect_start_offsets_count,
  1633. int max_indirect_start_offsets_count)
  1634. {
  1635. int idx;
  1636. bool new_entry = true;
  1637. for (; indirect_offset < list_size; indirect_offset++) {
  1638. if (new_entry) {
  1639. new_entry = false;
  1640. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1641. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1642. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1643. }
  1644. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1645. new_entry = true;
  1646. continue;
  1647. }
  1648. indirect_offset += 2;
  1649. /* look for the matching indice */
  1650. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1651. if (unique_indirect_regs[idx] ==
  1652. register_list_format[indirect_offset])
  1653. break;
  1654. }
  1655. if (idx >= *unique_indirect_reg_count) {
  1656. unique_indirect_regs[*unique_indirect_reg_count] =
  1657. register_list_format[indirect_offset];
  1658. idx = *unique_indirect_reg_count;
  1659. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1660. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1661. }
  1662. register_list_format[indirect_offset] = idx;
  1663. }
  1664. }
  1665. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1666. {
  1667. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1668. int unique_indirect_reg_count = 0;
  1669. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1670. int indirect_start_offsets_count = 0;
  1671. int list_size = 0;
  1672. int i = 0;
  1673. u32 tmp = 0;
  1674. u32 *register_list_format =
  1675. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1676. if (!register_list_format)
  1677. return -ENOMEM;
  1678. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1679. adev->gfx.rlc.reg_list_format_size_bytes);
  1680. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1681. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1682. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1683. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1684. unique_indirect_regs,
  1685. &unique_indirect_reg_count,
  1686. sizeof(unique_indirect_regs)/sizeof(int),
  1687. indirect_start_offsets,
  1688. &indirect_start_offsets_count,
  1689. sizeof(indirect_start_offsets)/sizeof(int));
  1690. /* enable auto inc in case it is disabled */
  1691. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1692. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1693. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1694. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1695. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1696. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1697. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1698. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1699. adev->gfx.rlc.register_restore[i]);
  1700. /* load direct register */
  1701. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1702. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1703. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1704. adev->gfx.rlc.register_restore[i]);
  1705. /* load indirect register */
  1706. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1707. adev->gfx.rlc.reg_list_format_start);
  1708. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1709. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1710. register_list_format[i]);
  1711. /* set save/restore list size */
  1712. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1713. list_size = list_size >> 1;
  1714. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1715. adev->gfx.rlc.reg_restore_list_size);
  1716. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1717. /* write the starting offsets to RLC scratch ram */
  1718. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1719. adev->gfx.rlc.starting_offsets_start);
  1720. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  1721. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1722. indirect_start_offsets[i]);
  1723. /* load unique indirect regs*/
  1724. for (i = 0; i < sizeof(unique_indirect_regs)/sizeof(int); i++) {
  1725. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1726. unique_indirect_regs[i] & 0x3FFFF);
  1727. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1728. unique_indirect_regs[i] >> 20);
  1729. }
  1730. kfree(register_list_format);
  1731. return 0;
  1732. }
  1733. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1734. {
  1735. u32 tmp = 0;
  1736. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1737. tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  1738. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1739. }
  1740. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1741. bool enable)
  1742. {
  1743. uint32_t data = 0;
  1744. uint32_t default_data = 0;
  1745. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1746. if (enable == true) {
  1747. /* enable GFXIP control over CGPG */
  1748. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1749. if(default_data != data)
  1750. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1751. /* update status */
  1752. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1753. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1754. if(default_data != data)
  1755. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1756. } else {
  1757. /* restore GFXIP control over GCPG */
  1758. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1759. if(default_data != data)
  1760. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1761. }
  1762. }
  1763. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1764. {
  1765. uint32_t data = 0;
  1766. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1767. AMD_PG_SUPPORT_GFX_SMG |
  1768. AMD_PG_SUPPORT_GFX_DMG)) {
  1769. /* init IDLE_POLL_COUNT = 60 */
  1770. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1771. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1772. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1773. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1774. /* init RLC PG Delay */
  1775. data = 0;
  1776. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1777. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1778. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1779. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1780. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1781. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1782. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1783. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1784. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1785. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1786. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1787. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1788. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1789. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1790. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1791. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1792. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1793. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1794. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1795. }
  1796. }
  1797. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1798. bool enable)
  1799. {
  1800. uint32_t data = 0;
  1801. uint32_t default_data = 0;
  1802. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1803. if (enable == true) {
  1804. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1805. if (default_data != data)
  1806. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1807. } else {
  1808. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1809. if(default_data != data)
  1810. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1811. }
  1812. }
  1813. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1814. bool enable)
  1815. {
  1816. uint32_t data = 0;
  1817. uint32_t default_data = 0;
  1818. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1819. if (enable == true) {
  1820. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1821. if(default_data != data)
  1822. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1823. } else {
  1824. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1825. if(default_data != data)
  1826. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1827. }
  1828. }
  1829. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1830. bool enable)
  1831. {
  1832. uint32_t data = 0;
  1833. uint32_t default_data = 0;
  1834. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1835. if (enable == true) {
  1836. data &= ~RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1837. if(default_data != data)
  1838. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1839. } else {
  1840. data |= RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1841. if(default_data != data)
  1842. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1843. }
  1844. }
  1845. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1846. bool enable)
  1847. {
  1848. uint32_t data, default_data;
  1849. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1850. if (enable == true)
  1851. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1852. else
  1853. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1854. if(default_data != data)
  1855. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1856. }
  1857. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1858. bool enable)
  1859. {
  1860. uint32_t data, default_data;
  1861. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1862. if (enable == true)
  1863. data |= RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1864. else
  1865. data &= ~RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1866. if(default_data != data)
  1867. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1868. if (!enable)
  1869. /* read any GFX register to wake up GFX */
  1870. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1871. }
  1872. void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1873. bool enable)
  1874. {
  1875. uint32_t data, default_data;
  1876. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1877. if (enable == true)
  1878. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1879. else
  1880. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1881. if(default_data != data)
  1882. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1883. }
  1884. void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1885. bool enable)
  1886. {
  1887. uint32_t data, default_data;
  1888. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1889. if (enable == true)
  1890. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1891. else
  1892. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1893. if(default_data != data)
  1894. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1895. }
  1896. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1897. {
  1898. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1899. AMD_PG_SUPPORT_GFX_SMG |
  1900. AMD_PG_SUPPORT_GFX_DMG |
  1901. AMD_PG_SUPPORT_CP |
  1902. AMD_PG_SUPPORT_GDS |
  1903. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1904. gfx_v9_0_init_csb(adev);
  1905. gfx_v9_0_init_rlc_save_restore_list(adev);
  1906. gfx_v9_0_enable_save_restore_machine(adev);
  1907. if (adev->asic_type == CHIP_RAVEN) {
  1908. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1909. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1910. gfx_v9_0_init_gfx_power_gating(adev);
  1911. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1912. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1913. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1914. } else {
  1915. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1916. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1917. }
  1918. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1919. gfx_v9_0_enable_cp_power_gating(adev, true);
  1920. else
  1921. gfx_v9_0_enable_cp_power_gating(adev, false);
  1922. }
  1923. }
  1924. }
  1925. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1926. {
  1927. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1928. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1929. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1930. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1931. gfx_v9_0_wait_for_rlc_serdes(adev);
  1932. }
  1933. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1934. {
  1935. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1936. udelay(50);
  1937. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1938. udelay(50);
  1939. }
  1940. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1941. {
  1942. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1943. u32 rlc_ucode_ver;
  1944. #endif
  1945. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1946. /* carrizo do enable cp interrupt after cp inited */
  1947. if (!(adev->flags & AMD_IS_APU))
  1948. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1949. udelay(50);
  1950. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1951. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1952. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1953. if(rlc_ucode_ver == 0x108) {
  1954. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1955. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1956. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1957. * default is 0x9C4 to create a 100us interval */
  1958. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1959. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1960. * to disable the page fault retry interrupts, default is
  1961. * 0x100 (256) */
  1962. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1963. }
  1964. #endif
  1965. }
  1966. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1967. {
  1968. const struct rlc_firmware_header_v2_0 *hdr;
  1969. const __le32 *fw_data;
  1970. unsigned i, fw_size;
  1971. if (!adev->gfx.rlc_fw)
  1972. return -EINVAL;
  1973. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1974. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1975. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1976. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1977. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1978. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1979. RLCG_UCODE_LOADING_START_ADDRESS);
  1980. for (i = 0; i < fw_size; i++)
  1981. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1982. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1983. return 0;
  1984. }
  1985. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1986. {
  1987. int r;
  1988. if (amdgpu_sriov_vf(adev))
  1989. return 0;
  1990. gfx_v9_0_rlc_stop(adev);
  1991. /* disable CG */
  1992. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1993. /* disable PG */
  1994. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1995. gfx_v9_0_rlc_reset(adev);
  1996. gfx_v9_0_init_pg(adev);
  1997. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1998. /* legacy rlc firmware loading */
  1999. r = gfx_v9_0_rlc_load_microcode(adev);
  2000. if (r)
  2001. return r;
  2002. }
  2003. if (adev->asic_type == CHIP_RAVEN) {
  2004. if (amdgpu_lbpw != 0)
  2005. gfx_v9_0_enable_lbpw(adev, true);
  2006. else
  2007. gfx_v9_0_enable_lbpw(adev, false);
  2008. }
  2009. gfx_v9_0_rlc_start(adev);
  2010. return 0;
  2011. }
  2012. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2013. {
  2014. int i;
  2015. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  2016. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  2017. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  2018. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  2019. if (!enable) {
  2020. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2021. adev->gfx.gfx_ring[i].ready = false;
  2022. }
  2023. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  2024. udelay(50);
  2025. }
  2026. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2027. {
  2028. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2029. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2030. const struct gfx_firmware_header_v1_0 *me_hdr;
  2031. const __le32 *fw_data;
  2032. unsigned i, fw_size;
  2033. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2034. return -EINVAL;
  2035. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2036. adev->gfx.pfp_fw->data;
  2037. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2038. adev->gfx.ce_fw->data;
  2039. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2040. adev->gfx.me_fw->data;
  2041. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2042. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2043. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2044. gfx_v9_0_cp_gfx_enable(adev, false);
  2045. /* PFP */
  2046. fw_data = (const __le32 *)
  2047. (adev->gfx.pfp_fw->data +
  2048. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2049. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2050. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  2051. for (i = 0; i < fw_size; i++)
  2052. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2053. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2054. /* CE */
  2055. fw_data = (const __le32 *)
  2056. (adev->gfx.ce_fw->data +
  2057. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2058. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2059. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  2060. for (i = 0; i < fw_size; i++)
  2061. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2062. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2063. /* ME */
  2064. fw_data = (const __le32 *)
  2065. (adev->gfx.me_fw->data +
  2066. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2067. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2068. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  2069. for (i = 0; i < fw_size; i++)
  2070. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2071. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2072. return 0;
  2073. }
  2074. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  2075. {
  2076. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2077. const struct cs_section_def *sect = NULL;
  2078. const struct cs_extent_def *ext = NULL;
  2079. int r, i;
  2080. /* init the CP */
  2081. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2082. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  2083. gfx_v9_0_cp_gfx_enable(adev, true);
  2084. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  2085. if (r) {
  2086. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2087. return r;
  2088. }
  2089. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2090. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2091. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2092. amdgpu_ring_write(ring, 0x80000000);
  2093. amdgpu_ring_write(ring, 0x80000000);
  2094. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  2095. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2096. if (sect->id == SECT_CONTEXT) {
  2097. amdgpu_ring_write(ring,
  2098. PACKET3(PACKET3_SET_CONTEXT_REG,
  2099. ext->reg_count));
  2100. amdgpu_ring_write(ring,
  2101. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2102. for (i = 0; i < ext->reg_count; i++)
  2103. amdgpu_ring_write(ring, ext->extent[i]);
  2104. }
  2105. }
  2106. }
  2107. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2108. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2109. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2110. amdgpu_ring_write(ring, 0);
  2111. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2112. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2113. amdgpu_ring_write(ring, 0x8000);
  2114. amdgpu_ring_write(ring, 0x8000);
  2115. amdgpu_ring_commit(ring);
  2116. return 0;
  2117. }
  2118. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  2119. {
  2120. struct amdgpu_ring *ring;
  2121. u32 tmp;
  2122. u32 rb_bufsz;
  2123. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  2124. /* Set the write pointer delay */
  2125. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  2126. /* set the RB to use vmid 0 */
  2127. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  2128. /* Set ring buffer size */
  2129. ring = &adev->gfx.gfx_ring[0];
  2130. rb_bufsz = order_base_2(ring->ring_size / 8);
  2131. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2132. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2133. #ifdef __BIG_ENDIAN
  2134. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2135. #endif
  2136. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2137. /* Initialize the ring buffer's write pointers */
  2138. ring->wptr = 0;
  2139. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2140. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2141. /* set the wb address wether it's enabled or not */
  2142. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2143. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2144. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  2145. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2146. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  2147. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  2148. mdelay(1);
  2149. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2150. rb_addr = ring->gpu_addr >> 8;
  2151. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  2152. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2153. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  2154. if (ring->use_doorbell) {
  2155. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2156. DOORBELL_OFFSET, ring->doorbell_index);
  2157. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2158. DOORBELL_EN, 1);
  2159. } else {
  2160. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2161. }
  2162. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  2163. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2164. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  2165. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2166. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  2167. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2168. /* start the ring */
  2169. gfx_v9_0_cp_gfx_start(adev);
  2170. ring->ready = true;
  2171. return 0;
  2172. }
  2173. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2174. {
  2175. int i;
  2176. if (enable) {
  2177. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  2178. } else {
  2179. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  2180. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2181. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2182. adev->gfx.compute_ring[i].ready = false;
  2183. adev->gfx.kiq.ring.ready = false;
  2184. }
  2185. udelay(50);
  2186. }
  2187. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2188. {
  2189. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2190. const __le32 *fw_data;
  2191. unsigned i;
  2192. u32 tmp;
  2193. if (!adev->gfx.mec_fw)
  2194. return -EINVAL;
  2195. gfx_v9_0_cp_compute_enable(adev, false);
  2196. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2197. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2198. fw_data = (const __le32 *)
  2199. (adev->gfx.mec_fw->data +
  2200. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2201. tmp = 0;
  2202. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2203. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2204. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2205. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2206. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2207. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2208. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2209. /* MEC1 */
  2210. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2211. mec_hdr->jt_offset);
  2212. for (i = 0; i < mec_hdr->jt_size; i++)
  2213. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2214. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2215. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2216. adev->gfx.mec_fw_version);
  2217. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2218. return 0;
  2219. }
  2220. /* KIQ functions */
  2221. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2222. {
  2223. uint32_t tmp;
  2224. struct amdgpu_device *adev = ring->adev;
  2225. /* tell RLC which is KIQ queue */
  2226. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2227. tmp &= 0xffffff00;
  2228. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2229. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2230. tmp |= 0x80;
  2231. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2232. }
  2233. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2234. {
  2235. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2236. uint32_t scratch, tmp = 0;
  2237. uint64_t queue_mask = 0;
  2238. int r, i;
  2239. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2240. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2241. continue;
  2242. /* This situation may be hit in the future if a new HW
  2243. * generation exposes more than 64 queues. If so, the
  2244. * definition of queue_mask needs updating */
  2245. if (WARN_ON(i > (sizeof(queue_mask)*8))) {
  2246. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2247. break;
  2248. }
  2249. queue_mask |= (1ull << i);
  2250. }
  2251. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2252. if (r) {
  2253. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2254. return r;
  2255. }
  2256. WREG32(scratch, 0xCAFEDEAD);
  2257. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2258. if (r) {
  2259. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2260. amdgpu_gfx_scratch_free(adev, scratch);
  2261. return r;
  2262. }
  2263. /* set resources */
  2264. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2265. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2266. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2267. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2268. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2269. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2270. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2271. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2272. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2273. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2274. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2275. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2276. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2277. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2278. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2279. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2280. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2281. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2282. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2283. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2284. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2285. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2286. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2287. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2288. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2289. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2290. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2291. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2292. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2293. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2294. }
  2295. /* write to scratch for completion */
  2296. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2297. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2298. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2299. amdgpu_ring_commit(kiq_ring);
  2300. for (i = 0; i < adev->usec_timeout; i++) {
  2301. tmp = RREG32(scratch);
  2302. if (tmp == 0xDEADBEEF)
  2303. break;
  2304. DRM_UDELAY(1);
  2305. }
  2306. if (i >= adev->usec_timeout) {
  2307. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2308. scratch, tmp);
  2309. r = -EINVAL;
  2310. }
  2311. amdgpu_gfx_scratch_free(adev, scratch);
  2312. return r;
  2313. }
  2314. static int gfx_v9_0_kiq_kcq_disable(struct amdgpu_device *adev)
  2315. {
  2316. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2317. uint32_t scratch, tmp = 0;
  2318. int r, i;
  2319. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2320. if (r) {
  2321. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2322. return r;
  2323. }
  2324. WREG32(scratch, 0xCAFEDEAD);
  2325. r = amdgpu_ring_alloc(kiq_ring, 6 + 3);
  2326. if (r) {
  2327. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2328. amdgpu_gfx_scratch_free(adev, scratch);
  2329. return r;
  2330. }
  2331. /* unmap queues */
  2332. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2333. amdgpu_ring_write(kiq_ring,
  2334. PACKET3_UNMAP_QUEUES_ACTION(1)| /* RESET_QUEUES */
  2335. PACKET3_UNMAP_QUEUES_QUEUE_SEL(2)); /* select all queues */
  2336. amdgpu_ring_write(kiq_ring, 0);
  2337. amdgpu_ring_write(kiq_ring, 0);
  2338. amdgpu_ring_write(kiq_ring, 0);
  2339. amdgpu_ring_write(kiq_ring, 0);
  2340. /* write to scratch for completion */
  2341. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2342. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2343. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2344. amdgpu_ring_commit(kiq_ring);
  2345. for (i = 0; i < adev->usec_timeout; i++) {
  2346. tmp = RREG32(scratch);
  2347. if (tmp == 0xDEADBEEF)
  2348. break;
  2349. DRM_UDELAY(1);
  2350. }
  2351. if (i >= adev->usec_timeout) {
  2352. DRM_ERROR("KCQ disable failed (scratch(0x%04X)=0x%08X)\n",
  2353. scratch, tmp);
  2354. r = -EINVAL;
  2355. }
  2356. amdgpu_gfx_scratch_free(adev, scratch);
  2357. return r;
  2358. }
  2359. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2360. {
  2361. struct amdgpu_device *adev = ring->adev;
  2362. struct v9_mqd *mqd = ring->mqd_ptr;
  2363. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2364. uint32_t tmp;
  2365. mqd->header = 0xC0310800;
  2366. mqd->compute_pipelinestat_enable = 0x00000001;
  2367. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2368. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2369. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2370. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2371. mqd->compute_misc_reserved = 0x00000003;
  2372. eop_base_addr = ring->eop_gpu_addr >> 8;
  2373. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2374. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2375. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2376. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2377. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2378. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2379. mqd->cp_hqd_eop_control = tmp;
  2380. /* enable doorbell? */
  2381. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2382. if (ring->use_doorbell) {
  2383. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2384. DOORBELL_OFFSET, ring->doorbell_index);
  2385. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2386. DOORBELL_EN, 1);
  2387. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2388. DOORBELL_SOURCE, 0);
  2389. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2390. DOORBELL_HIT, 0);
  2391. }
  2392. else
  2393. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2394. DOORBELL_EN, 0);
  2395. mqd->cp_hqd_pq_doorbell_control = tmp;
  2396. /* disable the queue if it's active */
  2397. ring->wptr = 0;
  2398. mqd->cp_hqd_dequeue_request = 0;
  2399. mqd->cp_hqd_pq_rptr = 0;
  2400. mqd->cp_hqd_pq_wptr_lo = 0;
  2401. mqd->cp_hqd_pq_wptr_hi = 0;
  2402. /* set the pointer to the MQD */
  2403. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2404. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2405. /* set MQD vmid to 0 */
  2406. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2407. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2408. mqd->cp_mqd_control = tmp;
  2409. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2410. hqd_gpu_addr = ring->gpu_addr >> 8;
  2411. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2412. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2413. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2414. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2415. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2416. (order_base_2(ring->ring_size / 4) - 1));
  2417. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2418. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2419. #ifdef __BIG_ENDIAN
  2420. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2421. #endif
  2422. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2423. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2424. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2425. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2426. mqd->cp_hqd_pq_control = tmp;
  2427. /* set the wb address whether it's enabled or not */
  2428. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2429. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2430. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2431. upper_32_bits(wb_gpu_addr) & 0xffff;
  2432. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2433. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2434. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2435. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2436. tmp = 0;
  2437. /* enable the doorbell if requested */
  2438. if (ring->use_doorbell) {
  2439. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2440. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2441. DOORBELL_OFFSET, ring->doorbell_index);
  2442. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2443. DOORBELL_EN, 1);
  2444. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2445. DOORBELL_SOURCE, 0);
  2446. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2447. DOORBELL_HIT, 0);
  2448. }
  2449. mqd->cp_hqd_pq_doorbell_control = tmp;
  2450. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2451. ring->wptr = 0;
  2452. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2453. /* set the vmid for the queue */
  2454. mqd->cp_hqd_vmid = 0;
  2455. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2456. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2457. mqd->cp_hqd_persistent_state = tmp;
  2458. /* set MIN_IB_AVAIL_SIZE */
  2459. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2460. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2461. mqd->cp_hqd_ib_control = tmp;
  2462. /* activate the queue */
  2463. mqd->cp_hqd_active = 1;
  2464. return 0;
  2465. }
  2466. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2467. {
  2468. struct amdgpu_device *adev = ring->adev;
  2469. struct v9_mqd *mqd = ring->mqd_ptr;
  2470. int j;
  2471. /* disable wptr polling */
  2472. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2473. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2474. mqd->cp_hqd_eop_base_addr_lo);
  2475. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2476. mqd->cp_hqd_eop_base_addr_hi);
  2477. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2478. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2479. mqd->cp_hqd_eop_control);
  2480. /* enable doorbell? */
  2481. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2482. mqd->cp_hqd_pq_doorbell_control);
  2483. /* disable the queue if it's active */
  2484. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2485. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2486. for (j = 0; j < adev->usec_timeout; j++) {
  2487. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2488. break;
  2489. udelay(1);
  2490. }
  2491. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2492. mqd->cp_hqd_dequeue_request);
  2493. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2494. mqd->cp_hqd_pq_rptr);
  2495. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2496. mqd->cp_hqd_pq_wptr_lo);
  2497. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2498. mqd->cp_hqd_pq_wptr_hi);
  2499. }
  2500. /* set the pointer to the MQD */
  2501. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2502. mqd->cp_mqd_base_addr_lo);
  2503. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2504. mqd->cp_mqd_base_addr_hi);
  2505. /* set MQD vmid to 0 */
  2506. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2507. mqd->cp_mqd_control);
  2508. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2509. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2510. mqd->cp_hqd_pq_base_lo);
  2511. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2512. mqd->cp_hqd_pq_base_hi);
  2513. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2514. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2515. mqd->cp_hqd_pq_control);
  2516. /* set the wb address whether it's enabled or not */
  2517. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2518. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2519. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2520. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2521. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2522. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2523. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2524. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2525. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2526. /* enable the doorbell if requested */
  2527. if (ring->use_doorbell) {
  2528. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2529. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2530. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2531. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2532. }
  2533. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2534. mqd->cp_hqd_pq_doorbell_control);
  2535. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2536. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2537. mqd->cp_hqd_pq_wptr_lo);
  2538. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2539. mqd->cp_hqd_pq_wptr_hi);
  2540. /* set the vmid for the queue */
  2541. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2542. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2543. mqd->cp_hqd_persistent_state);
  2544. /* activate the queue */
  2545. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2546. mqd->cp_hqd_active);
  2547. if (ring->use_doorbell)
  2548. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2549. return 0;
  2550. }
  2551. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2552. {
  2553. struct amdgpu_device *adev = ring->adev;
  2554. struct v9_mqd *mqd = ring->mqd_ptr;
  2555. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2556. gfx_v9_0_kiq_setting(ring);
  2557. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2558. /* reset MQD to a clean status */
  2559. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2560. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2561. /* reset ring buffer */
  2562. ring->wptr = 0;
  2563. amdgpu_ring_clear_ring(ring);
  2564. mutex_lock(&adev->srbm_mutex);
  2565. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2566. gfx_v9_0_kiq_init_register(ring);
  2567. soc15_grbm_select(adev, 0, 0, 0, 0);
  2568. mutex_unlock(&adev->srbm_mutex);
  2569. } else {
  2570. memset((void *)mqd, 0, sizeof(*mqd));
  2571. mutex_lock(&adev->srbm_mutex);
  2572. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2573. gfx_v9_0_mqd_init(ring);
  2574. gfx_v9_0_kiq_init_register(ring);
  2575. soc15_grbm_select(adev, 0, 0, 0, 0);
  2576. mutex_unlock(&adev->srbm_mutex);
  2577. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2578. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2579. }
  2580. return 0;
  2581. }
  2582. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2583. {
  2584. struct amdgpu_device *adev = ring->adev;
  2585. struct v9_mqd *mqd = ring->mqd_ptr;
  2586. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2587. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  2588. memset((void *)mqd, 0, sizeof(*mqd));
  2589. mutex_lock(&adev->srbm_mutex);
  2590. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2591. gfx_v9_0_mqd_init(ring);
  2592. soc15_grbm_select(adev, 0, 0, 0, 0);
  2593. mutex_unlock(&adev->srbm_mutex);
  2594. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2595. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2596. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2597. /* reset MQD to a clean status */
  2598. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2599. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2600. /* reset ring buffer */
  2601. ring->wptr = 0;
  2602. amdgpu_ring_clear_ring(ring);
  2603. } else {
  2604. amdgpu_ring_clear_ring(ring);
  2605. }
  2606. return 0;
  2607. }
  2608. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2609. {
  2610. struct amdgpu_ring *ring = NULL;
  2611. int r = 0, i;
  2612. gfx_v9_0_cp_compute_enable(adev, true);
  2613. ring = &adev->gfx.kiq.ring;
  2614. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2615. if (unlikely(r != 0))
  2616. goto done;
  2617. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2618. if (!r) {
  2619. r = gfx_v9_0_kiq_init_queue(ring);
  2620. amdgpu_bo_kunmap(ring->mqd_obj);
  2621. ring->mqd_ptr = NULL;
  2622. }
  2623. amdgpu_bo_unreserve(ring->mqd_obj);
  2624. if (r)
  2625. goto done;
  2626. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2627. ring = &adev->gfx.compute_ring[i];
  2628. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2629. if (unlikely(r != 0))
  2630. goto done;
  2631. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2632. if (!r) {
  2633. r = gfx_v9_0_kcq_init_queue(ring);
  2634. amdgpu_bo_kunmap(ring->mqd_obj);
  2635. ring->mqd_ptr = NULL;
  2636. }
  2637. amdgpu_bo_unreserve(ring->mqd_obj);
  2638. if (r)
  2639. goto done;
  2640. }
  2641. r = gfx_v9_0_kiq_kcq_enable(adev);
  2642. done:
  2643. return r;
  2644. }
  2645. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2646. {
  2647. int r, i;
  2648. struct amdgpu_ring *ring;
  2649. if (!(adev->flags & AMD_IS_APU))
  2650. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2651. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2652. /* legacy firmware loading */
  2653. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2654. if (r)
  2655. return r;
  2656. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2657. if (r)
  2658. return r;
  2659. }
  2660. r = gfx_v9_0_cp_gfx_resume(adev);
  2661. if (r)
  2662. return r;
  2663. r = gfx_v9_0_kiq_resume(adev);
  2664. if (r)
  2665. return r;
  2666. ring = &adev->gfx.gfx_ring[0];
  2667. r = amdgpu_ring_test_ring(ring);
  2668. if (r) {
  2669. ring->ready = false;
  2670. return r;
  2671. }
  2672. ring = &adev->gfx.kiq.ring;
  2673. ring->ready = true;
  2674. r = amdgpu_ring_test_ring(ring);
  2675. if (r)
  2676. ring->ready = false;
  2677. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2678. ring = &adev->gfx.compute_ring[i];
  2679. ring->ready = true;
  2680. r = amdgpu_ring_test_ring(ring);
  2681. if (r)
  2682. ring->ready = false;
  2683. }
  2684. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2685. return 0;
  2686. }
  2687. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2688. {
  2689. gfx_v9_0_cp_gfx_enable(adev, enable);
  2690. gfx_v9_0_cp_compute_enable(adev, enable);
  2691. }
  2692. static int gfx_v9_0_hw_init(void *handle)
  2693. {
  2694. int r;
  2695. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2696. gfx_v9_0_init_golden_registers(adev);
  2697. gfx_v9_0_gpu_init(adev);
  2698. r = gfx_v9_0_rlc_resume(adev);
  2699. if (r)
  2700. return r;
  2701. r = gfx_v9_0_cp_resume(adev);
  2702. if (r)
  2703. return r;
  2704. r = gfx_v9_0_ngg_en(adev);
  2705. if (r)
  2706. return r;
  2707. return r;
  2708. }
  2709. static int gfx_v9_0_hw_fini(void *handle)
  2710. {
  2711. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2712. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2713. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2714. if (amdgpu_sriov_vf(adev)) {
  2715. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2716. return 0;
  2717. }
  2718. gfx_v9_0_kiq_kcq_disable(adev);
  2719. gfx_v9_0_cp_enable(adev, false);
  2720. gfx_v9_0_rlc_stop(adev);
  2721. return 0;
  2722. }
  2723. static int gfx_v9_0_suspend(void *handle)
  2724. {
  2725. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2726. adev->gfx.in_suspend = true;
  2727. return gfx_v9_0_hw_fini(adev);
  2728. }
  2729. static int gfx_v9_0_resume(void *handle)
  2730. {
  2731. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2732. int r;
  2733. r = gfx_v9_0_hw_init(adev);
  2734. adev->gfx.in_suspend = false;
  2735. return r;
  2736. }
  2737. static bool gfx_v9_0_is_idle(void *handle)
  2738. {
  2739. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2740. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2741. GRBM_STATUS, GUI_ACTIVE))
  2742. return false;
  2743. else
  2744. return true;
  2745. }
  2746. static int gfx_v9_0_wait_for_idle(void *handle)
  2747. {
  2748. unsigned i;
  2749. u32 tmp;
  2750. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2751. for (i = 0; i < adev->usec_timeout; i++) {
  2752. /* read MC_STATUS */
  2753. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  2754. GRBM_STATUS__GUI_ACTIVE_MASK;
  2755. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2756. return 0;
  2757. udelay(1);
  2758. }
  2759. return -ETIMEDOUT;
  2760. }
  2761. static int gfx_v9_0_soft_reset(void *handle)
  2762. {
  2763. u32 grbm_soft_reset = 0;
  2764. u32 tmp;
  2765. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2766. /* GRBM_STATUS */
  2767. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2768. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2769. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2770. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2771. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2772. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2773. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2774. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2775. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2776. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2777. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2778. }
  2779. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2780. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2781. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2782. }
  2783. /* GRBM_STATUS2 */
  2784. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2785. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2786. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2787. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2788. if (grbm_soft_reset) {
  2789. /* stop the rlc */
  2790. gfx_v9_0_rlc_stop(adev);
  2791. /* Disable GFX parsing/prefetching */
  2792. gfx_v9_0_cp_gfx_enable(adev, false);
  2793. /* Disable MEC parsing/prefetching */
  2794. gfx_v9_0_cp_compute_enable(adev, false);
  2795. if (grbm_soft_reset) {
  2796. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2797. tmp |= grbm_soft_reset;
  2798. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2799. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2800. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2801. udelay(50);
  2802. tmp &= ~grbm_soft_reset;
  2803. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2804. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2805. }
  2806. /* Wait a little for things to settle down */
  2807. udelay(50);
  2808. }
  2809. return 0;
  2810. }
  2811. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2812. {
  2813. uint64_t clock;
  2814. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2815. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2816. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2817. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2818. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2819. return clock;
  2820. }
  2821. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2822. uint32_t vmid,
  2823. uint32_t gds_base, uint32_t gds_size,
  2824. uint32_t gws_base, uint32_t gws_size,
  2825. uint32_t oa_base, uint32_t oa_size)
  2826. {
  2827. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2828. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2829. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2830. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2831. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2832. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2833. /* GDS Base */
  2834. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2835. amdgpu_gds_reg_offset[vmid].mem_base,
  2836. gds_base);
  2837. /* GDS Size */
  2838. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2839. amdgpu_gds_reg_offset[vmid].mem_size,
  2840. gds_size);
  2841. /* GWS */
  2842. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2843. amdgpu_gds_reg_offset[vmid].gws,
  2844. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2845. /* OA */
  2846. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2847. amdgpu_gds_reg_offset[vmid].oa,
  2848. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2849. }
  2850. static int gfx_v9_0_early_init(void *handle)
  2851. {
  2852. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2853. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2854. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2855. gfx_v9_0_set_ring_funcs(adev);
  2856. gfx_v9_0_set_irq_funcs(adev);
  2857. gfx_v9_0_set_gds_init(adev);
  2858. gfx_v9_0_set_rlc_funcs(adev);
  2859. return 0;
  2860. }
  2861. static int gfx_v9_0_late_init(void *handle)
  2862. {
  2863. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2864. int r;
  2865. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2866. if (r)
  2867. return r;
  2868. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2869. if (r)
  2870. return r;
  2871. return 0;
  2872. }
  2873. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2874. {
  2875. uint32_t rlc_setting, data;
  2876. unsigned i;
  2877. if (adev->gfx.rlc.in_safe_mode)
  2878. return;
  2879. /* if RLC is not enabled, do nothing */
  2880. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2881. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2882. return;
  2883. if (adev->cg_flags &
  2884. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2885. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2886. data = RLC_SAFE_MODE__CMD_MASK;
  2887. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2888. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2889. /* wait for RLC_SAFE_MODE */
  2890. for (i = 0; i < adev->usec_timeout; i++) {
  2891. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2892. break;
  2893. udelay(1);
  2894. }
  2895. adev->gfx.rlc.in_safe_mode = true;
  2896. }
  2897. }
  2898. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2899. {
  2900. uint32_t rlc_setting, data;
  2901. if (!adev->gfx.rlc.in_safe_mode)
  2902. return;
  2903. /* if RLC is not enabled, do nothing */
  2904. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2905. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2906. return;
  2907. if (adev->cg_flags &
  2908. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2909. /*
  2910. * Try to exit safe mode only if it is already in safe
  2911. * mode.
  2912. */
  2913. data = RLC_SAFE_MODE__CMD_MASK;
  2914. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2915. adev->gfx.rlc.in_safe_mode = false;
  2916. }
  2917. }
  2918. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2919. bool enable)
  2920. {
  2921. /* TODO: double check if we need to perform under safe mdoe */
  2922. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2923. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2924. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2925. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2926. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2927. } else {
  2928. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2929. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2930. }
  2931. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2932. }
  2933. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2934. bool enable)
  2935. {
  2936. /* TODO: double check if we need to perform under safe mode */
  2937. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2938. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2939. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2940. else
  2941. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2942. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2943. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2944. else
  2945. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2946. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2947. }
  2948. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2949. bool enable)
  2950. {
  2951. uint32_t data, def;
  2952. /* It is disabled by HW by default */
  2953. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2954. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2955. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2956. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2957. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2958. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2959. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2960. /* only for Vega10 & Raven1 */
  2961. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2962. if (def != data)
  2963. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2964. /* MGLS is a global flag to control all MGLS in GFX */
  2965. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2966. /* 2 - RLC memory Light sleep */
  2967. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2968. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2969. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2970. if (def != data)
  2971. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2972. }
  2973. /* 3 - CP memory Light sleep */
  2974. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2975. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2976. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2977. if (def != data)
  2978. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2979. }
  2980. }
  2981. } else {
  2982. /* 1 - MGCG_OVERRIDE */
  2983. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2984. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2985. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2986. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2987. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2988. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2989. if (def != data)
  2990. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2991. /* 2 - disable MGLS in RLC */
  2992. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2993. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2994. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2995. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2996. }
  2997. /* 3 - disable MGLS in CP */
  2998. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2999. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3000. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3001. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  3002. }
  3003. }
  3004. }
  3005. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  3006. bool enable)
  3007. {
  3008. uint32_t data, def;
  3009. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3010. /* Enable 3D CGCG/CGLS */
  3011. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  3012. /* write cmd to clear cgcg/cgls ov */
  3013. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3014. /* unset CGCG override */
  3015. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  3016. /* update CGCG and CGLS override bits */
  3017. if (def != data)
  3018. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3019. /* enable 3Dcgcg FSM(0x0020003f) */
  3020. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3021. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3022. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  3023. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  3024. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3025. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  3026. if (def != data)
  3027. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3028. /* set IDLE_POLL_COUNT(0x00900100) */
  3029. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3030. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3031. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3032. if (def != data)
  3033. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3034. } else {
  3035. /* Disable CGCG/CGLS */
  3036. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3037. /* disable cgcg, cgls should be disabled */
  3038. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  3039. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  3040. /* disable cgcg and cgls in FSM */
  3041. if (def != data)
  3042. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3043. }
  3044. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3045. }
  3046. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  3047. bool enable)
  3048. {
  3049. uint32_t def, data;
  3050. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3051. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3052. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3053. /* unset CGCG override */
  3054. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  3055. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3056. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3057. else
  3058. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3059. /* update CGCG and CGLS override bits */
  3060. if (def != data)
  3061. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3062. /* enable cgcg FSM(0x0020003F) */
  3063. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3064. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3065. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  3066. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3067. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3068. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3069. if (def != data)
  3070. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3071. /* set IDLE_POLL_COUNT(0x00900100) */
  3072. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3073. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3074. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3075. if (def != data)
  3076. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3077. } else {
  3078. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3079. /* reset CGCG/CGLS bits */
  3080. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3081. /* disable cgcg and cgls in FSM */
  3082. if (def != data)
  3083. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3084. }
  3085. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3086. }
  3087. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  3088. bool enable)
  3089. {
  3090. if (enable) {
  3091. /* CGCG/CGLS should be enabled after MGCG/MGLS
  3092. * === MGCG + MGLS ===
  3093. */
  3094. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3095. /* === CGCG /CGLS for GFX 3D Only === */
  3096. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3097. /* === CGCG + CGLS === */
  3098. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3099. } else {
  3100. /* CGCG/CGLS should be disabled before MGCG/MGLS
  3101. * === CGCG + CGLS ===
  3102. */
  3103. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3104. /* === CGCG /CGLS for GFX 3D Only === */
  3105. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3106. /* === MGCG + MGLS === */
  3107. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3108. }
  3109. return 0;
  3110. }
  3111. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  3112. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  3113. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  3114. };
  3115. static int gfx_v9_0_set_powergating_state(void *handle,
  3116. enum amd_powergating_state state)
  3117. {
  3118. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3119. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  3120. switch (adev->asic_type) {
  3121. case CHIP_RAVEN:
  3122. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3123. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  3124. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  3125. } else {
  3126. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  3127. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  3128. }
  3129. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3130. gfx_v9_0_enable_cp_power_gating(adev, true);
  3131. else
  3132. gfx_v9_0_enable_cp_power_gating(adev, false);
  3133. /* update gfx cgpg state */
  3134. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  3135. /* update mgcg state */
  3136. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  3137. break;
  3138. default:
  3139. break;
  3140. }
  3141. return 0;
  3142. }
  3143. static int gfx_v9_0_set_clockgating_state(void *handle,
  3144. enum amd_clockgating_state state)
  3145. {
  3146. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3147. if (amdgpu_sriov_vf(adev))
  3148. return 0;
  3149. switch (adev->asic_type) {
  3150. case CHIP_VEGA10:
  3151. case CHIP_RAVEN:
  3152. gfx_v9_0_update_gfx_clock_gating(adev,
  3153. state == AMD_CG_STATE_GATE ? true : false);
  3154. break;
  3155. default:
  3156. break;
  3157. }
  3158. return 0;
  3159. }
  3160. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  3161. {
  3162. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3163. int data;
  3164. if (amdgpu_sriov_vf(adev))
  3165. *flags = 0;
  3166. /* AMD_CG_SUPPORT_GFX_MGCG */
  3167. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3168. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  3169. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  3170. /* AMD_CG_SUPPORT_GFX_CGCG */
  3171. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3172. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  3173. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  3174. /* AMD_CG_SUPPORT_GFX_CGLS */
  3175. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  3176. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  3177. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  3178. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3179. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  3180. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3181. /* AMD_CG_SUPPORT_GFX_CP_LS */
  3182. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3183. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  3184. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3185. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  3186. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3187. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3188. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3189. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3190. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3191. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3192. }
  3193. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3194. {
  3195. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3196. }
  3197. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3198. {
  3199. struct amdgpu_device *adev = ring->adev;
  3200. u64 wptr;
  3201. /* XXX check if swapping is necessary on BE */
  3202. if (ring->use_doorbell) {
  3203. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3204. } else {
  3205. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3206. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3207. }
  3208. return wptr;
  3209. }
  3210. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3211. {
  3212. struct amdgpu_device *adev = ring->adev;
  3213. if (ring->use_doorbell) {
  3214. /* XXX check if swapping is necessary on BE */
  3215. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3216. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3217. } else {
  3218. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3219. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3220. }
  3221. }
  3222. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3223. {
  3224. u32 ref_and_mask, reg_mem_engine;
  3225. struct nbio_hdp_flush_reg *nbio_hf_reg;
  3226. if (ring->adev->asic_type == CHIP_VEGA10)
  3227. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  3228. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3229. switch (ring->me) {
  3230. case 1:
  3231. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3232. break;
  3233. case 2:
  3234. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3235. break;
  3236. default:
  3237. return;
  3238. }
  3239. reg_mem_engine = 0;
  3240. } else {
  3241. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3242. reg_mem_engine = 1; /* pfp */
  3243. }
  3244. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3245. nbio_hf_reg->hdp_flush_req_offset,
  3246. nbio_hf_reg->hdp_flush_done_offset,
  3247. ref_and_mask, ref_and_mask, 0x20);
  3248. }
  3249. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  3250. {
  3251. gfx_v9_0_write_data_to_reg(ring, 0, true,
  3252. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  3253. }
  3254. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3255. struct amdgpu_ib *ib,
  3256. unsigned vm_id, bool ctx_switch)
  3257. {
  3258. u32 header, control = 0;
  3259. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3260. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3261. else
  3262. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3263. control |= ib->length_dw | (vm_id << 24);
  3264. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3265. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3266. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3267. gfx_v9_0_ring_emit_de_meta(ring);
  3268. }
  3269. amdgpu_ring_write(ring, header);
  3270. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3271. amdgpu_ring_write(ring,
  3272. #ifdef __BIG_ENDIAN
  3273. (2 << 0) |
  3274. #endif
  3275. lower_32_bits(ib->gpu_addr));
  3276. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3277. amdgpu_ring_write(ring, control);
  3278. }
  3279. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3280. struct amdgpu_ib *ib,
  3281. unsigned vm_id, bool ctx_switch)
  3282. {
  3283. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3284. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3285. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3286. amdgpu_ring_write(ring,
  3287. #ifdef __BIG_ENDIAN
  3288. (2 << 0) |
  3289. #endif
  3290. lower_32_bits(ib->gpu_addr));
  3291. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3292. amdgpu_ring_write(ring, control);
  3293. }
  3294. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3295. u64 seq, unsigned flags)
  3296. {
  3297. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3298. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3299. /* RELEASE_MEM - flush caches, send int */
  3300. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3301. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3302. EOP_TC_ACTION_EN |
  3303. EOP_TC_WB_ACTION_EN |
  3304. EOP_TC_MD_ACTION_EN |
  3305. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3306. EVENT_INDEX(5)));
  3307. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3308. /*
  3309. * the address should be Qword aligned if 64bit write, Dword
  3310. * aligned if only send 32bit data low (discard data high)
  3311. */
  3312. if (write64bit)
  3313. BUG_ON(addr & 0x7);
  3314. else
  3315. BUG_ON(addr & 0x3);
  3316. amdgpu_ring_write(ring, lower_32_bits(addr));
  3317. amdgpu_ring_write(ring, upper_32_bits(addr));
  3318. amdgpu_ring_write(ring, lower_32_bits(seq));
  3319. amdgpu_ring_write(ring, upper_32_bits(seq));
  3320. amdgpu_ring_write(ring, 0);
  3321. }
  3322. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3323. {
  3324. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3325. uint32_t seq = ring->fence_drv.sync_seq;
  3326. uint64_t addr = ring->fence_drv.gpu_addr;
  3327. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3328. lower_32_bits(addr), upper_32_bits(addr),
  3329. seq, 0xffffffff, 4);
  3330. }
  3331. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3332. unsigned vm_id, uint64_t pd_addr)
  3333. {
  3334. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3335. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3336. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3337. unsigned eng = ring->vm_inv_eng;
  3338. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3339. pd_addr |= AMDGPU_PTE_VALID;
  3340. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3341. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3342. lower_32_bits(pd_addr));
  3343. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3344. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3345. upper_32_bits(pd_addr));
  3346. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3347. hub->vm_inv_eng0_req + eng, req);
  3348. /* wait for the invalidate to complete */
  3349. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3350. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3351. /* compute doesn't have PFP */
  3352. if (usepfp) {
  3353. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3354. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3355. amdgpu_ring_write(ring, 0x0);
  3356. }
  3357. }
  3358. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3359. {
  3360. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3361. }
  3362. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3363. {
  3364. u64 wptr;
  3365. /* XXX check if swapping is necessary on BE */
  3366. if (ring->use_doorbell)
  3367. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3368. else
  3369. BUG();
  3370. return wptr;
  3371. }
  3372. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3373. {
  3374. struct amdgpu_device *adev = ring->adev;
  3375. /* XXX check if swapping is necessary on BE */
  3376. if (ring->use_doorbell) {
  3377. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3378. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3379. } else{
  3380. BUG(); /* only DOORBELL method supported on gfx9 now */
  3381. }
  3382. }
  3383. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3384. u64 seq, unsigned int flags)
  3385. {
  3386. /* we only allocate 32bit for each seq wb address */
  3387. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3388. /* write fence seq to the "addr" */
  3389. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3390. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3391. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3392. amdgpu_ring_write(ring, lower_32_bits(addr));
  3393. amdgpu_ring_write(ring, upper_32_bits(addr));
  3394. amdgpu_ring_write(ring, lower_32_bits(seq));
  3395. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3396. /* set register to trigger INT */
  3397. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3398. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3399. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3400. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3401. amdgpu_ring_write(ring, 0);
  3402. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3403. }
  3404. }
  3405. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3406. {
  3407. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3408. amdgpu_ring_write(ring, 0);
  3409. }
  3410. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3411. {
  3412. static struct v9_ce_ib_state ce_payload = {0};
  3413. uint64_t csa_addr;
  3414. int cnt;
  3415. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3416. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3417. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3418. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3419. WRITE_DATA_DST_SEL(8) |
  3420. WR_CONFIRM) |
  3421. WRITE_DATA_CACHE_POLICY(0));
  3422. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3423. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3424. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3425. }
  3426. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3427. {
  3428. static struct v9_de_ib_state de_payload = {0};
  3429. uint64_t csa_addr, gds_addr;
  3430. int cnt;
  3431. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3432. gds_addr = csa_addr + 4096;
  3433. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3434. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3435. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3436. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3437. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3438. WRITE_DATA_DST_SEL(8) |
  3439. WR_CONFIRM) |
  3440. WRITE_DATA_CACHE_POLICY(0));
  3441. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3442. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3443. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3444. }
  3445. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3446. {
  3447. uint32_t dw2 = 0;
  3448. if (amdgpu_sriov_vf(ring->adev))
  3449. gfx_v9_0_ring_emit_ce_meta(ring);
  3450. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3451. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3452. /* set load_global_config & load_global_uconfig */
  3453. dw2 |= 0x8001;
  3454. /* set load_cs_sh_regs */
  3455. dw2 |= 0x01000000;
  3456. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3457. dw2 |= 0x10002;
  3458. /* set load_ce_ram if preamble presented */
  3459. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3460. dw2 |= 0x10000000;
  3461. } else {
  3462. /* still load_ce_ram if this is the first time preamble presented
  3463. * although there is no context switch happens.
  3464. */
  3465. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3466. dw2 |= 0x10000000;
  3467. }
  3468. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3469. amdgpu_ring_write(ring, dw2);
  3470. amdgpu_ring_write(ring, 0);
  3471. }
  3472. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3473. {
  3474. unsigned ret;
  3475. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3476. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3477. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3478. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3479. ret = ring->wptr & ring->buf_mask;
  3480. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3481. return ret;
  3482. }
  3483. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3484. {
  3485. unsigned cur;
  3486. BUG_ON(offset > ring->buf_mask);
  3487. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3488. cur = (ring->wptr & ring->buf_mask) - 1;
  3489. if (likely(cur > offset))
  3490. ring->ring[offset] = cur - offset;
  3491. else
  3492. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3493. }
  3494. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3495. {
  3496. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3497. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3498. }
  3499. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3500. {
  3501. struct amdgpu_device *adev = ring->adev;
  3502. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3503. amdgpu_ring_write(ring, 0 | /* src: register*/
  3504. (5 << 8) | /* dst: memory */
  3505. (1 << 20)); /* write confirm */
  3506. amdgpu_ring_write(ring, reg);
  3507. amdgpu_ring_write(ring, 0);
  3508. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3509. adev->virt.reg_val_offs * 4));
  3510. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3511. adev->virt.reg_val_offs * 4));
  3512. }
  3513. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3514. uint32_t val)
  3515. {
  3516. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3517. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3518. amdgpu_ring_write(ring, reg);
  3519. amdgpu_ring_write(ring, 0);
  3520. amdgpu_ring_write(ring, val);
  3521. }
  3522. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3523. enum amdgpu_interrupt_state state)
  3524. {
  3525. switch (state) {
  3526. case AMDGPU_IRQ_STATE_DISABLE:
  3527. case AMDGPU_IRQ_STATE_ENABLE:
  3528. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3529. TIME_STAMP_INT_ENABLE,
  3530. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3531. break;
  3532. default:
  3533. break;
  3534. }
  3535. }
  3536. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3537. int me, int pipe,
  3538. enum amdgpu_interrupt_state state)
  3539. {
  3540. /* Me 0 is reserved for graphics */
  3541. if (me < 1 || me > adev->gfx.mec.num_mec) {
  3542. DRM_ERROR("Ignoring request to enable interrupts for invalid me:%d\n", me);
  3543. return;
  3544. }
  3545. if (pipe >= adev->gfx.mec.num_pipe_per_mec) {
  3546. DRM_ERROR("Ignoring request to enable interrupts for invalid "
  3547. "me:%d pipe:%d\n", pipe, me);
  3548. return;
  3549. }
  3550. mutex_lock(&adev->srbm_mutex);
  3551. soc15_grbm_select(adev, me, pipe, 0, 0);
  3552. WREG32_FIELD(CPC_INT_CNTL, TIME_STAMP_INT_ENABLE,
  3553. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  3554. soc15_grbm_select(adev, 0, 0, 0, 0);
  3555. mutex_unlock(&adev->srbm_mutex);
  3556. }
  3557. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3558. struct amdgpu_irq_src *source,
  3559. unsigned type,
  3560. enum amdgpu_interrupt_state state)
  3561. {
  3562. switch (state) {
  3563. case AMDGPU_IRQ_STATE_DISABLE:
  3564. case AMDGPU_IRQ_STATE_ENABLE:
  3565. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3566. PRIV_REG_INT_ENABLE,
  3567. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3568. break;
  3569. default:
  3570. break;
  3571. }
  3572. return 0;
  3573. }
  3574. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3575. struct amdgpu_irq_src *source,
  3576. unsigned type,
  3577. enum amdgpu_interrupt_state state)
  3578. {
  3579. switch (state) {
  3580. case AMDGPU_IRQ_STATE_DISABLE:
  3581. case AMDGPU_IRQ_STATE_ENABLE:
  3582. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3583. PRIV_INSTR_INT_ENABLE,
  3584. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3585. default:
  3586. break;
  3587. }
  3588. return 0;
  3589. }
  3590. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3591. struct amdgpu_irq_src *src,
  3592. unsigned type,
  3593. enum amdgpu_interrupt_state state)
  3594. {
  3595. switch (type) {
  3596. case AMDGPU_CP_IRQ_GFX_EOP:
  3597. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3598. break;
  3599. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3600. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3601. break;
  3602. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3603. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3604. break;
  3605. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3606. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3607. break;
  3608. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3609. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3610. break;
  3611. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3612. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3613. break;
  3614. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3615. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3616. break;
  3617. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3618. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3619. break;
  3620. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3621. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3622. break;
  3623. default:
  3624. break;
  3625. }
  3626. return 0;
  3627. }
  3628. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3629. struct amdgpu_irq_src *source,
  3630. struct amdgpu_iv_entry *entry)
  3631. {
  3632. int i;
  3633. u8 me_id, pipe_id, queue_id;
  3634. struct amdgpu_ring *ring;
  3635. DRM_DEBUG("IH: CP EOP\n");
  3636. me_id = (entry->ring_id & 0x0c) >> 2;
  3637. pipe_id = (entry->ring_id & 0x03) >> 0;
  3638. queue_id = (entry->ring_id & 0x70) >> 4;
  3639. switch (me_id) {
  3640. case 0:
  3641. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3642. break;
  3643. case 1:
  3644. case 2:
  3645. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3646. ring = &adev->gfx.compute_ring[i];
  3647. /* Per-queue interrupt is supported for MEC starting from VI.
  3648. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3649. */
  3650. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3651. amdgpu_fence_process(ring);
  3652. }
  3653. break;
  3654. }
  3655. return 0;
  3656. }
  3657. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3658. struct amdgpu_irq_src *source,
  3659. struct amdgpu_iv_entry *entry)
  3660. {
  3661. DRM_ERROR("Illegal register access in command stream\n");
  3662. schedule_work(&adev->reset_work);
  3663. return 0;
  3664. }
  3665. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3666. struct amdgpu_irq_src *source,
  3667. struct amdgpu_iv_entry *entry)
  3668. {
  3669. DRM_ERROR("Illegal instruction in command stream\n");
  3670. schedule_work(&adev->reset_work);
  3671. return 0;
  3672. }
  3673. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3674. struct amdgpu_irq_src *src,
  3675. unsigned int type,
  3676. enum amdgpu_interrupt_state state)
  3677. {
  3678. uint32_t tmp, target;
  3679. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3680. if (ring->me == 1)
  3681. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3682. else
  3683. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3684. target += ring->pipe;
  3685. switch (type) {
  3686. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3687. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3688. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3689. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3690. GENERIC2_INT_ENABLE, 0);
  3691. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3692. tmp = RREG32(target);
  3693. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3694. GENERIC2_INT_ENABLE, 0);
  3695. WREG32(target, tmp);
  3696. } else {
  3697. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3698. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3699. GENERIC2_INT_ENABLE, 1);
  3700. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3701. tmp = RREG32(target);
  3702. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3703. GENERIC2_INT_ENABLE, 1);
  3704. WREG32(target, tmp);
  3705. }
  3706. break;
  3707. default:
  3708. BUG(); /* kiq only support GENERIC2_INT now */
  3709. break;
  3710. }
  3711. return 0;
  3712. }
  3713. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3714. struct amdgpu_irq_src *source,
  3715. struct amdgpu_iv_entry *entry)
  3716. {
  3717. u8 me_id, pipe_id, queue_id;
  3718. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3719. me_id = (entry->ring_id & 0x0c) >> 2;
  3720. pipe_id = (entry->ring_id & 0x03) >> 0;
  3721. queue_id = (entry->ring_id & 0x70) >> 4;
  3722. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3723. me_id, pipe_id, queue_id);
  3724. amdgpu_fence_process(ring);
  3725. return 0;
  3726. }
  3727. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3728. .name = "gfx_v9_0",
  3729. .early_init = gfx_v9_0_early_init,
  3730. .late_init = gfx_v9_0_late_init,
  3731. .sw_init = gfx_v9_0_sw_init,
  3732. .sw_fini = gfx_v9_0_sw_fini,
  3733. .hw_init = gfx_v9_0_hw_init,
  3734. .hw_fini = gfx_v9_0_hw_fini,
  3735. .suspend = gfx_v9_0_suspend,
  3736. .resume = gfx_v9_0_resume,
  3737. .is_idle = gfx_v9_0_is_idle,
  3738. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3739. .soft_reset = gfx_v9_0_soft_reset,
  3740. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3741. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3742. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3743. };
  3744. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3745. .type = AMDGPU_RING_TYPE_GFX,
  3746. .align_mask = 0xff,
  3747. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3748. .support_64bit_ptrs = true,
  3749. .vmhub = AMDGPU_GFXHUB,
  3750. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3751. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3752. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3753. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3754. 5 + /* COND_EXEC */
  3755. 7 + /* PIPELINE_SYNC */
  3756. 24 + /* VM_FLUSH */
  3757. 8 + /* FENCE for VM_FLUSH */
  3758. 20 + /* GDS switch */
  3759. 4 + /* double SWITCH_BUFFER,
  3760. the first COND_EXEC jump to the place just
  3761. prior to this double SWITCH_BUFFER */
  3762. 5 + /* COND_EXEC */
  3763. 7 + /* HDP_flush */
  3764. 4 + /* VGT_flush */
  3765. 14 + /* CE_META */
  3766. 31 + /* DE_META */
  3767. 3 + /* CNTX_CTRL */
  3768. 5 + /* HDP_INVL */
  3769. 8 + 8 + /* FENCE x2 */
  3770. 2, /* SWITCH_BUFFER */
  3771. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3772. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3773. .emit_fence = gfx_v9_0_ring_emit_fence,
  3774. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3775. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3776. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3777. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3778. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3779. .test_ring = gfx_v9_0_ring_test_ring,
  3780. .test_ib = gfx_v9_0_ring_test_ib,
  3781. .insert_nop = amdgpu_ring_insert_nop,
  3782. .pad_ib = amdgpu_ring_generic_pad_ib,
  3783. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3784. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3785. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3786. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3787. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3788. };
  3789. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3790. .type = AMDGPU_RING_TYPE_COMPUTE,
  3791. .align_mask = 0xff,
  3792. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3793. .support_64bit_ptrs = true,
  3794. .vmhub = AMDGPU_GFXHUB,
  3795. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3796. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3797. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3798. .emit_frame_size =
  3799. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3800. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3801. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3802. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3803. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3804. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3805. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3806. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3807. .emit_fence = gfx_v9_0_ring_emit_fence,
  3808. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3809. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3810. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3811. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3812. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3813. .test_ring = gfx_v9_0_ring_test_ring,
  3814. .test_ib = gfx_v9_0_ring_test_ib,
  3815. .insert_nop = amdgpu_ring_insert_nop,
  3816. .pad_ib = amdgpu_ring_generic_pad_ib,
  3817. };
  3818. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3819. .type = AMDGPU_RING_TYPE_KIQ,
  3820. .align_mask = 0xff,
  3821. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3822. .support_64bit_ptrs = true,
  3823. .vmhub = AMDGPU_GFXHUB,
  3824. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3825. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3826. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3827. .emit_frame_size =
  3828. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3829. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3830. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3831. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3832. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3833. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3834. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3835. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3836. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3837. .test_ring = gfx_v9_0_ring_test_ring,
  3838. .test_ib = gfx_v9_0_ring_test_ib,
  3839. .insert_nop = amdgpu_ring_insert_nop,
  3840. .pad_ib = amdgpu_ring_generic_pad_ib,
  3841. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3842. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3843. };
  3844. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3845. {
  3846. int i;
  3847. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3848. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3849. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3850. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3851. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3852. }
  3853. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3854. .set = gfx_v9_0_kiq_set_interrupt_state,
  3855. .process = gfx_v9_0_kiq_irq,
  3856. };
  3857. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3858. .set = gfx_v9_0_set_eop_interrupt_state,
  3859. .process = gfx_v9_0_eop_irq,
  3860. };
  3861. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3862. .set = gfx_v9_0_set_priv_reg_fault_state,
  3863. .process = gfx_v9_0_priv_reg_irq,
  3864. };
  3865. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3866. .set = gfx_v9_0_set_priv_inst_fault_state,
  3867. .process = gfx_v9_0_priv_inst_irq,
  3868. };
  3869. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3870. {
  3871. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3872. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3873. adev->gfx.priv_reg_irq.num_types = 1;
  3874. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3875. adev->gfx.priv_inst_irq.num_types = 1;
  3876. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3877. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3878. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3879. }
  3880. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3881. {
  3882. switch (adev->asic_type) {
  3883. case CHIP_VEGA10:
  3884. case CHIP_RAVEN:
  3885. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3886. break;
  3887. default:
  3888. break;
  3889. }
  3890. }
  3891. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3892. {
  3893. /* init asci gds info */
  3894. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3895. adev->gds.gws.total_size = 64;
  3896. adev->gds.oa.total_size = 16;
  3897. if (adev->gds.mem.total_size == 64 * 1024) {
  3898. adev->gds.mem.gfx_partition_size = 4096;
  3899. adev->gds.mem.cs_partition_size = 4096;
  3900. adev->gds.gws.gfx_partition_size = 4;
  3901. adev->gds.gws.cs_partition_size = 4;
  3902. adev->gds.oa.gfx_partition_size = 4;
  3903. adev->gds.oa.cs_partition_size = 1;
  3904. } else {
  3905. adev->gds.mem.gfx_partition_size = 1024;
  3906. adev->gds.mem.cs_partition_size = 1024;
  3907. adev->gds.gws.gfx_partition_size = 16;
  3908. adev->gds.gws.cs_partition_size = 16;
  3909. adev->gds.oa.gfx_partition_size = 4;
  3910. adev->gds.oa.cs_partition_size = 4;
  3911. }
  3912. }
  3913. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3914. {
  3915. u32 data, mask;
  3916. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3917. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3918. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3919. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3920. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3921. return (~data) & mask;
  3922. }
  3923. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3924. struct amdgpu_cu_info *cu_info)
  3925. {
  3926. int i, j, k, counter, active_cu_number = 0;
  3927. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3928. if (!adev || !cu_info)
  3929. return -EINVAL;
  3930. memset(cu_info, 0, sizeof(*cu_info));
  3931. mutex_lock(&adev->grbm_idx_mutex);
  3932. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3933. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3934. mask = 1;
  3935. ao_bitmap = 0;
  3936. counter = 0;
  3937. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3938. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3939. cu_info->bitmap[i][j] = bitmap;
  3940. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3941. if (bitmap & mask) {
  3942. if (counter < adev->gfx.config.max_cu_per_sh)
  3943. ao_bitmap |= mask;
  3944. counter ++;
  3945. }
  3946. mask <<= 1;
  3947. }
  3948. active_cu_number += counter;
  3949. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3950. }
  3951. }
  3952. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3953. mutex_unlock(&adev->grbm_idx_mutex);
  3954. cu_info->number = active_cu_number;
  3955. cu_info->ao_cu_mask = ao_cu_mask;
  3956. return 0;
  3957. }
  3958. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3959. {
  3960. .type = AMD_IP_BLOCK_TYPE_GFX,
  3961. .major = 9,
  3962. .minor = 0,
  3963. .rev = 0,
  3964. .funcs = &gfx_v9_0_ip_funcs,
  3965. };