dce_v6_0.c 109 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_atombios.h"
  29. #include "atombios_crtc.h"
  30. #include "atombios_encoders.h"
  31. #include "amdgpu_pll.h"
  32. #include "amdgpu_connectors.h"
  33. #include "bif/bif_3_0_d.h"
  34. #include "bif/bif_3_0_sh_mask.h"
  35. #include "oss/oss_1_0_d.h"
  36. #include "oss/oss_1_0_sh_mask.h"
  37. #include "gca/gfx_6_0_d.h"
  38. #include "gca/gfx_6_0_sh_mask.h"
  39. #include "gmc/gmc_6_0_d.h"
  40. #include "gmc/gmc_6_0_sh_mask.h"
  41. #include "dce/dce_6_0_d.h"
  42. #include "dce/dce_6_0_sh_mask.h"
  43. #include "gca/gfx_7_2_enum.h"
  44. #include "si_enums.h"
  45. static void dce_v6_0_set_display_funcs(struct amdgpu_device *adev);
  46. static void dce_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  47. static const u32 crtc_offsets[6] =
  48. {
  49. SI_CRTC0_REGISTER_OFFSET,
  50. SI_CRTC1_REGISTER_OFFSET,
  51. SI_CRTC2_REGISTER_OFFSET,
  52. SI_CRTC3_REGISTER_OFFSET,
  53. SI_CRTC4_REGISTER_OFFSET,
  54. SI_CRTC5_REGISTER_OFFSET
  55. };
  56. static const u32 hpd_offsets[] =
  57. {
  58. mmDC_HPD1_INT_STATUS - mmDC_HPD1_INT_STATUS,
  59. mmDC_HPD2_INT_STATUS - mmDC_HPD1_INT_STATUS,
  60. mmDC_HPD3_INT_STATUS - mmDC_HPD1_INT_STATUS,
  61. mmDC_HPD4_INT_STATUS - mmDC_HPD1_INT_STATUS,
  62. mmDC_HPD5_INT_STATUS - mmDC_HPD1_INT_STATUS,
  63. mmDC_HPD6_INT_STATUS - mmDC_HPD1_INT_STATUS,
  64. };
  65. static const uint32_t dig_offsets[] = {
  66. SI_CRTC0_REGISTER_OFFSET,
  67. SI_CRTC1_REGISTER_OFFSET,
  68. SI_CRTC2_REGISTER_OFFSET,
  69. SI_CRTC3_REGISTER_OFFSET,
  70. SI_CRTC4_REGISTER_OFFSET,
  71. SI_CRTC5_REGISTER_OFFSET,
  72. (0x13830 - 0x7030) >> 2,
  73. };
  74. static const struct {
  75. uint32_t reg;
  76. uint32_t vblank;
  77. uint32_t vline;
  78. uint32_t hpd;
  79. } interrupt_status_offsets[6] = { {
  80. .reg = mmDISP_INTERRUPT_STATUS,
  81. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  82. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  83. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  84. }, {
  85. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  86. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  87. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  88. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  89. }, {
  90. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  91. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  92. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  93. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  94. }, {
  95. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  96. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  97. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  98. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  99. }, {
  100. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  101. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  102. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  103. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  104. }, {
  105. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  106. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  107. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  108. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  109. } };
  110. static u32 dce_v6_0_audio_endpt_rreg(struct amdgpu_device *adev,
  111. u32 block_offset, u32 reg)
  112. {
  113. unsigned long flags;
  114. u32 r;
  115. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  116. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  117. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  118. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  119. return r;
  120. }
  121. static void dce_v6_0_audio_endpt_wreg(struct amdgpu_device *adev,
  122. u32 block_offset, u32 reg, u32 v)
  123. {
  124. unsigned long flags;
  125. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  126. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset,
  127. reg | AZALIA_F0_CODEC_ENDPOINT_INDEX__AZALIA_ENDPOINT_REG_WRITE_EN_MASK);
  128. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  129. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  130. }
  131. static bool dce_v6_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  132. {
  133. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) & CRTC_STATUS__CRTC_V_BLANK_MASK)
  134. return true;
  135. else
  136. return false;
  137. }
  138. static bool dce_v6_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  139. {
  140. u32 pos1, pos2;
  141. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  142. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  143. if (pos1 != pos2)
  144. return true;
  145. else
  146. return false;
  147. }
  148. /**
  149. * dce_v6_0_wait_for_vblank - vblank wait asic callback.
  150. *
  151. * @crtc: crtc to wait for vblank on
  152. *
  153. * Wait for vblank on the requested crtc (evergreen+).
  154. */
  155. static void dce_v6_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  156. {
  157. unsigned i = 100;
  158. if (crtc >= adev->mode_info.num_crtc)
  159. return;
  160. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  161. return;
  162. /* depending on when we hit vblank, we may be close to active; if so,
  163. * wait for another frame.
  164. */
  165. while (dce_v6_0_is_in_vblank(adev, crtc)) {
  166. if (i++ == 100) {
  167. i = 0;
  168. if (!dce_v6_0_is_counter_moving(adev, crtc))
  169. break;
  170. }
  171. }
  172. while (!dce_v6_0_is_in_vblank(adev, crtc)) {
  173. if (i++ == 100) {
  174. i = 0;
  175. if (!dce_v6_0_is_counter_moving(adev, crtc))
  176. break;
  177. }
  178. }
  179. }
  180. static u32 dce_v6_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  181. {
  182. if (crtc >= adev->mode_info.num_crtc)
  183. return 0;
  184. else
  185. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  186. }
  187. static void dce_v6_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  188. {
  189. unsigned i;
  190. /* Enable pflip interrupts */
  191. for (i = 0; i < adev->mode_info.num_crtc; i++)
  192. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  193. }
  194. static void dce_v6_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  195. {
  196. unsigned i;
  197. /* Disable pflip interrupts */
  198. for (i = 0; i < adev->mode_info.num_crtc; i++)
  199. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  200. }
  201. /**
  202. * dce_v6_0_page_flip - pageflip callback.
  203. *
  204. * @adev: amdgpu_device pointer
  205. * @crtc_id: crtc to cleanup pageflip on
  206. * @crtc_base: new address of the crtc (GPU MC address)
  207. *
  208. * Does the actual pageflip (evergreen+).
  209. * During vblank we take the crtc lock and wait for the update_pending
  210. * bit to go high, when it does, we release the lock, and allow the
  211. * double buffered update to take place.
  212. * Returns the current update pending status.
  213. */
  214. static void dce_v6_0_page_flip(struct amdgpu_device *adev,
  215. int crtc_id, u64 crtc_base, bool async)
  216. {
  217. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  218. /* flip at hsync for async, default is vsync */
  219. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, async ?
  220. GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK : 0);
  221. /* update the scanout addresses */
  222. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  223. upper_32_bits(crtc_base));
  224. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  225. (u32)crtc_base);
  226. /* post the write */
  227. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  228. }
  229. static int dce_v6_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  230. u32 *vbl, u32 *position)
  231. {
  232. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  233. return -EINVAL;
  234. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  235. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  236. return 0;
  237. }
  238. /**
  239. * dce_v6_0_hpd_sense - hpd sense callback.
  240. *
  241. * @adev: amdgpu_device pointer
  242. * @hpd: hpd (hotplug detect) pin
  243. *
  244. * Checks if a digital monitor is connected (evergreen+).
  245. * Returns true if connected, false if not connected.
  246. */
  247. static bool dce_v6_0_hpd_sense(struct amdgpu_device *adev,
  248. enum amdgpu_hpd_id hpd)
  249. {
  250. bool connected = false;
  251. if (hpd >= adev->mode_info.num_hpd)
  252. return connected;
  253. if (RREG32(mmDC_HPD1_INT_STATUS + hpd_offsets[hpd]) & DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
  254. connected = true;
  255. return connected;
  256. }
  257. /**
  258. * dce_v6_0_hpd_set_polarity - hpd set polarity callback.
  259. *
  260. * @adev: amdgpu_device pointer
  261. * @hpd: hpd (hotplug detect) pin
  262. *
  263. * Set the polarity of the hpd pin (evergreen+).
  264. */
  265. static void dce_v6_0_hpd_set_polarity(struct amdgpu_device *adev,
  266. enum amdgpu_hpd_id hpd)
  267. {
  268. u32 tmp;
  269. bool connected = dce_v6_0_hpd_sense(adev, hpd);
  270. if (hpd >= adev->mode_info.num_hpd)
  271. return;
  272. tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
  273. if (connected)
  274. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  275. else
  276. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  277. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
  278. }
  279. /**
  280. * dce_v6_0_hpd_init - hpd setup callback.
  281. *
  282. * @adev: amdgpu_device pointer
  283. *
  284. * Setup the hpd pins used by the card (evergreen+).
  285. * Enable the pin, set the polarity, and enable the hpd interrupts.
  286. */
  287. static void dce_v6_0_hpd_init(struct amdgpu_device *adev)
  288. {
  289. struct drm_device *dev = adev->ddev;
  290. struct drm_connector *connector;
  291. u32 tmp;
  292. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  293. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  294. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  295. continue;
  296. tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  297. tmp |= DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  298. WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  299. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  300. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  301. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  302. * aux dp channel on imac and help (but not completely fix)
  303. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  304. * also avoid interrupt storms during dpms.
  305. */
  306. tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  307. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  308. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  309. continue;
  310. }
  311. dce_v6_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  312. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  313. }
  314. }
  315. /**
  316. * dce_v6_0_hpd_fini - hpd tear down callback.
  317. *
  318. * @adev: amdgpu_device pointer
  319. *
  320. * Tear down the hpd pins used by the card (evergreen+).
  321. * Disable the hpd interrupts.
  322. */
  323. static void dce_v6_0_hpd_fini(struct amdgpu_device *adev)
  324. {
  325. struct drm_device *dev = adev->ddev;
  326. struct drm_connector *connector;
  327. u32 tmp;
  328. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  329. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  330. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  331. continue;
  332. tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  333. tmp &= ~DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  334. WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], 0);
  335. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  336. }
  337. }
  338. static u32 dce_v6_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  339. {
  340. return mmDC_GPIO_HPD_A;
  341. }
  342. static u32 evergreen_get_vblank_counter(struct amdgpu_device* adev, int crtc)
  343. {
  344. if (crtc >= adev->mode_info.num_crtc)
  345. return 0;
  346. else
  347. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  348. }
  349. static void dce_v6_0_stop_mc_access(struct amdgpu_device *adev,
  350. struct amdgpu_mode_mc_save *save)
  351. {
  352. u32 crtc_enabled, tmp, frame_count;
  353. int i, j;
  354. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  355. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  356. /* disable VGA render */
  357. WREG32(mmVGA_RENDER_CONTROL, 0);
  358. /* blank the display controllers */
  359. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  360. crtc_enabled = RREG32(mmCRTC_CONTROL + crtc_offsets[i]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK;
  361. if (crtc_enabled) {
  362. save->crtc_enabled[i] = true;
  363. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  364. if (!(tmp & CRTC_BLANK_CONTROL__CRTC_BLANK_DATA_EN_MASK)) {
  365. dce_v6_0_vblank_wait(adev, i);
  366. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  367. tmp |= CRTC_BLANK_CONTROL__CRTC_BLANK_DATA_EN_MASK;
  368. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  369. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  370. }
  371. /* wait for the next frame */
  372. frame_count = evergreen_get_vblank_counter(adev, i);
  373. for (j = 0; j < adev->usec_timeout; j++) {
  374. if (evergreen_get_vblank_counter(adev, i) != frame_count)
  375. break;
  376. udelay(1);
  377. }
  378. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  379. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  380. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  381. tmp &= ~CRTC_CONTROL__CRTC_MASTER_EN_MASK;
  382. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  383. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  384. save->crtc_enabled[i] = false;
  385. /* ***** */
  386. } else {
  387. save->crtc_enabled[i] = false;
  388. }
  389. }
  390. }
  391. static void dce_v6_0_resume_mc_access(struct amdgpu_device *adev,
  392. struct amdgpu_mode_mc_save *save)
  393. {
  394. u32 tmp;
  395. int i, j;
  396. /* update crtc base addresses */
  397. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  398. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  399. upper_32_bits(adev->mc.vram_start));
  400. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  401. upper_32_bits(adev->mc.vram_start));
  402. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  403. (u32)adev->mc.vram_start);
  404. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  405. (u32)adev->mc.vram_start);
  406. }
  407. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  408. WREG32(mmVGA_MEMORY_BASE_ADDRESS, (u32)adev->mc.vram_start);
  409. /* unlock regs and wait for update */
  410. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  411. if (save->crtc_enabled[i]) {
  412. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  413. if ((tmp & 0x7) != 0) {
  414. tmp &= ~0x7;
  415. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  416. }
  417. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  418. if (tmp & GRPH_UPDATE__GRPH_UPDATE_LOCK_MASK) {
  419. tmp &= ~GRPH_UPDATE__GRPH_UPDATE_LOCK_MASK;
  420. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  421. }
  422. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  423. if (tmp & 1) {
  424. tmp &= ~1;
  425. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  426. }
  427. for (j = 0; j < adev->usec_timeout; j++) {
  428. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  429. if ((tmp & GRPH_UPDATE__GRPH_SURFACE_UPDATE_PENDING_MASK) == 0)
  430. break;
  431. udelay(1);
  432. }
  433. }
  434. }
  435. /* Unlock vga access */
  436. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  437. mdelay(1);
  438. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  439. }
  440. static void dce_v6_0_set_vga_render_state(struct amdgpu_device *adev,
  441. bool render)
  442. {
  443. if (!render)
  444. WREG32(mmVGA_RENDER_CONTROL,
  445. RREG32(mmVGA_RENDER_CONTROL) & VGA_VSTATUS_CNTL);
  446. }
  447. static int dce_v6_0_get_num_crtc(struct amdgpu_device *adev)
  448. {
  449. switch (adev->asic_type) {
  450. case CHIP_TAHITI:
  451. case CHIP_PITCAIRN:
  452. case CHIP_VERDE:
  453. return 6;
  454. case CHIP_OLAND:
  455. return 2;
  456. default:
  457. return 0;
  458. }
  459. }
  460. void dce_v6_0_disable_dce(struct amdgpu_device *adev)
  461. {
  462. /*Disable VGA render and enabled crtc, if has DCE engine*/
  463. if (amdgpu_atombios_has_dce_engine_info(adev)) {
  464. u32 tmp;
  465. int crtc_enabled, i;
  466. dce_v6_0_set_vga_render_state(adev, false);
  467. /*Disable crtc*/
  468. for (i = 0; i < dce_v6_0_get_num_crtc(adev); i++) {
  469. crtc_enabled = RREG32(mmCRTC_CONTROL + crtc_offsets[i]) &
  470. CRTC_CONTROL__CRTC_MASTER_EN_MASK;
  471. if (crtc_enabled) {
  472. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  473. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  474. tmp &= ~CRTC_CONTROL__CRTC_MASTER_EN_MASK;
  475. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  476. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  477. }
  478. }
  479. }
  480. }
  481. static void dce_v6_0_program_fmt(struct drm_encoder *encoder)
  482. {
  483. struct drm_device *dev = encoder->dev;
  484. struct amdgpu_device *adev = dev->dev_private;
  485. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  486. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  487. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  488. int bpc = 0;
  489. u32 tmp = 0;
  490. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  491. if (connector) {
  492. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  493. bpc = amdgpu_connector_get_monitor_bpc(connector);
  494. dither = amdgpu_connector->dither;
  495. }
  496. /* LVDS FMT is set up by atom */
  497. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  498. return;
  499. if (bpc == 0)
  500. return;
  501. switch (bpc) {
  502. case 6:
  503. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  504. /* XXX sort out optimal dither settings */
  505. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  506. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  507. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK);
  508. else
  509. tmp |= FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK;
  510. break;
  511. case 8:
  512. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  513. /* XXX sort out optimal dither settings */
  514. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  515. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  516. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  517. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  518. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH_MASK);
  519. else
  520. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  521. FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH_MASK);
  522. break;
  523. case 10:
  524. default:
  525. /* not needed */
  526. break;
  527. }
  528. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  529. }
  530. /**
  531. * cik_get_number_of_dram_channels - get the number of dram channels
  532. *
  533. * @adev: amdgpu_device pointer
  534. *
  535. * Look up the number of video ram channels (CIK).
  536. * Used for display watermark bandwidth calculations
  537. * Returns the number of dram channels
  538. */
  539. static u32 si_get_number_of_dram_channels(struct amdgpu_device *adev)
  540. {
  541. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  542. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  543. case 0:
  544. default:
  545. return 1;
  546. case 1:
  547. return 2;
  548. case 2:
  549. return 4;
  550. case 3:
  551. return 8;
  552. case 4:
  553. return 3;
  554. case 5:
  555. return 6;
  556. case 6:
  557. return 10;
  558. case 7:
  559. return 12;
  560. case 8:
  561. return 16;
  562. }
  563. }
  564. struct dce6_wm_params {
  565. u32 dram_channels; /* number of dram channels */
  566. u32 yclk; /* bandwidth per dram data pin in kHz */
  567. u32 sclk; /* engine clock in kHz */
  568. u32 disp_clk; /* display clock in kHz */
  569. u32 src_width; /* viewport width */
  570. u32 active_time; /* active display time in ns */
  571. u32 blank_time; /* blank time in ns */
  572. bool interlaced; /* mode is interlaced */
  573. fixed20_12 vsc; /* vertical scale ratio */
  574. u32 num_heads; /* number of active crtcs */
  575. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  576. u32 lb_size; /* line buffer allocated to pipe */
  577. u32 vtaps; /* vertical scaler taps */
  578. };
  579. /**
  580. * dce_v6_0_dram_bandwidth - get the dram bandwidth
  581. *
  582. * @wm: watermark calculation data
  583. *
  584. * Calculate the raw dram bandwidth (CIK).
  585. * Used for display watermark bandwidth calculations
  586. * Returns the dram bandwidth in MBytes/s
  587. */
  588. static u32 dce_v6_0_dram_bandwidth(struct dce6_wm_params *wm)
  589. {
  590. /* Calculate raw DRAM Bandwidth */
  591. fixed20_12 dram_efficiency; /* 0.7 */
  592. fixed20_12 yclk, dram_channels, bandwidth;
  593. fixed20_12 a;
  594. a.full = dfixed_const(1000);
  595. yclk.full = dfixed_const(wm->yclk);
  596. yclk.full = dfixed_div(yclk, a);
  597. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  598. a.full = dfixed_const(10);
  599. dram_efficiency.full = dfixed_const(7);
  600. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  601. bandwidth.full = dfixed_mul(dram_channels, yclk);
  602. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  603. return dfixed_trunc(bandwidth);
  604. }
  605. /**
  606. * dce_v6_0_dram_bandwidth_for_display - get the dram bandwidth for display
  607. *
  608. * @wm: watermark calculation data
  609. *
  610. * Calculate the dram bandwidth used for display (CIK).
  611. * Used for display watermark bandwidth calculations
  612. * Returns the dram bandwidth for display in MBytes/s
  613. */
  614. static u32 dce_v6_0_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  615. {
  616. /* Calculate DRAM Bandwidth and the part allocated to display. */
  617. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  618. fixed20_12 yclk, dram_channels, bandwidth;
  619. fixed20_12 a;
  620. a.full = dfixed_const(1000);
  621. yclk.full = dfixed_const(wm->yclk);
  622. yclk.full = dfixed_div(yclk, a);
  623. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  624. a.full = dfixed_const(10);
  625. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  626. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  627. bandwidth.full = dfixed_mul(dram_channels, yclk);
  628. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  629. return dfixed_trunc(bandwidth);
  630. }
  631. /**
  632. * dce_v6_0_data_return_bandwidth - get the data return bandwidth
  633. *
  634. * @wm: watermark calculation data
  635. *
  636. * Calculate the data return bandwidth used for display (CIK).
  637. * Used for display watermark bandwidth calculations
  638. * Returns the data return bandwidth in MBytes/s
  639. */
  640. static u32 dce_v6_0_data_return_bandwidth(struct dce6_wm_params *wm)
  641. {
  642. /* Calculate the display Data return Bandwidth */
  643. fixed20_12 return_efficiency; /* 0.8 */
  644. fixed20_12 sclk, bandwidth;
  645. fixed20_12 a;
  646. a.full = dfixed_const(1000);
  647. sclk.full = dfixed_const(wm->sclk);
  648. sclk.full = dfixed_div(sclk, a);
  649. a.full = dfixed_const(10);
  650. return_efficiency.full = dfixed_const(8);
  651. return_efficiency.full = dfixed_div(return_efficiency, a);
  652. a.full = dfixed_const(32);
  653. bandwidth.full = dfixed_mul(a, sclk);
  654. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  655. return dfixed_trunc(bandwidth);
  656. }
  657. /**
  658. * dce_v6_0_dmif_request_bandwidth - get the dmif bandwidth
  659. *
  660. * @wm: watermark calculation data
  661. *
  662. * Calculate the dmif bandwidth used for display (CIK).
  663. * Used for display watermark bandwidth calculations
  664. * Returns the dmif bandwidth in MBytes/s
  665. */
  666. static u32 dce_v6_0_dmif_request_bandwidth(struct dce6_wm_params *wm)
  667. {
  668. /* Calculate the DMIF Request Bandwidth */
  669. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  670. fixed20_12 disp_clk, bandwidth;
  671. fixed20_12 a, b;
  672. a.full = dfixed_const(1000);
  673. disp_clk.full = dfixed_const(wm->disp_clk);
  674. disp_clk.full = dfixed_div(disp_clk, a);
  675. a.full = dfixed_const(32);
  676. b.full = dfixed_mul(a, disp_clk);
  677. a.full = dfixed_const(10);
  678. disp_clk_request_efficiency.full = dfixed_const(8);
  679. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  680. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  681. return dfixed_trunc(bandwidth);
  682. }
  683. /**
  684. * dce_v6_0_available_bandwidth - get the min available bandwidth
  685. *
  686. * @wm: watermark calculation data
  687. *
  688. * Calculate the min available bandwidth used for display (CIK).
  689. * Used for display watermark bandwidth calculations
  690. * Returns the min available bandwidth in MBytes/s
  691. */
  692. static u32 dce_v6_0_available_bandwidth(struct dce6_wm_params *wm)
  693. {
  694. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  695. u32 dram_bandwidth = dce_v6_0_dram_bandwidth(wm);
  696. u32 data_return_bandwidth = dce_v6_0_data_return_bandwidth(wm);
  697. u32 dmif_req_bandwidth = dce_v6_0_dmif_request_bandwidth(wm);
  698. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  699. }
  700. /**
  701. * dce_v6_0_average_bandwidth - get the average available bandwidth
  702. *
  703. * @wm: watermark calculation data
  704. *
  705. * Calculate the average available bandwidth used for display (CIK).
  706. * Used for display watermark bandwidth calculations
  707. * Returns the average available bandwidth in MBytes/s
  708. */
  709. static u32 dce_v6_0_average_bandwidth(struct dce6_wm_params *wm)
  710. {
  711. /* Calculate the display mode Average Bandwidth
  712. * DisplayMode should contain the source and destination dimensions,
  713. * timing, etc.
  714. */
  715. fixed20_12 bpp;
  716. fixed20_12 line_time;
  717. fixed20_12 src_width;
  718. fixed20_12 bandwidth;
  719. fixed20_12 a;
  720. a.full = dfixed_const(1000);
  721. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  722. line_time.full = dfixed_div(line_time, a);
  723. bpp.full = dfixed_const(wm->bytes_per_pixel);
  724. src_width.full = dfixed_const(wm->src_width);
  725. bandwidth.full = dfixed_mul(src_width, bpp);
  726. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  727. bandwidth.full = dfixed_div(bandwidth, line_time);
  728. return dfixed_trunc(bandwidth);
  729. }
  730. /**
  731. * dce_v6_0_latency_watermark - get the latency watermark
  732. *
  733. * @wm: watermark calculation data
  734. *
  735. * Calculate the latency watermark (CIK).
  736. * Used for display watermark bandwidth calculations
  737. * Returns the latency watermark in ns
  738. */
  739. static u32 dce_v6_0_latency_watermark(struct dce6_wm_params *wm)
  740. {
  741. /* First calculate the latency in ns */
  742. u32 mc_latency = 2000; /* 2000 ns. */
  743. u32 available_bandwidth = dce_v6_0_available_bandwidth(wm);
  744. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  745. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  746. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  747. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  748. (wm->num_heads * cursor_line_pair_return_time);
  749. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  750. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  751. u32 tmp, dmif_size = 12288;
  752. fixed20_12 a, b, c;
  753. if (wm->num_heads == 0)
  754. return 0;
  755. a.full = dfixed_const(2);
  756. b.full = dfixed_const(1);
  757. if ((wm->vsc.full > a.full) ||
  758. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  759. (wm->vtaps >= 5) ||
  760. ((wm->vsc.full >= a.full) && wm->interlaced))
  761. max_src_lines_per_dst_line = 4;
  762. else
  763. max_src_lines_per_dst_line = 2;
  764. a.full = dfixed_const(available_bandwidth);
  765. b.full = dfixed_const(wm->num_heads);
  766. a.full = dfixed_div(a, b);
  767. tmp = div_u64((u64) dmif_size * (u64) wm->disp_clk, mc_latency + 512);
  768. tmp = min(dfixed_trunc(a), tmp);
  769. lb_fill_bw = min(tmp, wm->disp_clk * wm->bytes_per_pixel / 1000);
  770. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  771. b.full = dfixed_const(1000);
  772. c.full = dfixed_const(lb_fill_bw);
  773. b.full = dfixed_div(c, b);
  774. a.full = dfixed_div(a, b);
  775. line_fill_time = dfixed_trunc(a);
  776. if (line_fill_time < wm->active_time)
  777. return latency;
  778. else
  779. return latency + (line_fill_time - wm->active_time);
  780. }
  781. /**
  782. * dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  783. * average and available dram bandwidth
  784. *
  785. * @wm: watermark calculation data
  786. *
  787. * Check if the display average bandwidth fits in the display
  788. * dram bandwidth (CIK).
  789. * Used for display watermark bandwidth calculations
  790. * Returns true if the display fits, false if not.
  791. */
  792. static bool dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  793. {
  794. if (dce_v6_0_average_bandwidth(wm) <=
  795. (dce_v6_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  796. return true;
  797. else
  798. return false;
  799. }
  800. /**
  801. * dce_v6_0_average_bandwidth_vs_available_bandwidth - check
  802. * average and available bandwidth
  803. *
  804. * @wm: watermark calculation data
  805. *
  806. * Check if the display average bandwidth fits in the display
  807. * available bandwidth (CIK).
  808. * Used for display watermark bandwidth calculations
  809. * Returns true if the display fits, false if not.
  810. */
  811. static bool dce_v6_0_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  812. {
  813. if (dce_v6_0_average_bandwidth(wm) <=
  814. (dce_v6_0_available_bandwidth(wm) / wm->num_heads))
  815. return true;
  816. else
  817. return false;
  818. }
  819. /**
  820. * dce_v6_0_check_latency_hiding - check latency hiding
  821. *
  822. * @wm: watermark calculation data
  823. *
  824. * Check latency hiding (CIK).
  825. * Used for display watermark bandwidth calculations
  826. * Returns true if the display fits, false if not.
  827. */
  828. static bool dce_v6_0_check_latency_hiding(struct dce6_wm_params *wm)
  829. {
  830. u32 lb_partitions = wm->lb_size / wm->src_width;
  831. u32 line_time = wm->active_time + wm->blank_time;
  832. u32 latency_tolerant_lines;
  833. u32 latency_hiding;
  834. fixed20_12 a;
  835. a.full = dfixed_const(1);
  836. if (wm->vsc.full > a.full)
  837. latency_tolerant_lines = 1;
  838. else {
  839. if (lb_partitions <= (wm->vtaps + 1))
  840. latency_tolerant_lines = 1;
  841. else
  842. latency_tolerant_lines = 2;
  843. }
  844. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  845. if (dce_v6_0_latency_watermark(wm) <= latency_hiding)
  846. return true;
  847. else
  848. return false;
  849. }
  850. /**
  851. * dce_v6_0_program_watermarks - program display watermarks
  852. *
  853. * @adev: amdgpu_device pointer
  854. * @amdgpu_crtc: the selected display controller
  855. * @lb_size: line buffer size
  856. * @num_heads: number of display controllers in use
  857. *
  858. * Calculate and program the display watermarks for the
  859. * selected display controller (CIK).
  860. */
  861. static void dce_v6_0_program_watermarks(struct amdgpu_device *adev,
  862. struct amdgpu_crtc *amdgpu_crtc,
  863. u32 lb_size, u32 num_heads)
  864. {
  865. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  866. struct dce6_wm_params wm_low, wm_high;
  867. u32 dram_channels;
  868. u32 active_time;
  869. u32 line_time = 0;
  870. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  871. u32 priority_a_mark = 0, priority_b_mark = 0;
  872. u32 priority_a_cnt = PRIORITY_OFF;
  873. u32 priority_b_cnt = PRIORITY_OFF;
  874. u32 tmp, arb_control3, lb_vblank_lead_lines = 0;
  875. fixed20_12 a, b, c;
  876. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  877. active_time = 1000000UL * (u32)mode->crtc_hdisplay / (u32)mode->clock;
  878. line_time = min((u32) (1000000UL * (u32)mode->crtc_htotal / (u32)mode->clock), (u32)65535);
  879. priority_a_cnt = 0;
  880. priority_b_cnt = 0;
  881. dram_channels = si_get_number_of_dram_channels(adev);
  882. /* watermark for high clocks */
  883. if (adev->pm.dpm_enabled) {
  884. wm_high.yclk =
  885. amdgpu_dpm_get_mclk(adev, false) * 10;
  886. wm_high.sclk =
  887. amdgpu_dpm_get_sclk(adev, false) * 10;
  888. } else {
  889. wm_high.yclk = adev->pm.current_mclk * 10;
  890. wm_high.sclk = adev->pm.current_sclk * 10;
  891. }
  892. wm_high.disp_clk = mode->clock;
  893. wm_high.src_width = mode->crtc_hdisplay;
  894. wm_high.active_time = active_time;
  895. wm_high.blank_time = line_time - wm_high.active_time;
  896. wm_high.interlaced = false;
  897. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  898. wm_high.interlaced = true;
  899. wm_high.vsc = amdgpu_crtc->vsc;
  900. wm_high.vtaps = 1;
  901. if (amdgpu_crtc->rmx_type != RMX_OFF)
  902. wm_high.vtaps = 2;
  903. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  904. wm_high.lb_size = lb_size;
  905. wm_high.dram_channels = dram_channels;
  906. wm_high.num_heads = num_heads;
  907. if (adev->pm.dpm_enabled) {
  908. /* watermark for low clocks */
  909. wm_low.yclk =
  910. amdgpu_dpm_get_mclk(adev, true) * 10;
  911. wm_low.sclk =
  912. amdgpu_dpm_get_sclk(adev, true) * 10;
  913. } else {
  914. wm_low.yclk = adev->pm.current_mclk * 10;
  915. wm_low.sclk = adev->pm.current_sclk * 10;
  916. }
  917. wm_low.disp_clk = mode->clock;
  918. wm_low.src_width = mode->crtc_hdisplay;
  919. wm_low.active_time = active_time;
  920. wm_low.blank_time = line_time - wm_low.active_time;
  921. wm_low.interlaced = false;
  922. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  923. wm_low.interlaced = true;
  924. wm_low.vsc = amdgpu_crtc->vsc;
  925. wm_low.vtaps = 1;
  926. if (amdgpu_crtc->rmx_type != RMX_OFF)
  927. wm_low.vtaps = 2;
  928. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  929. wm_low.lb_size = lb_size;
  930. wm_low.dram_channels = dram_channels;
  931. wm_low.num_heads = num_heads;
  932. /* set for high clocks */
  933. latency_watermark_a = min(dce_v6_0_latency_watermark(&wm_high), (u32)65535);
  934. /* set for low clocks */
  935. latency_watermark_b = min(dce_v6_0_latency_watermark(&wm_low), (u32)65535);
  936. /* possibly force display priority to high */
  937. /* should really do this at mode validation time... */
  938. if (!dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  939. !dce_v6_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  940. !dce_v6_0_check_latency_hiding(&wm_high) ||
  941. (adev->mode_info.disp_priority == 2)) {
  942. DRM_DEBUG_KMS("force priority to high\n");
  943. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  944. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  945. }
  946. if (!dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  947. !dce_v6_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  948. !dce_v6_0_check_latency_hiding(&wm_low) ||
  949. (adev->mode_info.disp_priority == 2)) {
  950. DRM_DEBUG_KMS("force priority to high\n");
  951. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  952. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  953. }
  954. a.full = dfixed_const(1000);
  955. b.full = dfixed_const(mode->clock);
  956. b.full = dfixed_div(b, a);
  957. c.full = dfixed_const(latency_watermark_a);
  958. c.full = dfixed_mul(c, b);
  959. c.full = dfixed_mul(c, amdgpu_crtc->hsc);
  960. c.full = dfixed_div(c, a);
  961. a.full = dfixed_const(16);
  962. c.full = dfixed_div(c, a);
  963. priority_a_mark = dfixed_trunc(c);
  964. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  965. a.full = dfixed_const(1000);
  966. b.full = dfixed_const(mode->clock);
  967. b.full = dfixed_div(b, a);
  968. c.full = dfixed_const(latency_watermark_b);
  969. c.full = dfixed_mul(c, b);
  970. c.full = dfixed_mul(c, amdgpu_crtc->hsc);
  971. c.full = dfixed_div(c, a);
  972. a.full = dfixed_const(16);
  973. c.full = dfixed_div(c, a);
  974. priority_b_mark = dfixed_trunc(c);
  975. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  976. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  977. }
  978. /* select wm A */
  979. arb_control3 = RREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset);
  980. tmp = arb_control3;
  981. tmp &= ~LATENCY_WATERMARK_MASK(3);
  982. tmp |= LATENCY_WATERMARK_MASK(1);
  983. WREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, tmp);
  984. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  985. ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  986. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  987. /* select wm B */
  988. tmp = RREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset);
  989. tmp &= ~LATENCY_WATERMARK_MASK(3);
  990. tmp |= LATENCY_WATERMARK_MASK(2);
  991. WREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, tmp);
  992. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  993. ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  994. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  995. /* restore original selection */
  996. WREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, arb_control3);
  997. /* write the priority marks */
  998. WREG32(mmPRIORITY_A_CNT + amdgpu_crtc->crtc_offset, priority_a_cnt);
  999. WREG32(mmPRIORITY_B_CNT + amdgpu_crtc->crtc_offset, priority_b_cnt);
  1000. /* save values for DPM */
  1001. amdgpu_crtc->line_time = line_time;
  1002. amdgpu_crtc->wm_high = latency_watermark_a;
  1003. /* Save number of lines the linebuffer leads before the scanout */
  1004. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1005. }
  1006. /* watermark setup */
  1007. static u32 dce_v6_0_line_buffer_adjust(struct amdgpu_device *adev,
  1008. struct amdgpu_crtc *amdgpu_crtc,
  1009. struct drm_display_mode *mode,
  1010. struct drm_display_mode *other_mode)
  1011. {
  1012. u32 tmp, buffer_alloc, i;
  1013. u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
  1014. /*
  1015. * Line Buffer Setup
  1016. * There are 3 line buffers, each one shared by 2 display controllers.
  1017. * mmDC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  1018. * the display controllers. The paritioning is done via one of four
  1019. * preset allocations specified in bits 21:20:
  1020. * 0 - half lb
  1021. * 2 - whole lb, other crtc must be disabled
  1022. */
  1023. /* this can get tricky if we have two large displays on a paired group
  1024. * of crtcs. Ideally for multiple large displays we'd assign them to
  1025. * non-linked crtcs for maximum line buffer allocation.
  1026. */
  1027. if (amdgpu_crtc->base.enabled && mode) {
  1028. if (other_mode) {
  1029. tmp = 0; /* 1/2 */
  1030. buffer_alloc = 1;
  1031. } else {
  1032. tmp = 2; /* whole */
  1033. buffer_alloc = 2;
  1034. }
  1035. } else {
  1036. tmp = 0;
  1037. buffer_alloc = 0;
  1038. }
  1039. WREG32(mmDC_LB_MEMORY_SPLIT + amdgpu_crtc->crtc_offset,
  1040. DC_LB_MEMORY_CONFIG(tmp));
  1041. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  1042. (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
  1043. for (i = 0; i < adev->usec_timeout; i++) {
  1044. if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  1045. PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
  1046. break;
  1047. udelay(1);
  1048. }
  1049. if (amdgpu_crtc->base.enabled && mode) {
  1050. switch (tmp) {
  1051. case 0:
  1052. default:
  1053. return 4096 * 2;
  1054. case 2:
  1055. return 8192 * 2;
  1056. }
  1057. }
  1058. /* controller not enabled, so no lb used */
  1059. return 0;
  1060. }
  1061. /**
  1062. *
  1063. * dce_v6_0_bandwidth_update - program display watermarks
  1064. *
  1065. * @adev: amdgpu_device pointer
  1066. *
  1067. * Calculate and program the display watermarks and line
  1068. * buffer allocation (CIK).
  1069. */
  1070. static void dce_v6_0_bandwidth_update(struct amdgpu_device *adev)
  1071. {
  1072. struct drm_display_mode *mode0 = NULL;
  1073. struct drm_display_mode *mode1 = NULL;
  1074. u32 num_heads = 0, lb_size;
  1075. int i;
  1076. if (!adev->mode_info.mode_config_initialized)
  1077. return;
  1078. amdgpu_update_display_priority(adev);
  1079. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1080. if (adev->mode_info.crtcs[i]->base.enabled)
  1081. num_heads++;
  1082. }
  1083. for (i = 0; i < adev->mode_info.num_crtc; i += 2) {
  1084. mode0 = &adev->mode_info.crtcs[i]->base.mode;
  1085. mode1 = &adev->mode_info.crtcs[i+1]->base.mode;
  1086. lb_size = dce_v6_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode0, mode1);
  1087. dce_v6_0_program_watermarks(adev, adev->mode_info.crtcs[i], lb_size, num_heads);
  1088. lb_size = dce_v6_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i+1], mode1, mode0);
  1089. dce_v6_0_program_watermarks(adev, adev->mode_info.crtcs[i+1], lb_size, num_heads);
  1090. }
  1091. }
  1092. static void dce_v6_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1093. {
  1094. int i;
  1095. u32 tmp;
  1096. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1097. tmp = RREG32_AUDIO_ENDPT(adev->mode_info.audio.pin[i].offset,
  1098. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1099. if (REG_GET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT,
  1100. PORT_CONNECTIVITY))
  1101. adev->mode_info.audio.pin[i].connected = false;
  1102. else
  1103. adev->mode_info.audio.pin[i].connected = true;
  1104. }
  1105. }
  1106. static struct amdgpu_audio_pin *dce_v6_0_audio_get_pin(struct amdgpu_device *adev)
  1107. {
  1108. int i;
  1109. dce_v6_0_audio_get_connected_pins(adev);
  1110. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1111. if (adev->mode_info.audio.pin[i].connected)
  1112. return &adev->mode_info.audio.pin[i];
  1113. }
  1114. DRM_ERROR("No connected audio pins found!\n");
  1115. return NULL;
  1116. }
  1117. static void dce_v6_0_audio_select_pin(struct drm_encoder *encoder)
  1118. {
  1119. struct amdgpu_device *adev = encoder->dev->dev_private;
  1120. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1121. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1122. if (!dig || !dig->afmt || !dig->afmt->pin)
  1123. return;
  1124. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset,
  1125. REG_SET_FIELD(0, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT,
  1126. dig->afmt->pin->id));
  1127. }
  1128. static void dce_v6_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1129. struct drm_display_mode *mode)
  1130. {
  1131. struct amdgpu_device *adev = encoder->dev->dev_private;
  1132. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1133. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1134. struct drm_connector *connector;
  1135. struct amdgpu_connector *amdgpu_connector = NULL;
  1136. int interlace = 0;
  1137. u32 tmp;
  1138. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1139. if (connector->encoder == encoder) {
  1140. amdgpu_connector = to_amdgpu_connector(connector);
  1141. break;
  1142. }
  1143. }
  1144. if (!amdgpu_connector) {
  1145. DRM_ERROR("Couldn't find encoder's connector\n");
  1146. return;
  1147. }
  1148. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1149. interlace = 1;
  1150. if (connector->latency_present[interlace]) {
  1151. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1152. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1153. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1154. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1155. } else {
  1156. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1157. VIDEO_LIPSYNC, 0);
  1158. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1159. AUDIO_LIPSYNC, 0);
  1160. }
  1161. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1162. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1163. }
  1164. static void dce_v6_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1165. {
  1166. struct amdgpu_device *adev = encoder->dev->dev_private;
  1167. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1168. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1169. struct drm_connector *connector;
  1170. struct amdgpu_connector *amdgpu_connector = NULL;
  1171. u8 *sadb = NULL;
  1172. int sad_count;
  1173. u32 tmp;
  1174. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1175. if (connector->encoder == encoder) {
  1176. amdgpu_connector = to_amdgpu_connector(connector);
  1177. break;
  1178. }
  1179. }
  1180. if (!amdgpu_connector) {
  1181. DRM_ERROR("Couldn't find encoder's connector\n");
  1182. return;
  1183. }
  1184. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1185. if (sad_count < 0) {
  1186. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1187. sad_count = 0;
  1188. }
  1189. /* program the speaker allocation */
  1190. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1191. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1192. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1193. HDMI_CONNECTION, 0);
  1194. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1195. DP_CONNECTION, 0);
  1196. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort)
  1197. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1198. DP_CONNECTION, 1);
  1199. else
  1200. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1201. HDMI_CONNECTION, 1);
  1202. if (sad_count)
  1203. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1204. SPEAKER_ALLOCATION, sadb[0]);
  1205. else
  1206. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1207. SPEAKER_ALLOCATION, 5); /* stereo */
  1208. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1209. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1210. kfree(sadb);
  1211. }
  1212. static void dce_v6_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1213. {
  1214. struct amdgpu_device *adev = encoder->dev->dev_private;
  1215. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1216. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1217. struct drm_connector *connector;
  1218. struct amdgpu_connector *amdgpu_connector = NULL;
  1219. struct cea_sad *sads;
  1220. int i, sad_count;
  1221. static const u16 eld_reg_to_type[][2] = {
  1222. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1223. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1224. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1225. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1226. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1227. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1228. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1229. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1230. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1231. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1232. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1233. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1234. };
  1235. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1236. if (connector->encoder == encoder) {
  1237. amdgpu_connector = to_amdgpu_connector(connector);
  1238. break;
  1239. }
  1240. }
  1241. if (!amdgpu_connector) {
  1242. DRM_ERROR("Couldn't find encoder's connector\n");
  1243. return;
  1244. }
  1245. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1246. if (sad_count <= 0) {
  1247. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1248. return;
  1249. }
  1250. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1251. u32 tmp = 0;
  1252. u8 stereo_freqs = 0;
  1253. int max_channels = -1;
  1254. int j;
  1255. for (j = 0; j < sad_count; j++) {
  1256. struct cea_sad *sad = &sads[j];
  1257. if (sad->format == eld_reg_to_type[i][1]) {
  1258. if (sad->channels > max_channels) {
  1259. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1260. MAX_CHANNELS, sad->channels);
  1261. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1262. DESCRIPTOR_BYTE_2, sad->byte2);
  1263. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1264. SUPPORTED_FREQUENCIES, sad->freq);
  1265. max_channels = sad->channels;
  1266. }
  1267. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1268. stereo_freqs |= sad->freq;
  1269. else
  1270. break;
  1271. }
  1272. }
  1273. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1274. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1275. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1276. }
  1277. kfree(sads);
  1278. }
  1279. static void dce_v6_0_audio_enable(struct amdgpu_device *adev,
  1280. struct amdgpu_audio_pin *pin,
  1281. bool enable)
  1282. {
  1283. if (!pin)
  1284. return;
  1285. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1286. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1287. }
  1288. static const u32 pin_offsets[7] =
  1289. {
  1290. (0x1780 - 0x1780),
  1291. (0x1786 - 0x1780),
  1292. (0x178c - 0x1780),
  1293. (0x1792 - 0x1780),
  1294. (0x1798 - 0x1780),
  1295. (0x179d - 0x1780),
  1296. (0x17a4 - 0x1780),
  1297. };
  1298. static int dce_v6_0_audio_init(struct amdgpu_device *adev)
  1299. {
  1300. int i;
  1301. if (!amdgpu_audio)
  1302. return 0;
  1303. adev->mode_info.audio.enabled = true;
  1304. switch (adev->asic_type) {
  1305. case CHIP_TAHITI:
  1306. case CHIP_PITCAIRN:
  1307. case CHIP_VERDE:
  1308. default:
  1309. adev->mode_info.audio.num_pins = 6;
  1310. break;
  1311. case CHIP_OLAND:
  1312. adev->mode_info.audio.num_pins = 2;
  1313. break;
  1314. }
  1315. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1316. adev->mode_info.audio.pin[i].channels = -1;
  1317. adev->mode_info.audio.pin[i].rate = -1;
  1318. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1319. adev->mode_info.audio.pin[i].status_bits = 0;
  1320. adev->mode_info.audio.pin[i].category_code = 0;
  1321. adev->mode_info.audio.pin[i].connected = false;
  1322. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1323. adev->mode_info.audio.pin[i].id = i;
  1324. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1325. }
  1326. return 0;
  1327. }
  1328. static void dce_v6_0_audio_fini(struct amdgpu_device *adev)
  1329. {
  1330. int i;
  1331. if (!amdgpu_audio)
  1332. return;
  1333. if (!adev->mode_info.audio.enabled)
  1334. return;
  1335. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1336. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1337. adev->mode_info.audio.enabled = false;
  1338. }
  1339. static void dce_v6_0_audio_set_vbi_packet(struct drm_encoder *encoder)
  1340. {
  1341. struct drm_device *dev = encoder->dev;
  1342. struct amdgpu_device *adev = dev->dev_private;
  1343. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1344. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1345. u32 tmp;
  1346. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1347. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1348. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1);
  1349. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1);
  1350. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1351. }
  1352. static void dce_v6_0_audio_set_acr(struct drm_encoder *encoder,
  1353. uint32_t clock, int bpc)
  1354. {
  1355. struct drm_device *dev = encoder->dev;
  1356. struct amdgpu_device *adev = dev->dev_private;
  1357. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1358. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1359. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1360. u32 tmp;
  1361. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1362. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1363. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE,
  1364. bpc > 8 ? 0 : 1);
  1365. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1366. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1367. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1368. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1369. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1370. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1371. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1372. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1373. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1374. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1375. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1376. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1377. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1378. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1379. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1380. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1381. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1382. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1383. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1384. }
  1385. static void dce_v6_0_audio_set_avi_infoframe(struct drm_encoder *encoder,
  1386. struct drm_display_mode *mode)
  1387. {
  1388. struct drm_device *dev = encoder->dev;
  1389. struct amdgpu_device *adev = dev->dev_private;
  1390. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1391. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1392. struct hdmi_avi_infoframe frame;
  1393. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1394. uint8_t *payload = buffer + 3;
  1395. uint8_t *header = buffer;
  1396. ssize_t err;
  1397. u32 tmp;
  1398. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1399. if (err < 0) {
  1400. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1401. return;
  1402. }
  1403. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1404. if (err < 0) {
  1405. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1406. return;
  1407. }
  1408. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1409. payload[0x0] | (payload[0x1] << 8) | (payload[0x2] << 16) | (payload[0x3] << 24));
  1410. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1411. payload[0x4] | (payload[0x5] << 8) | (payload[0x6] << 16) | (payload[0x7] << 24));
  1412. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1413. payload[0x8] | (payload[0x9] << 8) | (payload[0xA] << 16) | (payload[0xB] << 24));
  1414. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1415. payload[0xC] | (payload[0xD] << 8) | (header[1] << 24));
  1416. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1417. /* anything other than 0 */
  1418. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1,
  1419. HDMI_AUDIO_INFO_LINE, 2);
  1420. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1421. }
  1422. static void dce_v6_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1423. {
  1424. struct drm_device *dev = encoder->dev;
  1425. struct amdgpu_device *adev = dev->dev_private;
  1426. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1427. int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
  1428. u32 tmp;
  1429. /*
  1430. * Two dtos: generally use dto0 for hdmi, dto1 for dp.
  1431. * Express [24MHz / target pixel clock] as an exact rational
  1432. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1433. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1434. */
  1435. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1436. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE,
  1437. DCCG_AUDIO_DTO0_SOURCE_SEL, amdgpu_crtc->crtc_id);
  1438. if (em == ATOM_ENCODER_MODE_HDMI) {
  1439. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE,
  1440. DCCG_AUDIO_DTO_SEL, 0);
  1441. } else if (ENCODER_MODE_IS_DP(em)) {
  1442. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE,
  1443. DCCG_AUDIO_DTO_SEL, 1);
  1444. }
  1445. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1446. if (em == ATOM_ENCODER_MODE_HDMI) {
  1447. WREG32(mmDCCG_AUDIO_DTO0_PHASE, 24000);
  1448. WREG32(mmDCCG_AUDIO_DTO0_MODULE, clock);
  1449. } else if (ENCODER_MODE_IS_DP(em)) {
  1450. WREG32(mmDCCG_AUDIO_DTO1_PHASE, 24000);
  1451. WREG32(mmDCCG_AUDIO_DTO1_MODULE, clock);
  1452. }
  1453. }
  1454. static void dce_v6_0_audio_set_packet(struct drm_encoder *encoder)
  1455. {
  1456. struct drm_device *dev = encoder->dev;
  1457. struct amdgpu_device *adev = dev->dev_private;
  1458. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1459. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1460. u32 tmp;
  1461. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1462. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1463. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1464. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1465. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1466. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1467. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1468. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1469. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1470. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1471. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1472. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1473. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1474. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1475. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1476. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1477. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1478. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset);
  1479. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL2, AFMT_AUDIO_CHANNEL_ENABLE, 0xff);
  1480. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset, tmp);
  1481. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1482. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1483. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1484. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1485. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1486. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_RESET_FIFO_WHEN_AUDIO_DIS, 1);
  1487. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1488. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1489. }
  1490. static void dce_v6_0_audio_set_mute(struct drm_encoder *encoder, bool mute)
  1491. {
  1492. struct drm_device *dev = encoder->dev;
  1493. struct amdgpu_device *adev = dev->dev_private;
  1494. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1495. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1496. u32 tmp;
  1497. tmp = RREG32(mmHDMI_GC + dig->afmt->offset);
  1498. tmp = REG_SET_FIELD(tmp, HDMI_GC, HDMI_GC_AVMUTE, mute ? 1 : 0);
  1499. WREG32(mmHDMI_GC + dig->afmt->offset, tmp);
  1500. }
  1501. static void dce_v6_0_audio_hdmi_enable(struct drm_encoder *encoder, bool enable)
  1502. {
  1503. struct drm_device *dev = encoder->dev;
  1504. struct amdgpu_device *adev = dev->dev_private;
  1505. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1506. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1507. u32 tmp;
  1508. if (enable) {
  1509. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1510. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1511. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1512. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1513. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1514. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1515. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1516. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1517. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1518. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1519. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1520. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1521. } else {
  1522. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1523. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 0);
  1524. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 0);
  1525. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 0);
  1526. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 0);
  1527. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1528. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1529. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 0);
  1530. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1531. }
  1532. }
  1533. static void dce_v6_0_audio_dp_enable(struct drm_encoder *encoder, bool enable)
  1534. {
  1535. struct drm_device *dev = encoder->dev;
  1536. struct amdgpu_device *adev = dev->dev_private;
  1537. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1538. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1539. u32 tmp;
  1540. if (enable) {
  1541. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1542. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1543. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1544. tmp = RREG32(mmDP_SEC_TIMESTAMP + dig->afmt->offset);
  1545. tmp = REG_SET_FIELD(tmp, DP_SEC_TIMESTAMP, DP_SEC_TIMESTAMP_MODE, 1);
  1546. WREG32(mmDP_SEC_TIMESTAMP + dig->afmt->offset, tmp);
  1547. tmp = RREG32(mmDP_SEC_CNTL + dig->afmt->offset);
  1548. tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_ASP_ENABLE, 1);
  1549. tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_ATP_ENABLE, 1);
  1550. tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_AIP_ENABLE, 1);
  1551. tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, 1);
  1552. WREG32(mmDP_SEC_CNTL + dig->afmt->offset, tmp);
  1553. } else {
  1554. WREG32(mmDP_SEC_CNTL + dig->afmt->offset, 0);
  1555. }
  1556. }
  1557. static void dce_v6_0_afmt_setmode(struct drm_encoder *encoder,
  1558. struct drm_display_mode *mode)
  1559. {
  1560. struct drm_device *dev = encoder->dev;
  1561. struct amdgpu_device *adev = dev->dev_private;
  1562. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1563. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1564. struct drm_connector *connector;
  1565. struct amdgpu_connector *amdgpu_connector = NULL;
  1566. int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
  1567. int bpc = 8;
  1568. if (!dig || !dig->afmt)
  1569. return;
  1570. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1571. if (connector->encoder == encoder) {
  1572. amdgpu_connector = to_amdgpu_connector(connector);
  1573. break;
  1574. }
  1575. }
  1576. if (!amdgpu_connector) {
  1577. DRM_ERROR("Couldn't find encoder's connector\n");
  1578. return;
  1579. }
  1580. if (!dig->afmt->enabled)
  1581. return;
  1582. dig->afmt->pin = dce_v6_0_audio_get_pin(adev);
  1583. if (!dig->afmt->pin)
  1584. return;
  1585. if (encoder->crtc) {
  1586. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1587. bpc = amdgpu_crtc->bpc;
  1588. }
  1589. /* disable audio before setting up hw */
  1590. dce_v6_0_audio_enable(adev, dig->afmt->pin, false);
  1591. dce_v6_0_audio_set_mute(encoder, true);
  1592. dce_v6_0_audio_write_speaker_allocation(encoder);
  1593. dce_v6_0_audio_write_sad_regs(encoder);
  1594. dce_v6_0_audio_write_latency_fields(encoder, mode);
  1595. if (em == ATOM_ENCODER_MODE_HDMI) {
  1596. dce_v6_0_audio_set_dto(encoder, mode->clock);
  1597. dce_v6_0_audio_set_vbi_packet(encoder);
  1598. dce_v6_0_audio_set_acr(encoder, mode->clock, bpc);
  1599. } else if (ENCODER_MODE_IS_DP(em)) {
  1600. dce_v6_0_audio_set_dto(encoder, adev->clock.default_dispclk * 10);
  1601. }
  1602. dce_v6_0_audio_set_packet(encoder);
  1603. dce_v6_0_audio_select_pin(encoder);
  1604. dce_v6_0_audio_set_avi_infoframe(encoder, mode);
  1605. dce_v6_0_audio_set_mute(encoder, false);
  1606. if (em == ATOM_ENCODER_MODE_HDMI) {
  1607. dce_v6_0_audio_hdmi_enable(encoder, 1);
  1608. } else if (ENCODER_MODE_IS_DP(em)) {
  1609. dce_v6_0_audio_dp_enable(encoder, 1);
  1610. }
  1611. /* enable audio after setting up hw */
  1612. dce_v6_0_audio_enable(adev, dig->afmt->pin, true);
  1613. }
  1614. static void dce_v6_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1615. {
  1616. struct drm_device *dev = encoder->dev;
  1617. struct amdgpu_device *adev = dev->dev_private;
  1618. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1619. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1620. if (!dig || !dig->afmt)
  1621. return;
  1622. /* Silent, r600_hdmi_enable will raise WARN for us */
  1623. if (enable && dig->afmt->enabled)
  1624. return;
  1625. if (!enable && !dig->afmt->enabled)
  1626. return;
  1627. if (!enable && dig->afmt->pin) {
  1628. dce_v6_0_audio_enable(adev, dig->afmt->pin, false);
  1629. dig->afmt->pin = NULL;
  1630. }
  1631. dig->afmt->enabled = enable;
  1632. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1633. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1634. }
  1635. static int dce_v6_0_afmt_init(struct amdgpu_device *adev)
  1636. {
  1637. int i, j;
  1638. for (i = 0; i < adev->mode_info.num_dig; i++)
  1639. adev->mode_info.afmt[i] = NULL;
  1640. /* DCE6 has audio blocks tied to DIG encoders */
  1641. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1642. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1643. if (adev->mode_info.afmt[i]) {
  1644. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1645. adev->mode_info.afmt[i]->id = i;
  1646. } else {
  1647. for (j = 0; j < i; j++) {
  1648. kfree(adev->mode_info.afmt[j]);
  1649. adev->mode_info.afmt[j] = NULL;
  1650. }
  1651. DRM_ERROR("Out of memory allocating afmt table\n");
  1652. return -ENOMEM;
  1653. }
  1654. }
  1655. return 0;
  1656. }
  1657. static void dce_v6_0_afmt_fini(struct amdgpu_device *adev)
  1658. {
  1659. int i;
  1660. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1661. kfree(adev->mode_info.afmt[i]);
  1662. adev->mode_info.afmt[i] = NULL;
  1663. }
  1664. }
  1665. static const u32 vga_control_regs[6] =
  1666. {
  1667. mmD1VGA_CONTROL,
  1668. mmD2VGA_CONTROL,
  1669. mmD3VGA_CONTROL,
  1670. mmD4VGA_CONTROL,
  1671. mmD5VGA_CONTROL,
  1672. mmD6VGA_CONTROL,
  1673. };
  1674. static void dce_v6_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1675. {
  1676. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1677. struct drm_device *dev = crtc->dev;
  1678. struct amdgpu_device *adev = dev->dev_private;
  1679. u32 vga_control;
  1680. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1681. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | (enable ? 1 : 0));
  1682. }
  1683. static void dce_v6_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1684. {
  1685. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1686. struct drm_device *dev = crtc->dev;
  1687. struct amdgpu_device *adev = dev->dev_private;
  1688. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, enable ? 1 : 0);
  1689. }
  1690. static int dce_v6_0_crtc_do_set_base(struct drm_crtc *crtc,
  1691. struct drm_framebuffer *fb,
  1692. int x, int y, int atomic)
  1693. {
  1694. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1695. struct drm_device *dev = crtc->dev;
  1696. struct amdgpu_device *adev = dev->dev_private;
  1697. struct amdgpu_framebuffer *amdgpu_fb;
  1698. struct drm_framebuffer *target_fb;
  1699. struct drm_gem_object *obj;
  1700. struct amdgpu_bo *abo;
  1701. uint64_t fb_location, tiling_flags;
  1702. uint32_t fb_format, fb_pitch_pixels, pipe_config;
  1703. u32 fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_NONE);
  1704. u32 viewport_w, viewport_h;
  1705. int r;
  1706. bool bypass_lut = false;
  1707. struct drm_format_name_buf format_name;
  1708. /* no fb bound */
  1709. if (!atomic && !crtc->primary->fb) {
  1710. DRM_DEBUG_KMS("No FB bound\n");
  1711. return 0;
  1712. }
  1713. if (atomic) {
  1714. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1715. target_fb = fb;
  1716. } else {
  1717. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1718. target_fb = crtc->primary->fb;
  1719. }
  1720. /* If atomic, assume fb object is pinned & idle & fenced and
  1721. * just update base pointers
  1722. */
  1723. obj = amdgpu_fb->obj;
  1724. abo = gem_to_amdgpu_bo(obj);
  1725. r = amdgpu_bo_reserve(abo, false);
  1726. if (unlikely(r != 0))
  1727. return r;
  1728. if (atomic) {
  1729. fb_location = amdgpu_bo_gpu_offset(abo);
  1730. } else {
  1731. r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1732. if (unlikely(r != 0)) {
  1733. amdgpu_bo_unreserve(abo);
  1734. return -EINVAL;
  1735. }
  1736. }
  1737. amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
  1738. amdgpu_bo_unreserve(abo);
  1739. switch (target_fb->format->format) {
  1740. case DRM_FORMAT_C8:
  1741. fb_format = (GRPH_DEPTH(GRPH_DEPTH_8BPP) |
  1742. GRPH_FORMAT(GRPH_FORMAT_INDEXED));
  1743. break;
  1744. case DRM_FORMAT_XRGB4444:
  1745. case DRM_FORMAT_ARGB4444:
  1746. fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
  1747. GRPH_FORMAT(GRPH_FORMAT_ARGB4444));
  1748. #ifdef __BIG_ENDIAN
  1749. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
  1750. #endif
  1751. break;
  1752. case DRM_FORMAT_XRGB1555:
  1753. case DRM_FORMAT_ARGB1555:
  1754. fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
  1755. GRPH_FORMAT(GRPH_FORMAT_ARGB1555));
  1756. #ifdef __BIG_ENDIAN
  1757. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
  1758. #endif
  1759. break;
  1760. case DRM_FORMAT_BGRX5551:
  1761. case DRM_FORMAT_BGRA5551:
  1762. fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
  1763. GRPH_FORMAT(GRPH_FORMAT_BGRA5551));
  1764. #ifdef __BIG_ENDIAN
  1765. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
  1766. #endif
  1767. break;
  1768. case DRM_FORMAT_RGB565:
  1769. fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
  1770. GRPH_FORMAT(GRPH_FORMAT_ARGB565));
  1771. #ifdef __BIG_ENDIAN
  1772. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
  1773. #endif
  1774. break;
  1775. case DRM_FORMAT_XRGB8888:
  1776. case DRM_FORMAT_ARGB8888:
  1777. fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
  1778. GRPH_FORMAT(GRPH_FORMAT_ARGB8888));
  1779. #ifdef __BIG_ENDIAN
  1780. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
  1781. #endif
  1782. break;
  1783. case DRM_FORMAT_XRGB2101010:
  1784. case DRM_FORMAT_ARGB2101010:
  1785. fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
  1786. GRPH_FORMAT(GRPH_FORMAT_ARGB2101010));
  1787. #ifdef __BIG_ENDIAN
  1788. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
  1789. #endif
  1790. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1791. bypass_lut = true;
  1792. break;
  1793. case DRM_FORMAT_BGRX1010102:
  1794. case DRM_FORMAT_BGRA1010102:
  1795. fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
  1796. GRPH_FORMAT(GRPH_FORMAT_BGRA1010102));
  1797. #ifdef __BIG_ENDIAN
  1798. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
  1799. #endif
  1800. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1801. bypass_lut = true;
  1802. break;
  1803. default:
  1804. DRM_ERROR("Unsupported screen format %s\n",
  1805. drm_get_format_name(target_fb->format->format, &format_name));
  1806. return -EINVAL;
  1807. }
  1808. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1809. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1810. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1811. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1812. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1813. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1814. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1815. fb_format |= GRPH_NUM_BANKS(num_banks);
  1816. fb_format |= GRPH_ARRAY_MODE(GRPH_ARRAY_2D_TILED_THIN1);
  1817. fb_format |= GRPH_TILE_SPLIT(tile_split);
  1818. fb_format |= GRPH_BANK_WIDTH(bankw);
  1819. fb_format |= GRPH_BANK_HEIGHT(bankh);
  1820. fb_format |= GRPH_MACRO_TILE_ASPECT(mtaspect);
  1821. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1822. fb_format |= GRPH_ARRAY_MODE(GRPH_ARRAY_1D_TILED_THIN1);
  1823. }
  1824. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1825. fb_format |= GRPH_PIPE_CONFIG(pipe_config);
  1826. dce_v6_0_vga_enable(crtc, false);
  1827. /* Make sure surface address is updated at vertical blank rather than
  1828. * horizontal blank
  1829. */
  1830. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1831. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1832. upper_32_bits(fb_location));
  1833. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1834. upper_32_bits(fb_location));
  1835. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1836. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1837. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1838. (u32) fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1839. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1840. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1841. /*
  1842. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1843. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1844. * retain the full precision throughout the pipeline.
  1845. */
  1846. WREG32_P(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset,
  1847. (bypass_lut ? GRPH_LUT_10BIT_BYPASS__GRPH_LUT_10BIT_BYPASS_EN_MASK : 0),
  1848. ~GRPH_LUT_10BIT_BYPASS__GRPH_LUT_10BIT_BYPASS_EN_MASK);
  1849. if (bypass_lut)
  1850. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1851. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1852. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1853. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1854. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1855. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1856. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1857. fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
  1858. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1859. dce_v6_0_grph_enable(crtc, true);
  1860. WREG32(mmDESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1861. target_fb->height);
  1862. x &= ~3;
  1863. y &= ~1;
  1864. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1865. (x << 16) | y);
  1866. viewport_w = crtc->mode.hdisplay;
  1867. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1868. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1869. (viewport_w << 16) | viewport_h);
  1870. /* set pageflip to happen anywhere in vblank interval */
  1871. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
  1872. if (!atomic && fb && fb != crtc->primary->fb) {
  1873. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1874. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1875. r = amdgpu_bo_reserve(abo, true);
  1876. if (unlikely(r != 0))
  1877. return r;
  1878. amdgpu_bo_unpin(abo);
  1879. amdgpu_bo_unreserve(abo);
  1880. }
  1881. /* Bytes per pixel may have changed */
  1882. dce_v6_0_bandwidth_update(adev);
  1883. return 0;
  1884. }
  1885. static void dce_v6_0_set_interleave(struct drm_crtc *crtc,
  1886. struct drm_display_mode *mode)
  1887. {
  1888. struct drm_device *dev = crtc->dev;
  1889. struct amdgpu_device *adev = dev->dev_private;
  1890. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1891. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1892. WREG32(mmDATA_FORMAT + amdgpu_crtc->crtc_offset,
  1893. INTERLEAVE_EN);
  1894. else
  1895. WREG32(mmDATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
  1896. }
  1897. static void dce_v6_0_crtc_load_lut(struct drm_crtc *crtc)
  1898. {
  1899. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1900. struct drm_device *dev = crtc->dev;
  1901. struct amdgpu_device *adev = dev->dev_private;
  1902. int i;
  1903. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1904. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1905. ((0 << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
  1906. (0 << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
  1907. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
  1908. PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
  1909. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
  1910. PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
  1911. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1912. ((0 << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
  1913. (0 << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
  1914. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1915. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1916. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1917. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1918. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1919. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1920. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1921. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1922. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1923. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1924. for (i = 0; i < 256; i++) {
  1925. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1926. (amdgpu_crtc->lut_r[i] << 20) |
  1927. (amdgpu_crtc->lut_g[i] << 10) |
  1928. (amdgpu_crtc->lut_b[i] << 0));
  1929. }
  1930. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1931. ((0 << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
  1932. (0 << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
  1933. ICON_DEGAMMA_MODE(0) |
  1934. (0 << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
  1935. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
  1936. ((0 << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
  1937. (0 << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
  1938. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1939. ((0 << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
  1940. (0 << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
  1941. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1942. ((0 << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
  1943. (0 << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
  1944. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  1945. WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
  1946. }
  1947. static int dce_v6_0_pick_dig_encoder(struct drm_encoder *encoder)
  1948. {
  1949. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1950. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1951. switch (amdgpu_encoder->encoder_id) {
  1952. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1953. return dig->linkb ? 1 : 0;
  1954. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1955. return dig->linkb ? 3 : 2;
  1956. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1957. return dig->linkb ? 5 : 4;
  1958. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1959. return 6;
  1960. default:
  1961. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  1962. return 0;
  1963. }
  1964. }
  1965. /**
  1966. * dce_v6_0_pick_pll - Allocate a PPLL for use by the crtc.
  1967. *
  1968. * @crtc: drm crtc
  1969. *
  1970. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1971. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1972. * monitors a dedicated PPLL must be used. If a particular board has
  1973. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1974. * as there is no need to program the PLL itself. If we are not able to
  1975. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1976. * avoid messing up an existing monitor.
  1977. *
  1978. *
  1979. */
  1980. static u32 dce_v6_0_pick_pll(struct drm_crtc *crtc)
  1981. {
  1982. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1983. struct drm_device *dev = crtc->dev;
  1984. struct amdgpu_device *adev = dev->dev_private;
  1985. u32 pll_in_use;
  1986. int pll;
  1987. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  1988. if (adev->clock.dp_extclk)
  1989. /* skip PPLL programming if using ext clock */
  1990. return ATOM_PPLL_INVALID;
  1991. else
  1992. return ATOM_PPLL0;
  1993. } else {
  1994. /* use the same PPLL for all monitors with the same clock */
  1995. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  1996. if (pll != ATOM_PPLL_INVALID)
  1997. return pll;
  1998. }
  1999. /* PPLL1, and PPLL2 */
  2000. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2001. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2002. return ATOM_PPLL2;
  2003. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2004. return ATOM_PPLL1;
  2005. DRM_ERROR("unable to allocate a PPLL\n");
  2006. return ATOM_PPLL_INVALID;
  2007. }
  2008. static void dce_v6_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2009. {
  2010. struct amdgpu_device *adev = crtc->dev->dev_private;
  2011. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2012. uint32_t cur_lock;
  2013. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2014. if (lock)
  2015. cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2016. else
  2017. cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2018. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2019. }
  2020. static void dce_v6_0_hide_cursor(struct drm_crtc *crtc)
  2021. {
  2022. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2023. struct amdgpu_device *adev = crtc->dev->dev_private;
  2024. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2025. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2026. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2027. }
  2028. static void dce_v6_0_show_cursor(struct drm_crtc *crtc)
  2029. {
  2030. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2031. struct amdgpu_device *adev = crtc->dev->dev_private;
  2032. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2033. upper_32_bits(amdgpu_crtc->cursor_addr));
  2034. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2035. lower_32_bits(amdgpu_crtc->cursor_addr));
  2036. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2037. CUR_CONTROL__CURSOR_EN_MASK |
  2038. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2039. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2040. }
  2041. static int dce_v6_0_cursor_move_locked(struct drm_crtc *crtc,
  2042. int x, int y)
  2043. {
  2044. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2045. struct amdgpu_device *adev = crtc->dev->dev_private;
  2046. int xorigin = 0, yorigin = 0;
  2047. int w = amdgpu_crtc->cursor_width;
  2048. amdgpu_crtc->cursor_x = x;
  2049. amdgpu_crtc->cursor_y = y;
  2050. /* avivo cursor are offset into the total surface */
  2051. x += crtc->x;
  2052. y += crtc->y;
  2053. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2054. if (x < 0) {
  2055. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2056. x = 0;
  2057. }
  2058. if (y < 0) {
  2059. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2060. y = 0;
  2061. }
  2062. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2063. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2064. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2065. ((w - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2066. return 0;
  2067. }
  2068. static int dce_v6_0_crtc_cursor_move(struct drm_crtc *crtc,
  2069. int x, int y)
  2070. {
  2071. int ret;
  2072. dce_v6_0_lock_cursor(crtc, true);
  2073. ret = dce_v6_0_cursor_move_locked(crtc, x, y);
  2074. dce_v6_0_lock_cursor(crtc, false);
  2075. return ret;
  2076. }
  2077. static int dce_v6_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2078. struct drm_file *file_priv,
  2079. uint32_t handle,
  2080. uint32_t width,
  2081. uint32_t height,
  2082. int32_t hot_x,
  2083. int32_t hot_y)
  2084. {
  2085. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2086. struct drm_gem_object *obj;
  2087. struct amdgpu_bo *aobj;
  2088. int ret;
  2089. if (!handle) {
  2090. /* turn off cursor */
  2091. dce_v6_0_hide_cursor(crtc);
  2092. obj = NULL;
  2093. goto unpin;
  2094. }
  2095. if ((width > amdgpu_crtc->max_cursor_width) ||
  2096. (height > amdgpu_crtc->max_cursor_height)) {
  2097. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2098. return -EINVAL;
  2099. }
  2100. obj = drm_gem_object_lookup(file_priv, handle);
  2101. if (!obj) {
  2102. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2103. return -ENOENT;
  2104. }
  2105. aobj = gem_to_amdgpu_bo(obj);
  2106. ret = amdgpu_bo_reserve(aobj, false);
  2107. if (ret != 0) {
  2108. drm_gem_object_unreference_unlocked(obj);
  2109. return ret;
  2110. }
  2111. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2112. amdgpu_bo_unreserve(aobj);
  2113. if (ret) {
  2114. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2115. drm_gem_object_unreference_unlocked(obj);
  2116. return ret;
  2117. }
  2118. dce_v6_0_lock_cursor(crtc, true);
  2119. if (width != amdgpu_crtc->cursor_width ||
  2120. height != amdgpu_crtc->cursor_height ||
  2121. hot_x != amdgpu_crtc->cursor_hot_x ||
  2122. hot_y != amdgpu_crtc->cursor_hot_y) {
  2123. int x, y;
  2124. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2125. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2126. dce_v6_0_cursor_move_locked(crtc, x, y);
  2127. amdgpu_crtc->cursor_width = width;
  2128. amdgpu_crtc->cursor_height = height;
  2129. amdgpu_crtc->cursor_hot_x = hot_x;
  2130. amdgpu_crtc->cursor_hot_y = hot_y;
  2131. }
  2132. dce_v6_0_show_cursor(crtc);
  2133. dce_v6_0_lock_cursor(crtc, false);
  2134. unpin:
  2135. if (amdgpu_crtc->cursor_bo) {
  2136. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2137. ret = amdgpu_bo_reserve(aobj, true);
  2138. if (likely(ret == 0)) {
  2139. amdgpu_bo_unpin(aobj);
  2140. amdgpu_bo_unreserve(aobj);
  2141. }
  2142. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2143. }
  2144. amdgpu_crtc->cursor_bo = obj;
  2145. return 0;
  2146. }
  2147. static void dce_v6_0_cursor_reset(struct drm_crtc *crtc)
  2148. {
  2149. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2150. if (amdgpu_crtc->cursor_bo) {
  2151. dce_v6_0_lock_cursor(crtc, true);
  2152. dce_v6_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2153. amdgpu_crtc->cursor_y);
  2154. dce_v6_0_show_cursor(crtc);
  2155. dce_v6_0_lock_cursor(crtc, false);
  2156. }
  2157. }
  2158. static int dce_v6_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2159. u16 *blue, uint32_t size,
  2160. struct drm_modeset_acquire_ctx *ctx)
  2161. {
  2162. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2163. int i;
  2164. /* userspace palettes are always correct as is */
  2165. for (i = 0; i < size; i++) {
  2166. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2167. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2168. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2169. }
  2170. dce_v6_0_crtc_load_lut(crtc);
  2171. return 0;
  2172. }
  2173. static void dce_v6_0_crtc_destroy(struct drm_crtc *crtc)
  2174. {
  2175. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2176. drm_crtc_cleanup(crtc);
  2177. kfree(amdgpu_crtc);
  2178. }
  2179. static const struct drm_crtc_funcs dce_v6_0_crtc_funcs = {
  2180. .cursor_set2 = dce_v6_0_crtc_cursor_set2,
  2181. .cursor_move = dce_v6_0_crtc_cursor_move,
  2182. .gamma_set = dce_v6_0_crtc_gamma_set,
  2183. .set_config = amdgpu_crtc_set_config,
  2184. .destroy = dce_v6_0_crtc_destroy,
  2185. .page_flip_target = amdgpu_crtc_page_flip_target,
  2186. };
  2187. static void dce_v6_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2188. {
  2189. struct drm_device *dev = crtc->dev;
  2190. struct amdgpu_device *adev = dev->dev_private;
  2191. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2192. unsigned type;
  2193. switch (mode) {
  2194. case DRM_MODE_DPMS_ON:
  2195. amdgpu_crtc->enabled = true;
  2196. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2197. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2198. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2199. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2200. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2201. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2202. drm_crtc_vblank_on(crtc);
  2203. dce_v6_0_crtc_load_lut(crtc);
  2204. break;
  2205. case DRM_MODE_DPMS_STANDBY:
  2206. case DRM_MODE_DPMS_SUSPEND:
  2207. case DRM_MODE_DPMS_OFF:
  2208. drm_crtc_vblank_off(crtc);
  2209. if (amdgpu_crtc->enabled)
  2210. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2211. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2212. amdgpu_crtc->enabled = false;
  2213. break;
  2214. }
  2215. /* adjust pm to dpms */
  2216. amdgpu_pm_compute_clocks(adev);
  2217. }
  2218. static void dce_v6_0_crtc_prepare(struct drm_crtc *crtc)
  2219. {
  2220. /* disable crtc pair power gating before programming */
  2221. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2222. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2223. dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2224. }
  2225. static void dce_v6_0_crtc_commit(struct drm_crtc *crtc)
  2226. {
  2227. dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2228. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2229. }
  2230. static void dce_v6_0_crtc_disable(struct drm_crtc *crtc)
  2231. {
  2232. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2233. struct drm_device *dev = crtc->dev;
  2234. struct amdgpu_device *adev = dev->dev_private;
  2235. struct amdgpu_atom_ss ss;
  2236. int i;
  2237. dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2238. if (crtc->primary->fb) {
  2239. int r;
  2240. struct amdgpu_framebuffer *amdgpu_fb;
  2241. struct amdgpu_bo *abo;
  2242. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2243. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2244. r = amdgpu_bo_reserve(abo, true);
  2245. if (unlikely(r))
  2246. DRM_ERROR("failed to reserve abo before unpin\n");
  2247. else {
  2248. amdgpu_bo_unpin(abo);
  2249. amdgpu_bo_unreserve(abo);
  2250. }
  2251. }
  2252. /* disable the GRPH */
  2253. dce_v6_0_grph_enable(crtc, false);
  2254. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2255. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2256. if (adev->mode_info.crtcs[i] &&
  2257. adev->mode_info.crtcs[i]->enabled &&
  2258. i != amdgpu_crtc->crtc_id &&
  2259. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2260. /* one other crtc is using this pll don't turn
  2261. * off the pll
  2262. */
  2263. goto done;
  2264. }
  2265. }
  2266. switch (amdgpu_crtc->pll_id) {
  2267. case ATOM_PPLL1:
  2268. case ATOM_PPLL2:
  2269. /* disable the ppll */
  2270. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2271. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2272. break;
  2273. default:
  2274. break;
  2275. }
  2276. done:
  2277. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2278. amdgpu_crtc->adjusted_clock = 0;
  2279. amdgpu_crtc->encoder = NULL;
  2280. amdgpu_crtc->connector = NULL;
  2281. }
  2282. static int dce_v6_0_crtc_mode_set(struct drm_crtc *crtc,
  2283. struct drm_display_mode *mode,
  2284. struct drm_display_mode *adjusted_mode,
  2285. int x, int y, struct drm_framebuffer *old_fb)
  2286. {
  2287. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2288. if (!amdgpu_crtc->adjusted_clock)
  2289. return -EINVAL;
  2290. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2291. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2292. dce_v6_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2293. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2294. amdgpu_atombios_crtc_scaler_setup(crtc);
  2295. dce_v6_0_cursor_reset(crtc);
  2296. /* update the hw version fpr dpm */
  2297. amdgpu_crtc->hw_mode = *adjusted_mode;
  2298. return 0;
  2299. }
  2300. static bool dce_v6_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2301. const struct drm_display_mode *mode,
  2302. struct drm_display_mode *adjusted_mode)
  2303. {
  2304. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2305. struct drm_device *dev = crtc->dev;
  2306. struct drm_encoder *encoder;
  2307. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2308. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2309. if (encoder->crtc == crtc) {
  2310. amdgpu_crtc->encoder = encoder;
  2311. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2312. break;
  2313. }
  2314. }
  2315. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2316. amdgpu_crtc->encoder = NULL;
  2317. amdgpu_crtc->connector = NULL;
  2318. return false;
  2319. }
  2320. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2321. return false;
  2322. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2323. return false;
  2324. /* pick pll */
  2325. amdgpu_crtc->pll_id = dce_v6_0_pick_pll(crtc);
  2326. /* if we can't get a PPLL for a non-DP encoder, fail */
  2327. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2328. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2329. return false;
  2330. return true;
  2331. }
  2332. static int dce_v6_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2333. struct drm_framebuffer *old_fb)
  2334. {
  2335. return dce_v6_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2336. }
  2337. static int dce_v6_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2338. struct drm_framebuffer *fb,
  2339. int x, int y, enum mode_set_atomic state)
  2340. {
  2341. return dce_v6_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2342. }
  2343. static const struct drm_crtc_helper_funcs dce_v6_0_crtc_helper_funcs = {
  2344. .dpms = dce_v6_0_crtc_dpms,
  2345. .mode_fixup = dce_v6_0_crtc_mode_fixup,
  2346. .mode_set = dce_v6_0_crtc_mode_set,
  2347. .mode_set_base = dce_v6_0_crtc_set_base,
  2348. .mode_set_base_atomic = dce_v6_0_crtc_set_base_atomic,
  2349. .prepare = dce_v6_0_crtc_prepare,
  2350. .commit = dce_v6_0_crtc_commit,
  2351. .load_lut = dce_v6_0_crtc_load_lut,
  2352. .disable = dce_v6_0_crtc_disable,
  2353. };
  2354. static int dce_v6_0_crtc_init(struct amdgpu_device *adev, int index)
  2355. {
  2356. struct amdgpu_crtc *amdgpu_crtc;
  2357. int i;
  2358. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2359. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2360. if (amdgpu_crtc == NULL)
  2361. return -ENOMEM;
  2362. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v6_0_crtc_funcs);
  2363. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2364. amdgpu_crtc->crtc_id = index;
  2365. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2366. amdgpu_crtc->max_cursor_width = CURSOR_WIDTH;
  2367. amdgpu_crtc->max_cursor_height = CURSOR_HEIGHT;
  2368. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2369. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2370. for (i = 0; i < 256; i++) {
  2371. amdgpu_crtc->lut_r[i] = i << 2;
  2372. amdgpu_crtc->lut_g[i] = i << 2;
  2373. amdgpu_crtc->lut_b[i] = i << 2;
  2374. }
  2375. amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
  2376. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2377. amdgpu_crtc->adjusted_clock = 0;
  2378. amdgpu_crtc->encoder = NULL;
  2379. amdgpu_crtc->connector = NULL;
  2380. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v6_0_crtc_helper_funcs);
  2381. return 0;
  2382. }
  2383. static int dce_v6_0_early_init(void *handle)
  2384. {
  2385. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2386. adev->audio_endpt_rreg = &dce_v6_0_audio_endpt_rreg;
  2387. adev->audio_endpt_wreg = &dce_v6_0_audio_endpt_wreg;
  2388. dce_v6_0_set_display_funcs(adev);
  2389. dce_v6_0_set_irq_funcs(adev);
  2390. adev->mode_info.num_crtc = dce_v6_0_get_num_crtc(adev);
  2391. switch (adev->asic_type) {
  2392. case CHIP_TAHITI:
  2393. case CHIP_PITCAIRN:
  2394. case CHIP_VERDE:
  2395. adev->mode_info.num_hpd = 6;
  2396. adev->mode_info.num_dig = 6;
  2397. break;
  2398. case CHIP_OLAND:
  2399. adev->mode_info.num_hpd = 2;
  2400. adev->mode_info.num_dig = 2;
  2401. break;
  2402. default:
  2403. return -EINVAL;
  2404. }
  2405. return 0;
  2406. }
  2407. static int dce_v6_0_sw_init(void *handle)
  2408. {
  2409. int r, i;
  2410. bool ret;
  2411. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2412. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2413. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
  2414. if (r)
  2415. return r;
  2416. }
  2417. for (i = 8; i < 20; i += 2) {
  2418. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i, &adev->pageflip_irq);
  2419. if (r)
  2420. return r;
  2421. }
  2422. /* HPD hotplug */
  2423. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 42, &adev->hpd_irq);
  2424. if (r)
  2425. return r;
  2426. adev->mode_info.mode_config_initialized = true;
  2427. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2428. adev->ddev->mode_config.async_page_flip = true;
  2429. adev->ddev->mode_config.max_width = 16384;
  2430. adev->ddev->mode_config.max_height = 16384;
  2431. adev->ddev->mode_config.preferred_depth = 24;
  2432. adev->ddev->mode_config.prefer_shadow = 1;
  2433. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2434. r = amdgpu_modeset_create_props(adev);
  2435. if (r)
  2436. return r;
  2437. adev->ddev->mode_config.max_width = 16384;
  2438. adev->ddev->mode_config.max_height = 16384;
  2439. /* allocate crtcs */
  2440. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2441. r = dce_v6_0_crtc_init(adev, i);
  2442. if (r)
  2443. return r;
  2444. }
  2445. ret = amdgpu_atombios_get_connector_info_from_object_table(adev);
  2446. if (ret)
  2447. amdgpu_print_display_setup(adev->ddev);
  2448. else
  2449. return -EINVAL;
  2450. /* setup afmt */
  2451. r = dce_v6_0_afmt_init(adev);
  2452. if (r)
  2453. return r;
  2454. r = dce_v6_0_audio_init(adev);
  2455. if (r)
  2456. return r;
  2457. drm_kms_helper_poll_init(adev->ddev);
  2458. return r;
  2459. }
  2460. static int dce_v6_0_sw_fini(void *handle)
  2461. {
  2462. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2463. kfree(adev->mode_info.bios_hardcoded_edid);
  2464. drm_kms_helper_poll_fini(adev->ddev);
  2465. dce_v6_0_audio_fini(adev);
  2466. dce_v6_0_afmt_fini(adev);
  2467. drm_mode_config_cleanup(adev->ddev);
  2468. adev->mode_info.mode_config_initialized = false;
  2469. return 0;
  2470. }
  2471. static int dce_v6_0_hw_init(void *handle)
  2472. {
  2473. int i;
  2474. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2475. /* init dig PHYs, disp eng pll */
  2476. amdgpu_atombios_encoder_init_dig(adev);
  2477. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2478. /* initialize hpd */
  2479. dce_v6_0_hpd_init(adev);
  2480. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2481. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2482. }
  2483. dce_v6_0_pageflip_interrupt_init(adev);
  2484. return 0;
  2485. }
  2486. static int dce_v6_0_hw_fini(void *handle)
  2487. {
  2488. int i;
  2489. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2490. dce_v6_0_hpd_fini(adev);
  2491. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2492. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2493. }
  2494. dce_v6_0_pageflip_interrupt_fini(adev);
  2495. return 0;
  2496. }
  2497. static int dce_v6_0_suspend(void *handle)
  2498. {
  2499. return dce_v6_0_hw_fini(handle);
  2500. }
  2501. static int dce_v6_0_resume(void *handle)
  2502. {
  2503. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2504. int ret;
  2505. ret = dce_v6_0_hw_init(handle);
  2506. /* turn on the BL */
  2507. if (adev->mode_info.bl_encoder) {
  2508. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2509. adev->mode_info.bl_encoder);
  2510. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2511. bl_level);
  2512. }
  2513. return ret;
  2514. }
  2515. static bool dce_v6_0_is_idle(void *handle)
  2516. {
  2517. return true;
  2518. }
  2519. static int dce_v6_0_wait_for_idle(void *handle)
  2520. {
  2521. return 0;
  2522. }
  2523. static int dce_v6_0_soft_reset(void *handle)
  2524. {
  2525. DRM_INFO("xxxx: dce_v6_0_soft_reset --- no impl!!\n");
  2526. return 0;
  2527. }
  2528. static void dce_v6_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2529. int crtc,
  2530. enum amdgpu_interrupt_state state)
  2531. {
  2532. u32 reg_block, interrupt_mask;
  2533. if (crtc >= adev->mode_info.num_crtc) {
  2534. DRM_DEBUG("invalid crtc %d\n", crtc);
  2535. return;
  2536. }
  2537. switch (crtc) {
  2538. case 0:
  2539. reg_block = SI_CRTC0_REGISTER_OFFSET;
  2540. break;
  2541. case 1:
  2542. reg_block = SI_CRTC1_REGISTER_OFFSET;
  2543. break;
  2544. case 2:
  2545. reg_block = SI_CRTC2_REGISTER_OFFSET;
  2546. break;
  2547. case 3:
  2548. reg_block = SI_CRTC3_REGISTER_OFFSET;
  2549. break;
  2550. case 4:
  2551. reg_block = SI_CRTC4_REGISTER_OFFSET;
  2552. break;
  2553. case 5:
  2554. reg_block = SI_CRTC5_REGISTER_OFFSET;
  2555. break;
  2556. default:
  2557. DRM_DEBUG("invalid crtc %d\n", crtc);
  2558. return;
  2559. }
  2560. switch (state) {
  2561. case AMDGPU_IRQ_STATE_DISABLE:
  2562. interrupt_mask = RREG32(mmINT_MASK + reg_block);
  2563. interrupt_mask &= ~VBLANK_INT_MASK;
  2564. WREG32(mmINT_MASK + reg_block, interrupt_mask);
  2565. break;
  2566. case AMDGPU_IRQ_STATE_ENABLE:
  2567. interrupt_mask = RREG32(mmINT_MASK + reg_block);
  2568. interrupt_mask |= VBLANK_INT_MASK;
  2569. WREG32(mmINT_MASK + reg_block, interrupt_mask);
  2570. break;
  2571. default:
  2572. break;
  2573. }
  2574. }
  2575. static void dce_v6_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2576. int crtc,
  2577. enum amdgpu_interrupt_state state)
  2578. {
  2579. }
  2580. static int dce_v6_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
  2581. struct amdgpu_irq_src *src,
  2582. unsigned type,
  2583. enum amdgpu_interrupt_state state)
  2584. {
  2585. u32 dc_hpd_int_cntl;
  2586. if (type >= adev->mode_info.num_hpd) {
  2587. DRM_DEBUG("invalid hdp %d\n", type);
  2588. return 0;
  2589. }
  2590. switch (state) {
  2591. case AMDGPU_IRQ_STATE_DISABLE:
  2592. dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
  2593. dc_hpd_int_cntl &= ~DC_HPDx_INT_EN;
  2594. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
  2595. break;
  2596. case AMDGPU_IRQ_STATE_ENABLE:
  2597. dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
  2598. dc_hpd_int_cntl |= DC_HPDx_INT_EN;
  2599. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
  2600. break;
  2601. default:
  2602. break;
  2603. }
  2604. return 0;
  2605. }
  2606. static int dce_v6_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
  2607. struct amdgpu_irq_src *src,
  2608. unsigned type,
  2609. enum amdgpu_interrupt_state state)
  2610. {
  2611. switch (type) {
  2612. case AMDGPU_CRTC_IRQ_VBLANK1:
  2613. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2614. break;
  2615. case AMDGPU_CRTC_IRQ_VBLANK2:
  2616. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2617. break;
  2618. case AMDGPU_CRTC_IRQ_VBLANK3:
  2619. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2620. break;
  2621. case AMDGPU_CRTC_IRQ_VBLANK4:
  2622. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2623. break;
  2624. case AMDGPU_CRTC_IRQ_VBLANK5:
  2625. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2626. break;
  2627. case AMDGPU_CRTC_IRQ_VBLANK6:
  2628. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2629. break;
  2630. case AMDGPU_CRTC_IRQ_VLINE1:
  2631. dce_v6_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2632. break;
  2633. case AMDGPU_CRTC_IRQ_VLINE2:
  2634. dce_v6_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2635. break;
  2636. case AMDGPU_CRTC_IRQ_VLINE3:
  2637. dce_v6_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2638. break;
  2639. case AMDGPU_CRTC_IRQ_VLINE4:
  2640. dce_v6_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2641. break;
  2642. case AMDGPU_CRTC_IRQ_VLINE5:
  2643. dce_v6_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2644. break;
  2645. case AMDGPU_CRTC_IRQ_VLINE6:
  2646. dce_v6_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2647. break;
  2648. default:
  2649. break;
  2650. }
  2651. return 0;
  2652. }
  2653. static int dce_v6_0_crtc_irq(struct amdgpu_device *adev,
  2654. struct amdgpu_irq_src *source,
  2655. struct amdgpu_iv_entry *entry)
  2656. {
  2657. unsigned crtc = entry->src_id - 1;
  2658. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2659. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2660. switch (entry->src_data[0]) {
  2661. case 0: /* vblank */
  2662. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2663. WREG32(mmVBLANK_STATUS + crtc_offsets[crtc], VBLANK_ACK);
  2664. else
  2665. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2666. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2667. drm_handle_vblank(adev->ddev, crtc);
  2668. }
  2669. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2670. break;
  2671. case 1: /* vline */
  2672. if (disp_int & interrupt_status_offsets[crtc].vline)
  2673. WREG32(mmVLINE_STATUS + crtc_offsets[crtc], VLINE_ACK);
  2674. else
  2675. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2676. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2677. break;
  2678. default:
  2679. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
  2680. break;
  2681. }
  2682. return 0;
  2683. }
  2684. static int dce_v6_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
  2685. struct amdgpu_irq_src *src,
  2686. unsigned type,
  2687. enum amdgpu_interrupt_state state)
  2688. {
  2689. u32 reg;
  2690. if (type >= adev->mode_info.num_crtc) {
  2691. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2692. return -EINVAL;
  2693. }
  2694. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2695. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2696. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2697. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2698. else
  2699. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2700. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2701. return 0;
  2702. }
  2703. static int dce_v6_0_pageflip_irq(struct amdgpu_device *adev,
  2704. struct amdgpu_irq_src *source,
  2705. struct amdgpu_iv_entry *entry)
  2706. {
  2707. unsigned long flags;
  2708. unsigned crtc_id;
  2709. struct amdgpu_crtc *amdgpu_crtc;
  2710. struct amdgpu_flip_work *works;
  2711. crtc_id = (entry->src_id - 8) >> 1;
  2712. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2713. if (crtc_id >= adev->mode_info.num_crtc) {
  2714. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2715. return -EINVAL;
  2716. }
  2717. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2718. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2719. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2720. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2721. /* IRQ could occur when in initial stage */
  2722. if (amdgpu_crtc == NULL)
  2723. return 0;
  2724. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2725. works = amdgpu_crtc->pflip_works;
  2726. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2727. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2728. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2729. amdgpu_crtc->pflip_status,
  2730. AMDGPU_FLIP_SUBMITTED);
  2731. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2732. return 0;
  2733. }
  2734. /* page flip completed. clean up */
  2735. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2736. amdgpu_crtc->pflip_works = NULL;
  2737. /* wakeup usersapce */
  2738. if (works->event)
  2739. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2740. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2741. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2742. schedule_work(&works->unpin_work);
  2743. return 0;
  2744. }
  2745. static int dce_v6_0_hpd_irq(struct amdgpu_device *adev,
  2746. struct amdgpu_irq_src *source,
  2747. struct amdgpu_iv_entry *entry)
  2748. {
  2749. uint32_t disp_int, mask, tmp;
  2750. unsigned hpd;
  2751. if (entry->src_data[0] >= adev->mode_info.num_hpd) {
  2752. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
  2753. return 0;
  2754. }
  2755. hpd = entry->src_data[0];
  2756. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2757. mask = interrupt_status_offsets[hpd].hpd;
  2758. if (disp_int & mask) {
  2759. tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
  2760. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
  2761. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
  2762. schedule_work(&adev->hotplug_work);
  2763. DRM_INFO("IH: HPD%d\n", hpd + 1);
  2764. }
  2765. return 0;
  2766. }
  2767. static int dce_v6_0_set_clockgating_state(void *handle,
  2768. enum amd_clockgating_state state)
  2769. {
  2770. return 0;
  2771. }
  2772. static int dce_v6_0_set_powergating_state(void *handle,
  2773. enum amd_powergating_state state)
  2774. {
  2775. return 0;
  2776. }
  2777. static const struct amd_ip_funcs dce_v6_0_ip_funcs = {
  2778. .name = "dce_v6_0",
  2779. .early_init = dce_v6_0_early_init,
  2780. .late_init = NULL,
  2781. .sw_init = dce_v6_0_sw_init,
  2782. .sw_fini = dce_v6_0_sw_fini,
  2783. .hw_init = dce_v6_0_hw_init,
  2784. .hw_fini = dce_v6_0_hw_fini,
  2785. .suspend = dce_v6_0_suspend,
  2786. .resume = dce_v6_0_resume,
  2787. .is_idle = dce_v6_0_is_idle,
  2788. .wait_for_idle = dce_v6_0_wait_for_idle,
  2789. .soft_reset = dce_v6_0_soft_reset,
  2790. .set_clockgating_state = dce_v6_0_set_clockgating_state,
  2791. .set_powergating_state = dce_v6_0_set_powergating_state,
  2792. };
  2793. static void
  2794. dce_v6_0_encoder_mode_set(struct drm_encoder *encoder,
  2795. struct drm_display_mode *mode,
  2796. struct drm_display_mode *adjusted_mode)
  2797. {
  2798. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2799. int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
  2800. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  2801. /* need to call this here rather than in prepare() since we need some crtc info */
  2802. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2803. /* set scaler clears this on some chips */
  2804. dce_v6_0_set_interleave(encoder->crtc, mode);
  2805. if (em == ATOM_ENCODER_MODE_HDMI || ENCODER_MODE_IS_DP(em)) {
  2806. dce_v6_0_afmt_enable(encoder, true);
  2807. dce_v6_0_afmt_setmode(encoder, adjusted_mode);
  2808. }
  2809. }
  2810. static void dce_v6_0_encoder_prepare(struct drm_encoder *encoder)
  2811. {
  2812. struct amdgpu_device *adev = encoder->dev->dev_private;
  2813. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2814. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  2815. if ((amdgpu_encoder->active_device &
  2816. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2817. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  2818. ENCODER_OBJECT_ID_NONE)) {
  2819. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2820. if (dig) {
  2821. dig->dig_encoder = dce_v6_0_pick_dig_encoder(encoder);
  2822. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  2823. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  2824. }
  2825. }
  2826. amdgpu_atombios_scratch_regs_lock(adev, true);
  2827. if (connector) {
  2828. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  2829. /* select the clock/data port if it uses a router */
  2830. if (amdgpu_connector->router.cd_valid)
  2831. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  2832. /* turn eDP panel on for mode set */
  2833. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2834. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  2835. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2836. }
  2837. /* this is needed for the pll/ss setup to work correctly in some cases */
  2838. amdgpu_atombios_encoder_set_crtc_source(encoder);
  2839. /* set up the FMT blocks */
  2840. dce_v6_0_program_fmt(encoder);
  2841. }
  2842. static void dce_v6_0_encoder_commit(struct drm_encoder *encoder)
  2843. {
  2844. struct drm_device *dev = encoder->dev;
  2845. struct amdgpu_device *adev = dev->dev_private;
  2846. /* need to call this here as we need the crtc set up */
  2847. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2848. amdgpu_atombios_scratch_regs_lock(adev, false);
  2849. }
  2850. static void dce_v6_0_encoder_disable(struct drm_encoder *encoder)
  2851. {
  2852. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2853. struct amdgpu_encoder_atom_dig *dig;
  2854. int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
  2855. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2856. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  2857. if (em == ATOM_ENCODER_MODE_HDMI || ENCODER_MODE_IS_DP(em))
  2858. dce_v6_0_afmt_enable(encoder, false);
  2859. dig = amdgpu_encoder->enc_priv;
  2860. dig->dig_encoder = -1;
  2861. }
  2862. amdgpu_encoder->active_device = 0;
  2863. }
  2864. /* these are handled by the primary encoders */
  2865. static void dce_v6_0_ext_prepare(struct drm_encoder *encoder)
  2866. {
  2867. }
  2868. static void dce_v6_0_ext_commit(struct drm_encoder *encoder)
  2869. {
  2870. }
  2871. static void
  2872. dce_v6_0_ext_mode_set(struct drm_encoder *encoder,
  2873. struct drm_display_mode *mode,
  2874. struct drm_display_mode *adjusted_mode)
  2875. {
  2876. }
  2877. static void dce_v6_0_ext_disable(struct drm_encoder *encoder)
  2878. {
  2879. }
  2880. static void
  2881. dce_v6_0_ext_dpms(struct drm_encoder *encoder, int mode)
  2882. {
  2883. }
  2884. static bool dce_v6_0_ext_mode_fixup(struct drm_encoder *encoder,
  2885. const struct drm_display_mode *mode,
  2886. struct drm_display_mode *adjusted_mode)
  2887. {
  2888. return true;
  2889. }
  2890. static const struct drm_encoder_helper_funcs dce_v6_0_ext_helper_funcs = {
  2891. .dpms = dce_v6_0_ext_dpms,
  2892. .mode_fixup = dce_v6_0_ext_mode_fixup,
  2893. .prepare = dce_v6_0_ext_prepare,
  2894. .mode_set = dce_v6_0_ext_mode_set,
  2895. .commit = dce_v6_0_ext_commit,
  2896. .disable = dce_v6_0_ext_disable,
  2897. /* no detect for TMDS/LVDS yet */
  2898. };
  2899. static const struct drm_encoder_helper_funcs dce_v6_0_dig_helper_funcs = {
  2900. .dpms = amdgpu_atombios_encoder_dpms,
  2901. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  2902. .prepare = dce_v6_0_encoder_prepare,
  2903. .mode_set = dce_v6_0_encoder_mode_set,
  2904. .commit = dce_v6_0_encoder_commit,
  2905. .disable = dce_v6_0_encoder_disable,
  2906. .detect = amdgpu_atombios_encoder_dig_detect,
  2907. };
  2908. static const struct drm_encoder_helper_funcs dce_v6_0_dac_helper_funcs = {
  2909. .dpms = amdgpu_atombios_encoder_dpms,
  2910. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  2911. .prepare = dce_v6_0_encoder_prepare,
  2912. .mode_set = dce_v6_0_encoder_mode_set,
  2913. .commit = dce_v6_0_encoder_commit,
  2914. .detect = amdgpu_atombios_encoder_dac_detect,
  2915. };
  2916. static void dce_v6_0_encoder_destroy(struct drm_encoder *encoder)
  2917. {
  2918. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2919. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2920. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  2921. kfree(amdgpu_encoder->enc_priv);
  2922. drm_encoder_cleanup(encoder);
  2923. kfree(amdgpu_encoder);
  2924. }
  2925. static const struct drm_encoder_funcs dce_v6_0_encoder_funcs = {
  2926. .destroy = dce_v6_0_encoder_destroy,
  2927. };
  2928. static void dce_v6_0_encoder_add(struct amdgpu_device *adev,
  2929. uint32_t encoder_enum,
  2930. uint32_t supported_device,
  2931. u16 caps)
  2932. {
  2933. struct drm_device *dev = adev->ddev;
  2934. struct drm_encoder *encoder;
  2935. struct amdgpu_encoder *amdgpu_encoder;
  2936. /* see if we already added it */
  2937. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2938. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2939. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  2940. amdgpu_encoder->devices |= supported_device;
  2941. return;
  2942. }
  2943. }
  2944. /* add a new one */
  2945. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  2946. if (!amdgpu_encoder)
  2947. return;
  2948. encoder = &amdgpu_encoder->base;
  2949. switch (adev->mode_info.num_crtc) {
  2950. case 1:
  2951. encoder->possible_crtcs = 0x1;
  2952. break;
  2953. case 2:
  2954. default:
  2955. encoder->possible_crtcs = 0x3;
  2956. break;
  2957. case 4:
  2958. encoder->possible_crtcs = 0xf;
  2959. break;
  2960. case 6:
  2961. encoder->possible_crtcs = 0x3f;
  2962. break;
  2963. }
  2964. amdgpu_encoder->enc_priv = NULL;
  2965. amdgpu_encoder->encoder_enum = encoder_enum;
  2966. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2967. amdgpu_encoder->devices = supported_device;
  2968. amdgpu_encoder->rmx_type = RMX_OFF;
  2969. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  2970. amdgpu_encoder->is_ext_encoder = false;
  2971. amdgpu_encoder->caps = caps;
  2972. switch (amdgpu_encoder->encoder_id) {
  2973. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2974. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2975. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2976. DRM_MODE_ENCODER_DAC, NULL);
  2977. drm_encoder_helper_add(encoder, &dce_v6_0_dac_helper_funcs);
  2978. break;
  2979. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2980. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2981. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2982. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2983. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2984. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2985. amdgpu_encoder->rmx_type = RMX_FULL;
  2986. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2987. DRM_MODE_ENCODER_LVDS, NULL);
  2988. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  2989. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2990. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2991. DRM_MODE_ENCODER_DAC, NULL);
  2992. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  2993. } else {
  2994. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2995. DRM_MODE_ENCODER_TMDS, NULL);
  2996. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  2997. }
  2998. drm_encoder_helper_add(encoder, &dce_v6_0_dig_helper_funcs);
  2999. break;
  3000. case ENCODER_OBJECT_ID_SI170B:
  3001. case ENCODER_OBJECT_ID_CH7303:
  3002. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3003. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3004. case ENCODER_OBJECT_ID_TITFP513:
  3005. case ENCODER_OBJECT_ID_VT1623:
  3006. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3007. case ENCODER_OBJECT_ID_TRAVIS:
  3008. case ENCODER_OBJECT_ID_NUTMEG:
  3009. /* these are handled by the primary encoders */
  3010. amdgpu_encoder->is_ext_encoder = true;
  3011. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3012. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  3013. DRM_MODE_ENCODER_LVDS, NULL);
  3014. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3015. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  3016. DRM_MODE_ENCODER_DAC, NULL);
  3017. else
  3018. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  3019. DRM_MODE_ENCODER_TMDS, NULL);
  3020. drm_encoder_helper_add(encoder, &dce_v6_0_ext_helper_funcs);
  3021. break;
  3022. }
  3023. }
  3024. static const struct amdgpu_display_funcs dce_v6_0_display_funcs = {
  3025. .set_vga_render_state = &dce_v6_0_set_vga_render_state,
  3026. .bandwidth_update = &dce_v6_0_bandwidth_update,
  3027. .vblank_get_counter = &dce_v6_0_vblank_get_counter,
  3028. .vblank_wait = &dce_v6_0_vblank_wait,
  3029. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3030. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3031. .hpd_sense = &dce_v6_0_hpd_sense,
  3032. .hpd_set_polarity = &dce_v6_0_hpd_set_polarity,
  3033. .hpd_get_gpio_reg = &dce_v6_0_hpd_get_gpio_reg,
  3034. .page_flip = &dce_v6_0_page_flip,
  3035. .page_flip_get_scanoutpos = &dce_v6_0_crtc_get_scanoutpos,
  3036. .add_encoder = &dce_v6_0_encoder_add,
  3037. .add_connector = &amdgpu_connector_add,
  3038. .stop_mc_access = &dce_v6_0_stop_mc_access,
  3039. .resume_mc_access = &dce_v6_0_resume_mc_access,
  3040. };
  3041. static void dce_v6_0_set_display_funcs(struct amdgpu_device *adev)
  3042. {
  3043. if (adev->mode_info.funcs == NULL)
  3044. adev->mode_info.funcs = &dce_v6_0_display_funcs;
  3045. }
  3046. static const struct amdgpu_irq_src_funcs dce_v6_0_crtc_irq_funcs = {
  3047. .set = dce_v6_0_set_crtc_interrupt_state,
  3048. .process = dce_v6_0_crtc_irq,
  3049. };
  3050. static const struct amdgpu_irq_src_funcs dce_v6_0_pageflip_irq_funcs = {
  3051. .set = dce_v6_0_set_pageflip_interrupt_state,
  3052. .process = dce_v6_0_pageflip_irq,
  3053. };
  3054. static const struct amdgpu_irq_src_funcs dce_v6_0_hpd_irq_funcs = {
  3055. .set = dce_v6_0_set_hpd_interrupt_state,
  3056. .process = dce_v6_0_hpd_irq,
  3057. };
  3058. static void dce_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  3059. {
  3060. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3061. adev->crtc_irq.funcs = &dce_v6_0_crtc_irq_funcs;
  3062. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3063. adev->pageflip_irq.funcs = &dce_v6_0_pageflip_irq_funcs;
  3064. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3065. adev->hpd_irq.funcs = &dce_v6_0_hpd_irq_funcs;
  3066. }
  3067. const struct amdgpu_ip_block_version dce_v6_0_ip_block =
  3068. {
  3069. .type = AMD_IP_BLOCK_TYPE_DCE,
  3070. .major = 6,
  3071. .minor = 0,
  3072. .rev = 0,
  3073. .funcs = &dce_v6_0_ip_funcs,
  3074. };
  3075. const struct amdgpu_ip_block_version dce_v6_4_ip_block =
  3076. {
  3077. .type = AMD_IP_BLOCK_TYPE_DCE,
  3078. .major = 6,
  3079. .minor = 4,
  3080. .rev = 0,
  3081. .funcs = &dce_v6_0_ip_funcs,
  3082. };