i915_drm.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _UAPI_I915_DRM_H_
  27. #define _UAPI_I915_DRM_H_
  28. #include <drm/drm.h>
  29. /* Please note that modifications to all structs defined here are
  30. * subject to backwards-compatibility constraints.
  31. */
  32. /**
  33. * DOC: uevents generated by i915 on it's device node
  34. *
  35. * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
  36. * event from the gpu l3 cache. Additional information supplied is ROW,
  37. * BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
  38. * track of these events and if a specific cache-line seems to have a
  39. * persistent error remap it with the l3 remapping tool supplied in
  40. * intel-gpu-tools. The value supplied with the event is always 1.
  41. *
  42. * I915_ERROR_UEVENT - Generated upon error detection, currently only via
  43. * hangcheck. The error detection event is a good indicator of when things
  44. * began to go badly. The value supplied with the event is a 1 upon error
  45. * detection, and a 0 upon reset completion, signifying no more error
  46. * exists. NOTE: Disabling hangcheck or reset via module parameter will
  47. * cause the related events to not be seen.
  48. *
  49. * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
  50. * the GPU. The value supplied with the event is always 1. NOTE: Disable
  51. * reset via module parameter will cause this event to not be seen.
  52. */
  53. #define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
  54. #define I915_ERROR_UEVENT "ERROR"
  55. #define I915_RESET_UEVENT "RESET"
  56. /* Each region is a minimum of 16k, and there are at most 255 of them.
  57. */
  58. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  59. * of chars for next/prev indices */
  60. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  61. typedef struct _drm_i915_init {
  62. enum {
  63. I915_INIT_DMA = 0x01,
  64. I915_CLEANUP_DMA = 0x02,
  65. I915_RESUME_DMA = 0x03
  66. } func;
  67. unsigned int mmio_offset;
  68. int sarea_priv_offset;
  69. unsigned int ring_start;
  70. unsigned int ring_end;
  71. unsigned int ring_size;
  72. unsigned int front_offset;
  73. unsigned int back_offset;
  74. unsigned int depth_offset;
  75. unsigned int w;
  76. unsigned int h;
  77. unsigned int pitch;
  78. unsigned int pitch_bits;
  79. unsigned int back_pitch;
  80. unsigned int depth_pitch;
  81. unsigned int cpp;
  82. unsigned int chipset;
  83. } drm_i915_init_t;
  84. typedef struct _drm_i915_sarea {
  85. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  86. int last_upload; /* last time texture was uploaded */
  87. int last_enqueue; /* last time a buffer was enqueued */
  88. int last_dispatch; /* age of the most recently dispatched buffer */
  89. int ctxOwner; /* last context to upload state */
  90. int texAge;
  91. int pf_enabled; /* is pageflipping allowed? */
  92. int pf_active;
  93. int pf_current_page; /* which buffer is being displayed? */
  94. int perf_boxes; /* performance boxes to be displayed */
  95. int width, height; /* screen size in pixels */
  96. drm_handle_t front_handle;
  97. int front_offset;
  98. int front_size;
  99. drm_handle_t back_handle;
  100. int back_offset;
  101. int back_size;
  102. drm_handle_t depth_handle;
  103. int depth_offset;
  104. int depth_size;
  105. drm_handle_t tex_handle;
  106. int tex_offset;
  107. int tex_size;
  108. int log_tex_granularity;
  109. int pitch;
  110. int rotation; /* 0, 90, 180 or 270 */
  111. int rotated_offset;
  112. int rotated_size;
  113. int rotated_pitch;
  114. int virtualX, virtualY;
  115. unsigned int front_tiled;
  116. unsigned int back_tiled;
  117. unsigned int depth_tiled;
  118. unsigned int rotated_tiled;
  119. unsigned int rotated2_tiled;
  120. int pipeA_x;
  121. int pipeA_y;
  122. int pipeA_w;
  123. int pipeA_h;
  124. int pipeB_x;
  125. int pipeB_y;
  126. int pipeB_w;
  127. int pipeB_h;
  128. /* fill out some space for old userspace triple buffer */
  129. drm_handle_t unused_handle;
  130. __u32 unused1, unused2, unused3;
  131. /* buffer object handles for static buffers. May change
  132. * over the lifetime of the client.
  133. */
  134. __u32 front_bo_handle;
  135. __u32 back_bo_handle;
  136. __u32 unused_bo_handle;
  137. __u32 depth_bo_handle;
  138. } drm_i915_sarea_t;
  139. /* due to userspace building against these headers we need some compat here */
  140. #define planeA_x pipeA_x
  141. #define planeA_y pipeA_y
  142. #define planeA_w pipeA_w
  143. #define planeA_h pipeA_h
  144. #define planeB_x pipeB_x
  145. #define planeB_y pipeB_y
  146. #define planeB_w pipeB_w
  147. #define planeB_h pipeB_h
  148. /* Flags for perf_boxes
  149. */
  150. #define I915_BOX_RING_EMPTY 0x1
  151. #define I915_BOX_FLIP 0x2
  152. #define I915_BOX_WAIT 0x4
  153. #define I915_BOX_TEXTURE_LOAD 0x8
  154. #define I915_BOX_LOST_CONTEXT 0x10
  155. /* I915 specific ioctls
  156. * The device specific ioctl range is 0x40 to 0x79.
  157. */
  158. #define DRM_I915_INIT 0x00
  159. #define DRM_I915_FLUSH 0x01
  160. #define DRM_I915_FLIP 0x02
  161. #define DRM_I915_BATCHBUFFER 0x03
  162. #define DRM_I915_IRQ_EMIT 0x04
  163. #define DRM_I915_IRQ_WAIT 0x05
  164. #define DRM_I915_GETPARAM 0x06
  165. #define DRM_I915_SETPARAM 0x07
  166. #define DRM_I915_ALLOC 0x08
  167. #define DRM_I915_FREE 0x09
  168. #define DRM_I915_INIT_HEAP 0x0a
  169. #define DRM_I915_CMDBUFFER 0x0b
  170. #define DRM_I915_DESTROY_HEAP 0x0c
  171. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  172. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  173. #define DRM_I915_VBLANK_SWAP 0x0f
  174. #define DRM_I915_HWS_ADDR 0x11
  175. #define DRM_I915_GEM_INIT 0x13
  176. #define DRM_I915_GEM_EXECBUFFER 0x14
  177. #define DRM_I915_GEM_PIN 0x15
  178. #define DRM_I915_GEM_UNPIN 0x16
  179. #define DRM_I915_GEM_BUSY 0x17
  180. #define DRM_I915_GEM_THROTTLE 0x18
  181. #define DRM_I915_GEM_ENTERVT 0x19
  182. #define DRM_I915_GEM_LEAVEVT 0x1a
  183. #define DRM_I915_GEM_CREATE 0x1b
  184. #define DRM_I915_GEM_PREAD 0x1c
  185. #define DRM_I915_GEM_PWRITE 0x1d
  186. #define DRM_I915_GEM_MMAP 0x1e
  187. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  188. #define DRM_I915_GEM_SW_FINISH 0x20
  189. #define DRM_I915_GEM_SET_TILING 0x21
  190. #define DRM_I915_GEM_GET_TILING 0x22
  191. #define DRM_I915_GEM_GET_APERTURE 0x23
  192. #define DRM_I915_GEM_MMAP_GTT 0x24
  193. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  194. #define DRM_I915_GEM_MADVISE 0x26
  195. #define DRM_I915_OVERLAY_PUT_IMAGE 0x27
  196. #define DRM_I915_OVERLAY_ATTRS 0x28
  197. #define DRM_I915_GEM_EXECBUFFER2 0x29
  198. #define DRM_I915_GET_SPRITE_COLORKEY 0x2a
  199. #define DRM_I915_SET_SPRITE_COLORKEY 0x2b
  200. #define DRM_I915_GEM_WAIT 0x2c
  201. #define DRM_I915_GEM_CONTEXT_CREATE 0x2d
  202. #define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
  203. #define DRM_I915_GEM_SET_CACHING 0x2f
  204. #define DRM_I915_GEM_GET_CACHING 0x30
  205. #define DRM_I915_REG_READ 0x31
  206. #define DRM_I915_GET_RESET_STATS 0x32
  207. #define DRM_I915_GEM_USERPTR 0x33
  208. #define DRM_I915_GEM_CONTEXT_GETPARAM 0x34
  209. #define DRM_I915_GEM_CONTEXT_SETPARAM 0x35
  210. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  211. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  212. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  213. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  214. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  215. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  216. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  217. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  218. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  219. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  220. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  221. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  222. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  223. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  224. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  225. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  226. #define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
  227. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  228. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  229. #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
  230. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  231. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  232. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  233. #define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
  234. #define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
  235. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  236. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  237. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  238. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  239. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  240. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  241. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  242. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  243. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  244. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  245. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  246. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  247. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  248. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
  249. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  250. #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
  251. #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
  252. #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  253. #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
  254. #define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
  255. #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
  256. #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
  257. #define DRM_IOCTL_I915_REG_READ DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
  258. #define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
  259. #define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
  260. #define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
  261. #define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
  262. /* Allow drivers to submit batchbuffers directly to hardware, relying
  263. * on the security mechanisms provided by hardware.
  264. */
  265. typedef struct drm_i915_batchbuffer {
  266. int start; /* agp offset */
  267. int used; /* nr bytes in use */
  268. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  269. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  270. int num_cliprects; /* mulitpass with multiple cliprects? */
  271. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  272. } drm_i915_batchbuffer_t;
  273. /* As above, but pass a pointer to userspace buffer which can be
  274. * validated by the kernel prior to sending to hardware.
  275. */
  276. typedef struct _drm_i915_cmdbuffer {
  277. char __user *buf; /* pointer to userspace command buffer */
  278. int sz; /* nr bytes in buf */
  279. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  280. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  281. int num_cliprects; /* mulitpass with multiple cliprects? */
  282. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  283. } drm_i915_cmdbuffer_t;
  284. /* Userspace can request & wait on irq's:
  285. */
  286. typedef struct drm_i915_irq_emit {
  287. int __user *irq_seq;
  288. } drm_i915_irq_emit_t;
  289. typedef struct drm_i915_irq_wait {
  290. int irq_seq;
  291. } drm_i915_irq_wait_t;
  292. /* Ioctl to query kernel params:
  293. */
  294. #define I915_PARAM_IRQ_ACTIVE 1
  295. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  296. #define I915_PARAM_LAST_DISPATCH 3
  297. #define I915_PARAM_CHIPSET_ID 4
  298. #define I915_PARAM_HAS_GEM 5
  299. #define I915_PARAM_NUM_FENCES_AVAIL 6
  300. #define I915_PARAM_HAS_OVERLAY 7
  301. #define I915_PARAM_HAS_PAGEFLIPPING 8
  302. #define I915_PARAM_HAS_EXECBUF2 9
  303. #define I915_PARAM_HAS_BSD 10
  304. #define I915_PARAM_HAS_BLT 11
  305. #define I915_PARAM_HAS_RELAXED_FENCING 12
  306. #define I915_PARAM_HAS_COHERENT_RINGS 13
  307. #define I915_PARAM_HAS_EXEC_CONSTANTS 14
  308. #define I915_PARAM_HAS_RELAXED_DELTA 15
  309. #define I915_PARAM_HAS_GEN7_SOL_RESET 16
  310. #define I915_PARAM_HAS_LLC 17
  311. #define I915_PARAM_HAS_ALIASING_PPGTT 18
  312. #define I915_PARAM_HAS_WAIT_TIMEOUT 19
  313. #define I915_PARAM_HAS_SEMAPHORES 20
  314. #define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
  315. #define I915_PARAM_HAS_VEBOX 22
  316. #define I915_PARAM_HAS_SECURE_BATCHES 23
  317. #define I915_PARAM_HAS_PINNED_BATCHES 24
  318. #define I915_PARAM_HAS_EXEC_NO_RELOC 25
  319. #define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
  320. #define I915_PARAM_HAS_WT 27
  321. #define I915_PARAM_CMD_PARSER_VERSION 28
  322. #define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
  323. #define I915_PARAM_MMAP_VERSION 30
  324. #define I915_PARAM_HAS_BSD2 31
  325. #define I915_PARAM_REVISION 32
  326. #define I915_PARAM_SUBSLICE_TOTAL 33
  327. #define I915_PARAM_EU_TOTAL 34
  328. typedef struct drm_i915_getparam {
  329. int param;
  330. int __user *value;
  331. } drm_i915_getparam_t;
  332. /* Ioctl to set kernel params:
  333. */
  334. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  335. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  336. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  337. #define I915_SETPARAM_NUM_USED_FENCES 4
  338. typedef struct drm_i915_setparam {
  339. int param;
  340. int value;
  341. } drm_i915_setparam_t;
  342. /* A memory manager for regions of shared memory:
  343. */
  344. #define I915_MEM_REGION_AGP 1
  345. typedef struct drm_i915_mem_alloc {
  346. int region;
  347. int alignment;
  348. int size;
  349. int __user *region_offset; /* offset from start of fb or agp */
  350. } drm_i915_mem_alloc_t;
  351. typedef struct drm_i915_mem_free {
  352. int region;
  353. int region_offset;
  354. } drm_i915_mem_free_t;
  355. typedef struct drm_i915_mem_init_heap {
  356. int region;
  357. int size;
  358. int start;
  359. } drm_i915_mem_init_heap_t;
  360. /* Allow memory manager to be torn down and re-initialized (eg on
  361. * rotate):
  362. */
  363. typedef struct drm_i915_mem_destroy_heap {
  364. int region;
  365. } drm_i915_mem_destroy_heap_t;
  366. /* Allow X server to configure which pipes to monitor for vblank signals
  367. */
  368. #define DRM_I915_VBLANK_PIPE_A 1
  369. #define DRM_I915_VBLANK_PIPE_B 2
  370. typedef struct drm_i915_vblank_pipe {
  371. int pipe;
  372. } drm_i915_vblank_pipe_t;
  373. /* Schedule buffer swap at given vertical blank:
  374. */
  375. typedef struct drm_i915_vblank_swap {
  376. drm_drawable_t drawable;
  377. enum drm_vblank_seq_type seqtype;
  378. unsigned int sequence;
  379. } drm_i915_vblank_swap_t;
  380. typedef struct drm_i915_hws_addr {
  381. __u64 addr;
  382. } drm_i915_hws_addr_t;
  383. struct drm_i915_gem_init {
  384. /**
  385. * Beginning offset in the GTT to be managed by the DRM memory
  386. * manager.
  387. */
  388. __u64 gtt_start;
  389. /**
  390. * Ending offset in the GTT to be managed by the DRM memory
  391. * manager.
  392. */
  393. __u64 gtt_end;
  394. };
  395. struct drm_i915_gem_create {
  396. /**
  397. * Requested size for the object.
  398. *
  399. * The (page-aligned) allocated size for the object will be returned.
  400. */
  401. __u64 size;
  402. /**
  403. * Returned handle for the object.
  404. *
  405. * Object handles are nonzero.
  406. */
  407. __u32 handle;
  408. __u32 pad;
  409. };
  410. struct drm_i915_gem_pread {
  411. /** Handle for the object being read. */
  412. __u32 handle;
  413. __u32 pad;
  414. /** Offset into the object to read from */
  415. __u64 offset;
  416. /** Length of data to read */
  417. __u64 size;
  418. /**
  419. * Pointer to write the data into.
  420. *
  421. * This is a fixed-size type for 32/64 compatibility.
  422. */
  423. __u64 data_ptr;
  424. };
  425. struct drm_i915_gem_pwrite {
  426. /** Handle for the object being written to. */
  427. __u32 handle;
  428. __u32 pad;
  429. /** Offset into the object to write to */
  430. __u64 offset;
  431. /** Length of data to write */
  432. __u64 size;
  433. /**
  434. * Pointer to read the data from.
  435. *
  436. * This is a fixed-size type for 32/64 compatibility.
  437. */
  438. __u64 data_ptr;
  439. };
  440. struct drm_i915_gem_mmap {
  441. /** Handle for the object being mapped. */
  442. __u32 handle;
  443. __u32 pad;
  444. /** Offset in the object to map. */
  445. __u64 offset;
  446. /**
  447. * Length of data to map.
  448. *
  449. * The value will be page-aligned.
  450. */
  451. __u64 size;
  452. /**
  453. * Returned pointer the data was mapped at.
  454. *
  455. * This is a fixed-size type for 32/64 compatibility.
  456. */
  457. __u64 addr_ptr;
  458. /**
  459. * Flags for extended behaviour.
  460. *
  461. * Added in version 2.
  462. */
  463. __u64 flags;
  464. #define I915_MMAP_WC 0x1
  465. };
  466. struct drm_i915_gem_mmap_gtt {
  467. /** Handle for the object being mapped. */
  468. __u32 handle;
  469. __u32 pad;
  470. /**
  471. * Fake offset to use for subsequent mmap call
  472. *
  473. * This is a fixed-size type for 32/64 compatibility.
  474. */
  475. __u64 offset;
  476. };
  477. struct drm_i915_gem_set_domain {
  478. /** Handle for the object */
  479. __u32 handle;
  480. /** New read domains */
  481. __u32 read_domains;
  482. /** New write domain */
  483. __u32 write_domain;
  484. };
  485. struct drm_i915_gem_sw_finish {
  486. /** Handle for the object */
  487. __u32 handle;
  488. };
  489. struct drm_i915_gem_relocation_entry {
  490. /**
  491. * Handle of the buffer being pointed to by this relocation entry.
  492. *
  493. * It's appealing to make this be an index into the mm_validate_entry
  494. * list to refer to the buffer, but this allows the driver to create
  495. * a relocation list for state buffers and not re-write it per
  496. * exec using the buffer.
  497. */
  498. __u32 target_handle;
  499. /**
  500. * Value to be added to the offset of the target buffer to make up
  501. * the relocation entry.
  502. */
  503. __u32 delta;
  504. /** Offset in the buffer the relocation entry will be written into */
  505. __u64 offset;
  506. /**
  507. * Offset value of the target buffer that the relocation entry was last
  508. * written as.
  509. *
  510. * If the buffer has the same offset as last time, we can skip syncing
  511. * and writing the relocation. This value is written back out by
  512. * the execbuffer ioctl when the relocation is written.
  513. */
  514. __u64 presumed_offset;
  515. /**
  516. * Target memory domains read by this operation.
  517. */
  518. __u32 read_domains;
  519. /**
  520. * Target memory domains written by this operation.
  521. *
  522. * Note that only one domain may be written by the whole
  523. * execbuffer operation, so that where there are conflicts,
  524. * the application will get -EINVAL back.
  525. */
  526. __u32 write_domain;
  527. };
  528. /** @{
  529. * Intel memory domains
  530. *
  531. * Most of these just align with the various caches in
  532. * the system and are used to flush and invalidate as
  533. * objects end up cached in different domains.
  534. */
  535. /** CPU cache */
  536. #define I915_GEM_DOMAIN_CPU 0x00000001
  537. /** Render cache, used by 2D and 3D drawing */
  538. #define I915_GEM_DOMAIN_RENDER 0x00000002
  539. /** Sampler cache, used by texture engine */
  540. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  541. /** Command queue, used to load batch buffers */
  542. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  543. /** Instruction cache, used by shader programs */
  544. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  545. /** Vertex address cache */
  546. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  547. /** GTT domain - aperture and scanout */
  548. #define I915_GEM_DOMAIN_GTT 0x00000040
  549. /** @} */
  550. struct drm_i915_gem_exec_object {
  551. /**
  552. * User's handle for a buffer to be bound into the GTT for this
  553. * operation.
  554. */
  555. __u32 handle;
  556. /** Number of relocations to be performed on this buffer */
  557. __u32 relocation_count;
  558. /**
  559. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  560. * the relocations to be performed in this buffer.
  561. */
  562. __u64 relocs_ptr;
  563. /** Required alignment in graphics aperture */
  564. __u64 alignment;
  565. /**
  566. * Returned value of the updated offset of the object, for future
  567. * presumed_offset writes.
  568. */
  569. __u64 offset;
  570. };
  571. struct drm_i915_gem_execbuffer {
  572. /**
  573. * List of buffers to be validated with their relocations to be
  574. * performend on them.
  575. *
  576. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  577. *
  578. * These buffers must be listed in an order such that all relocations
  579. * a buffer is performing refer to buffers that have already appeared
  580. * in the validate list.
  581. */
  582. __u64 buffers_ptr;
  583. __u32 buffer_count;
  584. /** Offset in the batchbuffer to start execution from. */
  585. __u32 batch_start_offset;
  586. /** Bytes used in batchbuffer from batch_start_offset */
  587. __u32 batch_len;
  588. __u32 DR1;
  589. __u32 DR4;
  590. __u32 num_cliprects;
  591. /** This is a struct drm_clip_rect *cliprects */
  592. __u64 cliprects_ptr;
  593. };
  594. struct drm_i915_gem_exec_object2 {
  595. /**
  596. * User's handle for a buffer to be bound into the GTT for this
  597. * operation.
  598. */
  599. __u32 handle;
  600. /** Number of relocations to be performed on this buffer */
  601. __u32 relocation_count;
  602. /**
  603. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  604. * the relocations to be performed in this buffer.
  605. */
  606. __u64 relocs_ptr;
  607. /** Required alignment in graphics aperture */
  608. __u64 alignment;
  609. /**
  610. * Returned value of the updated offset of the object, for future
  611. * presumed_offset writes.
  612. */
  613. __u64 offset;
  614. #define EXEC_OBJECT_NEEDS_FENCE (1<<0)
  615. #define EXEC_OBJECT_NEEDS_GTT (1<<1)
  616. #define EXEC_OBJECT_WRITE (1<<2)
  617. #define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_WRITE<<1)
  618. __u64 flags;
  619. __u64 rsvd1;
  620. __u64 rsvd2;
  621. };
  622. struct drm_i915_gem_execbuffer2 {
  623. /**
  624. * List of gem_exec_object2 structs
  625. */
  626. __u64 buffers_ptr;
  627. __u32 buffer_count;
  628. /** Offset in the batchbuffer to start execution from. */
  629. __u32 batch_start_offset;
  630. /** Bytes used in batchbuffer from batch_start_offset */
  631. __u32 batch_len;
  632. __u32 DR1;
  633. __u32 DR4;
  634. __u32 num_cliprects;
  635. /** This is a struct drm_clip_rect *cliprects */
  636. __u64 cliprects_ptr;
  637. #define I915_EXEC_RING_MASK (7<<0)
  638. #define I915_EXEC_DEFAULT (0<<0)
  639. #define I915_EXEC_RENDER (1<<0)
  640. #define I915_EXEC_BSD (2<<0)
  641. #define I915_EXEC_BLT (3<<0)
  642. #define I915_EXEC_VEBOX (4<<0)
  643. /* Used for switching the constants addressing mode on gen4+ RENDER ring.
  644. * Gen6+ only supports relative addressing to dynamic state (default) and
  645. * absolute addressing.
  646. *
  647. * These flags are ignored for the BSD and BLT rings.
  648. */
  649. #define I915_EXEC_CONSTANTS_MASK (3<<6)
  650. #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
  651. #define I915_EXEC_CONSTANTS_ABSOLUTE (1<<6)
  652. #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
  653. __u64 flags;
  654. __u64 rsvd1; /* now used for context info */
  655. __u64 rsvd2;
  656. };
  657. /** Resets the SO write offset registers for transform feedback on gen7. */
  658. #define I915_EXEC_GEN7_SOL_RESET (1<<8)
  659. /** Request a privileged ("secure") batch buffer. Note only available for
  660. * DRM_ROOT_ONLY | DRM_MASTER processes.
  661. */
  662. #define I915_EXEC_SECURE (1<<9)
  663. /** Inform the kernel that the batch is and will always be pinned. This
  664. * negates the requirement for a workaround to be performed to avoid
  665. * an incoherent CS (such as can be found on 830/845). If this flag is
  666. * not passed, the kernel will endeavour to make sure the batch is
  667. * coherent with the CS before execution. If this flag is passed,
  668. * userspace assumes the responsibility for ensuring the same.
  669. */
  670. #define I915_EXEC_IS_PINNED (1<<10)
  671. /** Provide a hint to the kernel that the command stream and auxiliary
  672. * state buffers already holds the correct presumed addresses and so the
  673. * relocation process may be skipped if no buffers need to be moved in
  674. * preparation for the execbuffer.
  675. */
  676. #define I915_EXEC_NO_RELOC (1<<11)
  677. /** Use the reloc.handle as an index into the exec object array rather
  678. * than as the per-file handle.
  679. */
  680. #define I915_EXEC_HANDLE_LUT (1<<12)
  681. /** Used for switching BSD rings on the platforms with two BSD rings */
  682. #define I915_EXEC_BSD_MASK (3<<13)
  683. #define I915_EXEC_BSD_DEFAULT (0<<13) /* default ping-pong mode */
  684. #define I915_EXEC_BSD_RING1 (1<<13)
  685. #define I915_EXEC_BSD_RING2 (2<<13)
  686. #define __I915_EXEC_UNKNOWN_FLAGS -(1<<15)
  687. #define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
  688. #define i915_execbuffer2_set_context_id(eb2, context) \
  689. (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
  690. #define i915_execbuffer2_get_context_id(eb2) \
  691. ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
  692. struct drm_i915_gem_pin {
  693. /** Handle of the buffer to be pinned. */
  694. __u32 handle;
  695. __u32 pad;
  696. /** alignment required within the aperture */
  697. __u64 alignment;
  698. /** Returned GTT offset of the buffer. */
  699. __u64 offset;
  700. };
  701. struct drm_i915_gem_unpin {
  702. /** Handle of the buffer to be unpinned. */
  703. __u32 handle;
  704. __u32 pad;
  705. };
  706. struct drm_i915_gem_busy {
  707. /** Handle of the buffer to check for busy */
  708. __u32 handle;
  709. /** Return busy status (1 if busy, 0 if idle).
  710. * The high word is used to indicate on which rings the object
  711. * currently resides:
  712. * 16:31 - busy (r or r/w) rings (16 render, 17 bsd, 18 blt, etc)
  713. */
  714. __u32 busy;
  715. };
  716. /**
  717. * I915_CACHING_NONE
  718. *
  719. * GPU access is not coherent with cpu caches. Default for machines without an
  720. * LLC.
  721. */
  722. #define I915_CACHING_NONE 0
  723. /**
  724. * I915_CACHING_CACHED
  725. *
  726. * GPU access is coherent with cpu caches and furthermore the data is cached in
  727. * last-level caches shared between cpu cores and the gpu GT. Default on
  728. * machines with HAS_LLC.
  729. */
  730. #define I915_CACHING_CACHED 1
  731. /**
  732. * I915_CACHING_DISPLAY
  733. *
  734. * Special GPU caching mode which is coherent with the scanout engines.
  735. * Transparently falls back to I915_CACHING_NONE on platforms where no special
  736. * cache mode (like write-through or gfdt flushing) is available. The kernel
  737. * automatically sets this mode when using a buffer as a scanout target.
  738. * Userspace can manually set this mode to avoid a costly stall and clflush in
  739. * the hotpath of drawing the first frame.
  740. */
  741. #define I915_CACHING_DISPLAY 2
  742. struct drm_i915_gem_caching {
  743. /**
  744. * Handle of the buffer to set/get the caching level of. */
  745. __u32 handle;
  746. /**
  747. * Cacheing level to apply or return value
  748. *
  749. * bits0-15 are for generic caching control (i.e. the above defined
  750. * values). bits16-31 are reserved for platform-specific variations
  751. * (e.g. l3$ caching on gen7). */
  752. __u32 caching;
  753. };
  754. #define I915_TILING_NONE 0
  755. #define I915_TILING_X 1
  756. #define I915_TILING_Y 2
  757. #define I915_BIT_6_SWIZZLE_NONE 0
  758. #define I915_BIT_6_SWIZZLE_9 1
  759. #define I915_BIT_6_SWIZZLE_9_10 2
  760. #define I915_BIT_6_SWIZZLE_9_11 3
  761. #define I915_BIT_6_SWIZZLE_9_10_11 4
  762. /* Not seen by userland */
  763. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  764. /* Seen by userland. */
  765. #define I915_BIT_6_SWIZZLE_9_17 6
  766. #define I915_BIT_6_SWIZZLE_9_10_17 7
  767. struct drm_i915_gem_set_tiling {
  768. /** Handle of the buffer to have its tiling state updated */
  769. __u32 handle;
  770. /**
  771. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  772. * I915_TILING_Y).
  773. *
  774. * This value is to be set on request, and will be updated by the
  775. * kernel on successful return with the actual chosen tiling layout.
  776. *
  777. * The tiling mode may be demoted to I915_TILING_NONE when the system
  778. * has bit 6 swizzling that can't be managed correctly by GEM.
  779. *
  780. * Buffer contents become undefined when changing tiling_mode.
  781. */
  782. __u32 tiling_mode;
  783. /**
  784. * Stride in bytes for the object when in I915_TILING_X or
  785. * I915_TILING_Y.
  786. */
  787. __u32 stride;
  788. /**
  789. * Returned address bit 6 swizzling required for CPU access through
  790. * mmap mapping.
  791. */
  792. __u32 swizzle_mode;
  793. };
  794. struct drm_i915_gem_get_tiling {
  795. /** Handle of the buffer to get tiling state for. */
  796. __u32 handle;
  797. /**
  798. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  799. * I915_TILING_Y).
  800. */
  801. __u32 tiling_mode;
  802. /**
  803. * Returned address bit 6 swizzling required for CPU access through
  804. * mmap mapping.
  805. */
  806. __u32 swizzle_mode;
  807. /**
  808. * Returned address bit 6 swizzling required for CPU access through
  809. * mmap mapping whilst bound.
  810. */
  811. __u32 phys_swizzle_mode;
  812. };
  813. struct drm_i915_gem_get_aperture {
  814. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  815. __u64 aper_size;
  816. /**
  817. * Available space in the aperture used by i915_gem_execbuffer, in
  818. * bytes
  819. */
  820. __u64 aper_available_size;
  821. };
  822. struct drm_i915_get_pipe_from_crtc_id {
  823. /** ID of CRTC being requested **/
  824. __u32 crtc_id;
  825. /** pipe of requested CRTC **/
  826. __u32 pipe;
  827. };
  828. #define I915_MADV_WILLNEED 0
  829. #define I915_MADV_DONTNEED 1
  830. #define __I915_MADV_PURGED 2 /* internal state */
  831. struct drm_i915_gem_madvise {
  832. /** Handle of the buffer to change the backing store advice */
  833. __u32 handle;
  834. /* Advice: either the buffer will be needed again in the near future,
  835. * or wont be and could be discarded under memory pressure.
  836. */
  837. __u32 madv;
  838. /** Whether the backing store still exists. */
  839. __u32 retained;
  840. };
  841. /* flags */
  842. #define I915_OVERLAY_TYPE_MASK 0xff
  843. #define I915_OVERLAY_YUV_PLANAR 0x01
  844. #define I915_OVERLAY_YUV_PACKED 0x02
  845. #define I915_OVERLAY_RGB 0x03
  846. #define I915_OVERLAY_DEPTH_MASK 0xff00
  847. #define I915_OVERLAY_RGB24 0x1000
  848. #define I915_OVERLAY_RGB16 0x2000
  849. #define I915_OVERLAY_RGB15 0x3000
  850. #define I915_OVERLAY_YUV422 0x0100
  851. #define I915_OVERLAY_YUV411 0x0200
  852. #define I915_OVERLAY_YUV420 0x0300
  853. #define I915_OVERLAY_YUV410 0x0400
  854. #define I915_OVERLAY_SWAP_MASK 0xff0000
  855. #define I915_OVERLAY_NO_SWAP 0x000000
  856. #define I915_OVERLAY_UV_SWAP 0x010000
  857. #define I915_OVERLAY_Y_SWAP 0x020000
  858. #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
  859. #define I915_OVERLAY_FLAGS_MASK 0xff000000
  860. #define I915_OVERLAY_ENABLE 0x01000000
  861. struct drm_intel_overlay_put_image {
  862. /* various flags and src format description */
  863. __u32 flags;
  864. /* source picture description */
  865. __u32 bo_handle;
  866. /* stride values and offsets are in bytes, buffer relative */
  867. __u16 stride_Y; /* stride for packed formats */
  868. __u16 stride_UV;
  869. __u32 offset_Y; /* offset for packet formats */
  870. __u32 offset_U;
  871. __u32 offset_V;
  872. /* in pixels */
  873. __u16 src_width;
  874. __u16 src_height;
  875. /* to compensate the scaling factors for partially covered surfaces */
  876. __u16 src_scan_width;
  877. __u16 src_scan_height;
  878. /* output crtc description */
  879. __u32 crtc_id;
  880. __u16 dst_x;
  881. __u16 dst_y;
  882. __u16 dst_width;
  883. __u16 dst_height;
  884. };
  885. /* flags */
  886. #define I915_OVERLAY_UPDATE_ATTRS (1<<0)
  887. #define I915_OVERLAY_UPDATE_GAMMA (1<<1)
  888. struct drm_intel_overlay_attrs {
  889. __u32 flags;
  890. __u32 color_key;
  891. __s32 brightness;
  892. __u32 contrast;
  893. __u32 saturation;
  894. __u32 gamma0;
  895. __u32 gamma1;
  896. __u32 gamma2;
  897. __u32 gamma3;
  898. __u32 gamma4;
  899. __u32 gamma5;
  900. };
  901. /*
  902. * Intel sprite handling
  903. *
  904. * Color keying works with a min/mask/max tuple. Both source and destination
  905. * color keying is allowed.
  906. *
  907. * Source keying:
  908. * Sprite pixels within the min & max values, masked against the color channels
  909. * specified in the mask field, will be transparent. All other pixels will
  910. * be displayed on top of the primary plane. For RGB surfaces, only the min
  911. * and mask fields will be used; ranged compares are not allowed.
  912. *
  913. * Destination keying:
  914. * Primary plane pixels that match the min value, masked against the color
  915. * channels specified in the mask field, will be replaced by corresponding
  916. * pixels from the sprite plane.
  917. *
  918. * Note that source & destination keying are exclusive; only one can be
  919. * active on a given plane.
  920. */
  921. #define I915_SET_COLORKEY_NONE (1<<0) /* disable color key matching */
  922. #define I915_SET_COLORKEY_DESTINATION (1<<1)
  923. #define I915_SET_COLORKEY_SOURCE (1<<2)
  924. struct drm_intel_sprite_colorkey {
  925. __u32 plane_id;
  926. __u32 min_value;
  927. __u32 channel_mask;
  928. __u32 max_value;
  929. __u32 flags;
  930. };
  931. struct drm_i915_gem_wait {
  932. /** Handle of BO we shall wait on */
  933. __u32 bo_handle;
  934. __u32 flags;
  935. /** Number of nanoseconds to wait, Returns time remaining. */
  936. __s64 timeout_ns;
  937. };
  938. struct drm_i915_gem_context_create {
  939. /* output: id of new context*/
  940. __u32 ctx_id;
  941. __u32 pad;
  942. };
  943. struct drm_i915_gem_context_destroy {
  944. __u32 ctx_id;
  945. __u32 pad;
  946. };
  947. struct drm_i915_reg_read {
  948. __u64 offset;
  949. __u64 val; /* Return value */
  950. };
  951. struct drm_i915_reset_stats {
  952. __u32 ctx_id;
  953. __u32 flags;
  954. /* All resets since boot/module reload, for all contexts */
  955. __u32 reset_count;
  956. /* Number of batches lost when active in GPU, for this context */
  957. __u32 batch_active;
  958. /* Number of batches lost pending for execution, for this context */
  959. __u32 batch_pending;
  960. __u32 pad;
  961. };
  962. struct drm_i915_gem_userptr {
  963. __u64 user_ptr;
  964. __u64 user_size;
  965. __u32 flags;
  966. #define I915_USERPTR_READ_ONLY 0x1
  967. #define I915_USERPTR_UNSYNCHRONIZED 0x80000000
  968. /**
  969. * Returned handle for the object.
  970. *
  971. * Object handles are nonzero.
  972. */
  973. __u32 handle;
  974. };
  975. struct drm_i915_gem_context_param {
  976. __u32 ctx_id;
  977. __u32 size;
  978. __u64 param;
  979. #define I915_CONTEXT_PARAM_BAN_PERIOD 0x1
  980. __u64 value;
  981. };
  982. #endif /* _UAPI_I915_DRM_H_ */