pxa27x_udc.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595
  1. /*
  2. * Handles the Intel 27x USB Device Controller (UDC)
  3. *
  4. * Inspired by original driver by Frank Becker, David Brownell, and others.
  5. * Copyright (C) 2008 Robert Jarzmik
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/types.h>
  15. #include <linux/errno.h>
  16. #include <linux/err.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/delay.h>
  19. #include <linux/list.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/proc_fs.h>
  22. #include <linux/clk.h>
  23. #include <linux/irq.h>
  24. #include <linux/gpio.h>
  25. #include <linux/gpio/consumer.h>
  26. #include <linux/slab.h>
  27. #include <linux/prefetch.h>
  28. #include <linux/byteorder/generic.h>
  29. #include <linux/platform_data/pxa2xx_udc.h>
  30. #include <linux/of_device.h>
  31. #include <linux/of_gpio.h>
  32. #include <linux/usb.h>
  33. #include <linux/usb/ch9.h>
  34. #include <linux/usb/gadget.h>
  35. #include "pxa27x_udc.h"
  36. /*
  37. * This driver handles the USB Device Controller (UDC) in Intel's PXA 27x
  38. * series processors.
  39. *
  40. * Such controller drivers work with a gadget driver. The gadget driver
  41. * returns descriptors, implements configuration and data protocols used
  42. * by the host to interact with this device, and allocates endpoints to
  43. * the different protocol interfaces. The controller driver virtualizes
  44. * usb hardware so that the gadget drivers will be more portable.
  45. *
  46. * This UDC hardware wants to implement a bit too much USB protocol. The
  47. * biggest issues are: that the endpoints have to be set up before the
  48. * controller can be enabled (minor, and not uncommon); and each endpoint
  49. * can only have one configuration, interface and alternative interface
  50. * number (major, and very unusual). Once set up, these cannot be changed
  51. * without a controller reset.
  52. *
  53. * The workaround is to setup all combinations necessary for the gadgets which
  54. * will work with this driver. This is done in pxa_udc structure, statically.
  55. * See pxa_udc, udc_usb_ep versus pxa_ep, and matching function find_pxa_ep.
  56. * (You could modify this if needed. Some drivers have a "fifo_mode" module
  57. * parameter to facilitate such changes.)
  58. *
  59. * The combinations have been tested with these gadgets :
  60. * - zero gadget
  61. * - file storage gadget
  62. * - ether gadget
  63. *
  64. * The driver doesn't use DMA, only IO access and IRQ callbacks. No use is
  65. * made of UDC's double buffering either. USB "On-The-Go" is not implemented.
  66. *
  67. * All the requests are handled the same way :
  68. * - the drivers tries to handle the request directly to the IO
  69. * - if the IO fifo is not big enough, the remaining is send/received in
  70. * interrupt handling.
  71. */
  72. #define DRIVER_VERSION "2008-04-18"
  73. #define DRIVER_DESC "PXA 27x USB Device Controller driver"
  74. static const char driver_name[] = "pxa27x_udc";
  75. static struct pxa_udc *the_controller;
  76. static void handle_ep(struct pxa_ep *ep);
  77. /*
  78. * Debug filesystem
  79. */
  80. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  81. #include <linux/debugfs.h>
  82. #include <linux/uaccess.h>
  83. #include <linux/seq_file.h>
  84. static int state_dbg_show(struct seq_file *s, void *p)
  85. {
  86. struct pxa_udc *udc = s->private;
  87. u32 tmp;
  88. if (!udc->driver)
  89. return -ENODEV;
  90. /* basic device status */
  91. seq_printf(s, DRIVER_DESC "\n"
  92. "%s version: %s\n"
  93. "Gadget driver: %s\n",
  94. driver_name, DRIVER_VERSION,
  95. udc->driver ? udc->driver->driver.name : "(none)");
  96. tmp = udc_readl(udc, UDCCR);
  97. seq_printf(s,
  98. "udccr=0x%0x(%s%s%s%s%s%s%s%s%s%s), con=%d,inter=%d,altinter=%d\n",
  99. tmp,
  100. (tmp & UDCCR_OEN) ? " oen":"",
  101. (tmp & UDCCR_AALTHNP) ? " aalthnp":"",
  102. (tmp & UDCCR_AHNP) ? " rem" : "",
  103. (tmp & UDCCR_BHNP) ? " rstir" : "",
  104. (tmp & UDCCR_DWRE) ? " dwre" : "",
  105. (tmp & UDCCR_SMAC) ? " smac" : "",
  106. (tmp & UDCCR_EMCE) ? " emce" : "",
  107. (tmp & UDCCR_UDR) ? " udr" : "",
  108. (tmp & UDCCR_UDA) ? " uda" : "",
  109. (tmp & UDCCR_UDE) ? " ude" : "",
  110. (tmp & UDCCR_ACN) >> UDCCR_ACN_S,
  111. (tmp & UDCCR_AIN) >> UDCCR_AIN_S,
  112. (tmp & UDCCR_AAISN) >> UDCCR_AAISN_S);
  113. /* registers for device and ep0 */
  114. seq_printf(s, "udcicr0=0x%08x udcicr1=0x%08x\n",
  115. udc_readl(udc, UDCICR0), udc_readl(udc, UDCICR1));
  116. seq_printf(s, "udcisr0=0x%08x udcisr1=0x%08x\n",
  117. udc_readl(udc, UDCISR0), udc_readl(udc, UDCISR1));
  118. seq_printf(s, "udcfnr=%d\n", udc_readl(udc, UDCFNR));
  119. seq_printf(s, "irqs: reset=%lu, suspend=%lu, resume=%lu, reconfig=%lu\n",
  120. udc->stats.irqs_reset, udc->stats.irqs_suspend,
  121. udc->stats.irqs_resume, udc->stats.irqs_reconfig);
  122. return 0;
  123. }
  124. static int queues_dbg_show(struct seq_file *s, void *p)
  125. {
  126. struct pxa_udc *udc = s->private;
  127. struct pxa_ep *ep;
  128. struct pxa27x_request *req;
  129. int i, maxpkt;
  130. if (!udc->driver)
  131. return -ENODEV;
  132. /* dump endpoint queues */
  133. for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
  134. ep = &udc->pxa_ep[i];
  135. maxpkt = ep->fifo_size;
  136. seq_printf(s, "%-12s max_pkt=%d %s\n",
  137. EPNAME(ep), maxpkt, "pio");
  138. if (list_empty(&ep->queue)) {
  139. seq_puts(s, "\t(nothing queued)\n");
  140. continue;
  141. }
  142. list_for_each_entry(req, &ep->queue, queue) {
  143. seq_printf(s, "\treq %p len %d/%d buf %p\n",
  144. &req->req, req->req.actual,
  145. req->req.length, req->req.buf);
  146. }
  147. }
  148. return 0;
  149. }
  150. static int eps_dbg_show(struct seq_file *s, void *p)
  151. {
  152. struct pxa_udc *udc = s->private;
  153. struct pxa_ep *ep;
  154. int i;
  155. u32 tmp;
  156. if (!udc->driver)
  157. return -ENODEV;
  158. ep = &udc->pxa_ep[0];
  159. tmp = udc_ep_readl(ep, UDCCSR);
  160. seq_printf(s, "udccsr0=0x%03x(%s%s%s%s%s%s%s)\n",
  161. tmp,
  162. (tmp & UDCCSR0_SA) ? " sa" : "",
  163. (tmp & UDCCSR0_RNE) ? " rne" : "",
  164. (tmp & UDCCSR0_FST) ? " fst" : "",
  165. (tmp & UDCCSR0_SST) ? " sst" : "",
  166. (tmp & UDCCSR0_DME) ? " dme" : "",
  167. (tmp & UDCCSR0_IPR) ? " ipr" : "",
  168. (tmp & UDCCSR0_OPC) ? " opc" : "");
  169. for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
  170. ep = &udc->pxa_ep[i];
  171. tmp = i? udc_ep_readl(ep, UDCCR) : udc_readl(udc, UDCCR);
  172. seq_printf(s, "%-12s: IN %lu(%lu reqs), OUT %lu(%lu reqs), irqs=%lu, udccr=0x%08x, udccsr=0x%03x, udcbcr=%d\n",
  173. EPNAME(ep),
  174. ep->stats.in_bytes, ep->stats.in_ops,
  175. ep->stats.out_bytes, ep->stats.out_ops,
  176. ep->stats.irqs,
  177. tmp, udc_ep_readl(ep, UDCCSR),
  178. udc_ep_readl(ep, UDCBCR));
  179. }
  180. return 0;
  181. }
  182. static int eps_dbg_open(struct inode *inode, struct file *file)
  183. {
  184. return single_open(file, eps_dbg_show, inode->i_private);
  185. }
  186. static int queues_dbg_open(struct inode *inode, struct file *file)
  187. {
  188. return single_open(file, queues_dbg_show, inode->i_private);
  189. }
  190. static int state_dbg_open(struct inode *inode, struct file *file)
  191. {
  192. return single_open(file, state_dbg_show, inode->i_private);
  193. }
  194. static const struct file_operations state_dbg_fops = {
  195. .owner = THIS_MODULE,
  196. .open = state_dbg_open,
  197. .llseek = seq_lseek,
  198. .read = seq_read,
  199. .release = single_release,
  200. };
  201. static const struct file_operations queues_dbg_fops = {
  202. .owner = THIS_MODULE,
  203. .open = queues_dbg_open,
  204. .llseek = seq_lseek,
  205. .read = seq_read,
  206. .release = single_release,
  207. };
  208. static const struct file_operations eps_dbg_fops = {
  209. .owner = THIS_MODULE,
  210. .open = eps_dbg_open,
  211. .llseek = seq_lseek,
  212. .read = seq_read,
  213. .release = single_release,
  214. };
  215. static void pxa_init_debugfs(struct pxa_udc *udc)
  216. {
  217. struct dentry *root, *state, *queues, *eps;
  218. root = debugfs_create_dir(udc->gadget.name, NULL);
  219. if (IS_ERR(root) || !root)
  220. goto err_root;
  221. state = debugfs_create_file("udcstate", 0400, root, udc,
  222. &state_dbg_fops);
  223. if (!state)
  224. goto err_state;
  225. queues = debugfs_create_file("queues", 0400, root, udc,
  226. &queues_dbg_fops);
  227. if (!queues)
  228. goto err_queues;
  229. eps = debugfs_create_file("epstate", 0400, root, udc,
  230. &eps_dbg_fops);
  231. if (!eps)
  232. goto err_eps;
  233. udc->debugfs_root = root;
  234. udc->debugfs_state = state;
  235. udc->debugfs_queues = queues;
  236. udc->debugfs_eps = eps;
  237. return;
  238. err_eps:
  239. debugfs_remove(eps);
  240. err_queues:
  241. debugfs_remove(queues);
  242. err_state:
  243. debugfs_remove(root);
  244. err_root:
  245. dev_err(udc->dev, "debugfs is not available\n");
  246. }
  247. static void pxa_cleanup_debugfs(struct pxa_udc *udc)
  248. {
  249. debugfs_remove(udc->debugfs_eps);
  250. debugfs_remove(udc->debugfs_queues);
  251. debugfs_remove(udc->debugfs_state);
  252. debugfs_remove(udc->debugfs_root);
  253. udc->debugfs_eps = NULL;
  254. udc->debugfs_queues = NULL;
  255. udc->debugfs_state = NULL;
  256. udc->debugfs_root = NULL;
  257. }
  258. #else
  259. static inline void pxa_init_debugfs(struct pxa_udc *udc)
  260. {
  261. }
  262. static inline void pxa_cleanup_debugfs(struct pxa_udc *udc)
  263. {
  264. }
  265. #endif
  266. /**
  267. * is_match_usb_pxa - check if usb_ep and pxa_ep match
  268. * @udc_usb_ep: usb endpoint
  269. * @ep: pxa endpoint
  270. * @config: configuration required in pxa_ep
  271. * @interface: interface required in pxa_ep
  272. * @altsetting: altsetting required in pxa_ep
  273. *
  274. * Returns 1 if all criteria match between pxa and usb endpoint, 0 otherwise
  275. */
  276. static int is_match_usb_pxa(struct udc_usb_ep *udc_usb_ep, struct pxa_ep *ep,
  277. int config, int interface, int altsetting)
  278. {
  279. if (usb_endpoint_num(&udc_usb_ep->desc) != ep->addr)
  280. return 0;
  281. if (usb_endpoint_dir_in(&udc_usb_ep->desc) != ep->dir_in)
  282. return 0;
  283. if (usb_endpoint_type(&udc_usb_ep->desc) != ep->type)
  284. return 0;
  285. if ((ep->config != config) || (ep->interface != interface)
  286. || (ep->alternate != altsetting))
  287. return 0;
  288. return 1;
  289. }
  290. /**
  291. * find_pxa_ep - find pxa_ep structure matching udc_usb_ep
  292. * @udc: pxa udc
  293. * @udc_usb_ep: udc_usb_ep structure
  294. *
  295. * Match udc_usb_ep and all pxa_ep available, to see if one matches.
  296. * This is necessary because of the strong pxa hardware restriction requiring
  297. * that once pxa endpoints are initialized, their configuration is freezed, and
  298. * no change can be made to their address, direction, or in which configuration,
  299. * interface or altsetting they are active ... which differs from more usual
  300. * models which have endpoints be roughly just addressable fifos, and leave
  301. * configuration events up to gadget drivers (like all control messages).
  302. *
  303. * Note that there is still a blurred point here :
  304. * - we rely on UDCCR register "active interface" and "active altsetting".
  305. * This is a nonsense in regard of USB spec, where multiple interfaces are
  306. * active at the same time.
  307. * - if we knew for sure that the pxa can handle multiple interface at the
  308. * same time, assuming Intel's Developer Guide is wrong, this function
  309. * should be reviewed, and a cache of couples (iface, altsetting) should
  310. * be kept in the pxa_udc structure. In this case this function would match
  311. * against the cache of couples instead of the "last altsetting" set up.
  312. *
  313. * Returns the matched pxa_ep structure or NULL if none found
  314. */
  315. static struct pxa_ep *find_pxa_ep(struct pxa_udc *udc,
  316. struct udc_usb_ep *udc_usb_ep)
  317. {
  318. int i;
  319. struct pxa_ep *ep;
  320. int cfg = udc->config;
  321. int iface = udc->last_interface;
  322. int alt = udc->last_alternate;
  323. if (udc_usb_ep == &udc->udc_usb_ep[0])
  324. return &udc->pxa_ep[0];
  325. for (i = 1; i < NR_PXA_ENDPOINTS; i++) {
  326. ep = &udc->pxa_ep[i];
  327. if (is_match_usb_pxa(udc_usb_ep, ep, cfg, iface, alt))
  328. return ep;
  329. }
  330. return NULL;
  331. }
  332. /**
  333. * update_pxa_ep_matches - update pxa_ep cached values in all udc_usb_ep
  334. * @udc: pxa udc
  335. *
  336. * Context: in_interrupt()
  337. *
  338. * Updates all pxa_ep fields in udc_usb_ep structures, if this field was
  339. * previously set up (and is not NULL). The update is necessary is a
  340. * configuration change or altsetting change was issued by the USB host.
  341. */
  342. static void update_pxa_ep_matches(struct pxa_udc *udc)
  343. {
  344. int i;
  345. struct udc_usb_ep *udc_usb_ep;
  346. for (i = 1; i < NR_USB_ENDPOINTS; i++) {
  347. udc_usb_ep = &udc->udc_usb_ep[i];
  348. if (udc_usb_ep->pxa_ep)
  349. udc_usb_ep->pxa_ep = find_pxa_ep(udc, udc_usb_ep);
  350. }
  351. }
  352. /**
  353. * pio_irq_enable - Enables irq generation for one endpoint
  354. * @ep: udc endpoint
  355. */
  356. static void pio_irq_enable(struct pxa_ep *ep)
  357. {
  358. struct pxa_udc *udc = ep->dev;
  359. int index = EPIDX(ep);
  360. u32 udcicr0 = udc_readl(udc, UDCICR0);
  361. u32 udcicr1 = udc_readl(udc, UDCICR1);
  362. if (index < 16)
  363. udc_writel(udc, UDCICR0, udcicr0 | (3 << (index * 2)));
  364. else
  365. udc_writel(udc, UDCICR1, udcicr1 | (3 << ((index - 16) * 2)));
  366. }
  367. /**
  368. * pio_irq_disable - Disables irq generation for one endpoint
  369. * @ep: udc endpoint
  370. */
  371. static void pio_irq_disable(struct pxa_ep *ep)
  372. {
  373. struct pxa_udc *udc = ep->dev;
  374. int index = EPIDX(ep);
  375. u32 udcicr0 = udc_readl(udc, UDCICR0);
  376. u32 udcicr1 = udc_readl(udc, UDCICR1);
  377. if (index < 16)
  378. udc_writel(udc, UDCICR0, udcicr0 & ~(3 << (index * 2)));
  379. else
  380. udc_writel(udc, UDCICR1, udcicr1 & ~(3 << ((index - 16) * 2)));
  381. }
  382. /**
  383. * udc_set_mask_UDCCR - set bits in UDCCR
  384. * @udc: udc device
  385. * @mask: bits to set in UDCCR
  386. *
  387. * Sets bits in UDCCR, leaving DME and FST bits as they were.
  388. */
  389. static inline void udc_set_mask_UDCCR(struct pxa_udc *udc, int mask)
  390. {
  391. u32 udccr = udc_readl(udc, UDCCR);
  392. udc_writel(udc, UDCCR,
  393. (udccr & UDCCR_MASK_BITS) | (mask & UDCCR_MASK_BITS));
  394. }
  395. /**
  396. * udc_clear_mask_UDCCR - clears bits in UDCCR
  397. * @udc: udc device
  398. * @mask: bit to clear in UDCCR
  399. *
  400. * Clears bits in UDCCR, leaving DME and FST bits as they were.
  401. */
  402. static inline void udc_clear_mask_UDCCR(struct pxa_udc *udc, int mask)
  403. {
  404. u32 udccr = udc_readl(udc, UDCCR);
  405. udc_writel(udc, UDCCR,
  406. (udccr & UDCCR_MASK_BITS) & ~(mask & UDCCR_MASK_BITS));
  407. }
  408. /**
  409. * ep_write_UDCCSR - set bits in UDCCSR
  410. * @udc: udc device
  411. * @mask: bits to set in UDCCR
  412. *
  413. * Sets bits in UDCCSR (UDCCSR0 and UDCCSR*).
  414. *
  415. * A specific case is applied to ep0 : the ACM bit is always set to 1, for
  416. * SET_INTERFACE and SET_CONFIGURATION.
  417. */
  418. static inline void ep_write_UDCCSR(struct pxa_ep *ep, int mask)
  419. {
  420. if (is_ep0(ep))
  421. mask |= UDCCSR0_ACM;
  422. udc_ep_writel(ep, UDCCSR, mask);
  423. }
  424. /**
  425. * ep_count_bytes_remain - get how many bytes in udc endpoint
  426. * @ep: udc endpoint
  427. *
  428. * Returns number of bytes in OUT fifos. Broken for IN fifos (-EOPNOTSUPP)
  429. */
  430. static int ep_count_bytes_remain(struct pxa_ep *ep)
  431. {
  432. if (ep->dir_in)
  433. return -EOPNOTSUPP;
  434. return udc_ep_readl(ep, UDCBCR) & 0x3ff;
  435. }
  436. /**
  437. * ep_is_empty - checks if ep has byte ready for reading
  438. * @ep: udc endpoint
  439. *
  440. * If endpoint is the control endpoint, checks if there are bytes in the
  441. * control endpoint fifo. If endpoint is a data endpoint, checks if bytes
  442. * are ready for reading on OUT endpoint.
  443. *
  444. * Returns 0 if ep not empty, 1 if ep empty, -EOPNOTSUPP if IN endpoint
  445. */
  446. static int ep_is_empty(struct pxa_ep *ep)
  447. {
  448. int ret;
  449. if (!is_ep0(ep) && ep->dir_in)
  450. return -EOPNOTSUPP;
  451. if (is_ep0(ep))
  452. ret = !(udc_ep_readl(ep, UDCCSR) & UDCCSR0_RNE);
  453. else
  454. ret = !(udc_ep_readl(ep, UDCCSR) & UDCCSR_BNE);
  455. return ret;
  456. }
  457. /**
  458. * ep_is_full - checks if ep has place to write bytes
  459. * @ep: udc endpoint
  460. *
  461. * If endpoint is not the control endpoint and is an IN endpoint, checks if
  462. * there is place to write bytes into the endpoint.
  463. *
  464. * Returns 0 if ep not full, 1 if ep full, -EOPNOTSUPP if OUT endpoint
  465. */
  466. static int ep_is_full(struct pxa_ep *ep)
  467. {
  468. if (is_ep0(ep))
  469. return (udc_ep_readl(ep, UDCCSR) & UDCCSR0_IPR);
  470. if (!ep->dir_in)
  471. return -EOPNOTSUPP;
  472. return (!(udc_ep_readl(ep, UDCCSR) & UDCCSR_BNF));
  473. }
  474. /**
  475. * epout_has_pkt - checks if OUT endpoint fifo has a packet available
  476. * @ep: pxa endpoint
  477. *
  478. * Returns 1 if a complete packet is available, 0 if not, -EOPNOTSUPP for IN ep.
  479. */
  480. static int epout_has_pkt(struct pxa_ep *ep)
  481. {
  482. if (!is_ep0(ep) && ep->dir_in)
  483. return -EOPNOTSUPP;
  484. if (is_ep0(ep))
  485. return (udc_ep_readl(ep, UDCCSR) & UDCCSR0_OPC);
  486. return (udc_ep_readl(ep, UDCCSR) & UDCCSR_PC);
  487. }
  488. /**
  489. * set_ep0state - Set ep0 automata state
  490. * @dev: udc device
  491. * @state: state
  492. */
  493. static void set_ep0state(struct pxa_udc *udc, int state)
  494. {
  495. struct pxa_ep *ep = &udc->pxa_ep[0];
  496. char *old_stname = EP0_STNAME(udc);
  497. udc->ep0state = state;
  498. ep_dbg(ep, "state=%s->%s, udccsr0=0x%03x, udcbcr=%d\n", old_stname,
  499. EP0_STNAME(udc), udc_ep_readl(ep, UDCCSR),
  500. udc_ep_readl(ep, UDCBCR));
  501. }
  502. /**
  503. * ep0_idle - Put control endpoint into idle state
  504. * @dev: udc device
  505. */
  506. static void ep0_idle(struct pxa_udc *dev)
  507. {
  508. set_ep0state(dev, WAIT_FOR_SETUP);
  509. }
  510. /**
  511. * inc_ep_stats_reqs - Update ep stats counts
  512. * @ep: physical endpoint
  513. * @req: usb request
  514. * @is_in: ep direction (USB_DIR_IN or 0)
  515. *
  516. */
  517. static void inc_ep_stats_reqs(struct pxa_ep *ep, int is_in)
  518. {
  519. if (is_in)
  520. ep->stats.in_ops++;
  521. else
  522. ep->stats.out_ops++;
  523. }
  524. /**
  525. * inc_ep_stats_bytes - Update ep stats counts
  526. * @ep: physical endpoint
  527. * @count: bytes transferred on endpoint
  528. * @is_in: ep direction (USB_DIR_IN or 0)
  529. */
  530. static void inc_ep_stats_bytes(struct pxa_ep *ep, int count, int is_in)
  531. {
  532. if (is_in)
  533. ep->stats.in_bytes += count;
  534. else
  535. ep->stats.out_bytes += count;
  536. }
  537. /**
  538. * pxa_ep_setup - Sets up an usb physical endpoint
  539. * @ep: pxa27x physical endpoint
  540. *
  541. * Find the physical pxa27x ep, and setup its UDCCR
  542. */
  543. static void pxa_ep_setup(struct pxa_ep *ep)
  544. {
  545. u32 new_udccr;
  546. new_udccr = ((ep->config << UDCCONR_CN_S) & UDCCONR_CN)
  547. | ((ep->interface << UDCCONR_IN_S) & UDCCONR_IN)
  548. | ((ep->alternate << UDCCONR_AISN_S) & UDCCONR_AISN)
  549. | ((EPADDR(ep) << UDCCONR_EN_S) & UDCCONR_EN)
  550. | ((EPXFERTYPE(ep) << UDCCONR_ET_S) & UDCCONR_ET)
  551. | ((ep->dir_in) ? UDCCONR_ED : 0)
  552. | ((ep->fifo_size << UDCCONR_MPS_S) & UDCCONR_MPS)
  553. | UDCCONR_EE;
  554. udc_ep_writel(ep, UDCCR, new_udccr);
  555. }
  556. /**
  557. * pxa_eps_setup - Sets up all usb physical endpoints
  558. * @dev: udc device
  559. *
  560. * Setup all pxa physical endpoints, except ep0
  561. */
  562. static void pxa_eps_setup(struct pxa_udc *dev)
  563. {
  564. unsigned int i;
  565. dev_dbg(dev->dev, "%s: dev=%p\n", __func__, dev);
  566. for (i = 1; i < NR_PXA_ENDPOINTS; i++)
  567. pxa_ep_setup(&dev->pxa_ep[i]);
  568. }
  569. /**
  570. * pxa_ep_alloc_request - Allocate usb request
  571. * @_ep: usb endpoint
  572. * @gfp_flags:
  573. *
  574. * For the pxa27x, these can just wrap kmalloc/kfree. gadget drivers
  575. * must still pass correctly initialized endpoints, since other controller
  576. * drivers may care about how it's currently set up (dma issues etc).
  577. */
  578. static struct usb_request *
  579. pxa_ep_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  580. {
  581. struct pxa27x_request *req;
  582. req = kzalloc(sizeof *req, gfp_flags);
  583. if (!req)
  584. return NULL;
  585. INIT_LIST_HEAD(&req->queue);
  586. req->in_use = 0;
  587. req->udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  588. return &req->req;
  589. }
  590. /**
  591. * pxa_ep_free_request - Free usb request
  592. * @_ep: usb endpoint
  593. * @_req: usb request
  594. *
  595. * Wrapper around kfree to free _req
  596. */
  597. static void pxa_ep_free_request(struct usb_ep *_ep, struct usb_request *_req)
  598. {
  599. struct pxa27x_request *req;
  600. req = container_of(_req, struct pxa27x_request, req);
  601. WARN_ON(!list_empty(&req->queue));
  602. kfree(req);
  603. }
  604. /**
  605. * ep_add_request - add a request to the endpoint's queue
  606. * @ep: usb endpoint
  607. * @req: usb request
  608. *
  609. * Context: ep->lock held
  610. *
  611. * Queues the request in the endpoint's queue, and enables the interrupts
  612. * on the endpoint.
  613. */
  614. static void ep_add_request(struct pxa_ep *ep, struct pxa27x_request *req)
  615. {
  616. if (unlikely(!req))
  617. return;
  618. ep_vdbg(ep, "req:%p, lg=%d, udccsr=0x%03x\n", req,
  619. req->req.length, udc_ep_readl(ep, UDCCSR));
  620. req->in_use = 1;
  621. list_add_tail(&req->queue, &ep->queue);
  622. pio_irq_enable(ep);
  623. }
  624. /**
  625. * ep_del_request - removes a request from the endpoint's queue
  626. * @ep: usb endpoint
  627. * @req: usb request
  628. *
  629. * Context: ep->lock held
  630. *
  631. * Unqueue the request from the endpoint's queue. If there are no more requests
  632. * on the endpoint, and if it's not the control endpoint, interrupts are
  633. * disabled on the endpoint.
  634. */
  635. static void ep_del_request(struct pxa_ep *ep, struct pxa27x_request *req)
  636. {
  637. if (unlikely(!req))
  638. return;
  639. ep_vdbg(ep, "req:%p, lg=%d, udccsr=0x%03x\n", req,
  640. req->req.length, udc_ep_readl(ep, UDCCSR));
  641. list_del_init(&req->queue);
  642. req->in_use = 0;
  643. if (!is_ep0(ep) && list_empty(&ep->queue))
  644. pio_irq_disable(ep);
  645. }
  646. /**
  647. * req_done - Complete an usb request
  648. * @ep: pxa physical endpoint
  649. * @req: pxa request
  650. * @status: usb request status sent to gadget API
  651. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  652. *
  653. * Context: ep->lock held if flags not NULL, else ep->lock released
  654. *
  655. * Retire a pxa27x usb request. Endpoint must be locked.
  656. */
  657. static void req_done(struct pxa_ep *ep, struct pxa27x_request *req, int status,
  658. unsigned long *pflags)
  659. {
  660. unsigned long flags;
  661. ep_del_request(ep, req);
  662. if (likely(req->req.status == -EINPROGRESS))
  663. req->req.status = status;
  664. else
  665. status = req->req.status;
  666. if (status && status != -ESHUTDOWN)
  667. ep_dbg(ep, "complete req %p stat %d len %u/%u\n",
  668. &req->req, status,
  669. req->req.actual, req->req.length);
  670. if (pflags)
  671. spin_unlock_irqrestore(&ep->lock, *pflags);
  672. local_irq_save(flags);
  673. usb_gadget_giveback_request(&req->udc_usb_ep->usb_ep, &req->req);
  674. local_irq_restore(flags);
  675. if (pflags)
  676. spin_lock_irqsave(&ep->lock, *pflags);
  677. }
  678. /**
  679. * ep_end_out_req - Ends endpoint OUT request
  680. * @ep: physical endpoint
  681. * @req: pxa request
  682. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  683. *
  684. * Context: ep->lock held or released (see req_done())
  685. *
  686. * Ends endpoint OUT request (completes usb request).
  687. */
  688. static void ep_end_out_req(struct pxa_ep *ep, struct pxa27x_request *req,
  689. unsigned long *pflags)
  690. {
  691. inc_ep_stats_reqs(ep, !USB_DIR_IN);
  692. req_done(ep, req, 0, pflags);
  693. }
  694. /**
  695. * ep0_end_out_req - Ends control endpoint OUT request (ends data stage)
  696. * @ep: physical endpoint
  697. * @req: pxa request
  698. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  699. *
  700. * Context: ep->lock held or released (see req_done())
  701. *
  702. * Ends control endpoint OUT request (completes usb request), and puts
  703. * control endpoint into idle state
  704. */
  705. static void ep0_end_out_req(struct pxa_ep *ep, struct pxa27x_request *req,
  706. unsigned long *pflags)
  707. {
  708. set_ep0state(ep->dev, OUT_STATUS_STAGE);
  709. ep_end_out_req(ep, req, pflags);
  710. ep0_idle(ep->dev);
  711. }
  712. /**
  713. * ep_end_in_req - Ends endpoint IN request
  714. * @ep: physical endpoint
  715. * @req: pxa request
  716. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  717. *
  718. * Context: ep->lock held or released (see req_done())
  719. *
  720. * Ends endpoint IN request (completes usb request).
  721. */
  722. static void ep_end_in_req(struct pxa_ep *ep, struct pxa27x_request *req,
  723. unsigned long *pflags)
  724. {
  725. inc_ep_stats_reqs(ep, USB_DIR_IN);
  726. req_done(ep, req, 0, pflags);
  727. }
  728. /**
  729. * ep0_end_in_req - Ends control endpoint IN request (ends data stage)
  730. * @ep: physical endpoint
  731. * @req: pxa request
  732. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  733. *
  734. * Context: ep->lock held or released (see req_done())
  735. *
  736. * Ends control endpoint IN request (completes usb request), and puts
  737. * control endpoint into status state
  738. */
  739. static void ep0_end_in_req(struct pxa_ep *ep, struct pxa27x_request *req,
  740. unsigned long *pflags)
  741. {
  742. set_ep0state(ep->dev, IN_STATUS_STAGE);
  743. ep_end_in_req(ep, req, pflags);
  744. }
  745. /**
  746. * nuke - Dequeue all requests
  747. * @ep: pxa endpoint
  748. * @status: usb request status
  749. *
  750. * Context: ep->lock released
  751. *
  752. * Dequeues all requests on an endpoint. As a side effect, interrupts will be
  753. * disabled on that endpoint (because no more requests).
  754. */
  755. static void nuke(struct pxa_ep *ep, int status)
  756. {
  757. struct pxa27x_request *req;
  758. unsigned long flags;
  759. spin_lock_irqsave(&ep->lock, flags);
  760. while (!list_empty(&ep->queue)) {
  761. req = list_entry(ep->queue.next, struct pxa27x_request, queue);
  762. req_done(ep, req, status, &flags);
  763. }
  764. spin_unlock_irqrestore(&ep->lock, flags);
  765. }
  766. /**
  767. * read_packet - transfer 1 packet from an OUT endpoint into request
  768. * @ep: pxa physical endpoint
  769. * @req: usb request
  770. *
  771. * Takes bytes from OUT endpoint and transfers them info the usb request.
  772. * If there is less space in request than bytes received in OUT endpoint,
  773. * bytes are left in the OUT endpoint.
  774. *
  775. * Returns how many bytes were actually transferred
  776. */
  777. static int read_packet(struct pxa_ep *ep, struct pxa27x_request *req)
  778. {
  779. u32 *buf;
  780. int bytes_ep, bufferspace, count, i;
  781. bytes_ep = ep_count_bytes_remain(ep);
  782. bufferspace = req->req.length - req->req.actual;
  783. buf = (u32 *)(req->req.buf + req->req.actual);
  784. prefetchw(buf);
  785. if (likely(!ep_is_empty(ep)))
  786. count = min(bytes_ep, bufferspace);
  787. else /* zlp */
  788. count = 0;
  789. for (i = count; i > 0; i -= 4)
  790. *buf++ = udc_ep_readl(ep, UDCDR);
  791. req->req.actual += count;
  792. ep_write_UDCCSR(ep, UDCCSR_PC);
  793. return count;
  794. }
  795. /**
  796. * write_packet - transfer 1 packet from request into an IN endpoint
  797. * @ep: pxa physical endpoint
  798. * @req: usb request
  799. * @max: max bytes that fit into endpoint
  800. *
  801. * Takes bytes from usb request, and transfers them into the physical
  802. * endpoint. If there are no bytes to transfer, doesn't write anything
  803. * to physical endpoint.
  804. *
  805. * Returns how many bytes were actually transferred.
  806. */
  807. static int write_packet(struct pxa_ep *ep, struct pxa27x_request *req,
  808. unsigned int max)
  809. {
  810. int length, count, remain, i;
  811. u32 *buf;
  812. u8 *buf_8;
  813. buf = (u32 *)(req->req.buf + req->req.actual);
  814. prefetch(buf);
  815. length = min(req->req.length - req->req.actual, max);
  816. req->req.actual += length;
  817. remain = length & 0x3;
  818. count = length & ~(0x3);
  819. for (i = count; i > 0 ; i -= 4)
  820. udc_ep_writel(ep, UDCDR, *buf++);
  821. buf_8 = (u8 *)buf;
  822. for (i = remain; i > 0; i--)
  823. udc_ep_writeb(ep, UDCDR, *buf_8++);
  824. ep_vdbg(ep, "length=%d+%d, udccsr=0x%03x\n", count, remain,
  825. udc_ep_readl(ep, UDCCSR));
  826. return length;
  827. }
  828. /**
  829. * read_fifo - Transfer packets from OUT endpoint into usb request
  830. * @ep: pxa physical endpoint
  831. * @req: usb request
  832. *
  833. * Context: callable when in_interrupt()
  834. *
  835. * Unload as many packets as possible from the fifo we use for usb OUT
  836. * transfers and put them into the request. Caller should have made sure
  837. * there's at least one packet ready.
  838. * Doesn't complete the request, that's the caller's job
  839. *
  840. * Returns 1 if the request completed, 0 otherwise
  841. */
  842. static int read_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  843. {
  844. int count, is_short, completed = 0;
  845. while (epout_has_pkt(ep)) {
  846. count = read_packet(ep, req);
  847. inc_ep_stats_bytes(ep, count, !USB_DIR_IN);
  848. is_short = (count < ep->fifo_size);
  849. ep_dbg(ep, "read udccsr:%03x, count:%d bytes%s req %p %d/%d\n",
  850. udc_ep_readl(ep, UDCCSR), count, is_short ? "/S" : "",
  851. &req->req, req->req.actual, req->req.length);
  852. /* completion */
  853. if (is_short || req->req.actual == req->req.length) {
  854. completed = 1;
  855. break;
  856. }
  857. /* finished that packet. the next one may be waiting... */
  858. }
  859. return completed;
  860. }
  861. /**
  862. * write_fifo - transfer packets from usb request into an IN endpoint
  863. * @ep: pxa physical endpoint
  864. * @req: pxa usb request
  865. *
  866. * Write to an IN endpoint fifo, as many packets as possible.
  867. * irqs will use this to write the rest later.
  868. * caller guarantees at least one packet buffer is ready (or a zlp).
  869. * Doesn't complete the request, that's the caller's job
  870. *
  871. * Returns 1 if request fully transferred, 0 if partial transfer
  872. */
  873. static int write_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  874. {
  875. unsigned max;
  876. int count, is_short, is_last = 0, completed = 0, totcount = 0;
  877. u32 udccsr;
  878. max = ep->fifo_size;
  879. do {
  880. is_short = 0;
  881. udccsr = udc_ep_readl(ep, UDCCSR);
  882. if (udccsr & UDCCSR_PC) {
  883. ep_vdbg(ep, "Clearing Transmit Complete, udccsr=%x\n",
  884. udccsr);
  885. ep_write_UDCCSR(ep, UDCCSR_PC);
  886. }
  887. if (udccsr & UDCCSR_TRN) {
  888. ep_vdbg(ep, "Clearing Underrun on, udccsr=%x\n",
  889. udccsr);
  890. ep_write_UDCCSR(ep, UDCCSR_TRN);
  891. }
  892. count = write_packet(ep, req, max);
  893. inc_ep_stats_bytes(ep, count, USB_DIR_IN);
  894. totcount += count;
  895. /* last packet is usually short (or a zlp) */
  896. if (unlikely(count < max)) {
  897. is_last = 1;
  898. is_short = 1;
  899. } else {
  900. if (likely(req->req.length > req->req.actual)
  901. || req->req.zero)
  902. is_last = 0;
  903. else
  904. is_last = 1;
  905. /* interrupt/iso maxpacket may not fill the fifo */
  906. is_short = unlikely(max < ep->fifo_size);
  907. }
  908. if (is_short)
  909. ep_write_UDCCSR(ep, UDCCSR_SP);
  910. /* requests complete when all IN data is in the FIFO */
  911. if (is_last) {
  912. completed = 1;
  913. break;
  914. }
  915. } while (!ep_is_full(ep));
  916. ep_dbg(ep, "wrote count:%d bytes%s%s, left:%d req=%p\n",
  917. totcount, is_last ? "/L" : "", is_short ? "/S" : "",
  918. req->req.length - req->req.actual, &req->req);
  919. return completed;
  920. }
  921. /**
  922. * read_ep0_fifo - Transfer packets from control endpoint into usb request
  923. * @ep: control endpoint
  924. * @req: pxa usb request
  925. *
  926. * Special ep0 version of the above read_fifo. Reads as many bytes from control
  927. * endpoint as can be read, and stores them into usb request (limited by request
  928. * maximum length).
  929. *
  930. * Returns 0 if usb request only partially filled, 1 if fully filled
  931. */
  932. static int read_ep0_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  933. {
  934. int count, is_short, completed = 0;
  935. while (epout_has_pkt(ep)) {
  936. count = read_packet(ep, req);
  937. ep_write_UDCCSR(ep, UDCCSR0_OPC);
  938. inc_ep_stats_bytes(ep, count, !USB_DIR_IN);
  939. is_short = (count < ep->fifo_size);
  940. ep_dbg(ep, "read udccsr:%03x, count:%d bytes%s req %p %d/%d\n",
  941. udc_ep_readl(ep, UDCCSR), count, is_short ? "/S" : "",
  942. &req->req, req->req.actual, req->req.length);
  943. if (is_short || req->req.actual >= req->req.length) {
  944. completed = 1;
  945. break;
  946. }
  947. }
  948. return completed;
  949. }
  950. /**
  951. * write_ep0_fifo - Send a request to control endpoint (ep0 in)
  952. * @ep: control endpoint
  953. * @req: request
  954. *
  955. * Context: callable when in_interrupt()
  956. *
  957. * Sends a request (or a part of the request) to the control endpoint (ep0 in).
  958. * If the request doesn't fit, the remaining part will be sent from irq.
  959. * The request is considered fully written only if either :
  960. * - last write transferred all remaining bytes, but fifo was not fully filled
  961. * - last write was a 0 length write
  962. *
  963. * Returns 1 if request fully written, 0 if request only partially sent
  964. */
  965. static int write_ep0_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  966. {
  967. unsigned count;
  968. int is_last, is_short;
  969. count = write_packet(ep, req, EP0_FIFO_SIZE);
  970. inc_ep_stats_bytes(ep, count, USB_DIR_IN);
  971. is_short = (count < EP0_FIFO_SIZE);
  972. is_last = ((count == 0) || (count < EP0_FIFO_SIZE));
  973. /* Sends either a short packet or a 0 length packet */
  974. if (unlikely(is_short))
  975. ep_write_UDCCSR(ep, UDCCSR0_IPR);
  976. ep_dbg(ep, "in %d bytes%s%s, %d left, req=%p, udccsr0=0x%03x\n",
  977. count, is_short ? "/S" : "", is_last ? "/L" : "",
  978. req->req.length - req->req.actual,
  979. &req->req, udc_ep_readl(ep, UDCCSR));
  980. return is_last;
  981. }
  982. /**
  983. * pxa_ep_queue - Queue a request into an IN endpoint
  984. * @_ep: usb endpoint
  985. * @_req: usb request
  986. * @gfp_flags: flags
  987. *
  988. * Context: normally called when !in_interrupt, but callable when in_interrupt()
  989. * in the special case of ep0 setup :
  990. * (irq->handle_ep0_ctrl_req->gadget_setup->pxa_ep_queue)
  991. *
  992. * Returns 0 if succedeed, error otherwise
  993. */
  994. static int pxa_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
  995. gfp_t gfp_flags)
  996. {
  997. struct udc_usb_ep *udc_usb_ep;
  998. struct pxa_ep *ep;
  999. struct pxa27x_request *req;
  1000. struct pxa_udc *dev;
  1001. unsigned long flags;
  1002. int rc = 0;
  1003. int is_first_req;
  1004. unsigned length;
  1005. int recursion_detected;
  1006. req = container_of(_req, struct pxa27x_request, req);
  1007. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1008. if (unlikely(!_req || !_req->complete || !_req->buf))
  1009. return -EINVAL;
  1010. if (unlikely(!_ep))
  1011. return -EINVAL;
  1012. dev = udc_usb_ep->dev;
  1013. ep = udc_usb_ep->pxa_ep;
  1014. if (unlikely(!ep))
  1015. return -EINVAL;
  1016. dev = ep->dev;
  1017. if (unlikely(!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)) {
  1018. ep_dbg(ep, "bogus device state\n");
  1019. return -ESHUTDOWN;
  1020. }
  1021. /* iso is always one packet per request, that's the only way
  1022. * we can report per-packet status. that also helps with dma.
  1023. */
  1024. if (unlikely(EPXFERTYPE_is_ISO(ep)
  1025. && req->req.length > ep->fifo_size))
  1026. return -EMSGSIZE;
  1027. spin_lock_irqsave(&ep->lock, flags);
  1028. recursion_detected = ep->in_handle_ep;
  1029. is_first_req = list_empty(&ep->queue);
  1030. ep_dbg(ep, "queue req %p(first=%s), len %d buf %p\n",
  1031. _req, is_first_req ? "yes" : "no",
  1032. _req->length, _req->buf);
  1033. if (!ep->enabled) {
  1034. _req->status = -ESHUTDOWN;
  1035. rc = -ESHUTDOWN;
  1036. goto out_locked;
  1037. }
  1038. if (req->in_use) {
  1039. ep_err(ep, "refusing to queue req %p (already queued)\n", req);
  1040. goto out_locked;
  1041. }
  1042. length = _req->length;
  1043. _req->status = -EINPROGRESS;
  1044. _req->actual = 0;
  1045. ep_add_request(ep, req);
  1046. spin_unlock_irqrestore(&ep->lock, flags);
  1047. if (is_ep0(ep)) {
  1048. switch (dev->ep0state) {
  1049. case WAIT_ACK_SET_CONF_INTERF:
  1050. if (length == 0) {
  1051. ep_end_in_req(ep, req, NULL);
  1052. } else {
  1053. ep_err(ep, "got a request of %d bytes while"
  1054. "in state WAIT_ACK_SET_CONF_INTERF\n",
  1055. length);
  1056. ep_del_request(ep, req);
  1057. rc = -EL2HLT;
  1058. }
  1059. ep0_idle(ep->dev);
  1060. break;
  1061. case IN_DATA_STAGE:
  1062. if (!ep_is_full(ep))
  1063. if (write_ep0_fifo(ep, req))
  1064. ep0_end_in_req(ep, req, NULL);
  1065. break;
  1066. case OUT_DATA_STAGE:
  1067. if ((length == 0) || !epout_has_pkt(ep))
  1068. if (read_ep0_fifo(ep, req))
  1069. ep0_end_out_req(ep, req, NULL);
  1070. break;
  1071. default:
  1072. ep_err(ep, "odd state %s to send me a request\n",
  1073. EP0_STNAME(ep->dev));
  1074. ep_del_request(ep, req);
  1075. rc = -EL2HLT;
  1076. break;
  1077. }
  1078. } else {
  1079. if (!recursion_detected)
  1080. handle_ep(ep);
  1081. }
  1082. out:
  1083. return rc;
  1084. out_locked:
  1085. spin_unlock_irqrestore(&ep->lock, flags);
  1086. goto out;
  1087. }
  1088. /**
  1089. * pxa_ep_dequeue - Dequeue one request
  1090. * @_ep: usb endpoint
  1091. * @_req: usb request
  1092. *
  1093. * Return 0 if no error, -EINVAL or -ECONNRESET otherwise
  1094. */
  1095. static int pxa_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  1096. {
  1097. struct pxa_ep *ep;
  1098. struct udc_usb_ep *udc_usb_ep;
  1099. struct pxa27x_request *req;
  1100. unsigned long flags;
  1101. int rc = -EINVAL;
  1102. if (!_ep)
  1103. return rc;
  1104. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1105. ep = udc_usb_ep->pxa_ep;
  1106. if (!ep || is_ep0(ep))
  1107. return rc;
  1108. spin_lock_irqsave(&ep->lock, flags);
  1109. /* make sure it's actually queued on this endpoint */
  1110. list_for_each_entry(req, &ep->queue, queue) {
  1111. if (&req->req == _req) {
  1112. rc = 0;
  1113. break;
  1114. }
  1115. }
  1116. spin_unlock_irqrestore(&ep->lock, flags);
  1117. if (!rc)
  1118. req_done(ep, req, -ECONNRESET, NULL);
  1119. return rc;
  1120. }
  1121. /**
  1122. * pxa_ep_set_halt - Halts operations on one endpoint
  1123. * @_ep: usb endpoint
  1124. * @value:
  1125. *
  1126. * Returns 0 if no error, -EINVAL, -EROFS, -EAGAIN otherwise
  1127. */
  1128. static int pxa_ep_set_halt(struct usb_ep *_ep, int value)
  1129. {
  1130. struct pxa_ep *ep;
  1131. struct udc_usb_ep *udc_usb_ep;
  1132. unsigned long flags;
  1133. int rc;
  1134. if (!_ep)
  1135. return -EINVAL;
  1136. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1137. ep = udc_usb_ep->pxa_ep;
  1138. if (!ep || is_ep0(ep))
  1139. return -EINVAL;
  1140. if (value == 0) {
  1141. /*
  1142. * This path (reset toggle+halt) is needed to implement
  1143. * SET_INTERFACE on normal hardware. but it can't be
  1144. * done from software on the PXA UDC, and the hardware
  1145. * forgets to do it as part of SET_INTERFACE automagic.
  1146. */
  1147. ep_dbg(ep, "only host can clear halt\n");
  1148. return -EROFS;
  1149. }
  1150. spin_lock_irqsave(&ep->lock, flags);
  1151. rc = -EAGAIN;
  1152. if (ep->dir_in && (ep_is_full(ep) || !list_empty(&ep->queue)))
  1153. goto out;
  1154. /* FST, FEF bits are the same for control and non control endpoints */
  1155. rc = 0;
  1156. ep_write_UDCCSR(ep, UDCCSR_FST | UDCCSR_FEF);
  1157. if (is_ep0(ep))
  1158. set_ep0state(ep->dev, STALL);
  1159. out:
  1160. spin_unlock_irqrestore(&ep->lock, flags);
  1161. return rc;
  1162. }
  1163. /**
  1164. * pxa_ep_fifo_status - Get how many bytes in physical endpoint
  1165. * @_ep: usb endpoint
  1166. *
  1167. * Returns number of bytes in OUT fifos. Broken for IN fifos.
  1168. */
  1169. static int pxa_ep_fifo_status(struct usb_ep *_ep)
  1170. {
  1171. struct pxa_ep *ep;
  1172. struct udc_usb_ep *udc_usb_ep;
  1173. if (!_ep)
  1174. return -ENODEV;
  1175. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1176. ep = udc_usb_ep->pxa_ep;
  1177. if (!ep || is_ep0(ep))
  1178. return -ENODEV;
  1179. if (ep->dir_in)
  1180. return -EOPNOTSUPP;
  1181. if (ep->dev->gadget.speed == USB_SPEED_UNKNOWN || ep_is_empty(ep))
  1182. return 0;
  1183. else
  1184. return ep_count_bytes_remain(ep) + 1;
  1185. }
  1186. /**
  1187. * pxa_ep_fifo_flush - Flushes one endpoint
  1188. * @_ep: usb endpoint
  1189. *
  1190. * Discards all data in one endpoint(IN or OUT), except control endpoint.
  1191. */
  1192. static void pxa_ep_fifo_flush(struct usb_ep *_ep)
  1193. {
  1194. struct pxa_ep *ep;
  1195. struct udc_usb_ep *udc_usb_ep;
  1196. unsigned long flags;
  1197. if (!_ep)
  1198. return;
  1199. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1200. ep = udc_usb_ep->pxa_ep;
  1201. if (!ep || is_ep0(ep))
  1202. return;
  1203. spin_lock_irqsave(&ep->lock, flags);
  1204. if (unlikely(!list_empty(&ep->queue)))
  1205. ep_dbg(ep, "called while queue list not empty\n");
  1206. ep_dbg(ep, "called\n");
  1207. /* for OUT, just read and discard the FIFO contents. */
  1208. if (!ep->dir_in) {
  1209. while (!ep_is_empty(ep))
  1210. udc_ep_readl(ep, UDCDR);
  1211. } else {
  1212. /* most IN status is the same, but ISO can't stall */
  1213. ep_write_UDCCSR(ep,
  1214. UDCCSR_PC | UDCCSR_FEF | UDCCSR_TRN
  1215. | (EPXFERTYPE_is_ISO(ep) ? 0 : UDCCSR_SST));
  1216. }
  1217. spin_unlock_irqrestore(&ep->lock, flags);
  1218. }
  1219. /**
  1220. * pxa_ep_enable - Enables usb endpoint
  1221. * @_ep: usb endpoint
  1222. * @desc: usb endpoint descriptor
  1223. *
  1224. * Nothing much to do here, as ep configuration is done once and for all
  1225. * before udc is enabled. After udc enable, no physical endpoint configuration
  1226. * can be changed.
  1227. * Function makes sanity checks and flushes the endpoint.
  1228. */
  1229. static int pxa_ep_enable(struct usb_ep *_ep,
  1230. const struct usb_endpoint_descriptor *desc)
  1231. {
  1232. struct pxa_ep *ep;
  1233. struct udc_usb_ep *udc_usb_ep;
  1234. struct pxa_udc *udc;
  1235. if (!_ep || !desc)
  1236. return -EINVAL;
  1237. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1238. if (udc_usb_ep->pxa_ep) {
  1239. ep = udc_usb_ep->pxa_ep;
  1240. ep_warn(ep, "usb_ep %s already enabled, doing nothing\n",
  1241. _ep->name);
  1242. } else {
  1243. ep = find_pxa_ep(udc_usb_ep->dev, udc_usb_ep);
  1244. }
  1245. if (!ep || is_ep0(ep)) {
  1246. dev_err(udc_usb_ep->dev->dev,
  1247. "unable to match pxa_ep for ep %s\n",
  1248. _ep->name);
  1249. return -EINVAL;
  1250. }
  1251. if ((desc->bDescriptorType != USB_DT_ENDPOINT)
  1252. || (ep->type != usb_endpoint_type(desc))) {
  1253. ep_err(ep, "type mismatch\n");
  1254. return -EINVAL;
  1255. }
  1256. if (ep->fifo_size < usb_endpoint_maxp(desc)) {
  1257. ep_err(ep, "bad maxpacket\n");
  1258. return -ERANGE;
  1259. }
  1260. udc_usb_ep->pxa_ep = ep;
  1261. udc = ep->dev;
  1262. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  1263. ep_err(ep, "bogus device state\n");
  1264. return -ESHUTDOWN;
  1265. }
  1266. ep->enabled = 1;
  1267. /* flush fifo (mostly for OUT buffers) */
  1268. pxa_ep_fifo_flush(_ep);
  1269. ep_dbg(ep, "enabled\n");
  1270. return 0;
  1271. }
  1272. /**
  1273. * pxa_ep_disable - Disable usb endpoint
  1274. * @_ep: usb endpoint
  1275. *
  1276. * Same as for pxa_ep_enable, no physical endpoint configuration can be
  1277. * changed.
  1278. * Function flushes the endpoint and related requests.
  1279. */
  1280. static int pxa_ep_disable(struct usb_ep *_ep)
  1281. {
  1282. struct pxa_ep *ep;
  1283. struct udc_usb_ep *udc_usb_ep;
  1284. if (!_ep)
  1285. return -EINVAL;
  1286. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1287. ep = udc_usb_ep->pxa_ep;
  1288. if (!ep || is_ep0(ep) || !list_empty(&ep->queue))
  1289. return -EINVAL;
  1290. ep->enabled = 0;
  1291. nuke(ep, -ESHUTDOWN);
  1292. pxa_ep_fifo_flush(_ep);
  1293. udc_usb_ep->pxa_ep = NULL;
  1294. ep_dbg(ep, "disabled\n");
  1295. return 0;
  1296. }
  1297. static struct usb_ep_ops pxa_ep_ops = {
  1298. .enable = pxa_ep_enable,
  1299. .disable = pxa_ep_disable,
  1300. .alloc_request = pxa_ep_alloc_request,
  1301. .free_request = pxa_ep_free_request,
  1302. .queue = pxa_ep_queue,
  1303. .dequeue = pxa_ep_dequeue,
  1304. .set_halt = pxa_ep_set_halt,
  1305. .fifo_status = pxa_ep_fifo_status,
  1306. .fifo_flush = pxa_ep_fifo_flush,
  1307. };
  1308. /**
  1309. * dplus_pullup - Connect or disconnect pullup resistor to D+ pin
  1310. * @udc: udc device
  1311. * @on: 0 if disconnect pullup resistor, 1 otherwise
  1312. * Context: any
  1313. *
  1314. * Handle D+ pullup resistor, make the device visible to the usb bus, and
  1315. * declare it as a full speed usb device
  1316. */
  1317. static void dplus_pullup(struct pxa_udc *udc, int on)
  1318. {
  1319. if (udc->gpiod) {
  1320. gpiod_set_value(udc->gpiod, on);
  1321. } else if (udc->udc_command) {
  1322. if (on)
  1323. udc->udc_command(PXA2XX_UDC_CMD_CONNECT);
  1324. else
  1325. udc->udc_command(PXA2XX_UDC_CMD_DISCONNECT);
  1326. }
  1327. udc->pullup_on = on;
  1328. }
  1329. /**
  1330. * pxa_udc_get_frame - Returns usb frame number
  1331. * @_gadget: usb gadget
  1332. */
  1333. static int pxa_udc_get_frame(struct usb_gadget *_gadget)
  1334. {
  1335. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1336. return (udc_readl(udc, UDCFNR) & 0x7ff);
  1337. }
  1338. /**
  1339. * pxa_udc_wakeup - Force udc device out of suspend
  1340. * @_gadget: usb gadget
  1341. *
  1342. * Returns 0 if successful, error code otherwise
  1343. */
  1344. static int pxa_udc_wakeup(struct usb_gadget *_gadget)
  1345. {
  1346. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1347. /* host may not have enabled remote wakeup */
  1348. if ((udc_readl(udc, UDCCR) & UDCCR_DWRE) == 0)
  1349. return -EHOSTUNREACH;
  1350. udc_set_mask_UDCCR(udc, UDCCR_UDR);
  1351. return 0;
  1352. }
  1353. static void udc_enable(struct pxa_udc *udc);
  1354. static void udc_disable(struct pxa_udc *udc);
  1355. /**
  1356. * should_enable_udc - Tells if UDC should be enabled
  1357. * @udc: udc device
  1358. * Context: any
  1359. *
  1360. * The UDC should be enabled if :
  1361. * - the pullup resistor is connected
  1362. * - and a gadget driver is bound
  1363. * - and vbus is sensed (or no vbus sense is available)
  1364. *
  1365. * Returns 1 if UDC should be enabled, 0 otherwise
  1366. */
  1367. static int should_enable_udc(struct pxa_udc *udc)
  1368. {
  1369. int put_on;
  1370. put_on = ((udc->pullup_on) && (udc->driver));
  1371. put_on &= ((udc->vbus_sensed) || (IS_ERR_OR_NULL(udc->transceiver)));
  1372. return put_on;
  1373. }
  1374. /**
  1375. * should_disable_udc - Tells if UDC should be disabled
  1376. * @udc: udc device
  1377. * Context: any
  1378. *
  1379. * The UDC should be disabled if :
  1380. * - the pullup resistor is not connected
  1381. * - or no gadget driver is bound
  1382. * - or no vbus is sensed (when vbus sesing is available)
  1383. *
  1384. * Returns 1 if UDC should be disabled
  1385. */
  1386. static int should_disable_udc(struct pxa_udc *udc)
  1387. {
  1388. int put_off;
  1389. put_off = ((!udc->pullup_on) || (!udc->driver));
  1390. put_off |= ((!udc->vbus_sensed) && (!IS_ERR_OR_NULL(udc->transceiver)));
  1391. return put_off;
  1392. }
  1393. /**
  1394. * pxa_udc_pullup - Offer manual D+ pullup control
  1395. * @_gadget: usb gadget using the control
  1396. * @is_active: 0 if disconnect, else connect D+ pullup resistor
  1397. * Context: !in_interrupt()
  1398. *
  1399. * Returns 0 if OK, -EOPNOTSUPP if udc driver doesn't handle D+ pullup
  1400. */
  1401. static int pxa_udc_pullup(struct usb_gadget *_gadget, int is_active)
  1402. {
  1403. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1404. if (!udc->gpiod && !udc->udc_command)
  1405. return -EOPNOTSUPP;
  1406. dplus_pullup(udc, is_active);
  1407. if (should_enable_udc(udc))
  1408. udc_enable(udc);
  1409. if (should_disable_udc(udc))
  1410. udc_disable(udc);
  1411. return 0;
  1412. }
  1413. static void udc_enable(struct pxa_udc *udc);
  1414. static void udc_disable(struct pxa_udc *udc);
  1415. /**
  1416. * pxa_udc_vbus_session - Called by external transceiver to enable/disable udc
  1417. * @_gadget: usb gadget
  1418. * @is_active: 0 if should disable the udc, 1 if should enable
  1419. *
  1420. * Enables the udc, and optionnaly activates D+ pullup resistor. Or disables the
  1421. * udc, and deactivates D+ pullup resistor.
  1422. *
  1423. * Returns 0
  1424. */
  1425. static int pxa_udc_vbus_session(struct usb_gadget *_gadget, int is_active)
  1426. {
  1427. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1428. udc->vbus_sensed = is_active;
  1429. if (should_enable_udc(udc))
  1430. udc_enable(udc);
  1431. if (should_disable_udc(udc))
  1432. udc_disable(udc);
  1433. return 0;
  1434. }
  1435. /**
  1436. * pxa_udc_vbus_draw - Called by gadget driver after SET_CONFIGURATION completed
  1437. * @_gadget: usb gadget
  1438. * @mA: current drawn
  1439. *
  1440. * Context: !in_interrupt()
  1441. *
  1442. * Called after a configuration was chosen by a USB host, to inform how much
  1443. * current can be drawn by the device from VBus line.
  1444. *
  1445. * Returns 0 or -EOPNOTSUPP if no transceiver is handling the udc
  1446. */
  1447. static int pxa_udc_vbus_draw(struct usb_gadget *_gadget, unsigned mA)
  1448. {
  1449. struct pxa_udc *udc;
  1450. udc = to_gadget_udc(_gadget);
  1451. if (!IS_ERR_OR_NULL(udc->transceiver))
  1452. return usb_phy_set_power(udc->transceiver, mA);
  1453. return -EOPNOTSUPP;
  1454. }
  1455. static int pxa27x_udc_start(struct usb_gadget *g,
  1456. struct usb_gadget_driver *driver);
  1457. static int pxa27x_udc_stop(struct usb_gadget *g);
  1458. static const struct usb_gadget_ops pxa_udc_ops = {
  1459. .get_frame = pxa_udc_get_frame,
  1460. .wakeup = pxa_udc_wakeup,
  1461. .pullup = pxa_udc_pullup,
  1462. .vbus_session = pxa_udc_vbus_session,
  1463. .vbus_draw = pxa_udc_vbus_draw,
  1464. .udc_start = pxa27x_udc_start,
  1465. .udc_stop = pxa27x_udc_stop,
  1466. };
  1467. /**
  1468. * udc_disable - disable udc device controller
  1469. * @udc: udc device
  1470. * Context: any
  1471. *
  1472. * Disables the udc device : disables clocks, udc interrupts, control endpoint
  1473. * interrupts.
  1474. */
  1475. static void udc_disable(struct pxa_udc *udc)
  1476. {
  1477. if (!udc->enabled)
  1478. return;
  1479. udc_writel(udc, UDCICR0, 0);
  1480. udc_writel(udc, UDCICR1, 0);
  1481. udc_clear_mask_UDCCR(udc, UDCCR_UDE);
  1482. ep0_idle(udc);
  1483. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1484. clk_disable(udc->clk);
  1485. udc->enabled = 0;
  1486. }
  1487. /**
  1488. * udc_init_data - Initialize udc device data structures
  1489. * @dev: udc device
  1490. *
  1491. * Initializes gadget endpoint list, endpoints locks. No action is taken
  1492. * on the hardware.
  1493. */
  1494. static void udc_init_data(struct pxa_udc *dev)
  1495. {
  1496. int i;
  1497. struct pxa_ep *ep;
  1498. /* device/ep0 records init */
  1499. INIT_LIST_HEAD(&dev->gadget.ep_list);
  1500. INIT_LIST_HEAD(&dev->gadget.ep0->ep_list);
  1501. dev->udc_usb_ep[0].pxa_ep = &dev->pxa_ep[0];
  1502. ep0_idle(dev);
  1503. /* PXA endpoints init */
  1504. for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
  1505. ep = &dev->pxa_ep[i];
  1506. ep->enabled = is_ep0(ep);
  1507. INIT_LIST_HEAD(&ep->queue);
  1508. spin_lock_init(&ep->lock);
  1509. }
  1510. /* USB endpoints init */
  1511. for (i = 1; i < NR_USB_ENDPOINTS; i++) {
  1512. list_add_tail(&dev->udc_usb_ep[i].usb_ep.ep_list,
  1513. &dev->gadget.ep_list);
  1514. usb_ep_set_maxpacket_limit(&dev->udc_usb_ep[i].usb_ep,
  1515. dev->udc_usb_ep[i].usb_ep.maxpacket);
  1516. }
  1517. }
  1518. /**
  1519. * udc_enable - Enables the udc device
  1520. * @dev: udc device
  1521. *
  1522. * Enables the udc device : enables clocks, udc interrupts, control endpoint
  1523. * interrupts, sets usb as UDC client and setups endpoints.
  1524. */
  1525. static void udc_enable(struct pxa_udc *udc)
  1526. {
  1527. if (udc->enabled)
  1528. return;
  1529. clk_enable(udc->clk);
  1530. udc_writel(udc, UDCICR0, 0);
  1531. udc_writel(udc, UDCICR1, 0);
  1532. udc_clear_mask_UDCCR(udc, UDCCR_UDE);
  1533. ep0_idle(udc);
  1534. udc->gadget.speed = USB_SPEED_FULL;
  1535. memset(&udc->stats, 0, sizeof(udc->stats));
  1536. pxa_eps_setup(udc);
  1537. udc_set_mask_UDCCR(udc, UDCCR_UDE);
  1538. ep_write_UDCCSR(&udc->pxa_ep[0], UDCCSR0_ACM);
  1539. udelay(2);
  1540. if (udc_readl(udc, UDCCR) & UDCCR_EMCE)
  1541. dev_err(udc->dev, "Configuration errors, udc disabled\n");
  1542. /*
  1543. * Caller must be able to sleep in order to cope with startup transients
  1544. */
  1545. msleep(100);
  1546. /* enable suspend/resume and reset irqs */
  1547. udc_writel(udc, UDCICR1,
  1548. UDCICR1_IECC | UDCICR1_IERU
  1549. | UDCICR1_IESU | UDCICR1_IERS);
  1550. /* enable ep0 irqs */
  1551. pio_irq_enable(&udc->pxa_ep[0]);
  1552. udc->enabled = 1;
  1553. }
  1554. /**
  1555. * pxa27x_start - Register gadget driver
  1556. * @driver: gadget driver
  1557. * @bind: bind function
  1558. *
  1559. * When a driver is successfully registered, it will receive control requests
  1560. * including set_configuration(), which enables non-control requests. Then
  1561. * usb traffic follows until a disconnect is reported. Then a host may connect
  1562. * again, or the driver might get unbound.
  1563. *
  1564. * Note that the udc is not automatically enabled. Check function
  1565. * should_enable_udc().
  1566. *
  1567. * Returns 0 if no error, -EINVAL, -ENODEV, -EBUSY otherwise
  1568. */
  1569. static int pxa27x_udc_start(struct usb_gadget *g,
  1570. struct usb_gadget_driver *driver)
  1571. {
  1572. struct pxa_udc *udc = to_pxa(g);
  1573. int retval;
  1574. /* first hook up the driver ... */
  1575. udc->driver = driver;
  1576. if (!IS_ERR_OR_NULL(udc->transceiver)) {
  1577. retval = otg_set_peripheral(udc->transceiver->otg,
  1578. &udc->gadget);
  1579. if (retval) {
  1580. dev_err(udc->dev, "can't bind to transceiver\n");
  1581. goto fail;
  1582. }
  1583. }
  1584. if (should_enable_udc(udc))
  1585. udc_enable(udc);
  1586. return 0;
  1587. fail:
  1588. udc->driver = NULL;
  1589. return retval;
  1590. }
  1591. /**
  1592. * stop_activity - Stops udc endpoints
  1593. * @udc: udc device
  1594. * @driver: gadget driver
  1595. *
  1596. * Disables all udc endpoints (even control endpoint), report disconnect to
  1597. * the gadget user.
  1598. */
  1599. static void stop_activity(struct pxa_udc *udc, struct usb_gadget_driver *driver)
  1600. {
  1601. int i;
  1602. /* don't disconnect drivers more than once */
  1603. if (udc->gadget.speed == USB_SPEED_UNKNOWN)
  1604. driver = NULL;
  1605. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1606. for (i = 0; i < NR_USB_ENDPOINTS; i++)
  1607. pxa_ep_disable(&udc->udc_usb_ep[i].usb_ep);
  1608. }
  1609. /**
  1610. * pxa27x_udc_stop - Unregister the gadget driver
  1611. * @driver: gadget driver
  1612. *
  1613. * Returns 0 if no error, -ENODEV, -EINVAL otherwise
  1614. */
  1615. static int pxa27x_udc_stop(struct usb_gadget *g)
  1616. {
  1617. struct pxa_udc *udc = to_pxa(g);
  1618. stop_activity(udc, NULL);
  1619. udc_disable(udc);
  1620. udc->driver = NULL;
  1621. if (!IS_ERR_OR_NULL(udc->transceiver))
  1622. return otg_set_peripheral(udc->transceiver->otg, NULL);
  1623. return 0;
  1624. }
  1625. /**
  1626. * handle_ep0_ctrl_req - handle control endpoint control request
  1627. * @udc: udc device
  1628. * @req: control request
  1629. */
  1630. static void handle_ep0_ctrl_req(struct pxa_udc *udc,
  1631. struct pxa27x_request *req)
  1632. {
  1633. struct pxa_ep *ep = &udc->pxa_ep[0];
  1634. union {
  1635. struct usb_ctrlrequest r;
  1636. u32 word[2];
  1637. } u;
  1638. int i;
  1639. int have_extrabytes = 0;
  1640. unsigned long flags;
  1641. nuke(ep, -EPROTO);
  1642. spin_lock_irqsave(&ep->lock, flags);
  1643. /*
  1644. * In the PXA320 manual, in the section about Back-to-Back setup
  1645. * packets, it describes this situation. The solution is to set OPC to
  1646. * get rid of the status packet, and then continue with the setup
  1647. * packet. Generalize to pxa27x CPUs.
  1648. */
  1649. if (epout_has_pkt(ep) && (ep_count_bytes_remain(ep) == 0))
  1650. ep_write_UDCCSR(ep, UDCCSR0_OPC);
  1651. /* read SETUP packet */
  1652. for (i = 0; i < 2; i++) {
  1653. if (unlikely(ep_is_empty(ep)))
  1654. goto stall;
  1655. u.word[i] = udc_ep_readl(ep, UDCDR);
  1656. }
  1657. have_extrabytes = !ep_is_empty(ep);
  1658. while (!ep_is_empty(ep)) {
  1659. i = udc_ep_readl(ep, UDCDR);
  1660. ep_err(ep, "wrong to have extra bytes for setup : 0x%08x\n", i);
  1661. }
  1662. ep_dbg(ep, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1663. u.r.bRequestType, u.r.bRequest,
  1664. le16_to_cpu(u.r.wValue), le16_to_cpu(u.r.wIndex),
  1665. le16_to_cpu(u.r.wLength));
  1666. if (unlikely(have_extrabytes))
  1667. goto stall;
  1668. if (u.r.bRequestType & USB_DIR_IN)
  1669. set_ep0state(udc, IN_DATA_STAGE);
  1670. else
  1671. set_ep0state(udc, OUT_DATA_STAGE);
  1672. /* Tell UDC to enter Data Stage */
  1673. ep_write_UDCCSR(ep, UDCCSR0_SA | UDCCSR0_OPC);
  1674. spin_unlock_irqrestore(&ep->lock, flags);
  1675. i = udc->driver->setup(&udc->gadget, &u.r);
  1676. spin_lock_irqsave(&ep->lock, flags);
  1677. if (i < 0)
  1678. goto stall;
  1679. out:
  1680. spin_unlock_irqrestore(&ep->lock, flags);
  1681. return;
  1682. stall:
  1683. ep_dbg(ep, "protocol STALL, udccsr0=%03x err %d\n",
  1684. udc_ep_readl(ep, UDCCSR), i);
  1685. ep_write_UDCCSR(ep, UDCCSR0_FST | UDCCSR0_FTF);
  1686. set_ep0state(udc, STALL);
  1687. goto out;
  1688. }
  1689. /**
  1690. * handle_ep0 - Handle control endpoint data transfers
  1691. * @udc: udc device
  1692. * @fifo_irq: 1 if triggered by fifo service type irq
  1693. * @opc_irq: 1 if triggered by output packet complete type irq
  1694. *
  1695. * Context : when in_interrupt() or with ep->lock held
  1696. *
  1697. * Tries to transfer all pending request data into the endpoint and/or
  1698. * transfer all pending data in the endpoint into usb requests.
  1699. * Handles states of ep0 automata.
  1700. *
  1701. * PXA27x hardware handles several standard usb control requests without
  1702. * driver notification. The requests fully handled by hardware are :
  1703. * SET_ADDRESS, SET_FEATURE, CLEAR_FEATURE, GET_CONFIGURATION, GET_INTERFACE,
  1704. * GET_STATUS
  1705. * The requests handled by hardware, but with irq notification are :
  1706. * SYNCH_FRAME, SET_CONFIGURATION, SET_INTERFACE
  1707. * The remaining standard requests really handled by handle_ep0 are :
  1708. * GET_DESCRIPTOR, SET_DESCRIPTOR, specific requests.
  1709. * Requests standardized outside of USB 2.0 chapter 9 are handled more
  1710. * uniformly, by gadget drivers.
  1711. *
  1712. * The control endpoint state machine is _not_ USB spec compliant, it's even
  1713. * hardly compliant with Intel PXA270 developers guide.
  1714. * The key points which inferred this state machine are :
  1715. * - on every setup token, bit UDCCSR0_SA is raised and held until cleared by
  1716. * software.
  1717. * - on every OUT packet received, UDCCSR0_OPC is raised and held until
  1718. * cleared by software.
  1719. * - clearing UDCCSR0_OPC always flushes ep0. If in setup stage, never do it
  1720. * before reading ep0.
  1721. * This is true only for PXA27x. This is not true anymore for PXA3xx family
  1722. * (check Back-to-Back setup packet in developers guide).
  1723. * - irq can be called on a "packet complete" event (opc_irq=1), while
  1724. * UDCCSR0_OPC is not yet raised (delta can be as big as 100ms
  1725. * from experimentation).
  1726. * - as UDCCSR0_SA can be activated while in irq handling, and clearing
  1727. * UDCCSR0_OPC would flush the setup data, we almost never clear UDCCSR0_OPC
  1728. * => we never actually read the "status stage" packet of an IN data stage
  1729. * => this is not documented in Intel documentation
  1730. * - hardware as no idea of STATUS STAGE, it only handle SETUP STAGE and DATA
  1731. * STAGE. The driver add STATUS STAGE to send last zero length packet in
  1732. * OUT_STATUS_STAGE.
  1733. * - special attention was needed for IN_STATUS_STAGE. If a packet complete
  1734. * event is detected, we terminate the status stage without ackowledging the
  1735. * packet (not to risk to loose a potential SETUP packet)
  1736. */
  1737. static void handle_ep0(struct pxa_udc *udc, int fifo_irq, int opc_irq)
  1738. {
  1739. u32 udccsr0;
  1740. struct pxa_ep *ep = &udc->pxa_ep[0];
  1741. struct pxa27x_request *req = NULL;
  1742. int completed = 0;
  1743. if (!list_empty(&ep->queue))
  1744. req = list_entry(ep->queue.next, struct pxa27x_request, queue);
  1745. udccsr0 = udc_ep_readl(ep, UDCCSR);
  1746. ep_dbg(ep, "state=%s, req=%p, udccsr0=0x%03x, udcbcr=%d, irq_msk=%x\n",
  1747. EP0_STNAME(udc), req, udccsr0, udc_ep_readl(ep, UDCBCR),
  1748. (fifo_irq << 1 | opc_irq));
  1749. if (udccsr0 & UDCCSR0_SST) {
  1750. ep_dbg(ep, "clearing stall status\n");
  1751. nuke(ep, -EPIPE);
  1752. ep_write_UDCCSR(ep, UDCCSR0_SST);
  1753. ep0_idle(udc);
  1754. }
  1755. if (udccsr0 & UDCCSR0_SA) {
  1756. nuke(ep, 0);
  1757. set_ep0state(udc, SETUP_STAGE);
  1758. }
  1759. switch (udc->ep0state) {
  1760. case WAIT_FOR_SETUP:
  1761. /*
  1762. * Hardware bug : beware, we cannot clear OPC, since we would
  1763. * miss a potential OPC irq for a setup packet.
  1764. * So, we only do ... nothing, and hope for a next irq with
  1765. * UDCCSR0_SA set.
  1766. */
  1767. break;
  1768. case SETUP_STAGE:
  1769. udccsr0 &= UDCCSR0_CTRL_REQ_MASK;
  1770. if (likely(udccsr0 == UDCCSR0_CTRL_REQ_MASK))
  1771. handle_ep0_ctrl_req(udc, req);
  1772. break;
  1773. case IN_DATA_STAGE: /* GET_DESCRIPTOR */
  1774. if (epout_has_pkt(ep))
  1775. ep_write_UDCCSR(ep, UDCCSR0_OPC);
  1776. if (req && !ep_is_full(ep))
  1777. completed = write_ep0_fifo(ep, req);
  1778. if (completed)
  1779. ep0_end_in_req(ep, req, NULL);
  1780. break;
  1781. case OUT_DATA_STAGE: /* SET_DESCRIPTOR */
  1782. if (epout_has_pkt(ep) && req)
  1783. completed = read_ep0_fifo(ep, req);
  1784. if (completed)
  1785. ep0_end_out_req(ep, req, NULL);
  1786. break;
  1787. case STALL:
  1788. ep_write_UDCCSR(ep, UDCCSR0_FST);
  1789. break;
  1790. case IN_STATUS_STAGE:
  1791. /*
  1792. * Hardware bug : beware, we cannot clear OPC, since we would
  1793. * miss a potential PC irq for a setup packet.
  1794. * So, we only put the ep0 into WAIT_FOR_SETUP state.
  1795. */
  1796. if (opc_irq)
  1797. ep0_idle(udc);
  1798. break;
  1799. case OUT_STATUS_STAGE:
  1800. case WAIT_ACK_SET_CONF_INTERF:
  1801. ep_warn(ep, "should never get in %s state here!!!\n",
  1802. EP0_STNAME(ep->dev));
  1803. ep0_idle(udc);
  1804. break;
  1805. }
  1806. }
  1807. /**
  1808. * handle_ep - Handle endpoint data tranfers
  1809. * @ep: pxa physical endpoint
  1810. *
  1811. * Tries to transfer all pending request data into the endpoint and/or
  1812. * transfer all pending data in the endpoint into usb requests.
  1813. *
  1814. * Is always called when in_interrupt() and with ep->lock released.
  1815. */
  1816. static void handle_ep(struct pxa_ep *ep)
  1817. {
  1818. struct pxa27x_request *req;
  1819. int completed;
  1820. u32 udccsr;
  1821. int is_in = ep->dir_in;
  1822. int loop = 0;
  1823. unsigned long flags;
  1824. spin_lock_irqsave(&ep->lock, flags);
  1825. if (ep->in_handle_ep)
  1826. goto recursion_detected;
  1827. ep->in_handle_ep = 1;
  1828. do {
  1829. completed = 0;
  1830. udccsr = udc_ep_readl(ep, UDCCSR);
  1831. if (likely(!list_empty(&ep->queue)))
  1832. req = list_entry(ep->queue.next,
  1833. struct pxa27x_request, queue);
  1834. else
  1835. req = NULL;
  1836. ep_dbg(ep, "req:%p, udccsr 0x%03x loop=%d\n",
  1837. req, udccsr, loop++);
  1838. if (unlikely(udccsr & (UDCCSR_SST | UDCCSR_TRN)))
  1839. udc_ep_writel(ep, UDCCSR,
  1840. udccsr & (UDCCSR_SST | UDCCSR_TRN));
  1841. if (!req)
  1842. break;
  1843. if (unlikely(is_in)) {
  1844. if (likely(!ep_is_full(ep)))
  1845. completed = write_fifo(ep, req);
  1846. } else {
  1847. if (likely(epout_has_pkt(ep)))
  1848. completed = read_fifo(ep, req);
  1849. }
  1850. if (completed) {
  1851. if (is_in)
  1852. ep_end_in_req(ep, req, &flags);
  1853. else
  1854. ep_end_out_req(ep, req, &flags);
  1855. }
  1856. } while (completed);
  1857. ep->in_handle_ep = 0;
  1858. recursion_detected:
  1859. spin_unlock_irqrestore(&ep->lock, flags);
  1860. }
  1861. /**
  1862. * pxa27x_change_configuration - Handle SET_CONF usb request notification
  1863. * @udc: udc device
  1864. * @config: usb configuration
  1865. *
  1866. * Post the request to upper level.
  1867. * Don't use any pxa specific harware configuration capabilities
  1868. */
  1869. static void pxa27x_change_configuration(struct pxa_udc *udc, int config)
  1870. {
  1871. struct usb_ctrlrequest req ;
  1872. dev_dbg(udc->dev, "config=%d\n", config);
  1873. udc->config = config;
  1874. udc->last_interface = 0;
  1875. udc->last_alternate = 0;
  1876. req.bRequestType = 0;
  1877. req.bRequest = USB_REQ_SET_CONFIGURATION;
  1878. req.wValue = config;
  1879. req.wIndex = 0;
  1880. req.wLength = 0;
  1881. set_ep0state(udc, WAIT_ACK_SET_CONF_INTERF);
  1882. udc->driver->setup(&udc->gadget, &req);
  1883. ep_write_UDCCSR(&udc->pxa_ep[0], UDCCSR0_AREN);
  1884. }
  1885. /**
  1886. * pxa27x_change_interface - Handle SET_INTERF usb request notification
  1887. * @udc: udc device
  1888. * @iface: interface number
  1889. * @alt: alternate setting number
  1890. *
  1891. * Post the request to upper level.
  1892. * Don't use any pxa specific harware configuration capabilities
  1893. */
  1894. static void pxa27x_change_interface(struct pxa_udc *udc, int iface, int alt)
  1895. {
  1896. struct usb_ctrlrequest req;
  1897. dev_dbg(udc->dev, "interface=%d, alternate setting=%d\n", iface, alt);
  1898. udc->last_interface = iface;
  1899. udc->last_alternate = alt;
  1900. req.bRequestType = USB_RECIP_INTERFACE;
  1901. req.bRequest = USB_REQ_SET_INTERFACE;
  1902. req.wValue = alt;
  1903. req.wIndex = iface;
  1904. req.wLength = 0;
  1905. set_ep0state(udc, WAIT_ACK_SET_CONF_INTERF);
  1906. udc->driver->setup(&udc->gadget, &req);
  1907. ep_write_UDCCSR(&udc->pxa_ep[0], UDCCSR0_AREN);
  1908. }
  1909. /*
  1910. * irq_handle_data - Handle data transfer
  1911. * @irq: irq IRQ number
  1912. * @udc: dev pxa_udc device structure
  1913. *
  1914. * Called from irq handler, transferts data to or from endpoint to queue
  1915. */
  1916. static void irq_handle_data(int irq, struct pxa_udc *udc)
  1917. {
  1918. int i;
  1919. struct pxa_ep *ep;
  1920. u32 udcisr0 = udc_readl(udc, UDCISR0) & UDCCISR0_EP_MASK;
  1921. u32 udcisr1 = udc_readl(udc, UDCISR1) & UDCCISR1_EP_MASK;
  1922. if (udcisr0 & UDCISR_INT_MASK) {
  1923. udc->pxa_ep[0].stats.irqs++;
  1924. udc_writel(udc, UDCISR0, UDCISR_INT(0, UDCISR_INT_MASK));
  1925. handle_ep0(udc, !!(udcisr0 & UDCICR_FIFOERR),
  1926. !!(udcisr0 & UDCICR_PKTCOMPL));
  1927. }
  1928. udcisr0 >>= 2;
  1929. for (i = 1; udcisr0 != 0 && i < 16; udcisr0 >>= 2, i++) {
  1930. if (!(udcisr0 & UDCISR_INT_MASK))
  1931. continue;
  1932. udc_writel(udc, UDCISR0, UDCISR_INT(i, UDCISR_INT_MASK));
  1933. WARN_ON(i >= ARRAY_SIZE(udc->pxa_ep));
  1934. if (i < ARRAY_SIZE(udc->pxa_ep)) {
  1935. ep = &udc->pxa_ep[i];
  1936. ep->stats.irqs++;
  1937. handle_ep(ep);
  1938. }
  1939. }
  1940. for (i = 16; udcisr1 != 0 && i < 24; udcisr1 >>= 2, i++) {
  1941. udc_writel(udc, UDCISR1, UDCISR_INT(i - 16, UDCISR_INT_MASK));
  1942. if (!(udcisr1 & UDCISR_INT_MASK))
  1943. continue;
  1944. WARN_ON(i >= ARRAY_SIZE(udc->pxa_ep));
  1945. if (i < ARRAY_SIZE(udc->pxa_ep)) {
  1946. ep = &udc->pxa_ep[i];
  1947. ep->stats.irqs++;
  1948. handle_ep(ep);
  1949. }
  1950. }
  1951. }
  1952. /**
  1953. * irq_udc_suspend - Handle IRQ "UDC Suspend"
  1954. * @udc: udc device
  1955. */
  1956. static void irq_udc_suspend(struct pxa_udc *udc)
  1957. {
  1958. udc_writel(udc, UDCISR1, UDCISR1_IRSU);
  1959. udc->stats.irqs_suspend++;
  1960. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1961. && udc->driver && udc->driver->suspend)
  1962. udc->driver->suspend(&udc->gadget);
  1963. ep0_idle(udc);
  1964. }
  1965. /**
  1966. * irq_udc_resume - Handle IRQ "UDC Resume"
  1967. * @udc: udc device
  1968. */
  1969. static void irq_udc_resume(struct pxa_udc *udc)
  1970. {
  1971. udc_writel(udc, UDCISR1, UDCISR1_IRRU);
  1972. udc->stats.irqs_resume++;
  1973. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1974. && udc->driver && udc->driver->resume)
  1975. udc->driver->resume(&udc->gadget);
  1976. }
  1977. /**
  1978. * irq_udc_reconfig - Handle IRQ "UDC Change Configuration"
  1979. * @udc: udc device
  1980. */
  1981. static void irq_udc_reconfig(struct pxa_udc *udc)
  1982. {
  1983. unsigned config, interface, alternate, config_change;
  1984. u32 udccr = udc_readl(udc, UDCCR);
  1985. udc_writel(udc, UDCISR1, UDCISR1_IRCC);
  1986. udc->stats.irqs_reconfig++;
  1987. config = (udccr & UDCCR_ACN) >> UDCCR_ACN_S;
  1988. config_change = (config != udc->config);
  1989. pxa27x_change_configuration(udc, config);
  1990. interface = (udccr & UDCCR_AIN) >> UDCCR_AIN_S;
  1991. alternate = (udccr & UDCCR_AAISN) >> UDCCR_AAISN_S;
  1992. pxa27x_change_interface(udc, interface, alternate);
  1993. if (config_change)
  1994. update_pxa_ep_matches(udc);
  1995. udc_set_mask_UDCCR(udc, UDCCR_SMAC);
  1996. }
  1997. /**
  1998. * irq_udc_reset - Handle IRQ "UDC Reset"
  1999. * @udc: udc device
  2000. */
  2001. static void irq_udc_reset(struct pxa_udc *udc)
  2002. {
  2003. u32 udccr = udc_readl(udc, UDCCR);
  2004. struct pxa_ep *ep = &udc->pxa_ep[0];
  2005. dev_info(udc->dev, "USB reset\n");
  2006. udc_writel(udc, UDCISR1, UDCISR1_IRRS);
  2007. udc->stats.irqs_reset++;
  2008. if ((udccr & UDCCR_UDA) == 0) {
  2009. dev_dbg(udc->dev, "USB reset start\n");
  2010. stop_activity(udc, udc->driver);
  2011. }
  2012. udc->gadget.speed = USB_SPEED_FULL;
  2013. memset(&udc->stats, 0, sizeof udc->stats);
  2014. nuke(ep, -EPROTO);
  2015. ep_write_UDCCSR(ep, UDCCSR0_FTF | UDCCSR0_OPC);
  2016. ep0_idle(udc);
  2017. }
  2018. /**
  2019. * pxa_udc_irq - Main irq handler
  2020. * @irq: irq number
  2021. * @_dev: udc device
  2022. *
  2023. * Handles all udc interrupts
  2024. */
  2025. static irqreturn_t pxa_udc_irq(int irq, void *_dev)
  2026. {
  2027. struct pxa_udc *udc = _dev;
  2028. u32 udcisr0 = udc_readl(udc, UDCISR0);
  2029. u32 udcisr1 = udc_readl(udc, UDCISR1);
  2030. u32 udccr = udc_readl(udc, UDCCR);
  2031. u32 udcisr1_spec;
  2032. dev_vdbg(udc->dev, "Interrupt, UDCISR0:0x%08x, UDCISR1:0x%08x, "
  2033. "UDCCR:0x%08x\n", udcisr0, udcisr1, udccr);
  2034. udcisr1_spec = udcisr1 & 0xf8000000;
  2035. if (unlikely(udcisr1_spec & UDCISR1_IRSU))
  2036. irq_udc_suspend(udc);
  2037. if (unlikely(udcisr1_spec & UDCISR1_IRRU))
  2038. irq_udc_resume(udc);
  2039. if (unlikely(udcisr1_spec & UDCISR1_IRCC))
  2040. irq_udc_reconfig(udc);
  2041. if (unlikely(udcisr1_spec & UDCISR1_IRRS))
  2042. irq_udc_reset(udc);
  2043. if ((udcisr0 & UDCCISR0_EP_MASK) | (udcisr1 & UDCCISR1_EP_MASK))
  2044. irq_handle_data(irq, udc);
  2045. return IRQ_HANDLED;
  2046. }
  2047. static struct pxa_udc memory = {
  2048. .gadget = {
  2049. .ops = &pxa_udc_ops,
  2050. .ep0 = &memory.udc_usb_ep[0].usb_ep,
  2051. .name = driver_name,
  2052. .dev = {
  2053. .init_name = "gadget",
  2054. },
  2055. },
  2056. .udc_usb_ep = {
  2057. USB_EP_CTRL,
  2058. USB_EP_OUT_BULK(1),
  2059. USB_EP_IN_BULK(2),
  2060. USB_EP_IN_ISO(3),
  2061. USB_EP_OUT_ISO(4),
  2062. USB_EP_IN_INT(5),
  2063. },
  2064. .pxa_ep = {
  2065. PXA_EP_CTRL,
  2066. /* Endpoints for gadget zero */
  2067. PXA_EP_OUT_BULK(1, 1, 3, 0, 0),
  2068. PXA_EP_IN_BULK(2, 2, 3, 0, 0),
  2069. /* Endpoints for ether gadget, file storage gadget */
  2070. PXA_EP_OUT_BULK(3, 1, 1, 0, 0),
  2071. PXA_EP_IN_BULK(4, 2, 1, 0, 0),
  2072. PXA_EP_IN_ISO(5, 3, 1, 0, 0),
  2073. PXA_EP_OUT_ISO(6, 4, 1, 0, 0),
  2074. PXA_EP_IN_INT(7, 5, 1, 0, 0),
  2075. /* Endpoints for RNDIS, serial */
  2076. PXA_EP_OUT_BULK(8, 1, 2, 0, 0),
  2077. PXA_EP_IN_BULK(9, 2, 2, 0, 0),
  2078. PXA_EP_IN_INT(10, 5, 2, 0, 0),
  2079. /*
  2080. * All the following endpoints are only for completion. They
  2081. * won't never work, as multiple interfaces are really broken on
  2082. * the pxa.
  2083. */
  2084. PXA_EP_OUT_BULK(11, 1, 2, 1, 0),
  2085. PXA_EP_IN_BULK(12, 2, 2, 1, 0),
  2086. /* Endpoint for CDC Ether */
  2087. PXA_EP_OUT_BULK(13, 1, 1, 1, 1),
  2088. PXA_EP_IN_BULK(14, 2, 1, 1, 1),
  2089. }
  2090. };
  2091. #if defined(CONFIG_OF)
  2092. static const struct of_device_id udc_pxa_dt_ids[] = {
  2093. { .compatible = "marvell,pxa270-udc" },
  2094. {}
  2095. };
  2096. MODULE_DEVICE_TABLE(of, udc_pxa_dt_ids);
  2097. #endif
  2098. /**
  2099. * pxa_udc_probe - probes the udc device
  2100. * @_dev: platform device
  2101. *
  2102. * Perform basic init : allocates udc clock, creates sysfs files, requests
  2103. * irq.
  2104. */
  2105. static int pxa_udc_probe(struct platform_device *pdev)
  2106. {
  2107. struct resource *regs;
  2108. struct pxa_udc *udc = &memory;
  2109. int retval = 0, gpio;
  2110. struct pxa2xx_udc_mach_info *mach = dev_get_platdata(&pdev->dev);
  2111. unsigned long gpio_flags;
  2112. if (mach) {
  2113. gpio_flags = mach->gpio_pullup_inverted ? GPIOF_ACTIVE_LOW : 0;
  2114. gpio = mach->gpio_pullup;
  2115. if (gpio_is_valid(gpio)) {
  2116. retval = devm_gpio_request_one(&pdev->dev, gpio,
  2117. gpio_flags,
  2118. "USB D+ pullup");
  2119. if (retval)
  2120. return retval;
  2121. udc->gpiod = gpio_to_desc(mach->gpio_pullup);
  2122. }
  2123. udc->udc_command = mach->udc_command;
  2124. } else {
  2125. udc->gpiod = devm_gpiod_get(&pdev->dev, NULL);
  2126. }
  2127. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2128. udc->regs = devm_ioremap_resource(&pdev->dev, regs);
  2129. if (IS_ERR(udc->regs))
  2130. return PTR_ERR(udc->regs);
  2131. udc->irq = platform_get_irq(pdev, 0);
  2132. if (udc->irq < 0)
  2133. return udc->irq;
  2134. udc->dev = &pdev->dev;
  2135. udc->transceiver = usb_get_phy(USB_PHY_TYPE_USB2);
  2136. if (IS_ERR(udc->gpiod)) {
  2137. dev_err(&pdev->dev, "Couldn't find or request D+ gpio : %ld\n",
  2138. PTR_ERR(udc->gpiod));
  2139. return PTR_ERR(udc->gpiod);
  2140. }
  2141. if (udc->gpiod)
  2142. gpiod_direction_output(udc->gpiod, 0);
  2143. udc->clk = devm_clk_get(&pdev->dev, NULL);
  2144. if (IS_ERR(udc->clk))
  2145. return PTR_ERR(udc->clk);
  2146. retval = clk_prepare(udc->clk);
  2147. if (retval)
  2148. return retval;
  2149. udc->vbus_sensed = 0;
  2150. the_controller = udc;
  2151. platform_set_drvdata(pdev, udc);
  2152. udc_init_data(udc);
  2153. /* irq setup after old hardware state is cleaned up */
  2154. retval = devm_request_irq(&pdev->dev, udc->irq, pxa_udc_irq,
  2155. IRQF_SHARED, driver_name, udc);
  2156. if (retval != 0) {
  2157. dev_err(udc->dev, "%s: can't get irq %i, err %d\n",
  2158. driver_name, udc->irq, retval);
  2159. goto err;
  2160. }
  2161. retval = usb_add_gadget_udc(&pdev->dev, &udc->gadget);
  2162. if (retval)
  2163. goto err;
  2164. pxa_init_debugfs(udc);
  2165. if (should_enable_udc(udc))
  2166. udc_enable(udc);
  2167. return 0;
  2168. err:
  2169. clk_unprepare(udc->clk);
  2170. return retval;
  2171. }
  2172. /**
  2173. * pxa_udc_remove - removes the udc device driver
  2174. * @_dev: platform device
  2175. */
  2176. static int pxa_udc_remove(struct platform_device *_dev)
  2177. {
  2178. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2179. usb_del_gadget_udc(&udc->gadget);
  2180. pxa_cleanup_debugfs(udc);
  2181. usb_put_phy(udc->transceiver);
  2182. udc->transceiver = NULL;
  2183. the_controller = NULL;
  2184. clk_unprepare(udc->clk);
  2185. return 0;
  2186. }
  2187. static void pxa_udc_shutdown(struct platform_device *_dev)
  2188. {
  2189. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2190. if (udc_readl(udc, UDCCR) & UDCCR_UDE)
  2191. udc_disable(udc);
  2192. }
  2193. #ifdef CONFIG_PXA27x
  2194. extern void pxa27x_clear_otgph(void);
  2195. #else
  2196. #define pxa27x_clear_otgph() do {} while (0)
  2197. #endif
  2198. #ifdef CONFIG_PM
  2199. /**
  2200. * pxa_udc_suspend - Suspend udc device
  2201. * @_dev: platform device
  2202. * @state: suspend state
  2203. *
  2204. * Suspends udc : saves configuration registers (UDCCR*), then disables the udc
  2205. * device.
  2206. */
  2207. static int pxa_udc_suspend(struct platform_device *_dev, pm_message_t state)
  2208. {
  2209. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2210. struct pxa_ep *ep;
  2211. ep = &udc->pxa_ep[0];
  2212. udc->udccsr0 = udc_ep_readl(ep, UDCCSR);
  2213. udc_disable(udc);
  2214. udc->pullup_resume = udc->pullup_on;
  2215. dplus_pullup(udc, 0);
  2216. return 0;
  2217. }
  2218. /**
  2219. * pxa_udc_resume - Resume udc device
  2220. * @_dev: platform device
  2221. *
  2222. * Resumes udc : restores configuration registers (UDCCR*), then enables the udc
  2223. * device.
  2224. */
  2225. static int pxa_udc_resume(struct platform_device *_dev)
  2226. {
  2227. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2228. struct pxa_ep *ep;
  2229. ep = &udc->pxa_ep[0];
  2230. udc_ep_writel(ep, UDCCSR, udc->udccsr0 & (UDCCSR0_FST | UDCCSR0_DME));
  2231. dplus_pullup(udc, udc->pullup_resume);
  2232. if (should_enable_udc(udc))
  2233. udc_enable(udc);
  2234. /*
  2235. * We do not handle OTG yet.
  2236. *
  2237. * OTGPH bit is set when sleep mode is entered.
  2238. * it indicates that OTG pad is retaining its state.
  2239. * Upon exit from sleep mode and before clearing OTGPH,
  2240. * Software must configure the USB OTG pad, UDC, and UHC
  2241. * to the state they were in before entering sleep mode.
  2242. */
  2243. pxa27x_clear_otgph();
  2244. return 0;
  2245. }
  2246. #endif
  2247. /* work with hotplug and coldplug */
  2248. MODULE_ALIAS("platform:pxa27x-udc");
  2249. static struct platform_driver udc_driver = {
  2250. .driver = {
  2251. .name = "pxa27x-udc",
  2252. .of_match_table = of_match_ptr(udc_pxa_dt_ids),
  2253. },
  2254. .probe = pxa_udc_probe,
  2255. .remove = pxa_udc_remove,
  2256. .shutdown = pxa_udc_shutdown,
  2257. #ifdef CONFIG_PM
  2258. .suspend = pxa_udc_suspend,
  2259. .resume = pxa_udc_resume
  2260. #endif
  2261. };
  2262. module_platform_driver(udc_driver);
  2263. MODULE_DESCRIPTION(DRIVER_DESC);
  2264. MODULE_AUTHOR("Robert Jarzmik");
  2265. MODULE_LICENSE("GPL");