intel_rapl.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523
  1. /*
  2. * Intel Running Average Power Limit (RAPL) Driver
  3. * Copyright (c) 2013, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.
  16. *
  17. */
  18. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/list.h>
  22. #include <linux/types.h>
  23. #include <linux/device.h>
  24. #include <linux/slab.h>
  25. #include <linux/log2.h>
  26. #include <linux/bitmap.h>
  27. #include <linux/delay.h>
  28. #include <linux/sysfs.h>
  29. #include <linux/cpu.h>
  30. #include <linux/powercap.h>
  31. #include <asm/iosf_mbi.h>
  32. #include <asm/processor.h>
  33. #include <asm/cpu_device_id.h>
  34. /* bitmasks for RAPL MSRs, used by primitive access functions */
  35. #define ENERGY_STATUS_MASK 0xffffffff
  36. #define POWER_LIMIT1_MASK 0x7FFF
  37. #define POWER_LIMIT1_ENABLE BIT(15)
  38. #define POWER_LIMIT1_CLAMP BIT(16)
  39. #define POWER_LIMIT2_MASK (0x7FFFULL<<32)
  40. #define POWER_LIMIT2_ENABLE BIT_ULL(47)
  41. #define POWER_LIMIT2_CLAMP BIT_ULL(48)
  42. #define POWER_PACKAGE_LOCK BIT_ULL(63)
  43. #define POWER_PP_LOCK BIT(31)
  44. #define TIME_WINDOW1_MASK (0x7FULL<<17)
  45. #define TIME_WINDOW2_MASK (0x7FULL<<49)
  46. #define POWER_UNIT_OFFSET 0
  47. #define POWER_UNIT_MASK 0x0F
  48. #define ENERGY_UNIT_OFFSET 0x08
  49. #define ENERGY_UNIT_MASK 0x1F00
  50. #define TIME_UNIT_OFFSET 0x10
  51. #define TIME_UNIT_MASK 0xF0000
  52. #define POWER_INFO_MAX_MASK (0x7fffULL<<32)
  53. #define POWER_INFO_MIN_MASK (0x7fffULL<<16)
  54. #define POWER_INFO_MAX_TIME_WIN_MASK (0x3fULL<<48)
  55. #define POWER_INFO_THERMAL_SPEC_MASK 0x7fff
  56. #define PERF_STATUS_THROTTLE_TIME_MASK 0xffffffff
  57. #define PP_POLICY_MASK 0x1F
  58. /* Non HW constants */
  59. #define RAPL_PRIMITIVE_DERIVED BIT(1) /* not from raw data */
  60. #define RAPL_PRIMITIVE_DUMMY BIT(2)
  61. #define TIME_WINDOW_MAX_MSEC 40000
  62. #define TIME_WINDOW_MIN_MSEC 250
  63. #define ENERGY_UNIT_SCALE 1000 /* scale from driver unit to powercap unit */
  64. enum unit_type {
  65. ARBITRARY_UNIT, /* no translation */
  66. POWER_UNIT,
  67. ENERGY_UNIT,
  68. TIME_UNIT,
  69. };
  70. enum rapl_domain_type {
  71. RAPL_DOMAIN_PACKAGE, /* entire package/socket */
  72. RAPL_DOMAIN_PP0, /* core power plane */
  73. RAPL_DOMAIN_PP1, /* graphics uncore */
  74. RAPL_DOMAIN_DRAM,/* DRAM control_type */
  75. RAPL_DOMAIN_MAX,
  76. };
  77. enum rapl_domain_msr_id {
  78. RAPL_DOMAIN_MSR_LIMIT,
  79. RAPL_DOMAIN_MSR_STATUS,
  80. RAPL_DOMAIN_MSR_PERF,
  81. RAPL_DOMAIN_MSR_POLICY,
  82. RAPL_DOMAIN_MSR_INFO,
  83. RAPL_DOMAIN_MSR_MAX,
  84. };
  85. /* per domain data, some are optional */
  86. enum rapl_primitives {
  87. ENERGY_COUNTER,
  88. POWER_LIMIT1,
  89. POWER_LIMIT2,
  90. FW_LOCK,
  91. PL1_ENABLE, /* power limit 1, aka long term */
  92. PL1_CLAMP, /* allow frequency to go below OS request */
  93. PL2_ENABLE, /* power limit 2, aka short term, instantaneous */
  94. PL2_CLAMP,
  95. TIME_WINDOW1, /* long term */
  96. TIME_WINDOW2, /* short term */
  97. THERMAL_SPEC_POWER,
  98. MAX_POWER,
  99. MIN_POWER,
  100. MAX_TIME_WINDOW,
  101. THROTTLED_TIME,
  102. PRIORITY_LEVEL,
  103. /* below are not raw primitive data */
  104. AVERAGE_POWER,
  105. NR_RAPL_PRIMITIVES,
  106. };
  107. #define NR_RAW_PRIMITIVES (NR_RAPL_PRIMITIVES - 2)
  108. /* Can be expanded to include events, etc.*/
  109. struct rapl_domain_data {
  110. u64 primitives[NR_RAPL_PRIMITIVES];
  111. unsigned long timestamp;
  112. };
  113. #define DOMAIN_STATE_INACTIVE BIT(0)
  114. #define DOMAIN_STATE_POWER_LIMIT_SET BIT(1)
  115. #define DOMAIN_STATE_BIOS_LOCKED BIT(2)
  116. #define NR_POWER_LIMITS (2)
  117. struct rapl_power_limit {
  118. struct powercap_zone_constraint *constraint;
  119. int prim_id; /* primitive ID used to enable */
  120. struct rapl_domain *domain;
  121. const char *name;
  122. };
  123. static const char pl1_name[] = "long_term";
  124. static const char pl2_name[] = "short_term";
  125. struct rapl_domain {
  126. const char *name;
  127. enum rapl_domain_type id;
  128. int msrs[RAPL_DOMAIN_MSR_MAX];
  129. struct powercap_zone power_zone;
  130. struct rapl_domain_data rdd;
  131. struct rapl_power_limit rpl[NR_POWER_LIMITS];
  132. u64 attr_map; /* track capabilities */
  133. unsigned int state;
  134. unsigned int domain_energy_unit;
  135. int package_id;
  136. };
  137. #define power_zone_to_rapl_domain(_zone) \
  138. container_of(_zone, struct rapl_domain, power_zone)
  139. /* Each physical package contains multiple domains, these are the common
  140. * data across RAPL domains within a package.
  141. */
  142. struct rapl_package {
  143. unsigned int id; /* physical package/socket id */
  144. unsigned int nr_domains;
  145. unsigned long domain_map; /* bit map of active domains */
  146. unsigned int power_unit;
  147. unsigned int energy_unit;
  148. unsigned int time_unit;
  149. struct rapl_domain *domains; /* array of domains, sized at runtime */
  150. struct powercap_zone *power_zone; /* keep track of parent zone */
  151. int nr_cpus; /* active cpus on the package, topology info is lost during
  152. * cpu hotplug. so we have to track ourselves.
  153. */
  154. unsigned long power_limit_irq; /* keep track of package power limit
  155. * notify interrupt enable status.
  156. */
  157. struct list_head plist;
  158. };
  159. struct rapl_defaults {
  160. int (*check_unit)(struct rapl_package *rp, int cpu);
  161. void (*set_floor_freq)(struct rapl_domain *rd, bool mode);
  162. u64 (*compute_time_window)(struct rapl_package *rp, u64 val,
  163. bool to_raw);
  164. unsigned int dram_domain_energy_unit;
  165. };
  166. static struct rapl_defaults *rapl_defaults;
  167. /* Sideband MBI registers */
  168. #define IOSF_CPU_POWER_BUDGET_CTL (0x2)
  169. #define PACKAGE_PLN_INT_SAVED BIT(0)
  170. #define MAX_PRIM_NAME (32)
  171. /* per domain data. used to describe individual knobs such that access function
  172. * can be consolidated into one instead of many inline functions.
  173. */
  174. struct rapl_primitive_info {
  175. const char *name;
  176. u64 mask;
  177. int shift;
  178. enum rapl_domain_msr_id id;
  179. enum unit_type unit;
  180. u32 flag;
  181. };
  182. #define PRIMITIVE_INFO_INIT(p, m, s, i, u, f) { \
  183. .name = #p, \
  184. .mask = m, \
  185. .shift = s, \
  186. .id = i, \
  187. .unit = u, \
  188. .flag = f \
  189. }
  190. static void rapl_init_domains(struct rapl_package *rp);
  191. static int rapl_read_data_raw(struct rapl_domain *rd,
  192. enum rapl_primitives prim,
  193. bool xlate, u64 *data);
  194. static int rapl_write_data_raw(struct rapl_domain *rd,
  195. enum rapl_primitives prim,
  196. unsigned long long value);
  197. static u64 rapl_unit_xlate(struct rapl_domain *rd, int package,
  198. enum unit_type type, u64 value,
  199. int to_raw);
  200. static void package_power_limit_irq_save(int package_id);
  201. static LIST_HEAD(rapl_packages); /* guarded by CPU hotplug lock */
  202. static const char * const rapl_domain_names[] = {
  203. "package",
  204. "core",
  205. "uncore",
  206. "dram",
  207. };
  208. static struct powercap_control_type *control_type; /* PowerCap Controller */
  209. /* caller to ensure CPU hotplug lock is held */
  210. static struct rapl_package *find_package_by_id(int id)
  211. {
  212. struct rapl_package *rp;
  213. list_for_each_entry(rp, &rapl_packages, plist) {
  214. if (rp->id == id)
  215. return rp;
  216. }
  217. return NULL;
  218. }
  219. /* caller to ensure CPU hotplug lock is held */
  220. static int find_active_cpu_on_package(int package_id)
  221. {
  222. int i;
  223. for_each_online_cpu(i) {
  224. if (topology_physical_package_id(i) == package_id)
  225. return i;
  226. }
  227. /* all CPUs on this package are offline */
  228. return -ENODEV;
  229. }
  230. /* caller must hold cpu hotplug lock */
  231. static void rapl_cleanup_data(void)
  232. {
  233. struct rapl_package *p, *tmp;
  234. list_for_each_entry_safe(p, tmp, &rapl_packages, plist) {
  235. kfree(p->domains);
  236. list_del(&p->plist);
  237. kfree(p);
  238. }
  239. }
  240. static int get_energy_counter(struct powercap_zone *power_zone, u64 *energy_raw)
  241. {
  242. struct rapl_domain *rd;
  243. u64 energy_now;
  244. /* prevent CPU hotplug, make sure the RAPL domain does not go
  245. * away while reading the counter.
  246. */
  247. get_online_cpus();
  248. rd = power_zone_to_rapl_domain(power_zone);
  249. if (!rapl_read_data_raw(rd, ENERGY_COUNTER, true, &energy_now)) {
  250. *energy_raw = energy_now;
  251. put_online_cpus();
  252. return 0;
  253. }
  254. put_online_cpus();
  255. return -EIO;
  256. }
  257. static int get_max_energy_counter(struct powercap_zone *pcd_dev, u64 *energy)
  258. {
  259. struct rapl_domain *rd = power_zone_to_rapl_domain(pcd_dev);
  260. *energy = rapl_unit_xlate(rd, 0, ENERGY_UNIT, ENERGY_STATUS_MASK, 0);
  261. return 0;
  262. }
  263. static int release_zone(struct powercap_zone *power_zone)
  264. {
  265. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  266. struct rapl_package *rp;
  267. /* package zone is the last zone of a package, we can free
  268. * memory here since all children has been unregistered.
  269. */
  270. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  271. rp = find_package_by_id(rd->package_id);
  272. if (!rp) {
  273. dev_warn(&power_zone->dev, "no package id %s\n",
  274. rd->name);
  275. return -ENODEV;
  276. }
  277. kfree(rd);
  278. rp->domains = NULL;
  279. }
  280. return 0;
  281. }
  282. static int find_nr_power_limit(struct rapl_domain *rd)
  283. {
  284. int i;
  285. for (i = 0; i < NR_POWER_LIMITS; i++) {
  286. if (rd->rpl[i].name == NULL)
  287. break;
  288. }
  289. return i;
  290. }
  291. static int set_domain_enable(struct powercap_zone *power_zone, bool mode)
  292. {
  293. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  294. if (rd->state & DOMAIN_STATE_BIOS_LOCKED)
  295. return -EACCES;
  296. get_online_cpus();
  297. rapl_write_data_raw(rd, PL1_ENABLE, mode);
  298. rapl_defaults->set_floor_freq(rd, mode);
  299. put_online_cpus();
  300. return 0;
  301. }
  302. static int get_domain_enable(struct powercap_zone *power_zone, bool *mode)
  303. {
  304. struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
  305. u64 val;
  306. if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
  307. *mode = false;
  308. return 0;
  309. }
  310. get_online_cpus();
  311. if (rapl_read_data_raw(rd, PL1_ENABLE, true, &val)) {
  312. put_online_cpus();
  313. return -EIO;
  314. }
  315. *mode = val;
  316. put_online_cpus();
  317. return 0;
  318. }
  319. /* per RAPL domain ops, in the order of rapl_domain_type */
  320. static struct powercap_zone_ops zone_ops[] = {
  321. /* RAPL_DOMAIN_PACKAGE */
  322. {
  323. .get_energy_uj = get_energy_counter,
  324. .get_max_energy_range_uj = get_max_energy_counter,
  325. .release = release_zone,
  326. .set_enable = set_domain_enable,
  327. .get_enable = get_domain_enable,
  328. },
  329. /* RAPL_DOMAIN_PP0 */
  330. {
  331. .get_energy_uj = get_energy_counter,
  332. .get_max_energy_range_uj = get_max_energy_counter,
  333. .release = release_zone,
  334. .set_enable = set_domain_enable,
  335. .get_enable = get_domain_enable,
  336. },
  337. /* RAPL_DOMAIN_PP1 */
  338. {
  339. .get_energy_uj = get_energy_counter,
  340. .get_max_energy_range_uj = get_max_energy_counter,
  341. .release = release_zone,
  342. .set_enable = set_domain_enable,
  343. .get_enable = get_domain_enable,
  344. },
  345. /* RAPL_DOMAIN_DRAM */
  346. {
  347. .get_energy_uj = get_energy_counter,
  348. .get_max_energy_range_uj = get_max_energy_counter,
  349. .release = release_zone,
  350. .set_enable = set_domain_enable,
  351. .get_enable = get_domain_enable,
  352. },
  353. };
  354. static int set_power_limit(struct powercap_zone *power_zone, int id,
  355. u64 power_limit)
  356. {
  357. struct rapl_domain *rd;
  358. struct rapl_package *rp;
  359. int ret = 0;
  360. get_online_cpus();
  361. rd = power_zone_to_rapl_domain(power_zone);
  362. rp = find_package_by_id(rd->package_id);
  363. if (!rp) {
  364. ret = -ENODEV;
  365. goto set_exit;
  366. }
  367. if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
  368. dev_warn(&power_zone->dev, "%s locked by BIOS, monitoring only\n",
  369. rd->name);
  370. ret = -EACCES;
  371. goto set_exit;
  372. }
  373. switch (rd->rpl[id].prim_id) {
  374. case PL1_ENABLE:
  375. rapl_write_data_raw(rd, POWER_LIMIT1, power_limit);
  376. break;
  377. case PL2_ENABLE:
  378. rapl_write_data_raw(rd, POWER_LIMIT2, power_limit);
  379. break;
  380. default:
  381. ret = -EINVAL;
  382. }
  383. if (!ret)
  384. package_power_limit_irq_save(rd->package_id);
  385. set_exit:
  386. put_online_cpus();
  387. return ret;
  388. }
  389. static int get_current_power_limit(struct powercap_zone *power_zone, int id,
  390. u64 *data)
  391. {
  392. struct rapl_domain *rd;
  393. u64 val;
  394. int prim;
  395. int ret = 0;
  396. get_online_cpus();
  397. rd = power_zone_to_rapl_domain(power_zone);
  398. switch (rd->rpl[id].prim_id) {
  399. case PL1_ENABLE:
  400. prim = POWER_LIMIT1;
  401. break;
  402. case PL2_ENABLE:
  403. prim = POWER_LIMIT2;
  404. break;
  405. default:
  406. put_online_cpus();
  407. return -EINVAL;
  408. }
  409. if (rapl_read_data_raw(rd, prim, true, &val))
  410. ret = -EIO;
  411. else
  412. *data = val;
  413. put_online_cpus();
  414. return ret;
  415. }
  416. static int set_time_window(struct powercap_zone *power_zone, int id,
  417. u64 window)
  418. {
  419. struct rapl_domain *rd;
  420. int ret = 0;
  421. get_online_cpus();
  422. rd = power_zone_to_rapl_domain(power_zone);
  423. switch (rd->rpl[id].prim_id) {
  424. case PL1_ENABLE:
  425. rapl_write_data_raw(rd, TIME_WINDOW1, window);
  426. break;
  427. case PL2_ENABLE:
  428. rapl_write_data_raw(rd, TIME_WINDOW2, window);
  429. break;
  430. default:
  431. ret = -EINVAL;
  432. }
  433. put_online_cpus();
  434. return ret;
  435. }
  436. static int get_time_window(struct powercap_zone *power_zone, int id, u64 *data)
  437. {
  438. struct rapl_domain *rd;
  439. u64 val;
  440. int ret = 0;
  441. get_online_cpus();
  442. rd = power_zone_to_rapl_domain(power_zone);
  443. switch (rd->rpl[id].prim_id) {
  444. case PL1_ENABLE:
  445. ret = rapl_read_data_raw(rd, TIME_WINDOW1, true, &val);
  446. break;
  447. case PL2_ENABLE:
  448. ret = rapl_read_data_raw(rd, TIME_WINDOW2, true, &val);
  449. break;
  450. default:
  451. put_online_cpus();
  452. return -EINVAL;
  453. }
  454. if (!ret)
  455. *data = val;
  456. put_online_cpus();
  457. return ret;
  458. }
  459. static const char *get_constraint_name(struct powercap_zone *power_zone, int id)
  460. {
  461. struct rapl_power_limit *rpl;
  462. struct rapl_domain *rd;
  463. rd = power_zone_to_rapl_domain(power_zone);
  464. rpl = (struct rapl_power_limit *) &rd->rpl[id];
  465. return rpl->name;
  466. }
  467. static int get_max_power(struct powercap_zone *power_zone, int id,
  468. u64 *data)
  469. {
  470. struct rapl_domain *rd;
  471. u64 val;
  472. int prim;
  473. int ret = 0;
  474. get_online_cpus();
  475. rd = power_zone_to_rapl_domain(power_zone);
  476. switch (rd->rpl[id].prim_id) {
  477. case PL1_ENABLE:
  478. prim = THERMAL_SPEC_POWER;
  479. break;
  480. case PL2_ENABLE:
  481. prim = MAX_POWER;
  482. break;
  483. default:
  484. put_online_cpus();
  485. return -EINVAL;
  486. }
  487. if (rapl_read_data_raw(rd, prim, true, &val))
  488. ret = -EIO;
  489. else
  490. *data = val;
  491. put_online_cpus();
  492. return ret;
  493. }
  494. static struct powercap_zone_constraint_ops constraint_ops = {
  495. .set_power_limit_uw = set_power_limit,
  496. .get_power_limit_uw = get_current_power_limit,
  497. .set_time_window_us = set_time_window,
  498. .get_time_window_us = get_time_window,
  499. .get_max_power_uw = get_max_power,
  500. .get_name = get_constraint_name,
  501. };
  502. /* called after domain detection and package level data are set */
  503. static void rapl_init_domains(struct rapl_package *rp)
  504. {
  505. int i;
  506. struct rapl_domain *rd = rp->domains;
  507. for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
  508. unsigned int mask = rp->domain_map & (1 << i);
  509. switch (mask) {
  510. case BIT(RAPL_DOMAIN_PACKAGE):
  511. rd->name = rapl_domain_names[RAPL_DOMAIN_PACKAGE];
  512. rd->id = RAPL_DOMAIN_PACKAGE;
  513. rd->msrs[0] = MSR_PKG_POWER_LIMIT;
  514. rd->msrs[1] = MSR_PKG_ENERGY_STATUS;
  515. rd->msrs[2] = MSR_PKG_PERF_STATUS;
  516. rd->msrs[3] = 0;
  517. rd->msrs[4] = MSR_PKG_POWER_INFO;
  518. rd->rpl[0].prim_id = PL1_ENABLE;
  519. rd->rpl[0].name = pl1_name;
  520. rd->rpl[1].prim_id = PL2_ENABLE;
  521. rd->rpl[1].name = pl2_name;
  522. break;
  523. case BIT(RAPL_DOMAIN_PP0):
  524. rd->name = rapl_domain_names[RAPL_DOMAIN_PP0];
  525. rd->id = RAPL_DOMAIN_PP0;
  526. rd->msrs[0] = MSR_PP0_POWER_LIMIT;
  527. rd->msrs[1] = MSR_PP0_ENERGY_STATUS;
  528. rd->msrs[2] = 0;
  529. rd->msrs[3] = MSR_PP0_POLICY;
  530. rd->msrs[4] = 0;
  531. rd->rpl[0].prim_id = PL1_ENABLE;
  532. rd->rpl[0].name = pl1_name;
  533. break;
  534. case BIT(RAPL_DOMAIN_PP1):
  535. rd->name = rapl_domain_names[RAPL_DOMAIN_PP1];
  536. rd->id = RAPL_DOMAIN_PP1;
  537. rd->msrs[0] = MSR_PP1_POWER_LIMIT;
  538. rd->msrs[1] = MSR_PP1_ENERGY_STATUS;
  539. rd->msrs[2] = 0;
  540. rd->msrs[3] = MSR_PP1_POLICY;
  541. rd->msrs[4] = 0;
  542. rd->rpl[0].prim_id = PL1_ENABLE;
  543. rd->rpl[0].name = pl1_name;
  544. break;
  545. case BIT(RAPL_DOMAIN_DRAM):
  546. rd->name = rapl_domain_names[RAPL_DOMAIN_DRAM];
  547. rd->id = RAPL_DOMAIN_DRAM;
  548. rd->msrs[0] = MSR_DRAM_POWER_LIMIT;
  549. rd->msrs[1] = MSR_DRAM_ENERGY_STATUS;
  550. rd->msrs[2] = MSR_DRAM_PERF_STATUS;
  551. rd->msrs[3] = 0;
  552. rd->msrs[4] = MSR_DRAM_POWER_INFO;
  553. rd->rpl[0].prim_id = PL1_ENABLE;
  554. rd->rpl[0].name = pl1_name;
  555. rd->domain_energy_unit =
  556. rapl_defaults->dram_domain_energy_unit;
  557. if (rd->domain_energy_unit)
  558. pr_info("DRAM domain energy unit %dpj\n",
  559. rd->domain_energy_unit);
  560. break;
  561. }
  562. if (mask) {
  563. rd->package_id = rp->id;
  564. rd++;
  565. }
  566. }
  567. }
  568. static u64 rapl_unit_xlate(struct rapl_domain *rd, int package,
  569. enum unit_type type, u64 value,
  570. int to_raw)
  571. {
  572. u64 units = 1;
  573. struct rapl_package *rp;
  574. u64 scale = 1;
  575. rp = find_package_by_id(package);
  576. if (!rp)
  577. return value;
  578. switch (type) {
  579. case POWER_UNIT:
  580. units = rp->power_unit;
  581. break;
  582. case ENERGY_UNIT:
  583. scale = ENERGY_UNIT_SCALE;
  584. /* per domain unit takes precedence */
  585. if (rd && rd->domain_energy_unit)
  586. units = rd->domain_energy_unit;
  587. else
  588. units = rp->energy_unit;
  589. break;
  590. case TIME_UNIT:
  591. return rapl_defaults->compute_time_window(rp, value, to_raw);
  592. case ARBITRARY_UNIT:
  593. default:
  594. return value;
  595. };
  596. if (to_raw)
  597. return div64_u64(value, units) * scale;
  598. value *= units;
  599. return div64_u64(value, scale);
  600. }
  601. /* in the order of enum rapl_primitives */
  602. static struct rapl_primitive_info rpi[] = {
  603. /* name, mask, shift, msr index, unit divisor */
  604. PRIMITIVE_INFO_INIT(ENERGY_COUNTER, ENERGY_STATUS_MASK, 0,
  605. RAPL_DOMAIN_MSR_STATUS, ENERGY_UNIT, 0),
  606. PRIMITIVE_INFO_INIT(POWER_LIMIT1, POWER_LIMIT1_MASK, 0,
  607. RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
  608. PRIMITIVE_INFO_INIT(POWER_LIMIT2, POWER_LIMIT2_MASK, 32,
  609. RAPL_DOMAIN_MSR_LIMIT, POWER_UNIT, 0),
  610. PRIMITIVE_INFO_INIT(FW_LOCK, POWER_PP_LOCK, 31,
  611. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  612. PRIMITIVE_INFO_INIT(PL1_ENABLE, POWER_LIMIT1_ENABLE, 15,
  613. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  614. PRIMITIVE_INFO_INIT(PL1_CLAMP, POWER_LIMIT1_CLAMP, 16,
  615. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  616. PRIMITIVE_INFO_INIT(PL2_ENABLE, POWER_LIMIT2_ENABLE, 47,
  617. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  618. PRIMITIVE_INFO_INIT(PL2_CLAMP, POWER_LIMIT2_CLAMP, 48,
  619. RAPL_DOMAIN_MSR_LIMIT, ARBITRARY_UNIT, 0),
  620. PRIMITIVE_INFO_INIT(TIME_WINDOW1, TIME_WINDOW1_MASK, 17,
  621. RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
  622. PRIMITIVE_INFO_INIT(TIME_WINDOW2, TIME_WINDOW2_MASK, 49,
  623. RAPL_DOMAIN_MSR_LIMIT, TIME_UNIT, 0),
  624. PRIMITIVE_INFO_INIT(THERMAL_SPEC_POWER, POWER_INFO_THERMAL_SPEC_MASK,
  625. 0, RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  626. PRIMITIVE_INFO_INIT(MAX_POWER, POWER_INFO_MAX_MASK, 32,
  627. RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  628. PRIMITIVE_INFO_INIT(MIN_POWER, POWER_INFO_MIN_MASK, 16,
  629. RAPL_DOMAIN_MSR_INFO, POWER_UNIT, 0),
  630. PRIMITIVE_INFO_INIT(MAX_TIME_WINDOW, POWER_INFO_MAX_TIME_WIN_MASK, 48,
  631. RAPL_DOMAIN_MSR_INFO, TIME_UNIT, 0),
  632. PRIMITIVE_INFO_INIT(THROTTLED_TIME, PERF_STATUS_THROTTLE_TIME_MASK, 0,
  633. RAPL_DOMAIN_MSR_PERF, TIME_UNIT, 0),
  634. PRIMITIVE_INFO_INIT(PRIORITY_LEVEL, PP_POLICY_MASK, 0,
  635. RAPL_DOMAIN_MSR_POLICY, ARBITRARY_UNIT, 0),
  636. /* non-hardware */
  637. PRIMITIVE_INFO_INIT(AVERAGE_POWER, 0, 0, 0, POWER_UNIT,
  638. RAPL_PRIMITIVE_DERIVED),
  639. {NULL, 0, 0, 0},
  640. };
  641. /* Read primitive data based on its related struct rapl_primitive_info.
  642. * if xlate flag is set, return translated data based on data units, i.e.
  643. * time, energy, and power.
  644. * RAPL MSRs are non-architectual and are laid out not consistently across
  645. * domains. Here we use primitive info to allow writing consolidated access
  646. * functions.
  647. * For a given primitive, it is processed by MSR mask and shift. Unit conversion
  648. * is pre-assigned based on RAPL unit MSRs read at init time.
  649. * 63-------------------------- 31--------------------------- 0
  650. * | xxxxx (mask) |
  651. * | |<- shift ----------------|
  652. * 63-------------------------- 31--------------------------- 0
  653. */
  654. static int rapl_read_data_raw(struct rapl_domain *rd,
  655. enum rapl_primitives prim,
  656. bool xlate, u64 *data)
  657. {
  658. u64 value, final;
  659. u32 msr;
  660. struct rapl_primitive_info *rp = &rpi[prim];
  661. int cpu;
  662. if (!rp->name || rp->flag & RAPL_PRIMITIVE_DUMMY)
  663. return -EINVAL;
  664. msr = rd->msrs[rp->id];
  665. if (!msr)
  666. return -EINVAL;
  667. /* use physical package id to look up active cpus */
  668. cpu = find_active_cpu_on_package(rd->package_id);
  669. if (cpu < 0)
  670. return cpu;
  671. /* special-case package domain, which uses a different bit*/
  672. if (prim == FW_LOCK && rd->id == RAPL_DOMAIN_PACKAGE) {
  673. rp->mask = POWER_PACKAGE_LOCK;
  674. rp->shift = 63;
  675. }
  676. /* non-hardware data are collected by the polling thread */
  677. if (rp->flag & RAPL_PRIMITIVE_DERIVED) {
  678. *data = rd->rdd.primitives[prim];
  679. return 0;
  680. }
  681. if (rdmsrl_safe_on_cpu(cpu, msr, &value)) {
  682. pr_debug("failed to read msr 0x%x on cpu %d\n", msr, cpu);
  683. return -EIO;
  684. }
  685. final = value & rp->mask;
  686. final = final >> rp->shift;
  687. if (xlate)
  688. *data = rapl_unit_xlate(rd, rd->package_id, rp->unit, final, 0);
  689. else
  690. *data = final;
  691. return 0;
  692. }
  693. /* Similar use of primitive info in the read counterpart */
  694. static int rapl_write_data_raw(struct rapl_domain *rd,
  695. enum rapl_primitives prim,
  696. unsigned long long value)
  697. {
  698. u64 msr_val;
  699. u32 msr;
  700. struct rapl_primitive_info *rp = &rpi[prim];
  701. int cpu;
  702. cpu = find_active_cpu_on_package(rd->package_id);
  703. if (cpu < 0)
  704. return cpu;
  705. msr = rd->msrs[rp->id];
  706. if (rdmsrl_safe_on_cpu(cpu, msr, &msr_val)) {
  707. dev_dbg(&rd->power_zone.dev,
  708. "failed to read msr 0x%x on cpu %d\n", msr, cpu);
  709. return -EIO;
  710. }
  711. value = rapl_unit_xlate(rd, rd->package_id, rp->unit, value, 1);
  712. msr_val &= ~rp->mask;
  713. msr_val |= value << rp->shift;
  714. if (wrmsrl_safe_on_cpu(cpu, msr, msr_val)) {
  715. dev_dbg(&rd->power_zone.dev,
  716. "failed to write msr 0x%x on cpu %d\n", msr, cpu);
  717. return -EIO;
  718. }
  719. return 0;
  720. }
  721. /*
  722. * Raw RAPL data stored in MSRs are in certain scales. We need to
  723. * convert them into standard units based on the units reported in
  724. * the RAPL unit MSRs. This is specific to CPUs as the method to
  725. * calculate units differ on different CPUs.
  726. * We convert the units to below format based on CPUs.
  727. * i.e.
  728. * energy unit: picoJoules : Represented in picoJoules by default
  729. * power unit : microWatts : Represented in milliWatts by default
  730. * time unit : microseconds: Represented in seconds by default
  731. */
  732. static int rapl_check_unit_core(struct rapl_package *rp, int cpu)
  733. {
  734. u64 msr_val;
  735. u32 value;
  736. if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
  737. pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
  738. MSR_RAPL_POWER_UNIT, cpu);
  739. return -ENODEV;
  740. }
  741. value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
  742. rp->energy_unit = ENERGY_UNIT_SCALE * 1000000 / (1 << value);
  743. value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
  744. rp->power_unit = 1000000 / (1 << value);
  745. value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
  746. rp->time_unit = 1000000 / (1 << value);
  747. pr_debug("Core CPU package %d energy=%dpJ, time=%dus, power=%duW\n",
  748. rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
  749. return 0;
  750. }
  751. static int rapl_check_unit_atom(struct rapl_package *rp, int cpu)
  752. {
  753. u64 msr_val;
  754. u32 value;
  755. if (rdmsrl_safe_on_cpu(cpu, MSR_RAPL_POWER_UNIT, &msr_val)) {
  756. pr_err("Failed to read power unit MSR 0x%x on CPU %d, exit.\n",
  757. MSR_RAPL_POWER_UNIT, cpu);
  758. return -ENODEV;
  759. }
  760. value = (msr_val & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
  761. rp->energy_unit = ENERGY_UNIT_SCALE * 1 << value;
  762. value = (msr_val & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
  763. rp->power_unit = (1 << value) * 1000;
  764. value = (msr_val & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
  765. rp->time_unit = 1000000 / (1 << value);
  766. pr_debug("Atom package %d energy=%dpJ, time=%dus, power=%duW\n",
  767. rp->id, rp->energy_unit, rp->time_unit, rp->power_unit);
  768. return 0;
  769. }
  770. /* REVISIT:
  771. * When package power limit is set artificially low by RAPL, LVT
  772. * thermal interrupt for package power limit should be ignored
  773. * since we are not really exceeding the real limit. The intention
  774. * is to avoid excessive interrupts while we are trying to save power.
  775. * A useful feature might be routing the package_power_limit interrupt
  776. * to userspace via eventfd. once we have a usecase, this is simple
  777. * to do by adding an atomic notifier.
  778. */
  779. static void package_power_limit_irq_save(int package_id)
  780. {
  781. u32 l, h = 0;
  782. int cpu;
  783. struct rapl_package *rp;
  784. rp = find_package_by_id(package_id);
  785. if (!rp)
  786. return;
  787. if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
  788. return;
  789. cpu = find_active_cpu_on_package(package_id);
  790. if (cpu < 0)
  791. return;
  792. /* save the state of PLN irq mask bit before disabling it */
  793. rdmsr_safe_on_cpu(cpu, MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
  794. if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) {
  795. rp->power_limit_irq = l & PACKAGE_THERM_INT_PLN_ENABLE;
  796. rp->power_limit_irq |= PACKAGE_PLN_INT_SAVED;
  797. }
  798. l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
  799. wrmsr_on_cpu(cpu, MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
  800. }
  801. /* restore per package power limit interrupt enable state */
  802. static void package_power_limit_irq_restore(int package_id)
  803. {
  804. u32 l, h;
  805. int cpu;
  806. struct rapl_package *rp;
  807. rp = find_package_by_id(package_id);
  808. if (!rp)
  809. return;
  810. if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
  811. return;
  812. cpu = find_active_cpu_on_package(package_id);
  813. if (cpu < 0)
  814. return;
  815. /* irq enable state not saved, nothing to restore */
  816. if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED))
  817. return;
  818. rdmsr_safe_on_cpu(cpu, MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
  819. if (rp->power_limit_irq & PACKAGE_THERM_INT_PLN_ENABLE)
  820. l |= PACKAGE_THERM_INT_PLN_ENABLE;
  821. else
  822. l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
  823. wrmsr_on_cpu(cpu, MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
  824. }
  825. static void set_floor_freq_default(struct rapl_domain *rd, bool mode)
  826. {
  827. int nr_powerlimit = find_nr_power_limit(rd);
  828. /* always enable clamp such that p-state can go below OS requested
  829. * range. power capping priority over guranteed frequency.
  830. */
  831. rapl_write_data_raw(rd, PL1_CLAMP, mode);
  832. /* some domains have pl2 */
  833. if (nr_powerlimit > 1) {
  834. rapl_write_data_raw(rd, PL2_ENABLE, mode);
  835. rapl_write_data_raw(rd, PL2_CLAMP, mode);
  836. }
  837. }
  838. static void set_floor_freq_atom(struct rapl_domain *rd, bool enable)
  839. {
  840. static u32 power_ctrl_orig_val;
  841. u32 mdata;
  842. if (!power_ctrl_orig_val)
  843. iosf_mbi_read(BT_MBI_UNIT_PMC, BT_MBI_PMC_READ,
  844. IOSF_CPU_POWER_BUDGET_CTL, &power_ctrl_orig_val);
  845. mdata = power_ctrl_orig_val;
  846. if (enable) {
  847. mdata &= ~(0x7f << 8);
  848. mdata |= 1 << 8;
  849. }
  850. iosf_mbi_write(BT_MBI_UNIT_PMC, BT_MBI_PMC_WRITE,
  851. IOSF_CPU_POWER_BUDGET_CTL, mdata);
  852. }
  853. static u64 rapl_compute_time_window_core(struct rapl_package *rp, u64 value,
  854. bool to_raw)
  855. {
  856. u64 f, y; /* fraction and exp. used for time unit */
  857. /*
  858. * Special processing based on 2^Y*(1+F/4), refer
  859. * to Intel Software Developer's manual Vol.3B: CH 14.9.3.
  860. */
  861. if (!to_raw) {
  862. f = (value & 0x60) >> 5;
  863. y = value & 0x1f;
  864. value = (1 << y) * (4 + f) * rp->time_unit / 4;
  865. } else {
  866. do_div(value, rp->time_unit);
  867. y = ilog2(value);
  868. f = div64_u64(4 * (value - (1 << y)), 1 << y);
  869. value = (y & 0x1f) | ((f & 0x3) << 5);
  870. }
  871. return value;
  872. }
  873. static u64 rapl_compute_time_window_atom(struct rapl_package *rp, u64 value,
  874. bool to_raw)
  875. {
  876. /*
  877. * Atom time unit encoding is straight forward val * time_unit,
  878. * where time_unit is default to 1 sec. Never 0.
  879. */
  880. if (!to_raw)
  881. return (value) ? value *= rp->time_unit : rp->time_unit;
  882. else
  883. value = div64_u64(value, rp->time_unit);
  884. return value;
  885. }
  886. static const struct rapl_defaults rapl_defaults_core = {
  887. .check_unit = rapl_check_unit_core,
  888. .set_floor_freq = set_floor_freq_default,
  889. .compute_time_window = rapl_compute_time_window_core,
  890. };
  891. static const struct rapl_defaults rapl_defaults_hsw_server = {
  892. .check_unit = rapl_check_unit_core,
  893. .set_floor_freq = set_floor_freq_default,
  894. .compute_time_window = rapl_compute_time_window_core,
  895. .dram_domain_energy_unit = 15300,
  896. };
  897. static const struct rapl_defaults rapl_defaults_atom = {
  898. .check_unit = rapl_check_unit_atom,
  899. .set_floor_freq = set_floor_freq_atom,
  900. .compute_time_window = rapl_compute_time_window_atom,
  901. };
  902. #define RAPL_CPU(_model, _ops) { \
  903. .vendor = X86_VENDOR_INTEL, \
  904. .family = 6, \
  905. .model = _model, \
  906. .driver_data = (kernel_ulong_t)&_ops, \
  907. }
  908. static const struct x86_cpu_id rapl_ids[] __initconst = {
  909. RAPL_CPU(0x2a, rapl_defaults_core),/* Sandy Bridge */
  910. RAPL_CPU(0x2d, rapl_defaults_core),/* Sandy Bridge EP */
  911. RAPL_CPU(0x37, rapl_defaults_atom),/* Valleyview */
  912. RAPL_CPU(0x3a, rapl_defaults_core),/* Ivy Bridge */
  913. RAPL_CPU(0x3c, rapl_defaults_core),/* Haswell */
  914. RAPL_CPU(0x3d, rapl_defaults_core),/* Broadwell */
  915. RAPL_CPU(0x3f, rapl_defaults_hsw_server),/* Haswell servers */
  916. RAPL_CPU(0x4f, rapl_defaults_hsw_server),/* Broadwell servers */
  917. RAPL_CPU(0x45, rapl_defaults_core),/* Haswell ULT */
  918. RAPL_CPU(0x4E, rapl_defaults_core),/* Skylake */
  919. RAPL_CPU(0x4C, rapl_defaults_atom),/* Braswell */
  920. RAPL_CPU(0x4A, rapl_defaults_atom),/* Tangier */
  921. RAPL_CPU(0x56, rapl_defaults_core),/* Future Xeon */
  922. RAPL_CPU(0x5A, rapl_defaults_atom),/* Annidale */
  923. {}
  924. };
  925. MODULE_DEVICE_TABLE(x86cpu, rapl_ids);
  926. /* read once for all raw primitive data for all packages, domains */
  927. static void rapl_update_domain_data(void)
  928. {
  929. int dmn, prim;
  930. u64 val;
  931. struct rapl_package *rp;
  932. list_for_each_entry(rp, &rapl_packages, plist) {
  933. for (dmn = 0; dmn < rp->nr_domains; dmn++) {
  934. pr_debug("update package %d domain %s data\n", rp->id,
  935. rp->domains[dmn].name);
  936. /* exclude non-raw primitives */
  937. for (prim = 0; prim < NR_RAW_PRIMITIVES; prim++)
  938. if (!rapl_read_data_raw(&rp->domains[dmn], prim,
  939. rpi[prim].unit,
  940. &val))
  941. rp->domains[dmn].rdd.primitives[prim] =
  942. val;
  943. }
  944. }
  945. }
  946. static int rapl_unregister_powercap(void)
  947. {
  948. struct rapl_package *rp;
  949. struct rapl_domain *rd, *rd_package = NULL;
  950. /* unregister all active rapl packages from the powercap layer,
  951. * hotplug lock held
  952. */
  953. list_for_each_entry(rp, &rapl_packages, plist) {
  954. package_power_limit_irq_restore(rp->id);
  955. for (rd = rp->domains; rd < rp->domains + rp->nr_domains;
  956. rd++) {
  957. pr_debug("remove package, undo power limit on %d: %s\n",
  958. rp->id, rd->name);
  959. rapl_write_data_raw(rd, PL1_ENABLE, 0);
  960. rapl_write_data_raw(rd, PL2_ENABLE, 0);
  961. rapl_write_data_raw(rd, PL1_CLAMP, 0);
  962. rapl_write_data_raw(rd, PL2_CLAMP, 0);
  963. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  964. rd_package = rd;
  965. continue;
  966. }
  967. powercap_unregister_zone(control_type, &rd->power_zone);
  968. }
  969. /* do the package zone last */
  970. if (rd_package)
  971. powercap_unregister_zone(control_type,
  972. &rd_package->power_zone);
  973. }
  974. powercap_unregister_control_type(control_type);
  975. return 0;
  976. }
  977. static int rapl_package_register_powercap(struct rapl_package *rp)
  978. {
  979. struct rapl_domain *rd;
  980. int ret = 0;
  981. char dev_name[17]; /* max domain name = 7 + 1 + 8 for int + 1 for null*/
  982. struct powercap_zone *power_zone = NULL;
  983. int nr_pl;
  984. /* first we register package domain as the parent zone*/
  985. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  986. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  987. nr_pl = find_nr_power_limit(rd);
  988. pr_debug("register socket %d package domain %s\n",
  989. rp->id, rd->name);
  990. memset(dev_name, 0, sizeof(dev_name));
  991. snprintf(dev_name, sizeof(dev_name), "%s-%d",
  992. rd->name, rp->id);
  993. power_zone = powercap_register_zone(&rd->power_zone,
  994. control_type,
  995. dev_name, NULL,
  996. &zone_ops[rd->id],
  997. nr_pl,
  998. &constraint_ops);
  999. if (IS_ERR(power_zone)) {
  1000. pr_debug("failed to register package, %d\n",
  1001. rp->id);
  1002. ret = PTR_ERR(power_zone);
  1003. goto exit_package;
  1004. }
  1005. /* track parent zone in per package/socket data */
  1006. rp->power_zone = power_zone;
  1007. /* done, only one package domain per socket */
  1008. break;
  1009. }
  1010. }
  1011. if (!power_zone) {
  1012. pr_err("no package domain found, unknown topology!\n");
  1013. ret = -ENODEV;
  1014. goto exit_package;
  1015. }
  1016. /* now register domains as children of the socket/package*/
  1017. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1018. if (rd->id == RAPL_DOMAIN_PACKAGE)
  1019. continue;
  1020. /* number of power limits per domain varies */
  1021. nr_pl = find_nr_power_limit(rd);
  1022. power_zone = powercap_register_zone(&rd->power_zone,
  1023. control_type, rd->name,
  1024. rp->power_zone,
  1025. &zone_ops[rd->id], nr_pl,
  1026. &constraint_ops);
  1027. if (IS_ERR(power_zone)) {
  1028. pr_debug("failed to register power_zone, %d:%s:%s\n",
  1029. rp->id, rd->name, dev_name);
  1030. ret = PTR_ERR(power_zone);
  1031. goto err_cleanup;
  1032. }
  1033. }
  1034. exit_package:
  1035. return ret;
  1036. err_cleanup:
  1037. /* clean up previously initialized domains within the package if we
  1038. * failed after the first domain setup.
  1039. */
  1040. while (--rd >= rp->domains) {
  1041. pr_debug("unregister package %d domain %s\n", rp->id, rd->name);
  1042. powercap_unregister_zone(control_type, &rd->power_zone);
  1043. }
  1044. return ret;
  1045. }
  1046. static int rapl_register_powercap(void)
  1047. {
  1048. struct rapl_domain *rd;
  1049. struct rapl_package *rp;
  1050. int ret = 0;
  1051. control_type = powercap_register_control_type(NULL, "intel-rapl", NULL);
  1052. if (IS_ERR(control_type)) {
  1053. pr_debug("failed to register powercap control_type.\n");
  1054. return PTR_ERR(control_type);
  1055. }
  1056. /* read the initial data */
  1057. rapl_update_domain_data();
  1058. list_for_each_entry(rp, &rapl_packages, plist)
  1059. if (rapl_package_register_powercap(rp))
  1060. goto err_cleanup_package;
  1061. return ret;
  1062. err_cleanup_package:
  1063. /* clean up previously initialized packages */
  1064. list_for_each_entry_continue_reverse(rp, &rapl_packages, plist) {
  1065. for (rd = rp->domains; rd < rp->domains + rp->nr_domains;
  1066. rd++) {
  1067. pr_debug("unregister zone/package %d, %s domain\n",
  1068. rp->id, rd->name);
  1069. powercap_unregister_zone(control_type, &rd->power_zone);
  1070. }
  1071. }
  1072. return ret;
  1073. }
  1074. static int rapl_check_domain(int cpu, int domain)
  1075. {
  1076. unsigned msr;
  1077. u64 val = 0;
  1078. switch (domain) {
  1079. case RAPL_DOMAIN_PACKAGE:
  1080. msr = MSR_PKG_ENERGY_STATUS;
  1081. break;
  1082. case RAPL_DOMAIN_PP0:
  1083. msr = MSR_PP0_ENERGY_STATUS;
  1084. break;
  1085. case RAPL_DOMAIN_PP1:
  1086. msr = MSR_PP1_ENERGY_STATUS;
  1087. break;
  1088. case RAPL_DOMAIN_DRAM:
  1089. msr = MSR_DRAM_ENERGY_STATUS;
  1090. break;
  1091. default:
  1092. pr_err("invalid domain id %d\n", domain);
  1093. return -EINVAL;
  1094. }
  1095. /* make sure domain counters are available and contains non-zero
  1096. * values, otherwise skip it.
  1097. */
  1098. if (rdmsrl_safe_on_cpu(cpu, msr, &val) || !val)
  1099. return -ENODEV;
  1100. return 0;
  1101. }
  1102. /* Detect active and valid domains for the given CPU, caller must
  1103. * ensure the CPU belongs to the targeted package and CPU hotlug is disabled.
  1104. */
  1105. static int rapl_detect_domains(struct rapl_package *rp, int cpu)
  1106. {
  1107. int i;
  1108. int ret = 0;
  1109. struct rapl_domain *rd;
  1110. u64 locked;
  1111. for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
  1112. /* use physical package id to read counters */
  1113. if (!rapl_check_domain(cpu, i)) {
  1114. rp->domain_map |= 1 << i;
  1115. pr_info("Found RAPL domain %s\n", rapl_domain_names[i]);
  1116. }
  1117. }
  1118. rp->nr_domains = bitmap_weight(&rp->domain_map, RAPL_DOMAIN_MAX);
  1119. if (!rp->nr_domains) {
  1120. pr_err("no valid rapl domains found in package %d\n", rp->id);
  1121. ret = -ENODEV;
  1122. goto done;
  1123. }
  1124. pr_debug("found %d domains on package %d\n", rp->nr_domains, rp->id);
  1125. rp->domains = kcalloc(rp->nr_domains + 1, sizeof(struct rapl_domain),
  1126. GFP_KERNEL);
  1127. if (!rp->domains) {
  1128. ret = -ENOMEM;
  1129. goto done;
  1130. }
  1131. rapl_init_domains(rp);
  1132. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1133. /* check if the domain is locked by BIOS */
  1134. if (rapl_read_data_raw(rd, FW_LOCK, false, &locked)) {
  1135. pr_info("RAPL package %d domain %s locked by BIOS\n",
  1136. rp->id, rd->name);
  1137. rd->state |= DOMAIN_STATE_BIOS_LOCKED;
  1138. }
  1139. }
  1140. done:
  1141. return ret;
  1142. }
  1143. static bool is_package_new(int package)
  1144. {
  1145. struct rapl_package *rp;
  1146. /* caller prevents cpu hotplug, there will be no new packages added
  1147. * or deleted while traversing the package list, no need for locking.
  1148. */
  1149. list_for_each_entry(rp, &rapl_packages, plist)
  1150. if (package == rp->id)
  1151. return false;
  1152. return true;
  1153. }
  1154. /* RAPL interface can be made of a two-level hierarchy: package level and domain
  1155. * level. We first detect the number of packages then domains of each package.
  1156. * We have to consider the possiblity of CPU online/offline due to hotplug and
  1157. * other scenarios.
  1158. */
  1159. static int rapl_detect_topology(void)
  1160. {
  1161. int i;
  1162. int phy_package_id;
  1163. struct rapl_package *new_package, *rp;
  1164. for_each_online_cpu(i) {
  1165. phy_package_id = topology_physical_package_id(i);
  1166. if (is_package_new(phy_package_id)) {
  1167. new_package = kzalloc(sizeof(*rp), GFP_KERNEL);
  1168. if (!new_package) {
  1169. rapl_cleanup_data();
  1170. return -ENOMEM;
  1171. }
  1172. /* add the new package to the list */
  1173. new_package->id = phy_package_id;
  1174. new_package->nr_cpus = 1;
  1175. /* check if the package contains valid domains */
  1176. if (rapl_detect_domains(new_package, i) ||
  1177. rapl_defaults->check_unit(new_package, i)) {
  1178. kfree(new_package->domains);
  1179. kfree(new_package);
  1180. /* free up the packages already initialized */
  1181. rapl_cleanup_data();
  1182. return -ENODEV;
  1183. }
  1184. INIT_LIST_HEAD(&new_package->plist);
  1185. list_add(&new_package->plist, &rapl_packages);
  1186. } else {
  1187. rp = find_package_by_id(phy_package_id);
  1188. if (rp)
  1189. ++rp->nr_cpus;
  1190. }
  1191. }
  1192. return 0;
  1193. }
  1194. /* called from CPU hotplug notifier, hotplug lock held */
  1195. static void rapl_remove_package(struct rapl_package *rp)
  1196. {
  1197. struct rapl_domain *rd, *rd_package = NULL;
  1198. for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
  1199. if (rd->id == RAPL_DOMAIN_PACKAGE) {
  1200. rd_package = rd;
  1201. continue;
  1202. }
  1203. pr_debug("remove package %d, %s domain\n", rp->id, rd->name);
  1204. powercap_unregister_zone(control_type, &rd->power_zone);
  1205. }
  1206. /* do parent zone last */
  1207. powercap_unregister_zone(control_type, &rd_package->power_zone);
  1208. list_del(&rp->plist);
  1209. kfree(rp);
  1210. }
  1211. /* called from CPU hotplug notifier, hotplug lock held */
  1212. static int rapl_add_package(int cpu)
  1213. {
  1214. int ret = 0;
  1215. int phy_package_id;
  1216. struct rapl_package *rp;
  1217. phy_package_id = topology_physical_package_id(cpu);
  1218. rp = kzalloc(sizeof(struct rapl_package), GFP_KERNEL);
  1219. if (!rp)
  1220. return -ENOMEM;
  1221. /* add the new package to the list */
  1222. rp->id = phy_package_id;
  1223. rp->nr_cpus = 1;
  1224. /* check if the package contains valid domains */
  1225. if (rapl_detect_domains(rp, cpu) ||
  1226. rapl_defaults->check_unit(rp, cpu)) {
  1227. ret = -ENODEV;
  1228. goto err_free_package;
  1229. }
  1230. if (!rapl_package_register_powercap(rp)) {
  1231. INIT_LIST_HEAD(&rp->plist);
  1232. list_add(&rp->plist, &rapl_packages);
  1233. return ret;
  1234. }
  1235. err_free_package:
  1236. kfree(rp->domains);
  1237. kfree(rp);
  1238. return ret;
  1239. }
  1240. /* Handles CPU hotplug on multi-socket systems.
  1241. * If a CPU goes online as the first CPU of the physical package
  1242. * we add the RAPL package to the system. Similarly, when the last
  1243. * CPU of the package is removed, we remove the RAPL package and its
  1244. * associated domains. Cooling devices are handled accordingly at
  1245. * per-domain level.
  1246. */
  1247. static int rapl_cpu_callback(struct notifier_block *nfb,
  1248. unsigned long action, void *hcpu)
  1249. {
  1250. unsigned long cpu = (unsigned long)hcpu;
  1251. int phy_package_id;
  1252. struct rapl_package *rp;
  1253. phy_package_id = topology_physical_package_id(cpu);
  1254. switch (action) {
  1255. case CPU_ONLINE:
  1256. case CPU_ONLINE_FROZEN:
  1257. case CPU_DOWN_FAILED:
  1258. case CPU_DOWN_FAILED_FROZEN:
  1259. rp = find_package_by_id(phy_package_id);
  1260. if (rp)
  1261. ++rp->nr_cpus;
  1262. else
  1263. rapl_add_package(cpu);
  1264. break;
  1265. case CPU_DOWN_PREPARE:
  1266. case CPU_DOWN_PREPARE_FROZEN:
  1267. rp = find_package_by_id(phy_package_id);
  1268. if (!rp)
  1269. break;
  1270. if (--rp->nr_cpus == 0)
  1271. rapl_remove_package(rp);
  1272. }
  1273. return NOTIFY_OK;
  1274. }
  1275. static struct notifier_block rapl_cpu_notifier = {
  1276. .notifier_call = rapl_cpu_callback,
  1277. };
  1278. static int __init rapl_init(void)
  1279. {
  1280. int ret = 0;
  1281. const struct x86_cpu_id *id;
  1282. id = x86_match_cpu(rapl_ids);
  1283. if (!id) {
  1284. pr_err("driver does not support CPU family %d model %d\n",
  1285. boot_cpu_data.x86, boot_cpu_data.x86_model);
  1286. return -ENODEV;
  1287. }
  1288. rapl_defaults = (struct rapl_defaults *)id->driver_data;
  1289. cpu_notifier_register_begin();
  1290. /* prevent CPU hotplug during detection */
  1291. get_online_cpus();
  1292. ret = rapl_detect_topology();
  1293. if (ret)
  1294. goto done;
  1295. if (rapl_register_powercap()) {
  1296. rapl_cleanup_data();
  1297. ret = -ENODEV;
  1298. goto done;
  1299. }
  1300. __register_hotcpu_notifier(&rapl_cpu_notifier);
  1301. done:
  1302. put_online_cpus();
  1303. cpu_notifier_register_done();
  1304. return ret;
  1305. }
  1306. static void __exit rapl_exit(void)
  1307. {
  1308. cpu_notifier_register_begin();
  1309. get_online_cpus();
  1310. __unregister_hotcpu_notifier(&rapl_cpu_notifier);
  1311. rapl_unregister_powercap();
  1312. rapl_cleanup_data();
  1313. put_online_cpus();
  1314. cpu_notifier_register_done();
  1315. }
  1316. module_init(rapl_init);
  1317. module_exit(rapl_exit);
  1318. MODULE_DESCRIPTION("Driver for Intel RAPL (Running Average Power Limit)");
  1319. MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>");
  1320. MODULE_LICENSE("GPL v2");