pinctrl-spmi-mpp.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952
  1. /*
  2. * Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/gpio.h>
  14. #include <linux/module.h>
  15. #include <linux/of.h>
  16. #include <linux/pinctrl/pinconf-generic.h>
  17. #include <linux/pinctrl/pinconf.h>
  18. #include <linux/pinctrl/pinmux.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/regmap.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <dt-bindings/pinctrl/qcom,pmic-mpp.h>
  24. #include "../core.h"
  25. #include "../pinctrl-utils.h"
  26. #define PMIC_MPP_ADDRESS_RANGE 0x100
  27. /*
  28. * Pull Up Values - it indicates whether a pull-up should be
  29. * applied for bidirectional mode only. The hardware ignores the
  30. * configuration when operating in other modes.
  31. */
  32. #define PMIC_MPP_PULL_UP_0P6KOHM 0
  33. #define PMIC_MPP_PULL_UP_10KOHM 1
  34. #define PMIC_MPP_PULL_UP_30KOHM 2
  35. #define PMIC_MPP_PULL_UP_OPEN 3
  36. /* type registers base address bases */
  37. #define PMIC_MPP_REG_TYPE 0x4
  38. #define PMIC_MPP_REG_SUBTYPE 0x5
  39. /* mpp peripheral type and subtype values */
  40. #define PMIC_MPP_TYPE 0x11
  41. #define PMIC_MPP_SUBTYPE_4CH_NO_ANA_OUT 0x3
  42. #define PMIC_MPP_SUBTYPE_ULT_4CH_NO_ANA_OUT 0x4
  43. #define PMIC_MPP_SUBTYPE_4CH_NO_SINK 0x5
  44. #define PMIC_MPP_SUBTYPE_ULT_4CH_NO_SINK 0x6
  45. #define PMIC_MPP_SUBTYPE_4CH_FULL_FUNC 0x7
  46. #define PMIC_MPP_SUBTYPE_8CH_FULL_FUNC 0xf
  47. #define PMIC_MPP_REG_RT_STS 0x10
  48. #define PMIC_MPP_REG_RT_STS_VAL_MASK 0x1
  49. /* control register base address bases */
  50. #define PMIC_MPP_REG_MODE_CTL 0x40
  51. #define PMIC_MPP_REG_DIG_VIN_CTL 0x41
  52. #define PMIC_MPP_REG_DIG_PULL_CTL 0x42
  53. #define PMIC_MPP_REG_DIG_IN_CTL 0x43
  54. #define PMIC_MPP_REG_EN_CTL 0x46
  55. #define PMIC_MPP_REG_AIN_CTL 0x4a
  56. /* PMIC_MPP_REG_MODE_CTL */
  57. #define PMIC_MPP_REG_MODE_VALUE_MASK 0x1
  58. #define PMIC_MPP_REG_MODE_FUNCTION_SHIFT 1
  59. #define PMIC_MPP_REG_MODE_FUNCTION_MASK 0x7
  60. #define PMIC_MPP_REG_MODE_DIR_SHIFT 4
  61. #define PMIC_MPP_REG_MODE_DIR_MASK 0x7
  62. /* PMIC_MPP_REG_DIG_VIN_CTL */
  63. #define PMIC_MPP_REG_VIN_SHIFT 0
  64. #define PMIC_MPP_REG_VIN_MASK 0x7
  65. /* PMIC_MPP_REG_DIG_PULL_CTL */
  66. #define PMIC_MPP_REG_PULL_SHIFT 0
  67. #define PMIC_MPP_REG_PULL_MASK 0x7
  68. /* PMIC_MPP_REG_EN_CTL */
  69. #define PMIC_MPP_REG_MASTER_EN_SHIFT 7
  70. /* PMIC_MPP_REG_AIN_CTL */
  71. #define PMIC_MPP_REG_AIN_ROUTE_SHIFT 0
  72. #define PMIC_MPP_REG_AIN_ROUTE_MASK 0x7
  73. #define PMIC_MPP_PHYSICAL_OFFSET 1
  74. /* Qualcomm specific pin configurations */
  75. #define PMIC_MPP_CONF_AMUX_ROUTE (PIN_CONFIG_END + 1)
  76. #define PMIC_MPP_CONF_ANALOG_MODE (PIN_CONFIG_END + 2)
  77. /**
  78. * struct pmic_mpp_pad - keep current MPP settings
  79. * @base: Address base in SPMI device.
  80. * @irq: IRQ number which this MPP generate.
  81. * @is_enabled: Set to false when MPP should be put in high Z state.
  82. * @out_value: Cached pin output value.
  83. * @output_enabled: Set to true if MPP output logic is enabled.
  84. * @input_enabled: Set to true if MPP input buffer logic is enabled.
  85. * @analog_mode: Set to true when MPP should operate in Analog Input, Analog
  86. * Output or Bidirectional Analog mode.
  87. * @num_sources: Number of power-sources supported by this MPP.
  88. * @power_source: Current power-source used.
  89. * @amux_input: Set the source for analog input.
  90. * @pullup: Pullup resistor value. Valid in Bidirectional mode only.
  91. * @function: See pmic_mpp_functions[].
  92. */
  93. struct pmic_mpp_pad {
  94. u16 base;
  95. int irq;
  96. bool is_enabled;
  97. bool out_value;
  98. bool output_enabled;
  99. bool input_enabled;
  100. bool analog_mode;
  101. unsigned int num_sources;
  102. unsigned int power_source;
  103. unsigned int amux_input;
  104. unsigned int pullup;
  105. unsigned int function;
  106. };
  107. struct pmic_mpp_state {
  108. struct device *dev;
  109. struct regmap *map;
  110. struct pinctrl_dev *ctrl;
  111. struct gpio_chip chip;
  112. };
  113. struct pmic_mpp_bindings {
  114. const char *property;
  115. unsigned param;
  116. };
  117. static struct pmic_mpp_bindings pmic_mpp_bindings[] = {
  118. {"qcom,amux-route", PMIC_MPP_CONF_AMUX_ROUTE},
  119. {"qcom,analog-mode", PMIC_MPP_CONF_ANALOG_MODE},
  120. };
  121. static const char *const pmic_mpp_groups[] = {
  122. "mpp1", "mpp2", "mpp3", "mpp4", "mpp5", "mpp6", "mpp7", "mpp8",
  123. };
  124. static const char *const pmic_mpp_functions[] = {
  125. PMIC_MPP_FUNC_NORMAL, PMIC_MPP_FUNC_PAIRED,
  126. "reserved1", "reserved2",
  127. PMIC_MPP_FUNC_DTEST1, PMIC_MPP_FUNC_DTEST2,
  128. PMIC_MPP_FUNC_DTEST3, PMIC_MPP_FUNC_DTEST4,
  129. };
  130. static inline struct pmic_mpp_state *to_mpp_state(struct gpio_chip *chip)
  131. {
  132. return container_of(chip, struct pmic_mpp_state, chip);
  133. };
  134. static int pmic_mpp_read(struct pmic_mpp_state *state,
  135. struct pmic_mpp_pad *pad, unsigned int addr)
  136. {
  137. unsigned int val;
  138. int ret;
  139. ret = regmap_read(state->map, pad->base + addr, &val);
  140. if (ret < 0)
  141. dev_err(state->dev, "read 0x%x failed\n", addr);
  142. else
  143. ret = val;
  144. return ret;
  145. }
  146. static int pmic_mpp_write(struct pmic_mpp_state *state,
  147. struct pmic_mpp_pad *pad, unsigned int addr,
  148. unsigned int val)
  149. {
  150. int ret;
  151. ret = regmap_write(state->map, pad->base + addr, val);
  152. if (ret < 0)
  153. dev_err(state->dev, "write 0x%x failed\n", addr);
  154. return ret;
  155. }
  156. static int pmic_mpp_get_groups_count(struct pinctrl_dev *pctldev)
  157. {
  158. /* Every PIN is a group */
  159. return pctldev->desc->npins;
  160. }
  161. static const char *pmic_mpp_get_group_name(struct pinctrl_dev *pctldev,
  162. unsigned pin)
  163. {
  164. return pctldev->desc->pins[pin].name;
  165. }
  166. static int pmic_mpp_get_group_pins(struct pinctrl_dev *pctldev,
  167. unsigned pin,
  168. const unsigned **pins, unsigned *num_pins)
  169. {
  170. *pins = &pctldev->desc->pins[pin].number;
  171. *num_pins = 1;
  172. return 0;
  173. }
  174. static int pmic_mpp_parse_dt_config(struct device_node *np,
  175. struct pinctrl_dev *pctldev,
  176. unsigned long **configs,
  177. unsigned int *nconfs)
  178. {
  179. struct pmic_mpp_bindings *par;
  180. unsigned long cfg;
  181. int ret, i;
  182. u32 val;
  183. for (i = 0; i < ARRAY_SIZE(pmic_mpp_bindings); i++) {
  184. par = &pmic_mpp_bindings[i];
  185. ret = of_property_read_u32(np, par->property, &val);
  186. /* property not found */
  187. if (ret == -EINVAL)
  188. continue;
  189. /* use zero as default value, when no value is specified */
  190. if (ret)
  191. val = 0;
  192. dev_dbg(pctldev->dev, "found %s with value %u\n",
  193. par->property, val);
  194. cfg = pinconf_to_config_packed(par->param, val);
  195. ret = pinctrl_utils_add_config(pctldev, configs, nconfs, cfg);
  196. if (ret)
  197. return ret;
  198. }
  199. return 0;
  200. }
  201. static int pmic_mpp_dt_subnode_to_map(struct pinctrl_dev *pctldev,
  202. struct device_node *np,
  203. struct pinctrl_map **map,
  204. unsigned *reserv, unsigned *nmaps,
  205. enum pinctrl_map_type type)
  206. {
  207. unsigned long *configs = NULL;
  208. unsigned nconfs = 0;
  209. struct property *prop;
  210. const char *group;
  211. int ret;
  212. ret = pmic_mpp_parse_dt_config(np, pctldev, &configs, &nconfs);
  213. if (ret < 0)
  214. return ret;
  215. if (!nconfs)
  216. return 0;
  217. ret = of_property_count_strings(np, "pins");
  218. if (ret < 0)
  219. goto exit;
  220. ret = pinctrl_utils_reserve_map(pctldev, map, reserv, nmaps, ret);
  221. if (ret < 0)
  222. goto exit;
  223. of_property_for_each_string(np, "pins", prop, group) {
  224. ret = pinctrl_utils_add_map_configs(pctldev, map,
  225. reserv, nmaps, group,
  226. configs, nconfs, type);
  227. if (ret < 0)
  228. break;
  229. }
  230. exit:
  231. kfree(configs);
  232. return ret;
  233. }
  234. static int pmic_mpp_dt_node_to_map(struct pinctrl_dev *pctldev,
  235. struct device_node *np_config,
  236. struct pinctrl_map **map, unsigned *nmaps)
  237. {
  238. struct device_node *np;
  239. enum pinctrl_map_type type;
  240. unsigned reserv;
  241. int ret;
  242. ret = 0;
  243. *map = NULL;
  244. *nmaps = 0;
  245. reserv = 0;
  246. type = PIN_MAP_TYPE_CONFIGS_GROUP;
  247. for_each_child_of_node(np_config, np) {
  248. ret = pinconf_generic_dt_subnode_to_map(pctldev, np, map,
  249. &reserv, nmaps, type);
  250. if (ret)
  251. break;
  252. ret = pmic_mpp_dt_subnode_to_map(pctldev, np, map, &reserv,
  253. nmaps, type);
  254. if (ret)
  255. break;
  256. }
  257. if (ret < 0)
  258. pinctrl_utils_dt_free_map(pctldev, *map, *nmaps);
  259. return ret;
  260. }
  261. static const struct pinctrl_ops pmic_mpp_pinctrl_ops = {
  262. .get_groups_count = pmic_mpp_get_groups_count,
  263. .get_group_name = pmic_mpp_get_group_name,
  264. .get_group_pins = pmic_mpp_get_group_pins,
  265. .dt_node_to_map = pmic_mpp_dt_node_to_map,
  266. .dt_free_map = pinctrl_utils_dt_free_map,
  267. };
  268. static int pmic_mpp_get_functions_count(struct pinctrl_dev *pctldev)
  269. {
  270. return ARRAY_SIZE(pmic_mpp_functions);
  271. }
  272. static const char *pmic_mpp_get_function_name(struct pinctrl_dev *pctldev,
  273. unsigned function)
  274. {
  275. return pmic_mpp_functions[function];
  276. }
  277. static int pmic_mpp_get_function_groups(struct pinctrl_dev *pctldev,
  278. unsigned function,
  279. const char *const **groups,
  280. unsigned *const num_qgroups)
  281. {
  282. *groups = pmic_mpp_groups;
  283. *num_qgroups = pctldev->desc->npins;
  284. return 0;
  285. }
  286. static int pmic_mpp_set_mux(struct pinctrl_dev *pctldev, unsigned function,
  287. unsigned pin)
  288. {
  289. struct pmic_mpp_state *state = pinctrl_dev_get_drvdata(pctldev);
  290. struct pmic_mpp_pad *pad;
  291. unsigned int val;
  292. int ret;
  293. pad = pctldev->desc->pins[pin].drv_data;
  294. pad->function = function;
  295. if (!pad->analog_mode) {
  296. val = 0; /* just digital input */
  297. if (pad->output_enabled) {
  298. if (pad->input_enabled)
  299. val = 2; /* digital input and output */
  300. else
  301. val = 1; /* just digital output */
  302. }
  303. } else {
  304. val = 4; /* just analog input */
  305. if (pad->output_enabled) {
  306. if (pad->input_enabled)
  307. val = 3; /* analog input and output */
  308. else
  309. val = 5; /* just analog output */
  310. }
  311. }
  312. val = val << PMIC_MPP_REG_MODE_DIR_SHIFT;
  313. val |= pad->function << PMIC_MPP_REG_MODE_FUNCTION_SHIFT;
  314. val |= pad->out_value & PMIC_MPP_REG_MODE_VALUE_MASK;
  315. ret = pmic_mpp_write(state, pad, PMIC_MPP_REG_MODE_CTL, val);
  316. if (ret < 0)
  317. return ret;
  318. val = pad->is_enabled << PMIC_MPP_REG_MASTER_EN_SHIFT;
  319. return pmic_mpp_write(state, pad, PMIC_MPP_REG_EN_CTL, val);
  320. }
  321. static const struct pinmux_ops pmic_mpp_pinmux_ops = {
  322. .get_functions_count = pmic_mpp_get_functions_count,
  323. .get_function_name = pmic_mpp_get_function_name,
  324. .get_function_groups = pmic_mpp_get_function_groups,
  325. .set_mux = pmic_mpp_set_mux,
  326. };
  327. static int pmic_mpp_config_get(struct pinctrl_dev *pctldev,
  328. unsigned int pin, unsigned long *config)
  329. {
  330. unsigned param = pinconf_to_config_param(*config);
  331. struct pmic_mpp_pad *pad;
  332. unsigned arg = 0;
  333. pad = pctldev->desc->pins[pin].drv_data;
  334. switch (param) {
  335. case PIN_CONFIG_BIAS_DISABLE:
  336. arg = pad->pullup == PMIC_MPP_PULL_UP_OPEN;
  337. break;
  338. case PIN_CONFIG_BIAS_PULL_UP:
  339. switch (pad->pullup) {
  340. case PMIC_MPP_PULL_UP_OPEN:
  341. arg = 0;
  342. break;
  343. case PMIC_MPP_PULL_UP_0P6KOHM:
  344. arg = 600;
  345. break;
  346. case PMIC_MPP_PULL_UP_10KOHM:
  347. arg = 10000;
  348. break;
  349. case PMIC_MPP_PULL_UP_30KOHM:
  350. arg = 30000;
  351. break;
  352. default:
  353. return -EINVAL;
  354. }
  355. break;
  356. case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
  357. arg = !pad->is_enabled;
  358. break;
  359. case PIN_CONFIG_POWER_SOURCE:
  360. arg = pad->power_source;
  361. break;
  362. case PIN_CONFIG_INPUT_ENABLE:
  363. arg = pad->input_enabled;
  364. break;
  365. case PIN_CONFIG_OUTPUT:
  366. arg = pad->out_value;
  367. break;
  368. case PMIC_MPP_CONF_AMUX_ROUTE:
  369. arg = pad->amux_input;
  370. break;
  371. case PMIC_MPP_CONF_ANALOG_MODE:
  372. arg = pad->analog_mode;
  373. break;
  374. default:
  375. return -EINVAL;
  376. }
  377. /* Convert register value to pinconf value */
  378. *config = pinconf_to_config_packed(param, arg);
  379. return 0;
  380. }
  381. static int pmic_mpp_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
  382. unsigned long *configs, unsigned nconfs)
  383. {
  384. struct pmic_mpp_state *state = pinctrl_dev_get_drvdata(pctldev);
  385. struct pmic_mpp_pad *pad;
  386. unsigned param, arg;
  387. unsigned int val;
  388. int i, ret;
  389. pad = pctldev->desc->pins[pin].drv_data;
  390. for (i = 0; i < nconfs; i++) {
  391. param = pinconf_to_config_param(configs[i]);
  392. arg = pinconf_to_config_argument(configs[i]);
  393. switch (param) {
  394. case PIN_CONFIG_BIAS_DISABLE:
  395. pad->pullup = PMIC_MPP_PULL_UP_OPEN;
  396. break;
  397. case PIN_CONFIG_BIAS_PULL_UP:
  398. switch (arg) {
  399. case 600:
  400. pad->pullup = PMIC_MPP_PULL_UP_0P6KOHM;
  401. break;
  402. case 10000:
  403. pad->pullup = PMIC_MPP_PULL_UP_10KOHM;
  404. break;
  405. case 30000:
  406. pad->pullup = PMIC_MPP_PULL_UP_30KOHM;
  407. break;
  408. default:
  409. return -EINVAL;
  410. }
  411. break;
  412. case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
  413. pad->is_enabled = false;
  414. break;
  415. case PIN_CONFIG_POWER_SOURCE:
  416. if (arg >= pad->num_sources)
  417. return -EINVAL;
  418. pad->power_source = arg;
  419. break;
  420. case PIN_CONFIG_INPUT_ENABLE:
  421. pad->input_enabled = arg ? true : false;
  422. break;
  423. case PIN_CONFIG_OUTPUT:
  424. pad->output_enabled = true;
  425. pad->out_value = arg;
  426. break;
  427. case PMIC_MPP_CONF_AMUX_ROUTE:
  428. if (arg >= PMIC_MPP_AMUX_ROUTE_ABUS4)
  429. return -EINVAL;
  430. pad->amux_input = arg;
  431. break;
  432. case PMIC_MPP_CONF_ANALOG_MODE:
  433. pad->analog_mode = true;
  434. break;
  435. default:
  436. return -EINVAL;
  437. }
  438. }
  439. val = pad->power_source << PMIC_MPP_REG_VIN_SHIFT;
  440. ret = pmic_mpp_write(state, pad, PMIC_MPP_REG_DIG_VIN_CTL, val);
  441. if (ret < 0)
  442. return ret;
  443. val = pad->pullup << PMIC_MPP_REG_PULL_SHIFT;
  444. ret = pmic_mpp_write(state, pad, PMIC_MPP_REG_DIG_PULL_CTL, val);
  445. if (ret < 0)
  446. return ret;
  447. val = pad->amux_input & PMIC_MPP_REG_AIN_ROUTE_MASK;
  448. ret = pmic_mpp_write(state, pad, PMIC_MPP_REG_AIN_CTL, val);
  449. if (ret < 0)
  450. return ret;
  451. if (!pad->analog_mode) {
  452. val = 0; /* just digital input */
  453. if (pad->output_enabled) {
  454. if (pad->input_enabled)
  455. val = 2; /* digital input and output */
  456. else
  457. val = 1; /* just digital output */
  458. }
  459. } else {
  460. val = 4; /* just analog input */
  461. if (pad->output_enabled) {
  462. if (pad->input_enabled)
  463. val = 3; /* analog input and output */
  464. else
  465. val = 5; /* just analog output */
  466. }
  467. }
  468. val = val << PMIC_MPP_REG_MODE_DIR_SHIFT;
  469. val |= pad->function << PMIC_MPP_REG_MODE_FUNCTION_SHIFT;
  470. val |= pad->out_value & PMIC_MPP_REG_MODE_VALUE_MASK;
  471. return pmic_mpp_write(state, pad, PMIC_MPP_REG_MODE_CTL, val);
  472. }
  473. static void pmic_mpp_config_dbg_show(struct pinctrl_dev *pctldev,
  474. struct seq_file *s, unsigned pin)
  475. {
  476. struct pmic_mpp_state *state = pinctrl_dev_get_drvdata(pctldev);
  477. struct pmic_mpp_pad *pad;
  478. int ret, val;
  479. static const char *const biases[] = {
  480. "0.6kOhm", "10kOhm", "30kOhm", "Disabled"
  481. };
  482. pad = pctldev->desc->pins[pin].drv_data;
  483. seq_printf(s, " mpp%-2d:", pin + PMIC_MPP_PHYSICAL_OFFSET);
  484. val = pmic_mpp_read(state, pad, PMIC_MPP_REG_EN_CTL);
  485. if (val < 0 || !(val >> PMIC_MPP_REG_MASTER_EN_SHIFT)) {
  486. seq_puts(s, " ---");
  487. } else {
  488. if (pad->input_enabled) {
  489. ret = pmic_mpp_read(state, pad, PMIC_MPP_REG_RT_STS);
  490. if (ret < 0)
  491. return;
  492. ret &= PMIC_MPP_REG_RT_STS_VAL_MASK;
  493. pad->out_value = ret;
  494. }
  495. seq_printf(s, " %-4s", pad->output_enabled ? "out" : "in");
  496. seq_printf(s, " %-4s", pad->analog_mode ? "ana" : "dig");
  497. seq_printf(s, " %-7s", pmic_mpp_functions[pad->function]);
  498. seq_printf(s, " vin-%d", pad->power_source);
  499. seq_printf(s, " %-8s", biases[pad->pullup]);
  500. seq_printf(s, " %-4s", pad->out_value ? "high" : "low");
  501. }
  502. }
  503. static const struct pinconf_ops pmic_mpp_pinconf_ops = {
  504. .pin_config_group_get = pmic_mpp_config_get,
  505. .pin_config_group_set = pmic_mpp_config_set,
  506. .pin_config_group_dbg_show = pmic_mpp_config_dbg_show,
  507. };
  508. static int pmic_mpp_direction_input(struct gpio_chip *chip, unsigned pin)
  509. {
  510. struct pmic_mpp_state *state = to_mpp_state(chip);
  511. unsigned long config;
  512. config = pinconf_to_config_packed(PIN_CONFIG_INPUT_ENABLE, 1);
  513. return pmic_mpp_config_set(state->ctrl, pin, &config, 1);
  514. }
  515. static int pmic_mpp_direction_output(struct gpio_chip *chip,
  516. unsigned pin, int val)
  517. {
  518. struct pmic_mpp_state *state = to_mpp_state(chip);
  519. unsigned long config;
  520. config = pinconf_to_config_packed(PIN_CONFIG_OUTPUT, val);
  521. return pmic_mpp_config_set(state->ctrl, pin, &config, 1);
  522. }
  523. static int pmic_mpp_get(struct gpio_chip *chip, unsigned pin)
  524. {
  525. struct pmic_mpp_state *state = to_mpp_state(chip);
  526. struct pmic_mpp_pad *pad;
  527. int ret;
  528. pad = state->ctrl->desc->pins[pin].drv_data;
  529. if (pad->input_enabled) {
  530. ret = pmic_mpp_read(state, pad, PMIC_MPP_REG_RT_STS);
  531. if (ret < 0)
  532. return ret;
  533. pad->out_value = ret & PMIC_MPP_REG_RT_STS_VAL_MASK;
  534. }
  535. return pad->out_value;
  536. }
  537. static void pmic_mpp_set(struct gpio_chip *chip, unsigned pin, int value)
  538. {
  539. struct pmic_mpp_state *state = to_mpp_state(chip);
  540. unsigned long config;
  541. config = pinconf_to_config_packed(PIN_CONFIG_OUTPUT, value);
  542. pmic_mpp_config_set(state->ctrl, pin, &config, 1);
  543. }
  544. static int pmic_mpp_request(struct gpio_chip *chip, unsigned base)
  545. {
  546. return pinctrl_request_gpio(chip->base + base);
  547. }
  548. static void pmic_mpp_free(struct gpio_chip *chip, unsigned base)
  549. {
  550. pinctrl_free_gpio(chip->base + base);
  551. }
  552. static int pmic_mpp_of_xlate(struct gpio_chip *chip,
  553. const struct of_phandle_args *gpio_desc,
  554. u32 *flags)
  555. {
  556. if (chip->of_gpio_n_cells < 2)
  557. return -EINVAL;
  558. if (flags)
  559. *flags = gpio_desc->args[1];
  560. return gpio_desc->args[0] - PMIC_MPP_PHYSICAL_OFFSET;
  561. }
  562. static int pmic_mpp_to_irq(struct gpio_chip *chip, unsigned pin)
  563. {
  564. struct pmic_mpp_state *state = to_mpp_state(chip);
  565. struct pmic_mpp_pad *pad;
  566. pad = state->ctrl->desc->pins[pin].drv_data;
  567. return pad->irq;
  568. }
  569. static void pmic_mpp_dbg_show(struct seq_file *s, struct gpio_chip *chip)
  570. {
  571. struct pmic_mpp_state *state = to_mpp_state(chip);
  572. unsigned i;
  573. for (i = 0; i < chip->ngpio; i++) {
  574. pmic_mpp_config_dbg_show(state->ctrl, s, i);
  575. seq_puts(s, "\n");
  576. }
  577. }
  578. static const struct gpio_chip pmic_mpp_gpio_template = {
  579. .direction_input = pmic_mpp_direction_input,
  580. .direction_output = pmic_mpp_direction_output,
  581. .get = pmic_mpp_get,
  582. .set = pmic_mpp_set,
  583. .request = pmic_mpp_request,
  584. .free = pmic_mpp_free,
  585. .of_xlate = pmic_mpp_of_xlate,
  586. .to_irq = pmic_mpp_to_irq,
  587. .dbg_show = pmic_mpp_dbg_show,
  588. };
  589. static int pmic_mpp_populate(struct pmic_mpp_state *state,
  590. struct pmic_mpp_pad *pad)
  591. {
  592. int type, subtype, val, dir;
  593. type = pmic_mpp_read(state, pad, PMIC_MPP_REG_TYPE);
  594. if (type < 0)
  595. return type;
  596. if (type != PMIC_MPP_TYPE) {
  597. dev_err(state->dev, "incorrect block type 0x%x at 0x%x\n",
  598. type, pad->base);
  599. return -ENODEV;
  600. }
  601. subtype = pmic_mpp_read(state, pad, PMIC_MPP_REG_SUBTYPE);
  602. if (subtype < 0)
  603. return subtype;
  604. switch (subtype) {
  605. case PMIC_MPP_SUBTYPE_4CH_NO_ANA_OUT:
  606. case PMIC_MPP_SUBTYPE_ULT_4CH_NO_ANA_OUT:
  607. case PMIC_MPP_SUBTYPE_4CH_NO_SINK:
  608. case PMIC_MPP_SUBTYPE_ULT_4CH_NO_SINK:
  609. case PMIC_MPP_SUBTYPE_4CH_FULL_FUNC:
  610. pad->num_sources = 4;
  611. break;
  612. case PMIC_MPP_SUBTYPE_8CH_FULL_FUNC:
  613. pad->num_sources = 8;
  614. break;
  615. default:
  616. dev_err(state->dev, "unknown MPP type 0x%x at 0x%x\n",
  617. subtype, pad->base);
  618. return -ENODEV;
  619. }
  620. val = pmic_mpp_read(state, pad, PMIC_MPP_REG_MODE_CTL);
  621. if (val < 0)
  622. return val;
  623. pad->out_value = val & PMIC_MPP_REG_MODE_VALUE_MASK;
  624. dir = val >> PMIC_MPP_REG_MODE_DIR_SHIFT;
  625. dir &= PMIC_MPP_REG_MODE_DIR_MASK;
  626. switch (dir) {
  627. case 0:
  628. pad->input_enabled = true;
  629. pad->output_enabled = false;
  630. pad->analog_mode = false;
  631. break;
  632. case 1:
  633. pad->input_enabled = false;
  634. pad->output_enabled = true;
  635. pad->analog_mode = false;
  636. break;
  637. case 2:
  638. pad->input_enabled = true;
  639. pad->output_enabled = true;
  640. pad->analog_mode = false;
  641. break;
  642. case 3:
  643. pad->input_enabled = true;
  644. pad->output_enabled = true;
  645. pad->analog_mode = true;
  646. break;
  647. case 4:
  648. pad->input_enabled = true;
  649. pad->output_enabled = false;
  650. pad->analog_mode = true;
  651. break;
  652. case 5:
  653. pad->input_enabled = false;
  654. pad->output_enabled = true;
  655. pad->analog_mode = true;
  656. break;
  657. default:
  658. dev_err(state->dev, "unknown MPP direction\n");
  659. return -ENODEV;
  660. }
  661. pad->function = val >> PMIC_MPP_REG_MODE_FUNCTION_SHIFT;
  662. pad->function &= PMIC_MPP_REG_MODE_FUNCTION_MASK;
  663. val = pmic_mpp_read(state, pad, PMIC_MPP_REG_DIG_VIN_CTL);
  664. if (val < 0)
  665. return val;
  666. pad->power_source = val >> PMIC_MPP_REG_VIN_SHIFT;
  667. pad->power_source &= PMIC_MPP_REG_VIN_MASK;
  668. val = pmic_mpp_read(state, pad, PMIC_MPP_REG_DIG_PULL_CTL);
  669. if (val < 0)
  670. return val;
  671. pad->pullup = val >> PMIC_MPP_REG_PULL_SHIFT;
  672. pad->pullup &= PMIC_MPP_REG_PULL_MASK;
  673. val = pmic_mpp_read(state, pad, PMIC_MPP_REG_AIN_CTL);
  674. if (val < 0)
  675. return val;
  676. pad->amux_input = val >> PMIC_MPP_REG_AIN_ROUTE_SHIFT;
  677. pad->amux_input &= PMIC_MPP_REG_AIN_ROUTE_MASK;
  678. /* Pin could be disabled with PIN_CONFIG_BIAS_HIGH_IMPEDANCE */
  679. pad->is_enabled = true;
  680. return 0;
  681. }
  682. static int pmic_mpp_probe(struct platform_device *pdev)
  683. {
  684. struct device *dev = &pdev->dev;
  685. struct pinctrl_pin_desc *pindesc;
  686. struct pinctrl_desc *pctrldesc;
  687. struct pmic_mpp_pad *pad, *pads;
  688. struct pmic_mpp_state *state;
  689. int ret, npins, i;
  690. u32 res[2];
  691. ret = of_property_read_u32_array(dev->of_node, "reg", res, 2);
  692. if (ret < 0) {
  693. dev_err(dev, "missing base address and/or range");
  694. return ret;
  695. }
  696. npins = res[1] / PMIC_MPP_ADDRESS_RANGE;
  697. if (!npins)
  698. return -EINVAL;
  699. BUG_ON(npins > ARRAY_SIZE(pmic_mpp_groups));
  700. state = devm_kzalloc(dev, sizeof(*state), GFP_KERNEL);
  701. if (!state)
  702. return -ENOMEM;
  703. platform_set_drvdata(pdev, state);
  704. state->dev = &pdev->dev;
  705. state->map = dev_get_regmap(dev->parent, NULL);
  706. pindesc = devm_kcalloc(dev, npins, sizeof(*pindesc), GFP_KERNEL);
  707. if (!pindesc)
  708. return -ENOMEM;
  709. pads = devm_kcalloc(dev, npins, sizeof(*pads), GFP_KERNEL);
  710. if (!pads)
  711. return -ENOMEM;
  712. pctrldesc = devm_kzalloc(dev, sizeof(*pctrldesc), GFP_KERNEL);
  713. if (!pctrldesc)
  714. return -ENOMEM;
  715. pctrldesc->pctlops = &pmic_mpp_pinctrl_ops;
  716. pctrldesc->pmxops = &pmic_mpp_pinmux_ops;
  717. pctrldesc->confops = &pmic_mpp_pinconf_ops;
  718. pctrldesc->owner = THIS_MODULE;
  719. pctrldesc->name = dev_name(dev);
  720. pctrldesc->pins = pindesc;
  721. pctrldesc->npins = npins;
  722. for (i = 0; i < npins; i++, pindesc++) {
  723. pad = &pads[i];
  724. pindesc->drv_data = pad;
  725. pindesc->number = i;
  726. pindesc->name = pmic_mpp_groups[i];
  727. pad->irq = platform_get_irq(pdev, i);
  728. if (pad->irq < 0)
  729. return pad->irq;
  730. pad->base = res[0] + i * PMIC_MPP_ADDRESS_RANGE;
  731. ret = pmic_mpp_populate(state, pad);
  732. if (ret < 0)
  733. return ret;
  734. }
  735. state->chip = pmic_mpp_gpio_template;
  736. state->chip.dev = dev;
  737. state->chip.base = -1;
  738. state->chip.ngpio = npins;
  739. state->chip.label = dev_name(dev);
  740. state->chip.of_gpio_n_cells = 2;
  741. state->chip.can_sleep = false;
  742. state->ctrl = pinctrl_register(pctrldesc, dev, state);
  743. if (!state->ctrl)
  744. return -ENODEV;
  745. ret = gpiochip_add(&state->chip);
  746. if (ret) {
  747. dev_err(state->dev, "can't add gpio chip\n");
  748. goto err_chip;
  749. }
  750. ret = gpiochip_add_pin_range(&state->chip, dev_name(dev), 0, 0, npins);
  751. if (ret) {
  752. dev_err(dev, "failed to add pin range\n");
  753. goto err_range;
  754. }
  755. return 0;
  756. err_range:
  757. gpiochip_remove(&state->chip);
  758. err_chip:
  759. pinctrl_unregister(state->ctrl);
  760. return ret;
  761. }
  762. static int pmic_mpp_remove(struct platform_device *pdev)
  763. {
  764. struct pmic_mpp_state *state = platform_get_drvdata(pdev);
  765. gpiochip_remove(&state->chip);
  766. pinctrl_unregister(state->ctrl);
  767. return 0;
  768. }
  769. static const struct of_device_id pmic_mpp_of_match[] = {
  770. { .compatible = "qcom,pm8841-mpp" }, /* 4 MPP's */
  771. { .compatible = "qcom,pm8916-mpp" }, /* 4 MPP's */
  772. { .compatible = "qcom,pm8941-mpp" }, /* 8 MPP's */
  773. { .compatible = "qcom,pma8084-mpp" }, /* 8 MPP's */
  774. { },
  775. };
  776. MODULE_DEVICE_TABLE(of, pmic_mpp_of_match);
  777. static struct platform_driver pmic_mpp_driver = {
  778. .driver = {
  779. .name = "qcom-spmi-mpp",
  780. .of_match_table = pmic_mpp_of_match,
  781. },
  782. .probe = pmic_mpp_probe,
  783. .remove = pmic_mpp_remove,
  784. };
  785. module_platform_driver(pmic_mpp_driver);
  786. MODULE_AUTHOR("Ivan T. Ivanov <iivanov@mm-sol.com>");
  787. MODULE_DESCRIPTION("Qualcomm SPMI PMIC MPP pin control driver");
  788. MODULE_ALIAS("platform:qcom-spmi-mpp");
  789. MODULE_LICENSE("GPL v2");